blob: 7d22fa206fc407f04908372f52d6b3685b6c3f99 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * include/asm-parisc/cache.h
3 */
4
5#ifndef __ARCH_PARISC_CACHE_H
6#define __ARCH_PARISC_CACHE_H
7
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
9/*
10 * PA 2.0 processors have 64-byte cachelines; PA 1.1 processors have
11 * 32-byte cachelines. The default configuration is not for SMP anyway,
12 * so if you're building for SMP, you should select the appropriate
13 * processor type. There is a potential livelock danger when running
14 * a machine with this value set too small, but it's more probable you'll
15 * just ruin performance.
16 */
17#ifdef CONFIG_PA20
18#define L1_CACHE_BYTES 64
19#define L1_CACHE_SHIFT 6
20#else
21#define L1_CACHE_BYTES 32
22#define L1_CACHE_SHIFT 5
23#endif
24
25#ifndef __ASSEMBLY__
26
27#define L1_CACHE_ALIGN(x) (((x)+(L1_CACHE_BYTES-1))&~(L1_CACHE_BYTES-1))
28
29#define SMP_CACHE_BYTES L1_CACHE_BYTES
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Kyle McMartin804f1592006-03-23 03:00:16 -080031#define __read_mostly __attribute__((__section__(".data.read_mostly")))
32
Matthew Wilcox1b2425e2006-01-10 20:47:49 -050033extern void flush_data_cache_local(void *); /* flushes local data-cache only */
34extern void flush_instruction_cache_local(void *); /* flushes local code-cache only */
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#ifdef CONFIG_SMP
36extern void flush_data_cache(void); /* flushes data-cache only (all processors) */
37extern void flush_instruction_cache(void); /* flushes i-cache only (all processors) */
38#else
Matthew Wilcox1b2425e2006-01-10 20:47:49 -050039#define flush_data_cache() flush_data_cache_local(NULL)
40#define flush_instruction_cache() flush_instruction_cache_local(NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#endif
42
43extern void parisc_cache_init(void); /* initializes cache-flushing */
44extern void flush_all_caches(void); /* flush everything (tlb & cache) */
45extern int get_cache_info(char *);
46extern void flush_user_icache_range_asm(unsigned long, unsigned long);
47extern void flush_kernel_icache_range_asm(unsigned long, unsigned long);
48extern void flush_user_dcache_range_asm(unsigned long, unsigned long);
49extern void flush_kernel_dcache_range_asm(unsigned long, unsigned long);
James Bottomleyba575832006-03-22 09:42:04 -070050extern void flush_kernel_dcache_page_asm(void *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070051extern void flush_kernel_icache_page(void *);
52extern void disable_sr_hashing(void); /* turns off space register hashing */
53extern void disable_sr_hashing_asm(int); /* low level support for above */
54extern void free_sid(unsigned long);
55unsigned long alloc_sid(void);
56extern void flush_user_dcache_page(unsigned long);
57extern void flush_user_icache_page(unsigned long);
58
59struct seq_file;
60extern void show_cache_info(struct seq_file *m);
61
62extern int split_tlb;
63extern int dcache_stride;
64extern int icache_stride;
65extern struct pdc_cache_info cache_info;
66
67#define pdtlb(addr) asm volatile("pdtlb 0(%%sr1,%0)" : : "r" (addr));
68#define pitlb(addr) asm volatile("pitlb 0(%%sr1,%0)" : : "r" (addr));
69#define pdtlb_kernel(addr) asm volatile("pdtlb 0(%0)" : : "r" (addr));
70
71#endif /* ! __ASSEMBLY__ */
72
73/* Classes of processor wrt: disabling space register hashing */
74
75#define SRHASH_PCXST 0 /* pcxs, pcxt, pcxt_ */
76#define SRHASH_PCXL 1 /* pcxl */
77#define SRHASH_PA20 2 /* pcxu, pcxu_, pcxw, pcxw_ */
78
79#endif