blob: a233c3ec88248a99292f2da4d192d647eec772a4 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
Robin Getz96f10502009-09-24 14:11:24 +00002 * Set up the interrupt priorities
Bryan Wu1394f032007-05-06 14:50:22 -07003 *
Robin Getz96f10502009-09-24 14:11:24 +00004 * Copyright 2004-2009 Analog Devices Inc.
5 * 2003 Bas Vermeulen <bas@buyways.nl>
6 * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
7 * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
8 * 1999 D. Jeff Dionne <jeff@uclinux.org>
9 * 1996 Roman Zippel
Bryan Wu1394f032007-05-06 14:50:22 -070010 *
Robin Getz96f10502009-09-24 14:11:24 +000011 * Licensed under the GPL-2
Bryan Wu1394f032007-05-06 14:50:22 -070012 */
13
14#include <linux/module.h>
15#include <linux/kernel_stat.h>
16#include <linux/seq_file.h>
17#include <linux/irq.h>
Yi Li6a01f232009-01-07 23:14:39 +080018#ifdef CONFIG_IPIPE
19#include <linux/ipipe.h>
20#endif
Bryan Wu1394f032007-05-06 14:50:22 -070021#ifdef CONFIG_KGDB
22#include <linux/kgdb.h>
23#endif
24#include <asm/traps.h>
25#include <asm/blackfin.h>
26#include <asm/gpio.h>
27#include <asm/irq_handler.h>
Mike Frysinger761ec442009-10-15 17:12:05 +000028#include <asm/dpmc.h>
Mike Frysinger7eb87fd2009-11-03 09:29:50 +000029#include <asm/bfin5xx_spi.h>
30#include <asm/bfin_sport.h>
Michael Hennerich15435a22009-12-16 08:39:58 +000031#include <asm/bfin_can.h>
Bryan Wu1394f032007-05-06 14:50:22 -070032
Mike Frysinger7beb7432008-11-18 17:48:22 +080033#define SIC_SYSIRQ(irq) (irq - (IRQ_CORETMR + 1))
34
Bryan Wu1394f032007-05-06 14:50:22 -070035#ifdef BF537_FAMILY
36# define BF537_GENERIC_ERROR_INT_DEMUX
Mike Frysinger7eb87fd2009-11-03 09:29:50 +000037# define SPI_ERR_MASK (BIT_STAT_TXCOL | BIT_STAT_RBSY | BIT_STAT_MODF | BIT_STAT_TXE) /* SPI_STAT */
38# define SPORT_ERR_MASK (ROVF | RUVF | TOVF | TUVF) /* SPORT_STAT */
39# define PPI_ERR_MASK (0xFFFF & ~FLD) /* PPI_STATUS */
40# define EMAC_ERR_MASK (PHYINT | MMCINT | RXFSINT | TXFSINT | WAKEDET | RXDMAERR | TXDMAERR | STMDONE) /* EMAC_SYSTAT */
41# define UART_ERR_MASK (0x6) /* UART_IIR */
42# define CAN_ERR_MASK (EWTIF | EWRIF | EPIF | BOIF | WUIF | UIAIF | AAIF | RMLIF | UCEIF | EXTIF | ADIF) /* CAN_GIF */
Bryan Wu1394f032007-05-06 14:50:22 -070043#else
44# undef BF537_GENERIC_ERROR_INT_DEMUX
45#endif
46
47/*
48 * NOTES:
49 * - we have separated the physical Hardware interrupt from the
50 * levels that the LINUX kernel sees (see the description in irq.h)
51 * -
52 */
53
Graf Yang6b3087c2009-01-07 23:14:39 +080054#ifndef CONFIG_SMP
Mike Frysingera99bbcc2007-10-22 00:19:31 +080055/* Initialize this to an actual value to force it into the .data
56 * section so that we know it is properly initialized at entry into
57 * the kernel but before bss is initialized to zero (which is where
58 * it would live otherwise). The 0x1f magic represents the IRQs we
59 * cannot actually mask out in hardware.
60 */
Mike Frysinger40059782008-11-18 17:48:22 +080061unsigned long bfin_irq_flags = 0x1f;
62EXPORT_SYMBOL(bfin_irq_flags);
Graf Yang6b3087c2009-01-07 23:14:39 +080063#endif
Bryan Wu1394f032007-05-06 14:50:22 -070064
65/* The number of spurious interrupts */
66atomic_t num_spurious;
67
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080068#ifdef CONFIG_PM
69unsigned long bfin_sic_iwr[3]; /* Up to 3 SIC_IWRx registers */
Michael Hennerich4a88d0c2008-08-05 17:38:41 +080070unsigned vr_wakeup;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080071#endif
72
Bryan Wu1394f032007-05-06 14:50:22 -070073struct ivgx {
Michael Hennerich464abc52008-02-25 13:50:20 +080074 /* irq number for request_irq, available in mach-bf5xx/irq.h */
Roy Huang24a07a12007-07-12 22:41:45 +080075 unsigned int irqno;
Bryan Wu1394f032007-05-06 14:50:22 -070076 /* corresponding bit in the SIC_ISR register */
Roy Huang24a07a12007-07-12 22:41:45 +080077 unsigned int isrflag;
Bryan Wu1394f032007-05-06 14:50:22 -070078} ivg_table[NR_PERI_INTS];
79
80struct ivg_slice {
81 /* position of first irq in ivg_table for given ivg */
82 struct ivgx *ifirst;
83 struct ivgx *istop;
84} ivg7_13[IVG13 - IVG7 + 1];
85
Bryan Wu1394f032007-05-06 14:50:22 -070086
87/*
88 * Search SIC_IAR and fill tables with the irqvalues
89 * and their positions in the SIC_ISR register.
90 */
91static void __init search_IAR(void)
92{
93 unsigned ivg, irq_pos = 0;
94 for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
Mike Frysinger80fcdb92010-04-22 21:15:00 +000095 int irqN;
Bryan Wu1394f032007-05-06 14:50:22 -070096
Michael Hennerich34e0fc82007-07-12 16:17:18 +080097 ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
Bryan Wu1394f032007-05-06 14:50:22 -070098
Mike Frysinger80fcdb92010-04-22 21:15:00 +000099 for (irqN = 0; irqN < NR_PERI_INTS; irqN += 4) {
100 int irqn;
101 u32 iar = bfin_read32((unsigned long *)SIC_IAR0 +
102#if defined(CONFIG_BF51x) || defined(CONFIG_BF52x) || \
103 defined(CONFIG_BF538) || defined(CONFIG_BF539)
104 ((irqN % 32) >> 3) + ((irqN / 32) * ((SIC_IAR4 - SIC_IAR0) / 4))
Michael Hennerich59003142007-10-21 16:54:27 +0800105#else
Mike Frysinger80fcdb92010-04-22 21:15:00 +0000106 (irqN >> 3)
Michael Hennerich59003142007-10-21 16:54:27 +0800107#endif
Mike Frysinger80fcdb92010-04-22 21:15:00 +0000108 );
109
110 for (irqn = irqN; irqn < irqN + 4; ++irqn) {
111 int iar_shift = (irqn & 7) * 4;
112 if (ivg == (0xf & (iar >> iar_shift))) {
113 ivg_table[irq_pos].irqno = IVG7 + irqn;
114 ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
115 ivg7_13[ivg].istop++;
116 irq_pos++;
117 }
Bryan Wu1394f032007-05-06 14:50:22 -0700118 }
119 }
120 }
121}
122
123/*
Michael Hennerich464abc52008-02-25 13:50:20 +0800124 * This is for core internal IRQs
Bryan Wu1394f032007-05-06 14:50:22 -0700125 */
126
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000127static void bfin_ack_noop(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700128{
129 /* Dummy function. */
130}
131
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000132static void bfin_core_mask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700133{
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000134 bfin_irq_flags &= ~(1 << d->irq);
David Howells3b139cd2010-10-07 14:08:52 +0100135 if (!hard_irqs_disabled())
136 hard_local_irq_enable();
Bryan Wu1394f032007-05-06 14:50:22 -0700137}
138
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000139static void bfin_core_unmask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700140{
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000141 bfin_irq_flags |= 1 << d->irq;
Bryan Wu1394f032007-05-06 14:50:22 -0700142 /*
143 * If interrupts are enabled, IMASK must contain the same value
Mike Frysinger40059782008-11-18 17:48:22 +0800144 * as bfin_irq_flags. Make sure that invariant holds. If interrupts
Bryan Wu1394f032007-05-06 14:50:22 -0700145 * are currently disabled we need not do anything; one of the
146 * callers will take care of setting IMASK to the proper value
147 * when reenabling interrupts.
Mike Frysinger40059782008-11-18 17:48:22 +0800148 * local_irq_enable just does "STI bfin_irq_flags", so it's exactly
Bryan Wu1394f032007-05-06 14:50:22 -0700149 * what we need.
150 */
David Howells3b139cd2010-10-07 14:08:52 +0100151 if (!hard_irqs_disabled())
152 hard_local_irq_enable();
Bryan Wu1394f032007-05-06 14:50:22 -0700153 return;
154}
155
156static void bfin_internal_mask_irq(unsigned int irq)
157{
Philippe Gerum9bd50df2009-03-04 16:52:38 +0800158 unsigned long flags;
159
Michael Hennerich59003142007-10-21 16:54:27 +0800160#ifdef CONFIG_BF53x
David Howells3b139cd2010-10-07 14:08:52 +0100161 flags = hard_local_irq_save();
Bryan Wu1394f032007-05-06 14:50:22 -0700162 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
Michael Hennerich464abc52008-02-25 13:50:20 +0800163 ~(1 << SIC_SYSIRQ(irq)));
Roy Huang24a07a12007-07-12 22:41:45 +0800164#else
165 unsigned mask_bank, mask_bit;
David Howells3b139cd2010-10-07 14:08:52 +0100166 flags = hard_local_irq_save();
Michael Hennerich464abc52008-02-25 13:50:20 +0800167 mask_bank = SIC_SYSIRQ(irq) / 32;
168 mask_bit = SIC_SYSIRQ(irq) % 32;
Bryan Wuc04d66b2007-07-12 17:26:31 +0800169 bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
170 ~(1 << mask_bit));
Graf Yang6b3087c2009-01-07 23:14:39 +0800171#ifdef CONFIG_SMP
172 bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) &
173 ~(1 << mask_bit));
174#endif
Roy Huang24a07a12007-07-12 22:41:45 +0800175#endif
David Howells3b139cd2010-10-07 14:08:52 +0100176 hard_local_irq_restore(flags);
Bryan Wu1394f032007-05-06 14:50:22 -0700177}
178
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000179static void bfin_internal_mask_irq_chip(struct irq_data *d)
180{
181 bfin_internal_mask_irq(d->irq);
182}
183
Sonic Zhang0325f252009-12-28 07:29:57 +0000184#ifdef CONFIG_SMP
185static void bfin_internal_unmask_irq_affinity(unsigned int irq,
186 const struct cpumask *affinity)
187#else
Bryan Wu1394f032007-05-06 14:50:22 -0700188static void bfin_internal_unmask_irq(unsigned int irq)
Sonic Zhang0325f252009-12-28 07:29:57 +0000189#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700190{
Philippe Gerum9bd50df2009-03-04 16:52:38 +0800191 unsigned long flags;
192
Michael Hennerich59003142007-10-21 16:54:27 +0800193#ifdef CONFIG_BF53x
David Howells3b139cd2010-10-07 14:08:52 +0100194 flags = hard_local_irq_save();
Bryan Wu1394f032007-05-06 14:50:22 -0700195 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
Michael Hennerich464abc52008-02-25 13:50:20 +0800196 (1 << SIC_SYSIRQ(irq)));
Roy Huang24a07a12007-07-12 22:41:45 +0800197#else
198 unsigned mask_bank, mask_bit;
David Howells3b139cd2010-10-07 14:08:52 +0100199 flags = hard_local_irq_save();
Michael Hennerich464abc52008-02-25 13:50:20 +0800200 mask_bank = SIC_SYSIRQ(irq) / 32;
201 mask_bit = SIC_SYSIRQ(irq) % 32;
Graf Yang6b3087c2009-01-07 23:14:39 +0800202#ifdef CONFIG_SMP
Sonic Zhang0325f252009-12-28 07:29:57 +0000203 if (cpumask_test_cpu(0, affinity))
204#endif
205 bfin_write_SIC_IMASK(mask_bank,
206 bfin_read_SIC_IMASK(mask_bank) |
207 (1 << mask_bit));
208#ifdef CONFIG_SMP
209 if (cpumask_test_cpu(1, affinity))
210 bfin_write_SICB_IMASK(mask_bank,
211 bfin_read_SICB_IMASK(mask_bank) |
212 (1 << mask_bit));
Graf Yang6b3087c2009-01-07 23:14:39 +0800213#endif
Roy Huang24a07a12007-07-12 22:41:45 +0800214#endif
David Howells3b139cd2010-10-07 14:08:52 +0100215 hard_local_irq_restore(flags);
Bryan Wu1394f032007-05-06 14:50:22 -0700216}
217
Sonic Zhang0325f252009-12-28 07:29:57 +0000218#ifdef CONFIG_SMP
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000219static void bfin_internal_unmask_irq_chip(struct irq_data *d)
Sonic Zhang0325f252009-12-28 07:29:57 +0000220{
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000221 bfin_internal_unmask_irq_affinity(d->irq, d->affinity);
Sonic Zhang0325f252009-12-28 07:29:57 +0000222}
223
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000224static int bfin_internal_set_affinity(struct irq_data *d,
225 const struct cpumask *mask, bool force)
Sonic Zhang0325f252009-12-28 07:29:57 +0000226{
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000227 bfin_internal_mask_irq(d->irq);
228 bfin_internal_unmask_irq_affinity(d->irq, mask);
Sonic Zhang0325f252009-12-28 07:29:57 +0000229
230 return 0;
231}
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000232#else
233static void bfin_internal_unmask_irq_chip(struct irq_data *d)
234{
235 bfin_internal_unmask_irq(d->irq);
236}
Sonic Zhang0325f252009-12-28 07:29:57 +0000237#endif
238
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800239#ifdef CONFIG_PM
240int bfin_internal_set_wake(unsigned int irq, unsigned int state)
241{
Michael Hennerich8d022372008-11-18 17:48:22 +0800242 u32 bank, bit, wakeup = 0;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800243 unsigned long flags;
Michael Hennerich464abc52008-02-25 13:50:20 +0800244 bank = SIC_SYSIRQ(irq) / 32;
245 bit = SIC_SYSIRQ(irq) % 32;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800246
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800247 switch (irq) {
248#ifdef IRQ_RTC
249 case IRQ_RTC:
250 wakeup |= WAKE;
251 break;
252#endif
253#ifdef IRQ_CAN0_RX
254 case IRQ_CAN0_RX:
255 wakeup |= CANWE;
256 break;
257#endif
258#ifdef IRQ_CAN1_RX
259 case IRQ_CAN1_RX:
260 wakeup |= CANWE;
261 break;
262#endif
263#ifdef IRQ_USB_INT0
264 case IRQ_USB_INT0:
265 wakeup |= USBWE;
266 break;
267#endif
Michael Hennerichd310fb42008-08-28 17:32:01 +0800268#ifdef CONFIG_BF54x
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800269 case IRQ_CNT:
270 wakeup |= ROTWE;
271 break;
272#endif
273 default:
274 break;
275 }
276
David Howells3b139cd2010-10-07 14:08:52 +0100277 flags = hard_local_irq_save();
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800278
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800279 if (state) {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800280 bfin_sic_iwr[bank] |= (1 << bit);
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800281 vr_wakeup |= wakeup;
282
283 } else {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800284 bfin_sic_iwr[bank] &= ~(1 << bit);
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800285 vr_wakeup &= ~wakeup;
286 }
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800287
David Howells3b139cd2010-10-07 14:08:52 +0100288 hard_local_irq_restore(flags);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800289
290 return 0;
291}
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000292
293static int bfin_internal_set_wake_chip(struct irq_data *d, unsigned int state)
294{
295 return bfin_internal_set_wake(d->irq, state);
296}
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800297#endif
298
Bryan Wu1394f032007-05-06 14:50:22 -0700299static struct irq_chip bfin_core_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800300 .name = "CORE",
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000301 .irq_ack = bfin_ack_noop,
302 .irq_mask = bfin_core_mask_irq,
303 .irq_unmask = bfin_core_unmask_irq,
Bryan Wu1394f032007-05-06 14:50:22 -0700304};
305
306static struct irq_chip bfin_internal_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800307 .name = "INTN",
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000308 .irq_ack = bfin_ack_noop,
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000309 .irq_mask = bfin_internal_mask_irq_chip,
310 .irq_unmask = bfin_internal_unmask_irq_chip,
311 .irq_mask_ack = bfin_internal_mask_irq_chip,
312 .irq_disable = bfin_internal_mask_irq_chip,
313 .irq_enable = bfin_internal_unmask_irq_chip,
Sonic Zhang0325f252009-12-28 07:29:57 +0000314#ifdef CONFIG_SMP
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000315 .irq_set_affinity = bfin_internal_set_affinity,
Sonic Zhang0325f252009-12-28 07:29:57 +0000316#endif
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800317#ifdef CONFIG_PM
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000318 .irq_set_wake = bfin_internal_set_wake_chip,
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800319#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700320};
321
Yi Li6a01f232009-01-07 23:14:39 +0800322static void bfin_handle_irq(unsigned irq)
323{
324#ifdef CONFIG_IPIPE
325 struct pt_regs regs; /* Contents not used. */
326 ipipe_trace_irq_entry(irq);
327 __ipipe_handle_irq(irq, &regs);
328 ipipe_trace_irq_exit(irq);
329#else /* !CONFIG_IPIPE */
Thomas Gleixnerb10bbbb2011-02-06 18:23:25 +0000330 generic_handle_irq(irq);
Yi Li6a01f232009-01-07 23:14:39 +0800331#endif /* !CONFIG_IPIPE */
332}
333
Bryan Wu1394f032007-05-06 14:50:22 -0700334#ifdef BF537_GENERIC_ERROR_INT_DEMUX
335static int error_int_mask;
336
Bryan Wu1394f032007-05-06 14:50:22 -0700337static void bfin_generic_error_mask_irq(unsigned int irq)
338{
339 error_int_mask &= ~(1L << (irq - IRQ_PPI_ERROR));
Michael Hennerich464abc52008-02-25 13:50:20 +0800340 if (!error_int_mask)
341 bfin_internal_mask_irq(IRQ_GENERIC_ERROR);
Bryan Wu1394f032007-05-06 14:50:22 -0700342}
343
344static void bfin_generic_error_unmask_irq(unsigned int irq)
345{
Michael Hennerich464abc52008-02-25 13:50:20 +0800346 bfin_internal_unmask_irq(IRQ_GENERIC_ERROR);
Bryan Wu1394f032007-05-06 14:50:22 -0700347 error_int_mask |= 1L << (irq - IRQ_PPI_ERROR);
348}
349
350static struct irq_chip bfin_generic_error_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800351 .name = "ERROR",
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000352 .irq_ack = bfin_ack_noop,
Michael Hennerich464abc52008-02-25 13:50:20 +0800353 .mask_ack = bfin_generic_error_mask_irq,
Bryan Wu1394f032007-05-06 14:50:22 -0700354 .mask = bfin_generic_error_mask_irq,
355 .unmask = bfin_generic_error_unmask_irq,
356};
357
358static void bfin_demux_error_irq(unsigned int int_err_irq,
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800359 struct irq_desc *inta_desc)
Bryan Wu1394f032007-05-06 14:50:22 -0700360{
361 int irq = 0;
362
Bryan Wu1394f032007-05-06 14:50:22 -0700363#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
364 if (bfin_read_EMAC_SYSTAT() & EMAC_ERR_MASK)
365 irq = IRQ_MAC_ERROR;
366 else
367#endif
368 if (bfin_read_SPORT0_STAT() & SPORT_ERR_MASK)
369 irq = IRQ_SPORT0_ERROR;
370 else if (bfin_read_SPORT1_STAT() & SPORT_ERR_MASK)
371 irq = IRQ_SPORT1_ERROR;
372 else if (bfin_read_PPI_STATUS() & PPI_ERR_MASK)
373 irq = IRQ_PPI_ERROR;
374 else if (bfin_read_CAN_GIF() & CAN_ERR_MASK)
375 irq = IRQ_CAN_ERROR;
376 else if (bfin_read_SPI_STAT() & SPI_ERR_MASK)
377 irq = IRQ_SPI_ERROR;
Mike Frysinger7eb87fd2009-11-03 09:29:50 +0000378 else if ((bfin_read_UART0_IIR() & UART_ERR_MASK) == UART_ERR_MASK)
Bryan Wu1394f032007-05-06 14:50:22 -0700379 irq = IRQ_UART0_ERROR;
Mike Frysinger7eb87fd2009-11-03 09:29:50 +0000380 else if ((bfin_read_UART1_IIR() & UART_ERR_MASK) == UART_ERR_MASK)
Bryan Wu1394f032007-05-06 14:50:22 -0700381 irq = IRQ_UART1_ERROR;
382
383 if (irq) {
Yi Li6a01f232009-01-07 23:14:39 +0800384 if (error_int_mask & (1L << (irq - IRQ_PPI_ERROR)))
385 bfin_handle_irq(irq);
386 else {
Bryan Wu1394f032007-05-06 14:50:22 -0700387
388 switch (irq) {
389 case IRQ_PPI_ERROR:
390 bfin_write_PPI_STATUS(PPI_ERR_MASK);
391 break;
392#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
393 case IRQ_MAC_ERROR:
394 bfin_write_EMAC_SYSTAT(EMAC_ERR_MASK);
395 break;
396#endif
397 case IRQ_SPORT0_ERROR:
398 bfin_write_SPORT0_STAT(SPORT_ERR_MASK);
399 break;
400
401 case IRQ_SPORT1_ERROR:
402 bfin_write_SPORT1_STAT(SPORT_ERR_MASK);
403 break;
404
405 case IRQ_CAN_ERROR:
406 bfin_write_CAN_GIS(CAN_ERR_MASK);
407 break;
408
409 case IRQ_SPI_ERROR:
410 bfin_write_SPI_STAT(SPI_ERR_MASK);
411 break;
412
413 default:
414 break;
415 }
416
417 pr_debug("IRQ %d:"
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800418 " MASKED PERIPHERAL ERROR INTERRUPT ASSERTED\n",
419 irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700420 }
421 } else
422 printk(KERN_ERR
423 "%s : %s : LINE %d :\nIRQ ?: PERIPHERAL ERROR"
424 " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
Harvey Harrisonb85d8582008-04-23 09:39:01 +0800425 __func__, __FILE__, __LINE__);
Bryan Wu1394f032007-05-06 14:50:22 -0700426
Bryan Wu1394f032007-05-06 14:50:22 -0700427}
428#endif /* BF537_GENERIC_ERROR_INT_DEMUX */
429
Michael Hennerichaec59c92010-02-19 15:09:10 +0000430#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
431static int mac_stat_int_mask;
432
433static void bfin_mac_status_ack_irq(unsigned int irq)
434{
435 switch (irq) {
436 case IRQ_MAC_MMCINT:
437 bfin_write_EMAC_MMC_TIRQS(
438 bfin_read_EMAC_MMC_TIRQE() &
439 bfin_read_EMAC_MMC_TIRQS());
440 bfin_write_EMAC_MMC_RIRQS(
441 bfin_read_EMAC_MMC_RIRQE() &
442 bfin_read_EMAC_MMC_RIRQS());
443 break;
444 case IRQ_MAC_RXFSINT:
445 bfin_write_EMAC_RX_STKY(
446 bfin_read_EMAC_RX_IRQE() &
447 bfin_read_EMAC_RX_STKY());
448 break;
449 case IRQ_MAC_TXFSINT:
450 bfin_write_EMAC_TX_STKY(
451 bfin_read_EMAC_TX_IRQE() &
452 bfin_read_EMAC_TX_STKY());
453 break;
454 case IRQ_MAC_WAKEDET:
455 bfin_write_EMAC_WKUP_CTL(
456 bfin_read_EMAC_WKUP_CTL() | MPKS | RWKS);
457 break;
458 default:
459 /* These bits are W1C */
460 bfin_write_EMAC_SYSTAT(1L << (irq - IRQ_MAC_PHYINT));
461 break;
462 }
463}
464
465static void bfin_mac_status_mask_irq(unsigned int irq)
466{
467 mac_stat_int_mask &= ~(1L << (irq - IRQ_MAC_PHYINT));
468#ifdef BF537_GENERIC_ERROR_INT_DEMUX
469 switch (irq) {
470 case IRQ_MAC_PHYINT:
471 bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() & ~PHYIE);
472 break;
473 default:
474 break;
475 }
476#else
477 if (!mac_stat_int_mask)
478 bfin_internal_mask_irq(IRQ_MAC_ERROR);
479#endif
480 bfin_mac_status_ack_irq(irq);
481}
482
483static void bfin_mac_status_unmask_irq(unsigned int irq)
484{
485#ifdef BF537_GENERIC_ERROR_INT_DEMUX
486 switch (irq) {
487 case IRQ_MAC_PHYINT:
488 bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() | PHYIE);
489 break;
490 default:
491 break;
492 }
493#else
494 if (!mac_stat_int_mask)
495 bfin_internal_unmask_irq(IRQ_MAC_ERROR);
496#endif
497 mac_stat_int_mask |= 1L << (irq - IRQ_MAC_PHYINT);
498}
499
500#ifdef CONFIG_PM
501int bfin_mac_status_set_wake(unsigned int irq, unsigned int state)
502{
503#ifdef BF537_GENERIC_ERROR_INT_DEMUX
504 return bfin_internal_set_wake(IRQ_GENERIC_ERROR, state);
505#else
506 return bfin_internal_set_wake(IRQ_MAC_ERROR, state);
507#endif
508}
509#endif
510
511static struct irq_chip bfin_mac_status_irqchip = {
512 .name = "MACST",
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000513 .irq_ack = bfin_ack_noop,
Michael Hennerichaec59c92010-02-19 15:09:10 +0000514 .mask_ack = bfin_mac_status_mask_irq,
515 .mask = bfin_mac_status_mask_irq,
516 .unmask = bfin_mac_status_unmask_irq,
517#ifdef CONFIG_PM
518 .set_wake = bfin_mac_status_set_wake,
519#endif
520};
521
522static void bfin_demux_mac_status_irq(unsigned int int_err_irq,
523 struct irq_desc *inta_desc)
524{
525 int i, irq = 0;
526 u32 status = bfin_read_EMAC_SYSTAT();
527
Michael Hennerichbedeea62010-08-20 11:59:27 +0000528 for (i = 0; i <= (IRQ_MAC_STMDONE - IRQ_MAC_PHYINT); i++)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000529 if (status & (1L << i)) {
530 irq = IRQ_MAC_PHYINT + i;
531 break;
532 }
533
534 if (irq) {
535 if (mac_stat_int_mask & (1L << (irq - IRQ_MAC_PHYINT))) {
536 bfin_handle_irq(irq);
537 } else {
538 bfin_mac_status_ack_irq(irq);
539 pr_debug("IRQ %d:"
540 " MASKED MAC ERROR INTERRUPT ASSERTED\n",
541 irq);
542 }
543 } else
544 printk(KERN_ERR
545 "%s : %s : LINE %d :\nIRQ ?: MAC ERROR"
Michael Hennerichbedeea62010-08-20 11:59:27 +0000546 " INTERRUPT ASSERTED BUT NO SOURCE FOUND"
547 "(EMAC_SYSTAT=0x%X)\n",
548 __func__, __FILE__, __LINE__, status);
Michael Hennerichaec59c92010-02-19 15:09:10 +0000549}
550#endif
551
Graf Yangbfd15112008-10-08 18:02:44 +0800552static inline void bfin_set_irq_handler(unsigned irq, irq_flow_handler_t handle)
553{
Yi Li6a01f232009-01-07 23:14:39 +0800554#ifdef CONFIG_IPIPE
Philippe Gerum9bd50df2009-03-04 16:52:38 +0800555 _set_irq_handler(irq, handle_level_irq);
Yi Li6a01f232009-01-07 23:14:39 +0800556#else
Thomas Gleixnerb10bbbb2011-02-06 18:23:25 +0000557 __set_irq_handler_unlocked(irq, handle);
Yi Li6a01f232009-01-07 23:14:39 +0800558#endif
Graf Yangbfd15112008-10-08 18:02:44 +0800559}
560
Michael Hennerich8d022372008-11-18 17:48:22 +0800561static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS);
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800562extern void bfin_gpio_irq_prepare(unsigned gpio);
Michael Hennerich6fce6a82007-12-24 16:56:12 +0800563
Michael Hennerich8d022372008-11-18 17:48:22 +0800564#if !defined(CONFIG_BF54x)
565
Bryan Wu1394f032007-05-06 14:50:22 -0700566static void bfin_gpio_ack_irq(unsigned int irq)
567{
Michael Hennerich8d022372008-11-18 17:48:22 +0800568 /* AFAIK ack_irq in case mask_ack is provided
569 * get's only called for edge sense irqs
570 */
571 set_gpio_data(irq_to_gpio(irq), 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700572}
573
574static void bfin_gpio_mask_ack_irq(unsigned int irq)
575{
Thomas Gleixnerb10bbbb2011-02-06 18:23:25 +0000576 struct irq_desc *desc = irq_to_desc(irq);
Michael Hennerich8d022372008-11-18 17:48:22 +0800577 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700578
Michael Hennerich8d022372008-11-18 17:48:22 +0800579 if (desc->handle_irq == handle_edge_irq)
Bryan Wu1394f032007-05-06 14:50:22 -0700580 set_gpio_data(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700581
582 set_gpio_maska(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700583}
584
585static void bfin_gpio_mask_irq(unsigned int irq)
586{
Michael Hennerich8d022372008-11-18 17:48:22 +0800587 set_gpio_maska(irq_to_gpio(irq), 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700588}
589
590static void bfin_gpio_unmask_irq(unsigned int irq)
591{
Michael Hennerich8d022372008-11-18 17:48:22 +0800592 set_gpio_maska(irq_to_gpio(irq), 1);
Bryan Wu1394f032007-05-06 14:50:22 -0700593}
594
595static unsigned int bfin_gpio_irq_startup(unsigned int irq)
596{
Michael Hennerich8d022372008-11-18 17:48:22 +0800597 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700598
Michael Hennerich8d022372008-11-18 17:48:22 +0800599 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800600 bfin_gpio_irq_prepare(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700601
Bryan Wu1394f032007-05-06 14:50:22 -0700602 bfin_gpio_unmask_irq(irq);
603
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800604 return 0;
Bryan Wu1394f032007-05-06 14:50:22 -0700605}
606
607static void bfin_gpio_irq_shutdown(unsigned int irq)
608{
Graf Yang30af6d42008-11-18 17:48:21 +0800609 u32 gpionr = irq_to_gpio(irq);
610
Bryan Wu1394f032007-05-06 14:50:22 -0700611 bfin_gpio_mask_irq(irq);
Graf Yang30af6d42008-11-18 17:48:21 +0800612 __clear_bit(gpionr, gpio_enabled);
Graf Yang9570ff42009-01-07 23:14:38 +0800613 bfin_gpio_irq_free(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700614}
615
616static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
617{
Graf Yang8eb3e3b2008-11-18 17:48:22 +0800618 int ret;
619 char buf[16];
Michael Hennerich8d022372008-11-18 17:48:22 +0800620 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700621
622 if (type == IRQ_TYPE_PROBE) {
623 /* only probe unenabled GPIO interrupt lines */
Mike Frysingerc3695342009-06-13 10:32:29 -0400624 if (test_bit(gpionr, gpio_enabled))
Bryan Wu1394f032007-05-06 14:50:22 -0700625 return 0;
626 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
627 }
628
629 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800630 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Michael Hennerich8d022372008-11-18 17:48:22 +0800631
Graf Yang9570ff42009-01-07 23:14:38 +0800632 snprintf(buf, 16, "gpio-irq%d", irq);
633 ret = bfin_gpio_irq_request(gpionr, buf);
634 if (ret)
635 return ret;
636
Michael Hennerich8d022372008-11-18 17:48:22 +0800637 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800638 bfin_gpio_irq_prepare(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700639
Bryan Wu1394f032007-05-06 14:50:22 -0700640 } else {
Michael Hennerich8d022372008-11-18 17:48:22 +0800641 __clear_bit(gpionr, gpio_enabled);
Bryan Wu1394f032007-05-06 14:50:22 -0700642 return 0;
643 }
644
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800645 set_gpio_inen(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700646 set_gpio_dir(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700647
648 if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
649 == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
650 set_gpio_both(gpionr, 1);
651 else
652 set_gpio_both(gpionr, 0);
653
654 if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
655 set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */
656 else
657 set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */
658
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800659 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
660 set_gpio_edge(gpionr, 1);
661 set_gpio_inen(gpionr, 1);
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800662 set_gpio_data(gpionr, 0);
663
664 } else {
665 set_gpio_edge(gpionr, 0);
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800666 set_gpio_inen(gpionr, 1);
667 }
668
Bryan Wu1394f032007-05-06 14:50:22 -0700669 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
Graf Yangbfd15112008-10-08 18:02:44 +0800670 bfin_set_irq_handler(irq, handle_edge_irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700671 else
Graf Yangbfd15112008-10-08 18:02:44 +0800672 bfin_set_irq_handler(irq, handle_level_irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700673
674 return 0;
675}
676
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800677#ifdef CONFIG_PM
678int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
679{
Michael Hennerichbb84dbf2010-03-10 14:26:06 +0000680 return gpio_pm_wakeup_ctrl(irq_to_gpio(irq), state);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800681}
682#endif
683
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800684static void bfin_demux_gpio_irq(unsigned int inta_irq,
685 struct irq_desc *desc)
Bryan Wu1394f032007-05-06 14:50:22 -0700686{
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800687 unsigned int i, gpio, mask, irq, search = 0;
Bryan Wu1394f032007-05-06 14:50:22 -0700688
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800689 switch (inta_irq) {
690#if defined(CONFIG_BF53x)
691 case IRQ_PROG_INTA:
692 irq = IRQ_PF0;
693 search = 1;
694 break;
695# if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
696 case IRQ_MAC_RX:
697 irq = IRQ_PH0;
698 break;
699# endif
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800700#elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
701 case IRQ_PORTF_INTA:
702 irq = IRQ_PF0;
703 break;
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800704#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800705 case IRQ_PORTF_INTA:
706 irq = IRQ_PF0;
707 break;
708 case IRQ_PORTG_INTA:
709 irq = IRQ_PG0;
710 break;
711 case IRQ_PORTH_INTA:
712 irq = IRQ_PH0;
713 break;
714#elif defined(CONFIG_BF561)
715 case IRQ_PROG0_INTA:
716 irq = IRQ_PF0;
717 break;
718 case IRQ_PROG1_INTA:
719 irq = IRQ_PF16;
720 break;
721 case IRQ_PROG2_INTA:
722 irq = IRQ_PF32;
723 break;
724#endif
725 default:
726 BUG();
727 return;
Bryan Wu1394f032007-05-06 14:50:22 -0700728 }
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800729
730 if (search) {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800731 for (i = 0; i < MAX_BLACKFIN_GPIOS; i += GPIO_BANKSIZE) {
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800732 irq += i;
733
Michael Hennerich8d022372008-11-18 17:48:22 +0800734 mask = get_gpiop_data(i) & get_gpiop_maska(i);
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800735
736 while (mask) {
Yi Li6a01f232009-01-07 23:14:39 +0800737 if (mask & 1)
738 bfin_handle_irq(irq);
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800739 irq++;
740 mask >>= 1;
741 }
742 }
743 } else {
744 gpio = irq_to_gpio(irq);
Michael Hennerich8d022372008-11-18 17:48:22 +0800745 mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio);
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800746
747 do {
Yi Li6a01f232009-01-07 23:14:39 +0800748 if (mask & 1)
749 bfin_handle_irq(irq);
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800750 irq++;
751 mask >>= 1;
752 } while (mask);
753 }
754
Bryan Wu1394f032007-05-06 14:50:22 -0700755}
756
Mike Frysingera055b2b2007-11-15 21:12:32 +0800757#else /* CONFIG_BF54x */
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800758
759#define NR_PINT_SYS_IRQS 4
760#define NR_PINT_BITS 32
761#define NR_PINTS 160
762#define IRQ_NOT_AVAIL 0xFF
763
764#define PINT_2_BANK(x) ((x) >> 5)
765#define PINT_2_BIT(x) ((x) & 0x1F)
766#define PINT_BIT(x) (1 << (PINT_2_BIT(x)))
767
768static unsigned char irq2pint_lut[NR_PINTS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800769static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800770
771struct pin_int_t {
772 unsigned int mask_set;
773 unsigned int mask_clear;
774 unsigned int request;
775 unsigned int assign;
776 unsigned int edge_set;
777 unsigned int edge_clear;
778 unsigned int invert_set;
779 unsigned int invert_clear;
780 unsigned int pinstate;
781 unsigned int latch;
782};
783
784static struct pin_int_t *pint[NR_PINT_SYS_IRQS] = {
785 (struct pin_int_t *)PINT0_MASK_SET,
786 (struct pin_int_t *)PINT1_MASK_SET,
787 (struct pin_int_t *)PINT2_MASK_SET,
788 (struct pin_int_t *)PINT3_MASK_SET,
789};
790
Michael Hennerich8d022372008-11-18 17:48:22 +0800791inline unsigned int get_irq_base(u32 bank, u8 bmap)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800792{
Michael Hennerich8d022372008-11-18 17:48:22 +0800793 unsigned int irq_base;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800794
795 if (bank < 2) { /*PA-PB */
796 irq_base = IRQ_PA0 + bmap * 16;
797 } else { /*PC-PJ */
798 irq_base = IRQ_PC0 + bmap * 16;
799 }
800
801 return irq_base;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800802}
803
804 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
805void init_pint_lut(void)
806{
807 u16 bank, bit, irq_base, bit_pos;
808 u32 pint_assign;
809 u8 bmap;
810
811 memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));
812
813 for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {
814
815 pint_assign = pint[bank]->assign;
816
817 for (bit = 0; bit < NR_PINT_BITS; bit++) {
818
819 bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;
820
821 irq_base = get_irq_base(bank, bmap);
822
823 irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
824 bit_pos = bit + bank * NR_PINT_BITS;
825
Michael Henneriche3f23002007-07-12 16:39:29 +0800826 pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800827 irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800828 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800829 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800830}
831
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800832static void bfin_gpio_ack_irq(unsigned int irq)
833{
Thomas Gleixnerb10bbbb2011-02-06 18:23:25 +0000834 struct irq_desc *desc = irq_to_desc(irq);
Michael Hennerich8d022372008-11-18 17:48:22 +0800835 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Hennerich8baf5602007-12-24 18:51:34 +0800836 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800837 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800838
Michael Hennerich8d022372008-11-18 17:48:22 +0800839 if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800840 if (pint[bank]->invert_set & pintbit)
841 pint[bank]->invert_clear = pintbit;
842 else
843 pint[bank]->invert_set = pintbit;
844 }
845 pint[bank]->request = pintbit;
846
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800847}
848
849static void bfin_gpio_mask_ack_irq(unsigned int irq)
850{
Thomas Gleixnerb10bbbb2011-02-06 18:23:25 +0000851 struct irq_desc *desc = irq_to_desc(irq);
Michael Hennerich8d022372008-11-18 17:48:22 +0800852 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800853 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800854 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800855
Michael Hennerich8d022372008-11-18 17:48:22 +0800856 if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800857 if (pint[bank]->invert_set & pintbit)
858 pint[bank]->invert_clear = pintbit;
859 else
860 pint[bank]->invert_set = pintbit;
861 }
862
Michael Henneriche3f23002007-07-12 16:39:29 +0800863 pint[bank]->request = pintbit;
864 pint[bank]->mask_clear = pintbit;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800865}
866
867static void bfin_gpio_mask_irq(unsigned int irq)
868{
Michael Hennerich8d022372008-11-18 17:48:22 +0800869 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800870
871 pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800872}
873
874static void bfin_gpio_unmask_irq(unsigned int irq)
875{
Michael Hennerich8d022372008-11-18 17:48:22 +0800876 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800877 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800878 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800879
Michael Henneriche3f23002007-07-12 16:39:29 +0800880 pint[bank]->mask_set = pintbit;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800881}
882
883static unsigned int bfin_gpio_irq_startup(unsigned int irq)
884{
Michael Hennerich8d022372008-11-18 17:48:22 +0800885 u32 gpionr = irq_to_gpio(irq);
886 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800887
Michael Hennerich50e163c2007-07-24 16:17:28 +0800888 if (pint_val == IRQ_NOT_AVAIL) {
889 printk(KERN_ERR
890 "GPIO IRQ %d :Not in PINT Assign table "
891 "Reconfigure Interrupt to Port Assignemt\n", irq);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800892 return -ENODEV;
Michael Hennerich50e163c2007-07-24 16:17:28 +0800893 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800894
Michael Hennerich8d022372008-11-18 17:48:22 +0800895 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800896 bfin_gpio_irq_prepare(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800897
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800898 bfin_gpio_unmask_irq(irq);
899
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800900 return 0;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800901}
902
903static void bfin_gpio_irq_shutdown(unsigned int irq)
904{
Michael Hennerich8d022372008-11-18 17:48:22 +0800905 u32 gpionr = irq_to_gpio(irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +0800906
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800907 bfin_gpio_mask_irq(irq);
Michael Hennerich8d022372008-11-18 17:48:22 +0800908 __clear_bit(gpionr, gpio_enabled);
Graf Yang9570ff42009-01-07 23:14:38 +0800909 bfin_gpio_irq_free(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800910}
911
912static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
913{
Graf Yang8eb3e3b2008-11-18 17:48:22 +0800914 int ret;
915 char buf[16];
Michael Hennerich8d022372008-11-18 17:48:22 +0800916 u32 gpionr = irq_to_gpio(irq);
917 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800918 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800919 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800920
921 if (pint_val == IRQ_NOT_AVAIL)
922 return -ENODEV;
923
924 if (type == IRQ_TYPE_PROBE) {
925 /* only probe unenabled GPIO interrupt lines */
Mike Frysingerc3695342009-06-13 10:32:29 -0400926 if (test_bit(gpionr, gpio_enabled))
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800927 return 0;
928 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
929 }
930
931 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
932 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Graf Yang9570ff42009-01-07 23:14:38 +0800933
934 snprintf(buf, 16, "gpio-irq%d", irq);
935 ret = bfin_gpio_irq_request(gpionr, buf);
936 if (ret)
937 return ret;
938
Michael Hennerich8d022372008-11-18 17:48:22 +0800939 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800940 bfin_gpio_irq_prepare(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800941
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800942 } else {
Michael Hennerich8d022372008-11-18 17:48:22 +0800943 __clear_bit(gpionr, gpio_enabled);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800944 return 0;
945 }
946
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800947 if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
Michael Henneriche3f23002007-07-12 16:39:29 +0800948 pint[bank]->invert_set = pintbit; /* low or falling edge denoted by one */
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800949 else
Michael Hennerich8baf5602007-12-24 18:51:34 +0800950 pint[bank]->invert_clear = pintbit; /* high or rising edge denoted by zero */
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800951
Michael Hennerich8baf5602007-12-24 18:51:34 +0800952 if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
953 == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800954 if (gpio_get_value(gpionr))
955 pint[bank]->invert_set = pintbit;
956 else
957 pint[bank]->invert_clear = pintbit;
Michael Hennerich8baf5602007-12-24 18:51:34 +0800958 }
959
960 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
961 pint[bank]->edge_set = pintbit;
Graf Yangbfd15112008-10-08 18:02:44 +0800962 bfin_set_irq_handler(irq, handle_edge_irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +0800963 } else {
964 pint[bank]->edge_clear = pintbit;
Graf Yangbfd15112008-10-08 18:02:44 +0800965 bfin_set_irq_handler(irq, handle_level_irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +0800966 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800967
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800968 return 0;
969}
970
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800971#ifdef CONFIG_PM
972u32 pint_saved_masks[NR_PINT_SYS_IRQS];
973u32 pint_wakeup_masks[NR_PINT_SYS_IRQS];
974
975int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
976{
977 u32 pint_irq;
Michael Hennerich8d022372008-11-18 17:48:22 +0800978 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800979 u32 bank = PINT_2_BANK(pint_val);
980 u32 pintbit = PINT_BIT(pint_val);
981
982 switch (bank) {
983 case 0:
984 pint_irq = IRQ_PINT0;
985 break;
986 case 2:
987 pint_irq = IRQ_PINT2;
988 break;
989 case 3:
990 pint_irq = IRQ_PINT3;
991 break;
992 case 1:
993 pint_irq = IRQ_PINT1;
994 break;
995 default:
996 return -EINVAL;
997 }
998
999 bfin_internal_set_wake(pint_irq, state);
1000
1001 if (state)
1002 pint_wakeup_masks[bank] |= pintbit;
1003 else
1004 pint_wakeup_masks[bank] &= ~pintbit;
1005
1006 return 0;
1007}
1008
1009u32 bfin_pm_setup(void)
1010{
1011 u32 val, i;
1012
1013 for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
1014 val = pint[i]->mask_clear;
1015 pint_saved_masks[i] = val;
1016 if (val ^ pint_wakeup_masks[i]) {
1017 pint[i]->mask_clear = val;
1018 pint[i]->mask_set = pint_wakeup_masks[i];
1019 }
1020 }
1021
1022 return 0;
1023}
1024
1025void bfin_pm_restore(void)
1026{
1027 u32 i, val;
1028
1029 for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
1030 val = pint_saved_masks[i];
1031 if (val ^ pint_wakeup_masks[i]) {
1032 pint[i]->mask_clear = pint[i]->mask_clear;
1033 pint[i]->mask_set = val;
1034 }
1035 }
1036}
1037#endif
1038
Michael Hennerich2c4f8292008-02-09 04:11:14 +08001039static void bfin_demux_gpio_irq(unsigned int inta_irq,
1040 struct irq_desc *desc)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001041{
Michael Hennerich8d022372008-11-18 17:48:22 +08001042 u32 bank, pint_val;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001043 u32 request, irq;
1044
Michael Hennerich2c4f8292008-02-09 04:11:14 +08001045 switch (inta_irq) {
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001046 case IRQ_PINT0:
1047 bank = 0;
1048 break;
1049 case IRQ_PINT2:
1050 bank = 2;
1051 break;
1052 case IRQ_PINT3:
1053 bank = 3;
1054 break;
1055 case IRQ_PINT1:
1056 bank = 1;
1057 break;
Michael Henneriche3f23002007-07-12 16:39:29 +08001058 default:
1059 return;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001060 }
1061
1062 pint_val = bank * NR_PINT_BITS;
1063
1064 request = pint[bank]->request;
1065
1066 while (request) {
1067 if (request & 1) {
Michael Henneriche3f23002007-07-12 16:39:29 +08001068 irq = pint2irq_lut[pint_val] + SYS_IRQS;
Yi Li6a01f232009-01-07 23:14:39 +08001069 bfin_handle_irq(irq);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001070 }
1071 pint_val++;
1072 request >>= 1;
1073 }
1074
1075}
Mike Frysingera055b2b2007-11-15 21:12:32 +08001076#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001077
Michael Hennerich8d022372008-11-18 17:48:22 +08001078static struct irq_chip bfin_gpio_irqchip = {
1079 .name = "GPIO",
1080 .ack = bfin_gpio_ack_irq,
1081 .mask = bfin_gpio_mask_irq,
1082 .mask_ack = bfin_gpio_mask_ack_irq,
1083 .unmask = bfin_gpio_unmask_irq,
1084 .disable = bfin_gpio_mask_irq,
1085 .enable = bfin_gpio_unmask_irq,
1086 .set_type = bfin_gpio_irq_type,
1087 .startup = bfin_gpio_irq_startup,
1088 .shutdown = bfin_gpio_irq_shutdown,
1089#ifdef CONFIG_PM
1090 .set_wake = bfin_gpio_set_wake,
1091#endif
1092};
1093
Graf Yang6b3087c2009-01-07 23:14:39 +08001094void __cpuinit init_exception_vectors(void)
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001095{
Mike Frysingerf0b5d122007-08-05 17:03:59 +08001096 /* cannot program in software:
1097 * evt0 - emulation (jtag)
1098 * evt1 - reset
1099 */
1100 bfin_write_EVT2(evt_nmi);
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001101 bfin_write_EVT3(trap);
1102 bfin_write_EVT5(evt_ivhw);
1103 bfin_write_EVT6(evt_timer);
1104 bfin_write_EVT7(evt_evt7);
1105 bfin_write_EVT8(evt_evt8);
1106 bfin_write_EVT9(evt_evt9);
1107 bfin_write_EVT10(evt_evt10);
1108 bfin_write_EVT11(evt_evt11);
1109 bfin_write_EVT12(evt_evt12);
1110 bfin_write_EVT13(evt_evt13);
Philippe Gerum9703a732009-06-22 18:23:48 +02001111 bfin_write_EVT14(evt_evt14);
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001112 bfin_write_EVT15(evt_system_call);
1113 CSYNC();
1114}
1115
Bryan Wu1394f032007-05-06 14:50:22 -07001116/*
1117 * This function should be called during kernel startup to initialize
1118 * the BFin IRQ handling routines.
1119 */
Michael Hennerich8d022372008-11-18 17:48:22 +08001120
Bryan Wu1394f032007-05-06 14:50:22 -07001121int __init init_arch_irq(void)
1122{
1123 int irq;
1124 unsigned long ilat = 0;
1125 /* Disable all the peripheral intrs - page 4-29 HW Ref manual */
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001126#if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561) \
1127 || defined(BF538_FAMILY) || defined(CONFIG_BF51x)
Roy Huang24a07a12007-07-12 22:41:45 +08001128 bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
1129 bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
Mike Frysingera055b2b2007-11-15 21:12:32 +08001130# ifdef CONFIG_BF54x
Michael Hennerich59003142007-10-21 16:54:27 +08001131 bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
Mike Frysingera055b2b2007-11-15 21:12:32 +08001132# endif
Graf Yang6b3087c2009-01-07 23:14:39 +08001133# ifdef CONFIG_SMP
1134 bfin_write_SICB_IMASK0(SIC_UNMASK_ALL);
1135 bfin_write_SICB_IMASK1(SIC_UNMASK_ALL);
1136# endif
Roy Huang24a07a12007-07-12 22:41:45 +08001137#else
Bryan Wu1394f032007-05-06 14:50:22 -07001138 bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
Roy Huang24a07a12007-07-12 22:41:45 +08001139#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001140
1141 local_irq_disable();
1142
Mike Frysingerd70536e2008-08-25 17:37:35 +08001143#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
Mike Frysinger95a86b52008-08-14 15:05:01 +08001144 /* Clear EMAC Interrupt Status bits so we can demux it later */
1145 bfin_write_EMAC_SYSTAT(-1);
1146#endif
1147
Mike Frysingera055b2b2007-11-15 21:12:32 +08001148#ifdef CONFIG_BF54x
1149# ifdef CONFIG_PINTx_REASSIGN
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001150 pint[0]->assign = CONFIG_PINT0_ASSIGN;
1151 pint[1]->assign = CONFIG_PINT1_ASSIGN;
1152 pint[2]->assign = CONFIG_PINT2_ASSIGN;
1153 pint[3]->assign = CONFIG_PINT3_ASSIGN;
Mike Frysingera055b2b2007-11-15 21:12:32 +08001154# endif
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001155 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
1156 init_pint_lut();
1157#endif
1158
1159 for (irq = 0; irq <= SYS_IRQS; irq++) {
Bryan Wu1394f032007-05-06 14:50:22 -07001160 if (irq <= IRQ_CORETMR)
1161 set_irq_chip(irq, &bfin_core_irqchip);
1162 else
1163 set_irq_chip(irq, &bfin_internal_irqchip);
Bryan Wu1394f032007-05-06 14:50:22 -07001164
Michael Hennerich464abc52008-02-25 13:50:20 +08001165 switch (irq) {
Michael Hennerich59003142007-10-21 16:54:27 +08001166#if defined(CONFIG_BF53x)
Michael Hennerich464abc52008-02-25 13:50:20 +08001167 case IRQ_PROG_INTA:
Mike Frysingera055b2b2007-11-15 21:12:32 +08001168# if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
Michael Hennerich464abc52008-02-25 13:50:20 +08001169 case IRQ_MAC_RX:
Mike Frysingera055b2b2007-11-15 21:12:32 +08001170# endif
Michael Hennerich59003142007-10-21 16:54:27 +08001171#elif defined(CONFIG_BF54x)
Michael Hennerich464abc52008-02-25 13:50:20 +08001172 case IRQ_PINT0:
1173 case IRQ_PINT1:
1174 case IRQ_PINT2:
1175 case IRQ_PINT3:
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001176#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
Michael Hennerich464abc52008-02-25 13:50:20 +08001177 case IRQ_PORTF_INTA:
1178 case IRQ_PORTG_INTA:
1179 case IRQ_PORTH_INTA:
Michael Hennerich2c4f8292008-02-09 04:11:14 +08001180#elif defined(CONFIG_BF561)
Michael Hennerich464abc52008-02-25 13:50:20 +08001181 case IRQ_PROG0_INTA:
1182 case IRQ_PROG1_INTA:
1183 case IRQ_PROG2_INTA:
Michael Hennerichdc26aec2008-11-18 17:48:22 +08001184#elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
1185 case IRQ_PORTF_INTA:
Michael Hennerich59003142007-10-21 16:54:27 +08001186#endif
Michael Hennerich464abc52008-02-25 13:50:20 +08001187 set_irq_chained_handler(irq,
1188 bfin_demux_gpio_irq);
1189 break;
Bryan Wu1394f032007-05-06 14:50:22 -07001190#ifdef BF537_GENERIC_ERROR_INT_DEMUX
Michael Hennerich464abc52008-02-25 13:50:20 +08001191 case IRQ_GENERIC_ERROR:
Yi Li6a01f232009-01-07 23:14:39 +08001192 set_irq_chained_handler(irq, bfin_demux_error_irq);
Michael Hennerich464abc52008-02-25 13:50:20 +08001193 break;
1194#endif
Michael Hennerichaec59c92010-02-19 15:09:10 +00001195#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
1196 case IRQ_MAC_ERROR:
1197 set_irq_chained_handler(irq, bfin_demux_mac_status_irq);
1198 break;
1199#endif
Graf Yang6b3087c2009-01-07 23:14:39 +08001200#ifdef CONFIG_SMP
1201 case IRQ_SUPPLE_0:
1202 case IRQ_SUPPLE_1:
1203 set_irq_handler(irq, handle_percpu_irq);
1204 break;
1205#endif
Graf Yang179413142009-08-18 04:29:33 +00001206
Yi Licb191712009-12-30 07:12:50 +00001207#ifdef CONFIG_TICKSOURCE_CORETMR
1208 case IRQ_CORETMR:
1209# ifdef CONFIG_SMP
1210 set_irq_handler(irq, handle_percpu_irq);
1211 break;
1212# else
1213 set_irq_handler(irq, handle_simple_irq);
1214 break;
1215# endif
1216#endif
1217
1218#ifdef CONFIG_TICKSOURCE_GPTMR0
Philippe Geruma40494a2009-06-16 05:25:42 +02001219 case IRQ_TIMER0:
Michael Hennerich464abc52008-02-25 13:50:20 +08001220 set_irq_handler(irq, handle_simple_irq);
1221 break;
Graf Yang179413142009-08-18 04:29:33 +00001222#endif
Yi Licb191712009-12-30 07:12:50 +00001223
1224#ifdef CONFIG_IPIPE
Philippe Geruma40494a2009-06-16 05:25:42 +02001225 default:
1226 set_irq_handler(irq, handle_level_irq);
1227 break;
1228#else /* !CONFIG_IPIPE */
Philippe Geruma40494a2009-06-16 05:25:42 +02001229 default:
1230 set_irq_handler(irq, handle_simple_irq);
1231 break;
Graf Yang179413142009-08-18 04:29:33 +00001232#endif /* !CONFIG_IPIPE */
Bryan Wu1394f032007-05-06 14:50:22 -07001233 }
Bryan Wu1394f032007-05-06 14:50:22 -07001234 }
Michael Hennerich464abc52008-02-25 13:50:20 +08001235
Bryan Wu1394f032007-05-06 14:50:22 -07001236#ifdef BF537_GENERIC_ERROR_INT_DEMUX
Michael Hennerich464abc52008-02-25 13:50:20 +08001237 for (irq = IRQ_PPI_ERROR; irq <= IRQ_UART1_ERROR; irq++)
1238 set_irq_chip_and_handler(irq, &bfin_generic_error_irqchip,
1239 handle_level_irq);
Michael Hennerichaec59c92010-02-19 15:09:10 +00001240#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
1241 set_irq_chained_handler(IRQ_MAC_ERROR, bfin_demux_mac_status_irq);
1242#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001243#endif
1244
Michael Hennerichaec59c92010-02-19 15:09:10 +00001245#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
1246 for (irq = IRQ_MAC_PHYINT; irq <= IRQ_MAC_STMDONE; irq++)
1247 set_irq_chip_and_handler(irq, &bfin_mac_status_irqchip,
1248 handle_level_irq);
1249#endif
Michael Hennerich464abc52008-02-25 13:50:20 +08001250 /* if configured as edge, then will be changed to do_edge_IRQ */
Michael Hennerichaec59c92010-02-19 15:09:10 +00001251 for (irq = GPIO_IRQ_BASE;
1252 irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
Michael Hennerich464abc52008-02-25 13:50:20 +08001253 set_irq_chip_and_handler(irq, &bfin_gpio_irqchip,
1254 handle_level_irq);
Michael Hennerich2c4f8292008-02-09 04:11:14 +08001255
Bryan Wu1394f032007-05-06 14:50:22 -07001256 bfin_write_IMASK(0);
1257 CSYNC();
1258 ilat = bfin_read_ILAT();
1259 CSYNC();
1260 bfin_write_ILAT(ilat);
1261 CSYNC();
1262
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001263 printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
Mike Frysinger40059782008-11-18 17:48:22 +08001264 /* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx,
Bryan Wu1394f032007-05-06 14:50:22 -07001265 * local_irq_enable()
1266 */
1267 program_IAR();
1268 /* Therefore it's better to setup IARs before interrupts enabled */
1269 search_IAR();
1270
1271 /* Enable interrupts IVG7-15 */
Mike Frysinger40059782008-11-18 17:48:22 +08001272 bfin_irq_flags |= IMASK_IVG15 |
Bryan Wu1394f032007-05-06 14:50:22 -07001273 IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001274 IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
Bryan Wu1394f032007-05-06 14:50:22 -07001275
Michael Hennerich349ebbc2009-04-15 08:48:08 +00001276 /* This implicitly covers ANOMALY_05000171
1277 * Boot-ROM code modifies SICA_IWRx wakeup registers
1278 */
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001279#ifdef SIC_IWR0
Michael Hennerich56f5f592008-08-06 17:55:32 +08001280 bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001281# ifdef SIC_IWR1
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001282 /* BF52x/BF51x system reset does not properly reset SIC_IWR1 which
Michael Hennerich55546ac2008-08-13 17:41:13 +08001283 * will screw up the bootrom as it relies on MDMA0/1 waking it
1284 * up from IDLE instructions. See this report for more info:
1285 * http://blackfin.uclinux.org/gf/tracker/4323
1286 */
Mike Frysingerb7e11292008-11-18 17:48:22 +08001287 if (ANOMALY_05000435)
1288 bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
1289 else
1290 bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001291# endif
1292# ifdef SIC_IWR2
Michael Hennerich56f5f592008-08-06 17:55:32 +08001293 bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001294# endif
1295#else
Michael Hennerich56f5f592008-08-06 17:55:32 +08001296 bfin_write_SIC_IWR(IWR_DISABLE_ALL);
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001297#endif
1298
Bryan Wu1394f032007-05-06 14:50:22 -07001299 return 0;
1300}
1301
1302#ifdef CONFIG_DO_IRQ_L1
Mike Frysingera055b2b2007-11-15 21:12:32 +08001303__attribute__((l1_text))
Bryan Wu1394f032007-05-06 14:50:22 -07001304#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001305void do_irq(int vec, struct pt_regs *fp)
1306{
1307 if (vec == EVT_IVTMR_P) {
1308 vec = IRQ_CORETMR;
1309 } else {
1310 struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
1311 struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
Mike Frysinger39c99962010-10-19 18:44:23 +00001312#if defined(SIC_ISR0)
Roy Huang24a07a12007-07-12 22:41:45 +08001313 unsigned long sic_status[3];
Bryan Wu1394f032007-05-06 14:50:22 -07001314
Graf Yang6b3087c2009-01-07 23:14:39 +08001315 if (smp_processor_id()) {
Mike Frysinger780172b2009-06-01 19:43:02 -04001316# ifdef SICB_ISR0
Graf Yang6b3087c2009-01-07 23:14:39 +08001317 /* This will be optimized out in UP mode. */
1318 sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0();
1319 sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1();
Mike Frysinger780172b2009-06-01 19:43:02 -04001320# endif
Graf Yang6b3087c2009-01-07 23:14:39 +08001321 } else {
1322 sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
1323 sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
1324 }
Mike Frysinger780172b2009-06-01 19:43:02 -04001325# ifdef SIC_ISR2
Michael Hennerich4fb45242007-10-21 16:53:53 +08001326 sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
Mike Frysinger780172b2009-06-01 19:43:02 -04001327# endif
Mike Frysinger1f83b8f2007-07-12 22:58:21 +08001328 for (;; ivg++) {
Roy Huang24a07a12007-07-12 22:41:45 +08001329 if (ivg >= ivg_stop) {
1330 atomic_inc(&num_spurious);
1331 return;
1332 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001333 if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
Roy Huang24a07a12007-07-12 22:41:45 +08001334 break;
1335 }
1336#else
1337 unsigned long sic_status;
Michael Hennerich464abc52008-02-25 13:50:20 +08001338
Bryan Wu1394f032007-05-06 14:50:22 -07001339 sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
1340
1341 for (;; ivg++) {
1342 if (ivg >= ivg_stop) {
1343 atomic_inc(&num_spurious);
1344 return;
1345 } else if (sic_status & ivg->isrflag)
1346 break;
1347 }
Roy Huang24a07a12007-07-12 22:41:45 +08001348#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001349 vec = ivg->irqno;
1350 }
1351 asm_do_IRQ(vec, fp);
Bryan Wu1394f032007-05-06 14:50:22 -07001352}
Yi Li6a01f232009-01-07 23:14:39 +08001353
1354#ifdef CONFIG_IPIPE
1355
1356int __ipipe_get_irq_priority(unsigned irq)
1357{
1358 int ient, prio;
1359
1360 if (irq <= IRQ_CORETMR)
1361 return irq;
1362
1363 for (ient = 0; ient < NR_PERI_INTS; ient++) {
1364 struct ivgx *ivg = ivg_table + ient;
1365 if (ivg->irqno == irq) {
1366 for (prio = 0; prio <= IVG13-IVG7; prio++) {
1367 if (ivg7_13[prio].ifirst <= ivg &&
1368 ivg7_13[prio].istop > ivg)
1369 return IVG7 + prio;
1370 }
1371 }
1372 }
1373
1374 return IVG15;
1375}
1376
Yi Li6a01f232009-01-07 23:14:39 +08001377/* Hw interrupts are disabled on entry (check SAVE_CONTEXT). */
1378#ifdef CONFIG_DO_IRQ_L1
1379__attribute__((l1_text))
1380#endif
1381asmlinkage int __ipipe_grab_irq(int vec, struct pt_regs *regs)
1382{
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001383 struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
Philippe Geruma40494a2009-06-16 05:25:42 +02001384 struct ipipe_domain *this_domain = __ipipe_current_domain;
Yi Li6a01f232009-01-07 23:14:39 +08001385 struct ivgx *ivg_stop = ivg7_13[vec-IVG7].istop;
1386 struct ivgx *ivg = ivg7_13[vec-IVG7].ifirst;
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001387 int irq, s;
Yi Li6a01f232009-01-07 23:14:39 +08001388
Philippe Geruma40494a2009-06-16 05:25:42 +02001389 if (likely(vec == EVT_IVTMR_P))
Yi Li6a01f232009-01-07 23:14:39 +08001390 irq = IRQ_CORETMR;
Philippe Geruma40494a2009-06-16 05:25:42 +02001391 else {
Mike Frysinger39c99962010-10-19 18:44:23 +00001392#if defined(SIC_ISR0)
Yi Li6a01f232009-01-07 23:14:39 +08001393 unsigned long sic_status[3];
1394
1395 sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
1396 sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
Mike Frysinger780172b2009-06-01 19:43:02 -04001397# ifdef SIC_ISR2
Yi Li6a01f232009-01-07 23:14:39 +08001398 sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
Mike Frysinger780172b2009-06-01 19:43:02 -04001399# endif
Yi Li6a01f232009-01-07 23:14:39 +08001400 for (;; ivg++) {
1401 if (ivg >= ivg_stop) {
1402 atomic_inc(&num_spurious);
1403 return 0;
1404 }
1405 if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
1406 break;
1407 }
Yi Li6a01f232009-01-07 23:14:39 +08001408#else
Yi Li6a01f232009-01-07 23:14:39 +08001409 unsigned long sic_status;
1410
1411 sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
1412
1413 for (;; ivg++) {
1414 if (ivg >= ivg_stop) {
1415 atomic_inc(&num_spurious);
1416 return 0;
1417 } else if (sic_status & ivg->isrflag)
1418 break;
1419 }
Yi Li6a01f232009-01-07 23:14:39 +08001420#endif
Graf Yang1fa9be72009-05-15 11:01:59 +00001421 irq = ivg->irqno;
1422 }
Yi Li6a01f232009-01-07 23:14:39 +08001423
1424 if (irq == IRQ_SYSTMR) {
Philippe Geruma40494a2009-06-16 05:25:42 +02001425#if !defined(CONFIG_GENERIC_CLOCKEVENTS) || defined(CONFIG_TICKSOURCE_GPTMR0)
Yi Li6a01f232009-01-07 23:14:39 +08001426 bfin_write_TIMER_STATUS(1); /* Latch TIMIL0 */
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001427#endif
Yi Li6a01f232009-01-07 23:14:39 +08001428 /* This is basically what we need from the register frame. */
1429 __raw_get_cpu_var(__ipipe_tick_regs).ipend = regs->ipend;
1430 __raw_get_cpu_var(__ipipe_tick_regs).pc = regs->pc;
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001431 if (this_domain != ipipe_root_domain)
Yi Li6a01f232009-01-07 23:14:39 +08001432 __raw_get_cpu_var(__ipipe_tick_regs).ipend &= ~0x10;
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001433 else
1434 __raw_get_cpu_var(__ipipe_tick_regs).ipend |= 0x10;
Yi Li6a01f232009-01-07 23:14:39 +08001435 }
1436
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001437 if (this_domain == ipipe_root_domain) {
1438 s = __test_and_set_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
1439 barrier();
1440 }
Yi Li6a01f232009-01-07 23:14:39 +08001441
1442 ipipe_trace_irq_entry(irq);
1443 __ipipe_handle_irq(irq, regs);
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001444 ipipe_trace_irq_exit(irq);
Yi Li6a01f232009-01-07 23:14:39 +08001445
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001446 if (this_domain == ipipe_root_domain) {
1447 set_thread_flag(TIF_IRQ_SYNC);
1448 if (!s) {
1449 __clear_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
1450 return !test_bit(IPIPE_STALL_FLAG, &p->status);
1451 }
1452 }
Yi Li6a01f232009-01-07 23:14:39 +08001453
Graf Yang1fa9be72009-05-15 11:01:59 +00001454 return 0;
Yi Li6a01f232009-01-07 23:14:39 +08001455}
1456
1457#endif /* CONFIG_IPIPE */