blob: 38f9a13ee794d6082867ce3ac100b17cb8eadfc3 [file] [log] [blame]
Daniel Lezcanofa50ae92012-01-25 00:56:06 +01001/*
2 * AT91 Power Management
3 *
4 * Copyright (C) 2005 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11#ifndef __ARCH_ARM_MACH_AT91_PM
12#define __ARCH_ARM_MACH_AT91_PM
13
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010014#ifdef CONFIG_ARCH_AT91RM9200
15#include <mach/at91rm9200_mc.h>
16
17/*
18 * The AT91RM9200 goes into self-refresh mode with this command, and will
19 * terminate self-refresh automatically on the next SDRAM access.
20 *
21 * Self-refresh mode is exited as soon as a memory access is made, but we don't
22 * know for sure when that happens. However, we need to restore the low-power
23 * mode if it was enabled before going idle. Restoring low-power mode while
24 * still in self-refresh is "not recommended", but seems to work.
25 */
26
27static inline u32 sdram_selfrefresh_enable(void)
28{
29 u32 saved_lpr = at91_sys_read(AT91_SDRAMC_LPR);
30
31 at91_sys_write(AT91_SDRAMC_LPR, 0);
32 at91_sys_write(AT91_SDRAMC_SRR, 1);
33 return saved_lpr;
34}
35
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +010036#define sdram_selfrefresh_disable(saved_lpr) \
37 at91_sys_write(AT91_SDRAMC_LPR, saved_lpr)
38
Nicolas Ferre7dca3342010-06-21 14:59:27 +010039#elif defined(CONFIG_ARCH_AT91SAM9G45)
40#include <mach/at91sam9_ddrsdr.h>
41
42/* We manage both DDRAM/SDRAM controllers, we need more than one value to
43 * remember.
44 */
45static u32 saved_lpr1;
46
47static inline u32 sdram_selfrefresh_enable(void)
48{
49 /* Those tow values allow us to delay self-refresh activation
50 * to the maximum. */
51 u32 lpr0, lpr1;
52 u32 saved_lpr0;
53
54 saved_lpr1 = at91_ramc_read(1, AT91_DDRSDRC_LPR);
55 lpr1 = saved_lpr1 & ~AT91_DDRSDRC_LPCB;
56 lpr1 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
57
58 saved_lpr0 = at91_ramc_read(0, AT91_DDRSDRC_LPR);
59 lpr0 = saved_lpr0 & ~AT91_DDRSDRC_LPCB;
60 lpr0 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
61
62 /* self-refresh mode now */
63 at91_ramc_write(0, AT91_DDRSDRC_LPR, lpr0);
64 at91_ramc_write(1, AT91_DDRSDRC_LPR, lpr1);
65
66 return saved_lpr0;
67}
68
69#define sdram_selfrefresh_disable(saved_lpr0) \
70 do { \
71 at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr0); \
72 at91_ramc_write(1, AT91_DDRSDRC_LPR, saved_lpr1); \
73 } while (0)
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +010074
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010075#else
76#include <mach/at91sam9_sdramc.h>
77
78#ifdef CONFIG_ARCH_AT91SAM9263
79/*
80 * FIXME either or both the SDRAM controllers (EB0, EB1) might be in use;
81 * handle those cases both here and in the Suspend-To-RAM support.
82 */
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010083#warning Assuming EB1 SDRAM controller is *NOT* used
84#endif
85
86static inline u32 sdram_selfrefresh_enable(void)
87{
88 u32 saved_lpr, lpr;
89
Nicolas Ferre7dca3342010-06-21 14:59:27 +010090 saved_lpr = at91_ramc_read(0, AT91_SDRAMC_LPR);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010091
92 lpr = saved_lpr & ~AT91_SDRAMC_LPCB;
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +010093 at91_ramc_write(0, AT91_SDRAMC_LPR, lpr |
94 AT91_SDRAMC_LPCB_SELF_REFRESH);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010095 return saved_lpr;
96}
97
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +010098#define sdram_selfrefresh_disable(saved_lpr) \
99 at91_ramc_write(0, AT91_SDRAMC_LPR, saved_lpr)
100
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +0100101#endif
Daniel Lezcanofa50ae92012-01-25 00:56:06 +0100102
103#endif