blob: 096da87dc00d41359fa793f6dd25f541516dd86c [file] [log] [blame]
Andrew Victor86ad76b2006-11-30 16:45:01 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91sam9261_devices.c
Andrew Victor86ad76b2006-11-30 16:45:01 +01003 *
4 * Copyright (C) 2005 Thibaut VARENE <varenet@parisc-linux.org>
5 * Copyright (C) 2005 David Brownell
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 */
13#include <asm/mach/arch.h>
14#include <asm/mach/map.h>
15
Andrew Victorc6686ff2008-01-23 09:13:53 +010016#include <linux/dma-mapping.h>
Russell King2f8163b2011-07-26 10:53:52 +010017#include <linux/gpio.h>
Andrew Victor86ad76b2006-11-30 16:45:01 +010018#include <linux/platform_device.h>
Andrew Victorf230d3f2007-11-19 13:47:20 +010019#include <linux/i2c-gpio.h>
Andrew Victor86ad76b2006-11-30 16:45:01 +010020
Andrew Victorf230d3f2007-11-19 13:47:20 +010021#include <linux/fb.h>
Jan Altenbergb8b786092007-08-03 12:14:34 +010022#include <video/atmel_lcdc.h>
23
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/board.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010025#include <mach/at91sam9261.h>
26#include <mach/at91sam9261_matrix.h>
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +080027#include <mach/at91_matrix.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/at91sam9_smc.h>
Andrew Victor86ad76b2006-11-30 16:45:01 +010029
30#include "generic.h"
31
Andrew Victor86ad76b2006-11-30 16:45:01 +010032
33/* --------------------------------------------------------------------
34 * USB Host
35 * -------------------------------------------------------------------- */
36
37#if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +010038static u64 ohci_dmamask = DMA_BIT_MASK(32);
Andrew Victor86ad76b2006-11-30 16:45:01 +010039static struct at91_usbh_data usbh_data;
40
41static struct resource usbh_resources[] = {
42 [0] = {
43 .start = AT91SAM9261_UHP_BASE,
44 .end = AT91SAM9261_UHP_BASE + SZ_1M - 1,
45 .flags = IORESOURCE_MEM,
46 },
47 [1] = {
48 .start = AT91SAM9261_ID_UHP,
49 .end = AT91SAM9261_ID_UHP,
50 .flags = IORESOURCE_IRQ,
51 },
52};
53
54static struct platform_device at91sam9261_usbh_device = {
55 .name = "at91_ohci",
56 .id = -1,
57 .dev = {
58 .dma_mask = &ohci_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +010059 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor86ad76b2006-11-30 16:45:01 +010060 .platform_data = &usbh_data,
61 },
62 .resource = usbh_resources,
63 .num_resources = ARRAY_SIZE(usbh_resources),
64};
65
66void __init at91_add_device_usbh(struct at91_usbh_data *data)
67{
Thomas Petazzoni1fcaea72011-07-13 11:29:18 +020068 int i;
69
Andrew Victor86ad76b2006-11-30 16:45:01 +010070 if (!data)
71 return;
72
Thomas Petazzoni1fcaea72011-07-13 11:29:18 +020073 /* Enable overcurrent notification */
74 for (i = 0; i < data->ports; i++) {
75 if (data->overcurrent_pin[i])
76 at91_set_gpio_input(data->overcurrent_pin[i], 1);
77 }
78
Andrew Victor86ad76b2006-11-30 16:45:01 +010079 usbh_data = *data;
80 platform_device_register(&at91sam9261_usbh_device);
81}
82#else
83void __init at91_add_device_usbh(struct at91_usbh_data *data) {}
84#endif
85
86
87/* --------------------------------------------------------------------
88 * USB Device (Gadget)
89 * -------------------------------------------------------------------- */
90
Nicolas Ferree8c9dc92012-01-27 11:14:44 +010091#if defined(CONFIG_USB_AT91) || defined(CONFIG_USB_AT91_MODULE)
Andrew Victor86ad76b2006-11-30 16:45:01 +010092static struct at91_udc_data udc_data;
93
94static struct resource udc_resources[] = {
95 [0] = {
96 .start = AT91SAM9261_BASE_UDP,
97 .end = AT91SAM9261_BASE_UDP + SZ_16K - 1,
98 .flags = IORESOURCE_MEM,
99 },
100 [1] = {
101 .start = AT91SAM9261_ID_UDP,
102 .end = AT91SAM9261_ID_UDP,
103 .flags = IORESOURCE_IRQ,
104 },
105};
106
107static struct platform_device at91sam9261_udc_device = {
108 .name = "at91_udc",
109 .id = -1,
110 .dev = {
111 .platform_data = &udc_data,
112 },
113 .resource = udc_resources,
114 .num_resources = ARRAY_SIZE(udc_resources),
115};
116
117void __init at91_add_device_udc(struct at91_udc_data *data)
118{
Andrew Victor86ad76b2006-11-30 16:45:01 +0100119 if (!data)
120 return;
121
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800122 if (gpio_is_valid(data->vbus_pin)) {
Andrew Victor86ad76b2006-11-30 16:45:01 +0100123 at91_set_gpio_input(data->vbus_pin, 0);
124 at91_set_deglitch(data->vbus_pin, 1);
125 }
126
Christian Glindkampda7a42d2008-01-03 12:15:23 +0100127 /* Pullup pin is handled internally by USB device peripheral */
Andrew Victor86ad76b2006-11-30 16:45:01 +0100128
129 udc_data = *data;
130 platform_device_register(&at91sam9261_udc_device);
131}
132#else
133void __init at91_add_device_udc(struct at91_udc_data *data) {}
134#endif
135
136/* --------------------------------------------------------------------
137 * MMC / SD
138 * -------------------------------------------------------------------- */
139
140#if defined(CONFIG_MMC_AT91) || defined(CONFIG_MMC_AT91_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100141static u64 mmc_dmamask = DMA_BIT_MASK(32);
Andrew Victor86ad76b2006-11-30 16:45:01 +0100142static struct at91_mmc_data mmc_data;
143
144static struct resource mmc_resources[] = {
145 [0] = {
146 .start = AT91SAM9261_BASE_MCI,
147 .end = AT91SAM9261_BASE_MCI + SZ_16K - 1,
148 .flags = IORESOURCE_MEM,
149 },
150 [1] = {
151 .start = AT91SAM9261_ID_MCI,
152 .end = AT91SAM9261_ID_MCI,
153 .flags = IORESOURCE_IRQ,
154 },
155};
156
157static struct platform_device at91sam9261_mmc_device = {
158 .name = "at91_mci",
159 .id = -1,
160 .dev = {
161 .dma_mask = &mmc_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100162 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor86ad76b2006-11-30 16:45:01 +0100163 .platform_data = &mmc_data,
164 },
165 .resource = mmc_resources,
166 .num_resources = ARRAY_SIZE(mmc_resources),
167};
168
Andrew Victord0760b32007-02-08 09:00:39 +0100169void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data)
Andrew Victor86ad76b2006-11-30 16:45:01 +0100170{
171 if (!data)
172 return;
173
174 /* input/irq */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800175 if (gpio_is_valid(data->det_pin)) {
Andrew Victor86ad76b2006-11-30 16:45:01 +0100176 at91_set_gpio_input(data->det_pin, 1);
177 at91_set_deglitch(data->det_pin, 1);
178 }
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800179 if (gpio_is_valid(data->wp_pin))
Andrew Victor86ad76b2006-11-30 16:45:01 +0100180 at91_set_gpio_input(data->wp_pin, 1);
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800181 if (gpio_is_valid(data->vcc_pin))
Andrew Victor86ad76b2006-11-30 16:45:01 +0100182 at91_set_gpio_output(data->vcc_pin, 0);
183
184 /* CLK */
185 at91_set_B_periph(AT91_PIN_PA2, 0);
186
187 /* CMD */
188 at91_set_B_periph(AT91_PIN_PA1, 1);
189
190 /* DAT0, maybe DAT1..DAT3 */
191 at91_set_B_periph(AT91_PIN_PA0, 1);
192 if (data->wire4) {
193 at91_set_B_periph(AT91_PIN_PA4, 1);
194 at91_set_B_periph(AT91_PIN_PA5, 1);
195 at91_set_B_periph(AT91_PIN_PA6, 1);
196 }
197
198 mmc_data = *data;
199 platform_device_register(&at91sam9261_mmc_device);
200}
201#else
Andrew Victord0760b32007-02-08 09:00:39 +0100202void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data) {}
Andrew Victor86ad76b2006-11-30 16:45:01 +0100203#endif
204
205
206/* --------------------------------------------------------------------
207 * NAND / SmartMedia
208 * -------------------------------------------------------------------- */
209
Pieter du Preezf6ed6f72008-08-01 10:06:40 +0100210#if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200211static struct atmel_nand_data nand_data;
Andrew Victor86ad76b2006-11-30 16:45:01 +0100212
213#define NAND_BASE AT91_CHIPSELECT_3
214
215static struct resource nand_resources[] = {
216 {
217 .start = NAND_BASE,
218 .end = NAND_BASE + SZ_256M - 1,
219 .flags = IORESOURCE_MEM,
220 }
221};
222
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200223static struct platform_device atmel_nand_device = {
224 .name = "atmel_nand",
Andrew Victor86ad76b2006-11-30 16:45:01 +0100225 .id = -1,
226 .dev = {
227 .platform_data = &nand_data,
228 },
229 .resource = nand_resources,
230 .num_resources = ARRAY_SIZE(nand_resources),
231};
232
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200233void __init at91_add_device_nand(struct atmel_nand_data *data)
Andrew Victor86ad76b2006-11-30 16:45:01 +0100234{
Andrew Victor461d3b42008-10-06 20:01:00 +0100235 unsigned long csa;
Andrew Victor86ad76b2006-11-30 16:45:01 +0100236
237 if (!data)
238 return;
239
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800240 csa = at91_matrix_read(AT91_MATRIX_EBICSA);
241 at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
Andrew Victor86ad76b2006-11-30 16:45:01 +0100242
Andrew Victor86ad76b2006-11-30 16:45:01 +0100243 /* enable pin */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800244 if (gpio_is_valid(data->enable_pin))
Andrew Victor86ad76b2006-11-30 16:45:01 +0100245 at91_set_gpio_output(data->enable_pin, 1);
246
247 /* ready/busy pin */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800248 if (gpio_is_valid(data->rdy_pin))
Andrew Victor86ad76b2006-11-30 16:45:01 +0100249 at91_set_gpio_input(data->rdy_pin, 1);
250
251 /* card detect pin */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800252 if (gpio_is_valid(data->det_pin))
Andrew Victor86ad76b2006-11-30 16:45:01 +0100253 at91_set_gpio_input(data->det_pin, 1);
254
255 at91_set_A_periph(AT91_PIN_PC0, 0); /* NANDOE */
256 at91_set_A_periph(AT91_PIN_PC1, 0); /* NANDWE */
257
258 nand_data = *data;
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200259 platform_device_register(&atmel_nand_device);
Andrew Victor86ad76b2006-11-30 16:45:01 +0100260}
261
262#else
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200263void __init at91_add_device_nand(struct atmel_nand_data *data) {}
Andrew Victor86ad76b2006-11-30 16:45:01 +0100264#endif
265
266
267/* --------------------------------------------------------------------
268 * TWI (i2c)
269 * -------------------------------------------------------------------- */
270
Andrew Victorf230d3f2007-11-19 13:47:20 +0100271/*
272 * Prefer the GPIO code since the TWI controller isn't robust
273 * (gets overruns and underruns under load) and can only issue
274 * repeated STARTs in one scenario (the driver doesn't yet handle them).
275 */
276#if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
277
278static struct i2c_gpio_platform_data pdata = {
279 .sda_pin = AT91_PIN_PA7,
280 .sda_is_open_drain = 1,
281 .scl_pin = AT91_PIN_PA8,
282 .scl_is_open_drain = 1,
283 .udelay = 2, /* ~100 kHz */
284};
285
286static struct platform_device at91sam9261_twi_device = {
287 .name = "i2c-gpio",
288 .id = -1,
289 .dev.platform_data = &pdata,
290};
291
292void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
293{
294 at91_set_GPIO_periph(AT91_PIN_PA7, 1); /* TWD (SDA) */
295 at91_set_multi_drive(AT91_PIN_PA7, 1);
296
297 at91_set_GPIO_periph(AT91_PIN_PA8, 1); /* TWCK (SCL) */
298 at91_set_multi_drive(AT91_PIN_PA8, 1);
299
300 i2c_register_board_info(0, devices, nr_devices);
301 platform_device_register(&at91sam9261_twi_device);
302}
303
304#elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
Andrew Victor86ad76b2006-11-30 16:45:01 +0100305
306static struct resource twi_resources[] = {
307 [0] = {
308 .start = AT91SAM9261_BASE_TWI,
309 .end = AT91SAM9261_BASE_TWI + SZ_16K - 1,
310 .flags = IORESOURCE_MEM,
311 },
312 [1] = {
313 .start = AT91SAM9261_ID_TWI,
314 .end = AT91SAM9261_ID_TWI,
315 .flags = IORESOURCE_IRQ,
316 },
317};
318
319static struct platform_device at91sam9261_twi_device = {
320 .name = "at91_i2c",
321 .id = -1,
322 .resource = twi_resources,
323 .num_resources = ARRAY_SIZE(twi_resources),
324};
325
Andrew Victorf230d3f2007-11-19 13:47:20 +0100326void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
Andrew Victor86ad76b2006-11-30 16:45:01 +0100327{
328 /* pins used for TWI interface */
329 at91_set_A_periph(AT91_PIN_PA7, 0); /* TWD */
330 at91_set_multi_drive(AT91_PIN_PA7, 1);
331
332 at91_set_A_periph(AT91_PIN_PA8, 0); /* TWCK */
333 at91_set_multi_drive(AT91_PIN_PA8, 1);
334
Andrew Victorf230d3f2007-11-19 13:47:20 +0100335 i2c_register_board_info(0, devices, nr_devices);
Andrew Victor86ad76b2006-11-30 16:45:01 +0100336 platform_device_register(&at91sam9261_twi_device);
337}
338#else
Andrew Victorf230d3f2007-11-19 13:47:20 +0100339void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices) {}
Andrew Victor86ad76b2006-11-30 16:45:01 +0100340#endif
341
342
343/* --------------------------------------------------------------------
344 * SPI
345 * -------------------------------------------------------------------- */
346
347#if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100348static u64 spi_dmamask = DMA_BIT_MASK(32);
Andrew Victor86ad76b2006-11-30 16:45:01 +0100349
350static struct resource spi0_resources[] = {
351 [0] = {
352 .start = AT91SAM9261_BASE_SPI0,
353 .end = AT91SAM9261_BASE_SPI0 + SZ_16K - 1,
354 .flags = IORESOURCE_MEM,
355 },
356 [1] = {
357 .start = AT91SAM9261_ID_SPI0,
358 .end = AT91SAM9261_ID_SPI0,
359 .flags = IORESOURCE_IRQ,
360 },
361};
362
363static struct platform_device at91sam9261_spi0_device = {
364 .name = "atmel_spi",
365 .id = 0,
366 .dev = {
367 .dma_mask = &spi_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100368 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor86ad76b2006-11-30 16:45:01 +0100369 },
370 .resource = spi0_resources,
371 .num_resources = ARRAY_SIZE(spi0_resources),
372};
373
374static const unsigned spi0_standard_cs[4] = { AT91_PIN_PA3, AT91_PIN_PA4, AT91_PIN_PA5, AT91_PIN_PA6 };
375
376static struct resource spi1_resources[] = {
377 [0] = {
378 .start = AT91SAM9261_BASE_SPI1,
379 .end = AT91SAM9261_BASE_SPI1 + SZ_16K - 1,
380 .flags = IORESOURCE_MEM,
381 },
382 [1] = {
383 .start = AT91SAM9261_ID_SPI1,
384 .end = AT91SAM9261_ID_SPI1,
385 .flags = IORESOURCE_IRQ,
386 },
387};
388
389static struct platform_device at91sam9261_spi1_device = {
390 .name = "atmel_spi",
391 .id = 1,
392 .dev = {
393 .dma_mask = &spi_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100394 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor86ad76b2006-11-30 16:45:01 +0100395 },
396 .resource = spi1_resources,
397 .num_resources = ARRAY_SIZE(spi1_resources),
398};
399
400static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB28, AT91_PIN_PA24, AT91_PIN_PA25, AT91_PIN_PA26 };
401
402void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
403{
404 int i;
405 unsigned long cs_pin;
406 short enable_spi0 = 0;
407 short enable_spi1 = 0;
408
409 /* Choose SPI chip-selects */
410 for (i = 0; i < nr_devices; i++) {
411 if (devices[i].controller_data)
412 cs_pin = (unsigned long) devices[i].controller_data;
413 else if (devices[i].bus_num == 0)
414 cs_pin = spi0_standard_cs[devices[i].chip_select];
415 else
416 cs_pin = spi1_standard_cs[devices[i].chip_select];
417
418 if (devices[i].bus_num == 0)
419 enable_spi0 = 1;
420 else
421 enable_spi1 = 1;
422
423 /* enable chip-select pin */
424 at91_set_gpio_output(cs_pin, 1);
425
426 /* pass chip-select pin to driver */
427 devices[i].controller_data = (void *) cs_pin;
428 }
429
430 spi_register_board_info(devices, nr_devices);
431
432 /* Configure SPI bus(es) */
433 if (enable_spi0) {
434 at91_set_A_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
435 at91_set_A_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
436 at91_set_A_periph(AT91_PIN_PA2, 0); /* SPI0_SPCK */
437
Andrew Victor86ad76b2006-11-30 16:45:01 +0100438 platform_device_register(&at91sam9261_spi0_device);
439 }
440 if (enable_spi1) {
441 at91_set_A_periph(AT91_PIN_PB30, 0); /* SPI1_MISO */
442 at91_set_A_periph(AT91_PIN_PB31, 0); /* SPI1_MOSI */
443 at91_set_A_periph(AT91_PIN_PB29, 0); /* SPI1_SPCK */
444
Andrew Victor86ad76b2006-11-30 16:45:01 +0100445 platform_device_register(&at91sam9261_spi1_device);
446 }
447}
448#else
449void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
450#endif
451
452
453/* --------------------------------------------------------------------
454 * LCD Controller
455 * -------------------------------------------------------------------- */
456
Andrew Victor7776a942007-05-02 17:46:49 +0100457#if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100458static u64 lcdc_dmamask = DMA_BIT_MASK(32);
Andrew Victor7776a942007-05-02 17:46:49 +0100459static struct atmel_lcdfb_info lcdc_data;
Andrew Victor86ad76b2006-11-30 16:45:01 +0100460
461static struct resource lcdc_resources[] = {
462 [0] = {
463 .start = AT91SAM9261_LCDC_BASE,
464 .end = AT91SAM9261_LCDC_BASE + SZ_4K - 1,
465 .flags = IORESOURCE_MEM,
466 },
467 [1] = {
468 .start = AT91SAM9261_ID_LCDC,
469 .end = AT91SAM9261_ID_LCDC,
470 .flags = IORESOURCE_IRQ,
471 },
472#if defined(CONFIG_FB_INTSRAM)
473 [2] = {
474 .start = AT91SAM9261_SRAM_BASE,
475 .end = AT91SAM9261_SRAM_BASE + AT91SAM9261_SRAM_SIZE - 1,
476 .flags = IORESOURCE_MEM,
477 },
478#endif
479};
480
481static struct platform_device at91_lcdc_device = {
Andrew Victor7776a942007-05-02 17:46:49 +0100482 .name = "atmel_lcdfb",
Andrew Victor86ad76b2006-11-30 16:45:01 +0100483 .id = 0,
484 .dev = {
485 .dma_mask = &lcdc_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100486 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor86ad76b2006-11-30 16:45:01 +0100487 .platform_data = &lcdc_data,
488 },
489 .resource = lcdc_resources,
490 .num_resources = ARRAY_SIZE(lcdc_resources),
491};
492
Andrew Victor7776a942007-05-02 17:46:49 +0100493void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
Andrew Victor86ad76b2006-11-30 16:45:01 +0100494{
495 if (!data) {
496 return;
497 }
498
Andrew Victorf06e6562008-01-22 11:37:32 +0100499#if defined(CONFIG_FB_ATMEL_STN)
500 at91_set_A_periph(AT91_PIN_PB0, 0); /* LCDVSYNC */
501 at91_set_A_periph(AT91_PIN_PB1, 0); /* LCDHSYNC */
502 at91_set_A_periph(AT91_PIN_PB2, 0); /* LCDDOTCK */
503 at91_set_A_periph(AT91_PIN_PB3, 0); /* LCDDEN */
504 at91_set_A_periph(AT91_PIN_PB4, 0); /* LCDCC */
505 at91_set_A_periph(AT91_PIN_PB5, 0); /* LCDD0 */
506 at91_set_A_periph(AT91_PIN_PB6, 0); /* LCDD1 */
507 at91_set_A_periph(AT91_PIN_PB7, 0); /* LCDD2 */
508 at91_set_A_periph(AT91_PIN_PB8, 0); /* LCDD3 */
509#else
Andrew Victor86ad76b2006-11-30 16:45:01 +0100510 at91_set_A_periph(AT91_PIN_PB1, 0); /* LCDHSYNC */
511 at91_set_A_periph(AT91_PIN_PB2, 0); /* LCDDOTCK */
512 at91_set_A_periph(AT91_PIN_PB3, 0); /* LCDDEN */
513 at91_set_A_periph(AT91_PIN_PB4, 0); /* LCDCC */
514 at91_set_A_periph(AT91_PIN_PB7, 0); /* LCDD2 */
515 at91_set_A_periph(AT91_PIN_PB8, 0); /* LCDD3 */
516 at91_set_A_periph(AT91_PIN_PB9, 0); /* LCDD4 */
517 at91_set_A_periph(AT91_PIN_PB10, 0); /* LCDD5 */
518 at91_set_A_periph(AT91_PIN_PB11, 0); /* LCDD6 */
519 at91_set_A_periph(AT91_PIN_PB12, 0); /* LCDD7 */
520 at91_set_A_periph(AT91_PIN_PB15, 0); /* LCDD10 */
521 at91_set_A_periph(AT91_PIN_PB16, 0); /* LCDD11 */
522 at91_set_A_periph(AT91_PIN_PB17, 0); /* LCDD12 */
523 at91_set_A_periph(AT91_PIN_PB18, 0); /* LCDD13 */
524 at91_set_A_periph(AT91_PIN_PB19, 0); /* LCDD14 */
525 at91_set_A_periph(AT91_PIN_PB20, 0); /* LCDD15 */
526 at91_set_B_periph(AT91_PIN_PB23, 0); /* LCDD18 */
527 at91_set_B_periph(AT91_PIN_PB24, 0); /* LCDD19 */
528 at91_set_B_periph(AT91_PIN_PB25, 0); /* LCDD20 */
529 at91_set_B_periph(AT91_PIN_PB26, 0); /* LCDD21 */
530 at91_set_B_periph(AT91_PIN_PB27, 0); /* LCDD22 */
531 at91_set_B_periph(AT91_PIN_PB28, 0); /* LCDD23 */
Andrew Victorf06e6562008-01-22 11:37:32 +0100532#endif
Andrew Victor86ad76b2006-11-30 16:45:01 +0100533
Haavard Skinnemoen01d3a5e2008-04-28 02:15:19 -0700534 if (ARRAY_SIZE(lcdc_resources) > 2) {
535 void __iomem *fb;
536 struct resource *fb_res = &lcdc_resources[2];
Joe Perches28f65c112011-06-09 09:13:32 -0700537 size_t fb_len = resource_size(fb_res);
Haavard Skinnemoen01d3a5e2008-04-28 02:15:19 -0700538
Nicolas Ferre90898702008-05-14 16:05:38 -0700539 fb = ioremap(fb_res->start, fb_len);
Haavard Skinnemoen01d3a5e2008-04-28 02:15:19 -0700540 if (fb) {
541 memset(fb, 0, fb_len);
Nicolas Ferre90898702008-05-14 16:05:38 -0700542 iounmap(fb);
Haavard Skinnemoen01d3a5e2008-04-28 02:15:19 -0700543 }
544 }
Andrew Victor86ad76b2006-11-30 16:45:01 +0100545 lcdc_data = *data;
546 platform_device_register(&at91_lcdc_device);
547}
548#else
Andrew Victor7776a942007-05-02 17:46:49 +0100549void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
Andrew Victor86ad76b2006-11-30 16:45:01 +0100550#endif
551
552
553/* --------------------------------------------------------------------
Andrew Victore5f40bf2008-04-02 21:58:00 +0100554 * Timer/Counter block
555 * -------------------------------------------------------------------- */
556
557#ifdef CONFIG_ATMEL_TCLIB
558
559static struct resource tcb_resources[] = {
560 [0] = {
561 .start = AT91SAM9261_BASE_TCB0,
562 .end = AT91SAM9261_BASE_TCB0 + SZ_16K - 1,
563 .flags = IORESOURCE_MEM,
564 },
565 [1] = {
566 .start = AT91SAM9261_ID_TC0,
567 .end = AT91SAM9261_ID_TC0,
568 .flags = IORESOURCE_IRQ,
569 },
570 [2] = {
571 .start = AT91SAM9261_ID_TC1,
572 .end = AT91SAM9261_ID_TC1,
573 .flags = IORESOURCE_IRQ,
574 },
575 [3] = {
576 .start = AT91SAM9261_ID_TC2,
577 .end = AT91SAM9261_ID_TC2,
578 .flags = IORESOURCE_IRQ,
579 },
580};
581
582static struct platform_device at91sam9261_tcb_device = {
583 .name = "atmel_tcb",
584 .id = 0,
585 .resource = tcb_resources,
586 .num_resources = ARRAY_SIZE(tcb_resources),
587};
588
589static void __init at91_add_device_tc(void)
590{
Andrew Victore5f40bf2008-04-02 21:58:00 +0100591 platform_device_register(&at91sam9261_tcb_device);
592}
593#else
594static void __init at91_add_device_tc(void) { }
595#endif
596
597
598/* --------------------------------------------------------------------
Andrew Victor884f5a62008-01-23 09:11:13 +0100599 * RTT
600 * -------------------------------------------------------------------- */
601
602static struct resource rtt_resources[] = {
603 {
Jean-Christophe PLAGNIOL-VILLARDeab5fd62011-09-18 10:12:00 +0800604 .start = AT91SAM9261_BASE_RTT,
605 .end = AT91SAM9261_BASE_RTT + SZ_16 - 1,
Andrew Victor884f5a62008-01-23 09:11:13 +0100606 .flags = IORESOURCE_MEM,
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +0800607 }, {
608 .flags = IORESOURCE_MEM,
Andrew Victor884f5a62008-01-23 09:11:13 +0100609 }
610};
611
612static struct platform_device at91sam9261_rtt_device = {
613 .name = "at91_rtt",
Andrew Victor4fd92122008-04-02 21:55:19 +0100614 .id = 0,
Andrew Victor884f5a62008-01-23 09:11:13 +0100615 .resource = rtt_resources,
Andrew Victor884f5a62008-01-23 09:11:13 +0100616};
617
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +0800618#if IS_ENABLED(CONFIG_RTC_DRV_AT91SAM9)
619static void __init at91_add_device_rtt_rtc(void)
620{
621 at91sam9261_rtt_device.name = "rtc-at91sam9";
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +0800622 /*
623 * The second resource is needed:
624 * GPBR will serve as the storage for RTC time offset
625 */
626 at91sam9261_rtt_device.num_resources = 2;
627 rtt_resources[1].start = AT91SAM9261_BASE_GPBR +
628 4 * CONFIG_RTC_DRV_AT91SAM9_GPBR;
629 rtt_resources[1].end = rtt_resources[1].start + 3;
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +0800630}
631#else
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +0800632static void __init at91_add_device_rtt_rtc(void)
633{
634 /* Only one resource is needed: RTT not used as RTC */
635 at91sam9261_rtt_device.num_resources = 1;
636}
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +0800637#endif
638
Andrew Victor884f5a62008-01-23 09:11:13 +0100639static void __init at91_add_device_rtt(void)
640{
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +0800641 at91_add_device_rtt_rtc();
Andrew Victor884f5a62008-01-23 09:11:13 +0100642 platform_device_register(&at91sam9261_rtt_device);
643}
644
645
646/* --------------------------------------------------------------------
647 * Watchdog
648 * -------------------------------------------------------------------- */
649
Andrew Victor2af29b72009-02-11 21:23:10 +0100650#if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
Jean-Christophe PLAGNIOL-VILLARDc1c30a22011-11-02 01:43:31 +0800651static struct resource wdt_resources[] = {
652 {
653 .start = AT91SAM9261_BASE_WDT,
654 .end = AT91SAM9261_BASE_WDT + SZ_16 - 1,
655 .flags = IORESOURCE_MEM,
656 }
657};
658
Andrew Victor884f5a62008-01-23 09:11:13 +0100659static struct platform_device at91sam9261_wdt_device = {
660 .name = "at91_wdt",
661 .id = -1,
Jean-Christophe PLAGNIOL-VILLARDc1c30a22011-11-02 01:43:31 +0800662 .resource = wdt_resources,
663 .num_resources = ARRAY_SIZE(wdt_resources),
Andrew Victor884f5a62008-01-23 09:11:13 +0100664};
665
666static void __init at91_add_device_watchdog(void)
667{
668 platform_device_register(&at91sam9261_wdt_device);
669}
670#else
671static void __init at91_add_device_watchdog(void) {}
672#endif
673
674
675/* --------------------------------------------------------------------
Andrew Victorbfbc3262008-01-23 09:18:06 +0100676 * SSC -- Synchronous Serial Controller
677 * -------------------------------------------------------------------- */
678
679#if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
680static u64 ssc0_dmamask = DMA_BIT_MASK(32);
681
682static struct resource ssc0_resources[] = {
683 [0] = {
684 .start = AT91SAM9261_BASE_SSC0,
685 .end = AT91SAM9261_BASE_SSC0 + SZ_16K - 1,
686 .flags = IORESOURCE_MEM,
687 },
688 [1] = {
689 .start = AT91SAM9261_ID_SSC0,
690 .end = AT91SAM9261_ID_SSC0,
691 .flags = IORESOURCE_IRQ,
692 },
693};
694
695static struct platform_device at91sam9261_ssc0_device = {
696 .name = "ssc",
697 .id = 0,
698 .dev = {
699 .dma_mask = &ssc0_dmamask,
700 .coherent_dma_mask = DMA_BIT_MASK(32),
701 },
702 .resource = ssc0_resources,
703 .num_resources = ARRAY_SIZE(ssc0_resources),
704};
705
706static inline void configure_ssc0_pins(unsigned pins)
707{
708 if (pins & ATMEL_SSC_TF)
709 at91_set_A_periph(AT91_PIN_PB21, 1);
710 if (pins & ATMEL_SSC_TK)
711 at91_set_A_periph(AT91_PIN_PB22, 1);
712 if (pins & ATMEL_SSC_TD)
713 at91_set_A_periph(AT91_PIN_PB23, 1);
714 if (pins & ATMEL_SSC_RD)
715 at91_set_A_periph(AT91_PIN_PB24, 1);
716 if (pins & ATMEL_SSC_RK)
717 at91_set_A_periph(AT91_PIN_PB25, 1);
718 if (pins & ATMEL_SSC_RF)
719 at91_set_A_periph(AT91_PIN_PB26, 1);
720}
721
722static u64 ssc1_dmamask = DMA_BIT_MASK(32);
723
724static struct resource ssc1_resources[] = {
725 [0] = {
726 .start = AT91SAM9261_BASE_SSC1,
727 .end = AT91SAM9261_BASE_SSC1 + SZ_16K - 1,
728 .flags = IORESOURCE_MEM,
729 },
730 [1] = {
731 .start = AT91SAM9261_ID_SSC1,
732 .end = AT91SAM9261_ID_SSC1,
733 .flags = IORESOURCE_IRQ,
734 },
735};
736
737static struct platform_device at91sam9261_ssc1_device = {
738 .name = "ssc",
739 .id = 1,
740 .dev = {
741 .dma_mask = &ssc1_dmamask,
742 .coherent_dma_mask = DMA_BIT_MASK(32),
743 },
744 .resource = ssc1_resources,
745 .num_resources = ARRAY_SIZE(ssc1_resources),
746};
747
748static inline void configure_ssc1_pins(unsigned pins)
749{
750 if (pins & ATMEL_SSC_TF)
751 at91_set_B_periph(AT91_PIN_PA17, 1);
752 if (pins & ATMEL_SSC_TK)
753 at91_set_B_periph(AT91_PIN_PA18, 1);
754 if (pins & ATMEL_SSC_TD)
755 at91_set_B_periph(AT91_PIN_PA19, 1);
756 if (pins & ATMEL_SSC_RD)
757 at91_set_B_periph(AT91_PIN_PA20, 1);
758 if (pins & ATMEL_SSC_RK)
759 at91_set_B_periph(AT91_PIN_PA21, 1);
760 if (pins & ATMEL_SSC_RF)
761 at91_set_B_periph(AT91_PIN_PA22, 1);
762}
763
764static u64 ssc2_dmamask = DMA_BIT_MASK(32);
765
766static struct resource ssc2_resources[] = {
767 [0] = {
768 .start = AT91SAM9261_BASE_SSC2,
769 .end = AT91SAM9261_BASE_SSC2 + SZ_16K - 1,
770 .flags = IORESOURCE_MEM,
771 },
772 [1] = {
773 .start = AT91SAM9261_ID_SSC2,
774 .end = AT91SAM9261_ID_SSC2,
775 .flags = IORESOURCE_IRQ,
776 },
777};
778
779static struct platform_device at91sam9261_ssc2_device = {
780 .name = "ssc",
781 .id = 2,
782 .dev = {
783 .dma_mask = &ssc2_dmamask,
784 .coherent_dma_mask = DMA_BIT_MASK(32),
785 },
786 .resource = ssc2_resources,
787 .num_resources = ARRAY_SIZE(ssc2_resources),
788};
789
790static inline void configure_ssc2_pins(unsigned pins)
791{
792 if (pins & ATMEL_SSC_TF)
793 at91_set_B_periph(AT91_PIN_PC25, 1);
794 if (pins & ATMEL_SSC_TK)
795 at91_set_B_periph(AT91_PIN_PC26, 1);
796 if (pins & ATMEL_SSC_TD)
797 at91_set_B_periph(AT91_PIN_PC27, 1);
798 if (pins & ATMEL_SSC_RD)
799 at91_set_B_periph(AT91_PIN_PC28, 1);
800 if (pins & ATMEL_SSC_RK)
801 at91_set_B_periph(AT91_PIN_PC29, 1);
802 if (pins & ATMEL_SSC_RF)
803 at91_set_B_periph(AT91_PIN_PC30, 1);
804}
805
806/*
807 * SSC controllers are accessed through library code, instead of any
808 * kind of all-singing/all-dancing driver. For example one could be
809 * used by a particular I2S audio codec's driver, while another one
810 * on the same system might be used by a custom data capture driver.
811 */
812void __init at91_add_device_ssc(unsigned id, unsigned pins)
813{
814 struct platform_device *pdev;
815
816 /*
817 * NOTE: caller is responsible for passing information matching
818 * "pins" to whatever will be using each particular controller.
819 */
820 switch (id) {
821 case AT91SAM9261_ID_SSC0:
822 pdev = &at91sam9261_ssc0_device;
823 configure_ssc0_pins(pins);
Andrew Victorbfbc3262008-01-23 09:18:06 +0100824 break;
825 case AT91SAM9261_ID_SSC1:
826 pdev = &at91sam9261_ssc1_device;
827 configure_ssc1_pins(pins);
Andrew Victorbfbc3262008-01-23 09:18:06 +0100828 break;
829 case AT91SAM9261_ID_SSC2:
830 pdev = &at91sam9261_ssc2_device;
831 configure_ssc2_pins(pins);
Andrew Victorbfbc3262008-01-23 09:18:06 +0100832 break;
833 default:
834 return;
835 }
836
837 platform_device_register(pdev);
838}
839
840#else
841void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
842#endif
843
844
845/* --------------------------------------------------------------------
Andrew Victor86ad76b2006-11-30 16:45:01 +0100846 * UART
847 * -------------------------------------------------------------------- */
848
849#if defined(CONFIG_SERIAL_ATMEL)
850static struct resource dbgu_resources[] = {
851 [0] = {
Jean-Christophe PLAGNIOL-VILLARD13079a72011-11-02 01:43:31 +0800852 .start = AT91SAM9261_BASE_DBGU,
853 .end = AT91SAM9261_BASE_DBGU + SZ_512 - 1,
Andrew Victor86ad76b2006-11-30 16:45:01 +0100854 .flags = IORESOURCE_MEM,
855 },
856 [1] = {
857 .start = AT91_ID_SYS,
858 .end = AT91_ID_SYS,
859 .flags = IORESOURCE_IRQ,
860 },
861};
862
863static struct atmel_uart_data dbgu_data = {
864 .use_dma_tx = 0,
865 .use_dma_rx = 0, /* DBGU not capable of receive DMA */
Andrew Victor86ad76b2006-11-30 16:45:01 +0100866};
867
Andrew Victorc6686ff2008-01-23 09:13:53 +0100868static u64 dbgu_dmamask = DMA_BIT_MASK(32);
869
Andrew Victor86ad76b2006-11-30 16:45:01 +0100870static struct platform_device at91sam9261_dbgu_device = {
871 .name = "atmel_usart",
872 .id = 0,
873 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +0100874 .dma_mask = &dbgu_dmamask,
875 .coherent_dma_mask = DMA_BIT_MASK(32),
876 .platform_data = &dbgu_data,
Andrew Victor86ad76b2006-11-30 16:45:01 +0100877 },
878 .resource = dbgu_resources,
879 .num_resources = ARRAY_SIZE(dbgu_resources),
880};
881
882static inline void configure_dbgu_pins(void)
883{
884 at91_set_A_periph(AT91_PIN_PA9, 0); /* DRXD */
885 at91_set_A_periph(AT91_PIN_PA10, 1); /* DTXD */
886}
887
888static struct resource uart0_resources[] = {
889 [0] = {
890 .start = AT91SAM9261_BASE_US0,
891 .end = AT91SAM9261_BASE_US0 + SZ_16K - 1,
892 .flags = IORESOURCE_MEM,
893 },
894 [1] = {
895 .start = AT91SAM9261_ID_US0,
896 .end = AT91SAM9261_ID_US0,
897 .flags = IORESOURCE_IRQ,
898 },
899};
900
901static struct atmel_uart_data uart0_data = {
902 .use_dma_tx = 1,
903 .use_dma_rx = 1,
904};
905
Andrew Victorc6686ff2008-01-23 09:13:53 +0100906static u64 uart0_dmamask = DMA_BIT_MASK(32);
907
Andrew Victor86ad76b2006-11-30 16:45:01 +0100908static struct platform_device at91sam9261_uart0_device = {
909 .name = "atmel_usart",
910 .id = 1,
911 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +0100912 .dma_mask = &uart0_dmamask,
913 .coherent_dma_mask = DMA_BIT_MASK(32),
914 .platform_data = &uart0_data,
Andrew Victor86ad76b2006-11-30 16:45:01 +0100915 },
916 .resource = uart0_resources,
917 .num_resources = ARRAY_SIZE(uart0_resources),
918};
919
Andrew Victorc8f385a2008-01-23 09:25:15 +0100920static inline void configure_usart0_pins(unsigned pins)
Andrew Victor86ad76b2006-11-30 16:45:01 +0100921{
922 at91_set_A_periph(AT91_PIN_PC8, 1); /* TXD0 */
923 at91_set_A_periph(AT91_PIN_PC9, 0); /* RXD0 */
Andrew Victorc8f385a2008-01-23 09:25:15 +0100924
925 if (pins & ATMEL_UART_RTS)
926 at91_set_A_periph(AT91_PIN_PC10, 0); /* RTS0 */
927 if (pins & ATMEL_UART_CTS)
928 at91_set_A_periph(AT91_PIN_PC11, 0); /* CTS0 */
Andrew Victor86ad76b2006-11-30 16:45:01 +0100929}
930
931static struct resource uart1_resources[] = {
932 [0] = {
933 .start = AT91SAM9261_BASE_US1,
934 .end = AT91SAM9261_BASE_US1 + SZ_16K - 1,
935 .flags = IORESOURCE_MEM,
936 },
937 [1] = {
938 .start = AT91SAM9261_ID_US1,
939 .end = AT91SAM9261_ID_US1,
940 .flags = IORESOURCE_IRQ,
941 },
942};
943
944static struct atmel_uart_data uart1_data = {
945 .use_dma_tx = 1,
946 .use_dma_rx = 1,
947};
948
Andrew Victorc6686ff2008-01-23 09:13:53 +0100949static u64 uart1_dmamask = DMA_BIT_MASK(32);
950
Andrew Victor86ad76b2006-11-30 16:45:01 +0100951static struct platform_device at91sam9261_uart1_device = {
952 .name = "atmel_usart",
953 .id = 2,
954 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +0100955 .dma_mask = &uart1_dmamask,
956 .coherent_dma_mask = DMA_BIT_MASK(32),
957 .platform_data = &uart1_data,
Andrew Victor86ad76b2006-11-30 16:45:01 +0100958 },
959 .resource = uart1_resources,
960 .num_resources = ARRAY_SIZE(uart1_resources),
961};
962
Andrew Victorc8f385a2008-01-23 09:25:15 +0100963static inline void configure_usart1_pins(unsigned pins)
Andrew Victor86ad76b2006-11-30 16:45:01 +0100964{
965 at91_set_A_periph(AT91_PIN_PC12, 1); /* TXD1 */
966 at91_set_A_periph(AT91_PIN_PC13, 0); /* RXD1 */
Andrew Victorc8f385a2008-01-23 09:25:15 +0100967
968 if (pins & ATMEL_UART_RTS)
969 at91_set_B_periph(AT91_PIN_PA12, 0); /* RTS1 */
970 if (pins & ATMEL_UART_CTS)
971 at91_set_B_periph(AT91_PIN_PA13, 0); /* CTS1 */
Andrew Victor86ad76b2006-11-30 16:45:01 +0100972}
973
974static struct resource uart2_resources[] = {
975 [0] = {
976 .start = AT91SAM9261_BASE_US2,
977 .end = AT91SAM9261_BASE_US2 + SZ_16K - 1,
978 .flags = IORESOURCE_MEM,
979 },
980 [1] = {
981 .start = AT91SAM9261_ID_US2,
982 .end = AT91SAM9261_ID_US2,
983 .flags = IORESOURCE_IRQ,
984 },
985};
986
987static struct atmel_uart_data uart2_data = {
988 .use_dma_tx = 1,
989 .use_dma_rx = 1,
990};
991
Andrew Victorc6686ff2008-01-23 09:13:53 +0100992static u64 uart2_dmamask = DMA_BIT_MASK(32);
993
Andrew Victor86ad76b2006-11-30 16:45:01 +0100994static struct platform_device at91sam9261_uart2_device = {
995 .name = "atmel_usart",
996 .id = 3,
997 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +0100998 .dma_mask = &uart2_dmamask,
999 .coherent_dma_mask = DMA_BIT_MASK(32),
1000 .platform_data = &uart2_data,
Andrew Victor86ad76b2006-11-30 16:45:01 +01001001 },
1002 .resource = uart2_resources,
1003 .num_resources = ARRAY_SIZE(uart2_resources),
1004};
1005
Andrew Victorc8f385a2008-01-23 09:25:15 +01001006static inline void configure_usart2_pins(unsigned pins)
Andrew Victor86ad76b2006-11-30 16:45:01 +01001007{
1008 at91_set_A_periph(AT91_PIN_PC15, 0); /* RXD2 */
1009 at91_set_A_periph(AT91_PIN_PC14, 1); /* TXD2 */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001010
1011 if (pins & ATMEL_UART_RTS)
1012 at91_set_B_periph(AT91_PIN_PA15, 0); /* RTS2*/
1013 if (pins & ATMEL_UART_CTS)
1014 at91_set_B_periph(AT91_PIN_PA16, 0); /* CTS2 */
Andrew Victor86ad76b2006-11-30 16:45:01 +01001015}
1016
Andrew Victor11aadac2008-04-15 21:16:38 +01001017static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
Andrew Victor86ad76b2006-11-30 16:45:01 +01001018
Andrew Victorc8f385a2008-01-23 09:25:15 +01001019void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
1020{
1021 struct platform_device *pdev;
Jean-Christophe PLAGNIOL-VILLARD2b348e22011-04-10 14:10:05 +08001022 struct atmel_uart_data *pdata;
Andrew Victorc8f385a2008-01-23 09:25:15 +01001023
1024 switch (id) {
1025 case 0: /* DBGU */
1026 pdev = &at91sam9261_dbgu_device;
1027 configure_dbgu_pins();
Andrew Victorc8f385a2008-01-23 09:25:15 +01001028 break;
1029 case AT91SAM9261_ID_US0:
1030 pdev = &at91sam9261_uart0_device;
1031 configure_usart0_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001032 break;
1033 case AT91SAM9261_ID_US1:
1034 pdev = &at91sam9261_uart1_device;
1035 configure_usart1_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001036 break;
1037 case AT91SAM9261_ID_US2:
1038 pdev = &at91sam9261_uart2_device;
1039 configure_usart2_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001040 break;
1041 default:
1042 return;
1043 }
Jean-Christophe PLAGNIOL-VILLARD2b348e22011-04-10 14:10:05 +08001044 pdata = pdev->dev.platform_data;
1045 pdata->num = portnr; /* update to mapped ID */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001046
1047 if (portnr < ATMEL_MAX_UART)
1048 at91_uarts[portnr] = pdev;
1049}
1050
1051void __init at91_set_serial_console(unsigned portnr)
1052{
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +01001053 if (portnr < ATMEL_MAX_UART) {
Andrew Victorc8f385a2008-01-23 09:25:15 +01001054 atmel_default_console_device = at91_uarts[portnr];
Jean-Christophe PLAGNIOL-VILLARD5c1f9662011-06-21 11:24:33 +08001055 at91sam9261_set_console_clock(at91_uarts[portnr]->id);
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +01001056 }
Andrew Victorc8f385a2008-01-23 09:25:15 +01001057}
1058
Andrew Victor86ad76b2006-11-30 16:45:01 +01001059void __init at91_add_device_serial(void)
1060{
1061 int i;
1062
1063 for (i = 0; i < ATMEL_MAX_UART; i++) {
1064 if (at91_uarts[i])
1065 platform_device_register(at91_uarts[i]);
1066 }
Andrew Victor11aadac2008-04-15 21:16:38 +01001067
1068 if (!atmel_default_console_device)
1069 printk(KERN_INFO "AT91: No default serial console defined.\n");
Andrew Victor86ad76b2006-11-30 16:45:01 +01001070}
1071#else
Andrew Victorc8f385a2008-01-23 09:25:15 +01001072void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
1073void __init at91_set_serial_console(unsigned portnr) {}
Andrew Victor86ad76b2006-11-30 16:45:01 +01001074void __init at91_add_device_serial(void) {}
1075#endif
1076
1077
1078/* -------------------------------------------------------------------- */
1079
1080/*
1081 * These devices are always present and don't need any board-specific
1082 * setup.
1083 */
1084static int __init at91_add_standard_devices(void)
1085{
Andrew Victor884f5a62008-01-23 09:11:13 +01001086 at91_add_device_rtt();
1087 at91_add_device_watchdog();
Andrew Victore5f40bf2008-04-02 21:58:00 +01001088 at91_add_device_tc();
Andrew Victor86ad76b2006-11-30 16:45:01 +01001089 return 0;
1090}
1091
1092arch_initcall(at91_add_standard_devices);