blob: 42492e63b3a293650d5d07e7f8b7b2c19668a180 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_OBJECT_H__
29#define __AMDGPU_OBJECT_H__
30
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
33
Christian König9702d402016-09-07 15:10:44 +020034#define AMDGPU_BO_INVALID_OFFSET LONG_MAX
35
Christian Königec681542017-08-01 10:51:43 +020036/* bo virtual addresses in a vm */
Christian König9124a392017-07-21 00:16:21 +020037struct amdgpu_bo_va_mapping {
38 struct list_head list;
39 struct rb_node rb;
40 uint64_t start;
41 uint64_t last;
42 uint64_t __subtree_last;
43 uint64_t offset;
44 uint64_t flags;
45};
46
Christian Königec681542017-08-01 10:51:43 +020047/* User space allocated BO in a VM */
Christian König9124a392017-07-21 00:16:21 +020048struct amdgpu_bo_va {
Christian Königec681542017-08-01 10:51:43 +020049 struct amdgpu_vm_bo_base base;
50
Christian König9124a392017-07-21 00:16:21 +020051 /* protected by bo being reserved */
Christian König9124a392017-07-21 00:16:21 +020052 unsigned ref_count;
53
Christian König00b5cc82017-08-28 14:46:40 +020054 /* all other members protected by the VM PD being reserved */
55 struct dma_fence *last_pt_update;
56
Christian König9124a392017-07-21 00:16:21 +020057 /* mappings for this bo_va */
58 struct list_head invalids;
59 struct list_head valids;
Christian Königcb7b6ec2017-08-15 17:08:12 +020060
61 /* If the mappings are cleared or filled */
62 bool cleared;
Christian König9124a392017-07-21 00:16:21 +020063};
64
Christian König9124a392017-07-21 00:16:21 +020065struct amdgpu_bo {
66 /* Protected by tbo.reserved */
Kent Russell6d7d9c52017-08-08 07:58:01 -040067 u32 preferred_domains;
Christian König9124a392017-07-21 00:16:21 +020068 u32 allowed_domains;
69 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
70 struct ttm_placement placement;
71 struct ttm_buffer_object tbo;
72 struct ttm_bo_kmap_obj kmap;
73 u64 flags;
74 unsigned pin_count;
75 u64 tiling_flags;
76 u64 metadata_flags;
77 void *metadata;
78 u32 metadata_size;
79 unsigned prime_shared_count;
80 /* list of all virtual address to which this bo is associated to */
81 struct list_head va;
82 /* Constant after initialization */
83 struct drm_gem_object gem_base;
84 struct amdgpu_bo *parent;
85 struct amdgpu_bo *shadow;
86
87 struct ttm_bo_kmap_obj dma_buf_vmap;
88 struct amdgpu_mn *mn;
Christian Königed5b89c2017-07-20 23:58:19 +020089
90 union {
91 struct list_head mn_list;
92 struct list_head shadow_list;
93 };
Christian König9124a392017-07-21 00:16:21 +020094};
95
Alex Deucherd38ceaf2015-04-20 16:55:21 -040096/**
97 * amdgpu_mem_type_to_domain - return domain corresponding to mem_type
98 * @mem_type: ttm memory type
99 *
100 * Returns corresponding domain of the ttm mem_type
101 */
102static inline unsigned amdgpu_mem_type_to_domain(u32 mem_type)
103{
104 switch (mem_type) {
105 case TTM_PL_VRAM:
106 return AMDGPU_GEM_DOMAIN_VRAM;
107 case TTM_PL_TT:
108 return AMDGPU_GEM_DOMAIN_GTT;
109 case TTM_PL_SYSTEM:
110 return AMDGPU_GEM_DOMAIN_CPU;
111 case AMDGPU_PL_GDS:
112 return AMDGPU_GEM_DOMAIN_GDS;
113 case AMDGPU_PL_GWS:
114 return AMDGPU_GEM_DOMAIN_GWS;
115 case AMDGPU_PL_OA:
116 return AMDGPU_GEM_DOMAIN_OA;
117 default:
118 break;
119 }
120 return 0;
121}
122
123/**
124 * amdgpu_bo_reserve - reserve bo
125 * @bo: bo structure
126 * @no_intr: don't return -ERESTARTSYS on pending signal
127 *
128 * Returns:
129 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
130 * a signal. Release all buffer reservations and return to user-space.
131 */
132static inline int amdgpu_bo_reserve(struct amdgpu_bo *bo, bool no_intr)
133{
Christian Königa7d64de2016-09-15 14:58:48 +0200134 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135 int r;
136
Christian Königdfd5e502016-04-06 11:12:03 +0200137 r = ttm_bo_reserve(&bo->tbo, !no_intr, false, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138 if (unlikely(r != 0)) {
139 if (r != -ERESTARTSYS)
Christian Königa7d64de2016-09-15 14:58:48 +0200140 dev_err(adev->dev, "%p reserve failed\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400141 return r;
142 }
143 return 0;
144}
145
146static inline void amdgpu_bo_unreserve(struct amdgpu_bo *bo)
147{
148 ttm_bo_unreserve(&bo->tbo);
149}
150
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151static inline unsigned long amdgpu_bo_size(struct amdgpu_bo *bo)
152{
153 return bo->tbo.num_pages << PAGE_SHIFT;
154}
155
156static inline unsigned amdgpu_bo_ngpu_pages(struct amdgpu_bo *bo)
157{
158 return (bo->tbo.num_pages << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
159}
160
161static inline unsigned amdgpu_bo_gpu_page_alignment(struct amdgpu_bo *bo)
162{
163 return (bo->tbo.mem.page_alignment << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
164}
165
166/**
167 * amdgpu_bo_mmap_offset - return mmap offset of bo
168 * @bo: amdgpu object for which we query the offset
169 *
170 * Returns mmap offset of the object.
171 */
172static inline u64 amdgpu_bo_mmap_offset(struct amdgpu_bo *bo)
173{
174 return drm_vma_node_offset_addr(&bo->tbo.vma_node);
175}
176
Nicolai Hähnleb99f3102016-12-15 17:04:51 +0100177/**
178 * amdgpu_bo_gpu_accessible - return whether the bo is currently in memory that
179 * is accessible to the GPU.
180 */
181static inline bool amdgpu_bo_gpu_accessible(struct amdgpu_bo *bo)
182{
Christian König9d63c032017-07-13 12:21:00 +0200183 switch (bo->tbo.mem.mem_type) {
184 case TTM_PL_TT: return amdgpu_ttm_is_bound(bo->tbo.ttm);
185 case TTM_PL_VRAM: return true;
186 default: return false;
187 }
Nicolai Hähnleb99f3102016-12-15 17:04:51 +0100188}
189
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400190int amdgpu_bo_create(struct amdgpu_device *adev,
191 unsigned long size, int byte_align,
192 bool kernel, u32 domain, u64 flags,
193 struct sg_table *sg,
Christian König72d76682015-09-03 17:34:59 +0200194 struct reservation_object *resv,
Yong Zhao2046d462017-07-20 18:49:09 -0400195 uint64_t init_value,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400196 struct amdgpu_bo **bo_ptr);
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800197int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
198 unsigned long size, int byte_align,
199 bool kernel, u32 domain, u64 flags,
200 struct sg_table *sg,
201 struct ttm_placement *placement,
Christian König72d76682015-09-03 17:34:59 +0200202 struct reservation_object *resv,
Yong Zhao2046d462017-07-20 18:49:09 -0400203 uint64_t init_value,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800204 struct amdgpu_bo **bo_ptr);
Christian König9d903cb2017-07-27 17:08:54 +0200205int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
206 unsigned long size, int align,
207 u32 domain, struct amdgpu_bo **bo_ptr,
208 u64 *gpu_addr, void **cpu_addr);
Christian König7c204882015-12-14 13:18:01 +0100209int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
210 unsigned long size, int align,
211 u32 domain, struct amdgpu_bo **bo_ptr,
212 u64 *gpu_addr, void **cpu_addr);
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800213void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
214 void **cpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400215int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr);
Christian Königf5e1c742017-07-20 23:45:18 +0200216void *amdgpu_bo_kptr(struct amdgpu_bo *bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400217void amdgpu_bo_kunmap(struct amdgpu_bo *bo);
218struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo);
219void amdgpu_bo_unref(struct amdgpu_bo **bo);
220int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr);
221int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800222 u64 min_offset, u64 max_offset,
223 u64 *gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400224int amdgpu_bo_unpin(struct amdgpu_bo *bo);
225int amdgpu_bo_evict_vram(struct amdgpu_device *adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400226int amdgpu_bo_init(struct amdgpu_device *adev);
227void amdgpu_bo_fini(struct amdgpu_device *adev);
228int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
229 struct vm_area_struct *vma);
230int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags);
231void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
232int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
233 uint32_t metadata_size, uint64_t flags);
234int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
235 size_t buffer_size, uint32_t *metadata_size,
236 uint64_t *flags);
237void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
Nicolai Hähnle66257db2016-12-15 17:23:49 +0100238 bool evict,
239 struct ttm_mem_reg *new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400240int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100241void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400242 bool shared);
Christian Königcdb7e8f2016-07-25 17:56:18 +0200243u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800244int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
245 struct amdgpu_ring *ring,
246 struct amdgpu_bo *bo,
247 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100248 struct dma_fence **fence, bool direct);
Roger.He82521312017-04-21 13:08:43 +0800249int amdgpu_bo_validate(struct amdgpu_bo *bo);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800250int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
251 struct amdgpu_ring *ring,
252 struct amdgpu_bo *bo,
253 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100254 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800255 bool direct);
256
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400257
258/*
259 * sub allocation
260 */
261
262static inline uint64_t amdgpu_sa_bo_gpu_addr(struct amdgpu_sa_bo *sa_bo)
263{
264 return sa_bo->manager->gpu_addr + sa_bo->soffset;
265}
266
267static inline void * amdgpu_sa_bo_cpu_addr(struct amdgpu_sa_bo *sa_bo)
268{
269 return sa_bo->manager->cpu_ptr + sa_bo->soffset;
270}
271
272int amdgpu_sa_bo_manager_init(struct amdgpu_device *adev,
273 struct amdgpu_sa_manager *sa_manager,
274 unsigned size, u32 align, u32 domain);
275void amdgpu_sa_bo_manager_fini(struct amdgpu_device *adev,
276 struct amdgpu_sa_manager *sa_manager);
277int amdgpu_sa_bo_manager_start(struct amdgpu_device *adev,
278 struct amdgpu_sa_manager *sa_manager);
279int amdgpu_sa_bo_manager_suspend(struct amdgpu_device *adev,
280 struct amdgpu_sa_manager *sa_manager);
Junwei Zhangbbf0b342015-09-06 14:00:46 +0800281int amdgpu_sa_bo_new(struct amdgpu_sa_manager *sa_manager,
282 struct amdgpu_sa_bo **sa_bo,
283 unsigned size, unsigned align);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400284void amdgpu_sa_bo_free(struct amdgpu_device *adev,
285 struct amdgpu_sa_bo **sa_bo,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100286 struct dma_fence *fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400287#if defined(CONFIG_DEBUG_FS)
288void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,
289 struct seq_file *m);
290#endif
291
292
293#endif