blob: 2d2f0960b0258c6c439dc6e978c763e843b04058 [file] [log] [blame]
Alex Deucher1f7371b2015-12-02 17:46:21 -05001/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25#include "atom.h"
26#include "amdgpu.h"
27#include "amd_shared.h"
28#include <linux/module.h>
29#include <linux/moduleparam.h>
30#include "amdgpu_pm.h"
31#include <drm/amdgpu_drm.h>
32#include "amdgpu_powerplay.h"
Maruthi Srinivas Bayyavarapu19196962016-04-26 20:35:36 +053033#include "si_dpm.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050034#include "cik_dpm.h"
35#include "vi_dpm.h"
36
Rex Zhu1c863802016-12-28 19:43:23 +080037static int amdgpu_create_pp_handle(struct amdgpu_device *adev)
Alex Deucher1f7371b2015-12-02 17:46:21 -050038{
Rex Zhu1c863802016-12-28 19:43:23 +080039 struct amd_pp_init pp_init;
Alex Deucher1f7371b2015-12-02 17:46:21 -050040 struct amd_powerplay *amd_pp;
Rex Zhu1c863802016-12-28 19:43:23 +080041 int ret;
Alex Deucher1f7371b2015-12-02 17:46:21 -050042
43 amd_pp = &(adev->powerplay);
Rex Zhu1c863802016-12-28 19:43:23 +080044 pp_init.chip_family = adev->family;
45 pp_init.chip_id = adev->asic_type;
Monk Liu8fdf2692017-01-25 15:55:30 +080046 pp_init.pm_en = (amdgpu_dpm != 0 && !amdgpu_sriov_vf(adev)) ? true : false;
Rex Zhu1c863802016-12-28 19:43:23 +080047 pp_init.feature_mask = amdgpu_pp_feature_mask;
48 pp_init.device = amdgpu_cgs_create_device(adev);
49 ret = amd_powerplay_create(&pp_init, &(amd_pp->pp_handle));
50 if (ret)
51 return -EINVAL;
52 return 0;
Alex Deucher1f7371b2015-12-02 17:46:21 -050053}
54
55static int amdgpu_pp_early_init(void *handle)
56{
57 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Rex Zhu1c863802016-12-28 19:43:23 +080058 struct amd_powerplay *amd_pp;
Alex Deucher1f7371b2015-12-02 17:46:21 -050059 int ret = 0;
60
Rex Zhu1c863802016-12-28 19:43:23 +080061 amd_pp = &(adev->powerplay);
62 adev->pp_enabled = false;
63 amd_pp->pp_handle = (void *)adev;
64
Rex Zhu76c8cc62015-10-17 17:57:58 +080065 switch (adev->asic_type) {
Flora Cui2cc0c0b2016-03-14 18:33:29 -040066 case CHIP_POLARIS11:
67 case CHIP_POLARIS10:
Junwei Zhangf4309522016-12-14 15:40:48 -050068 case CHIP_POLARIS12:
Jordan Lazare34669042016-01-18 17:00:03 -050069 case CHIP_TONGA:
70 case CHIP_FIJI:
Alex Deucher70bb2462016-07-28 13:35:42 -040071 case CHIP_TOPAZ:
Jordan Lazare34669042016-01-18 17:00:03 -050072 case CHIP_CARRIZO:
73 case CHIP_STONEY:
Eric Huangf83a9992017-03-06 14:03:02 -050074 case CHIP_VEGA10:
Hawking Zhang30db0952017-05-11 16:30:31 -040075 case CHIP_RAVEN:
Rex Zhudb7da7a2016-12-23 14:07:25 +080076 adev->pp_enabled = true;
Rex Zhu1c863802016-12-28 19:43:23 +080077 if (amdgpu_create_pp_handle(adev))
78 return -EINVAL;
79 amd_pp->ip_funcs = &pp_ip_funcs;
80 amd_pp->pp_funcs = &pp_dpm_funcs;
Jordan Lazare34669042016-01-18 17:00:03 -050081 break;
82 /* These chips don't have powerplay implemenations */
Rex Zhu1c863802016-12-28 19:43:23 +080083#ifdef CONFIG_DRM_AMDGPU_SI
84 case CHIP_TAHITI:
85 case CHIP_PITCAIRN:
86 case CHIP_VERDE:
87 case CHIP_OLAND:
88 case CHIP_HAINAN:
89 amd_pp->ip_funcs = &si_dpm_ip_funcs;
Rex Zhucd4d7462017-09-06 18:43:52 +080090 amd_pp->pp_funcs = &si_dpm_funcs;
Rex Zhu1c863802016-12-28 19:43:23 +080091 break;
92#endif
93#ifdef CONFIG_DRM_AMDGPU_CIK
Jordan Lazare34669042016-01-18 17:00:03 -050094 case CHIP_BONAIRE:
95 case CHIP_HAWAII:
Rex Zhu780cffc52017-09-12 13:37:40 +080096 if (amdgpu_dpm == -1) {
97 amd_pp->ip_funcs = &ci_dpm_ip_funcs;
98 amd_pp->pp_funcs = &ci_dpm_funcs;
99 } else {
100 adev->pp_enabled = true;
101 if (amdgpu_create_pp_handle(adev))
102 return -EINVAL;
103 amd_pp->ip_funcs = &pp_ip_funcs;
104 amd_pp->pp_funcs = &pp_dpm_funcs;
105 }
Rex Zhu1c863802016-12-28 19:43:23 +0800106 break;
Jordan Lazare34669042016-01-18 17:00:03 -0500107 case CHIP_KABINI:
108 case CHIP_MULLINS:
109 case CHIP_KAVERI:
Rex Zhu1c863802016-12-28 19:43:23 +0800110 amd_pp->ip_funcs = &kv_dpm_ip_funcs;
Rex Zhucd4d7462017-09-06 18:43:52 +0800111 amd_pp->pp_funcs = &kv_dpm_funcs;
Rex Zhu1c863802016-12-28 19:43:23 +0800112 break;
113#endif
Jordan Lazare34669042016-01-18 17:00:03 -0500114 default:
Rex Zhu1c863802016-12-28 19:43:23 +0800115 ret = -EINVAL;
Jordan Lazare34669042016-01-18 17:00:03 -0500116 break;
Rex Zhu76c8cc62015-10-17 17:57:58 +0800117 }
118
Alex Deucher1f7371b2015-12-02 17:46:21 -0500119 if (adev->powerplay.ip_funcs->early_init)
120 ret = adev->powerplay.ip_funcs->early_init(
121 adev->powerplay.pp_handle);
Rex Zhu1c863802016-12-28 19:43:23 +0800122
123 if (ret == PP_DPM_DISABLED) {
124 adev->pm.dpm_enabled = false;
125 return 0;
126 }
Alex Deucher1f7371b2015-12-02 17:46:21 -0500127 return ret;
128}
129
Rex Zhu7ad4e7f2015-12-07 16:42:35 +0800130
131static int amdgpu_pp_late_init(void *handle)
132{
133 int ret = 0;
134 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
135
136 if (adev->powerplay.ip_funcs->late_init)
137 ret = adev->powerplay.ip_funcs->late_init(
138 adev->powerplay.pp_handle);
139
Rex Zhu5349ece2016-03-29 14:34:51 +0800140 if (adev->pp_enabled && adev->pm.dpm_enabled) {
Alex Deucher898b1de2015-12-08 17:28:28 -0500141 amdgpu_pm_sysfs_init(adev);
Rex Zhudf1e6392017-09-01 13:46:20 +0800142 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_COMPLETE_INIT, NULL, NULL);
Rex Zhu4ea2efa2016-02-25 17:32:45 +0800143 }
Alex Deucherc64474e2016-09-28 16:37:15 -0400144
Rex Zhu7ad4e7f2015-12-07 16:42:35 +0800145 return ret;
146}
147
Alex Deucher1f7371b2015-12-02 17:46:21 -0500148static int amdgpu_pp_sw_init(void *handle)
149{
150 int ret = 0;
151 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
152
153 if (adev->powerplay.ip_funcs->sw_init)
154 ret = adev->powerplay.ip_funcs->sw_init(
155 adev->powerplay.pp_handle);
156
Alex Deucher1f7371b2015-12-02 17:46:21 -0500157 return ret;
158}
159
160static int amdgpu_pp_sw_fini(void *handle)
161{
162 int ret = 0;
163 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
164
165 if (adev->powerplay.ip_funcs->sw_fini)
166 ret = adev->powerplay.ip_funcs->sw_fini(
167 adev->powerplay.pp_handle);
168 if (ret)
169 return ret;
170
Alex Deucher1f7371b2015-12-02 17:46:21 -0500171 return ret;
172}
173
174static int amdgpu_pp_hw_init(void *handle)
175{
176 int ret = 0;
177 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
178
Huang Ruie635ee02016-11-01 15:35:38 +0800179 if (adev->pp_enabled && adev->firmware.load_type == AMDGPU_FW_LOAD_SMU)
Alex Deucher1f7371b2015-12-02 17:46:21 -0500180 amdgpu_ucode_init_bo(adev);
181
182 if (adev->powerplay.ip_funcs->hw_init)
183 ret = adev->powerplay.ip_funcs->hw_init(
184 adev->powerplay.pp_handle);
185
Rex Zhu1c863802016-12-28 19:43:23 +0800186 if (ret == PP_DPM_DISABLED) {
187 adev->pm.dpm_enabled = false;
188 return 0;
189 }
190
Trigger Huang7b1e8ca2016-11-16 10:13:45 -0500191 if ((amdgpu_dpm != 0) && !amdgpu_sriov_vf(adev))
Rex Zhuba5f8842016-10-27 15:29:57 +0800192 adev->pm.dpm_enabled = true;
193
Alex Deucher1f7371b2015-12-02 17:46:21 -0500194 return ret;
195}
196
197static int amdgpu_pp_hw_fini(void *handle)
198{
199 int ret = 0;
200 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
201
Rex Zhu593f5462017-07-04 16:35:59 +0800202 if (adev->pp_enabled && adev->pm.dpm_enabled)
203 amdgpu_pm_sysfs_fini(adev);
204
Alex Deucher1f7371b2015-12-02 17:46:21 -0500205 if (adev->powerplay.ip_funcs->hw_fini)
206 ret = adev->powerplay.ip_funcs->hw_fini(
207 adev->powerplay.pp_handle);
208
Huang Ruie635ee02016-11-01 15:35:38 +0800209 if (adev->pp_enabled && adev->firmware.load_type == AMDGPU_FW_LOAD_SMU)
Alex Deucher1f7371b2015-12-02 17:46:21 -0500210 amdgpu_ucode_fini_bo(adev);
211
212 return ret;
213}
214
Monk Liu482587e2016-05-19 14:36:01 +0800215static void amdgpu_pp_late_fini(void *handle)
216{
217 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
218
Monk Liu482587e2016-05-19 14:36:01 +0800219 if (adev->powerplay.ip_funcs->late_fini)
220 adev->powerplay.ip_funcs->late_fini(
221 adev->powerplay.pp_handle);
Rex Zhu1c863802016-12-28 19:43:23 +0800222
Rex Zhu1c863802016-12-28 19:43:23 +0800223
John Brooks7bc7b772017-07-03 14:05:35 -0400224 if (adev->pp_enabled)
225 amd_powerplay_destroy(adev->powerplay.pp_handle);
Monk Liu482587e2016-05-19 14:36:01 +0800226}
227
Alex Deucher1f7371b2015-12-02 17:46:21 -0500228static int amdgpu_pp_suspend(void *handle)
229{
230 int ret = 0;
231 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
232
233 if (adev->powerplay.ip_funcs->suspend)
234 ret = adev->powerplay.ip_funcs->suspend(
235 adev->powerplay.pp_handle);
236 return ret;
237}
238
239static int amdgpu_pp_resume(void *handle)
240{
241 int ret = 0;
242 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
243
244 if (adev->powerplay.ip_funcs->resume)
245 ret = adev->powerplay.ip_funcs->resume(
246 adev->powerplay.pp_handle);
247 return ret;
248}
249
250static int amdgpu_pp_set_clockgating_state(void *handle,
251 enum amd_clockgating_state state)
252{
253 int ret = 0;
254 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
255
256 if (adev->powerplay.ip_funcs->set_clockgating_state)
257 ret = adev->powerplay.ip_funcs->set_clockgating_state(
258 adev->powerplay.pp_handle, state);
259 return ret;
260}
261
262static int amdgpu_pp_set_powergating_state(void *handle,
263 enum amd_powergating_state state)
264{
265 int ret = 0;
266 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
267
268 if (adev->powerplay.ip_funcs->set_powergating_state)
269 ret = adev->powerplay.ip_funcs->set_powergating_state(
270 adev->powerplay.pp_handle, state);
271 return ret;
272}
273
274
275static bool amdgpu_pp_is_idle(void *handle)
276{
277 bool ret = true;
278 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
279
280 if (adev->powerplay.ip_funcs->is_idle)
281 ret = adev->powerplay.ip_funcs->is_idle(
282 adev->powerplay.pp_handle);
283 return ret;
284}
285
286static int amdgpu_pp_wait_for_idle(void *handle)
287{
288 int ret = 0;
289 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
290
291 if (adev->powerplay.ip_funcs->wait_for_idle)
292 ret = adev->powerplay.ip_funcs->wait_for_idle(
293 adev->powerplay.pp_handle);
294 return ret;
295}
296
297static int amdgpu_pp_soft_reset(void *handle)
298{
299 int ret = 0;
300 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
301
302 if (adev->powerplay.ip_funcs->soft_reset)
303 ret = adev->powerplay.ip_funcs->soft_reset(
304 adev->powerplay.pp_handle);
305 return ret;
306}
307
Alex Deuchera1255102016-10-13 17:41:13 -0400308static const struct amd_ip_funcs amdgpu_pp_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -0400309 .name = "amdgpu_powerplay",
Alex Deucher1f7371b2015-12-02 17:46:21 -0500310 .early_init = amdgpu_pp_early_init,
Rex Zhu7ad4e7f2015-12-07 16:42:35 +0800311 .late_init = amdgpu_pp_late_init,
Alex Deucher1f7371b2015-12-02 17:46:21 -0500312 .sw_init = amdgpu_pp_sw_init,
313 .sw_fini = amdgpu_pp_sw_fini,
314 .hw_init = amdgpu_pp_hw_init,
315 .hw_fini = amdgpu_pp_hw_fini,
Monk Liu482587e2016-05-19 14:36:01 +0800316 .late_fini = amdgpu_pp_late_fini,
Alex Deucher1f7371b2015-12-02 17:46:21 -0500317 .suspend = amdgpu_pp_suspend,
318 .resume = amdgpu_pp_resume,
319 .is_idle = amdgpu_pp_is_idle,
320 .wait_for_idle = amdgpu_pp_wait_for_idle,
321 .soft_reset = amdgpu_pp_soft_reset,
Alex Deucher1f7371b2015-12-02 17:46:21 -0500322 .set_clockgating_state = amdgpu_pp_set_clockgating_state,
323 .set_powergating_state = amdgpu_pp_set_powergating_state,
324};
Alex Deuchera1255102016-10-13 17:41:13 -0400325
326const struct amdgpu_ip_block_version amdgpu_pp_ip_block =
327{
328 .type = AMD_IP_BLOCK_TYPE_SMC,
329 .major = 1,
330 .minor = 0,
331 .rev = 0,
332 .funcs = &amdgpu_pp_ip_funcs,
333};