blob: 4281ce09add865230672f59bd2631cd57b914815 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +000035#include <linux/etherdevice.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070036#include <linux/mlx4/cmd.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040037#include <linux/module.h>
Eli Cohenc57e20dcf2009-09-24 11:03:03 -070038#include <linux/cache.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070039
40#include "fw.h"
41#include "icm.h"
42
Roland Dreierfe409002007-06-07 23:24:36 -070043enum {
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070044 MLX4_COMMAND_INTERFACE_MIN_REV = 2,
45 MLX4_COMMAND_INTERFACE_MAX_REV = 3,
46 MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
Roland Dreierfe409002007-06-07 23:24:36 -070047};
48
Roland Dreier225c7b12007-05-08 18:00:38 -070049extern void __buggy_use_of_MLX4_GET(void);
50extern void __buggy_use_of_MLX4_PUT(void);
51
Rusty Russelleb939922011-12-19 14:08:01 +000052static bool enable_qos;
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -070053module_param(enable_qos, bool, 0444);
54MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
55
Roland Dreier225c7b12007-05-08 18:00:38 -070056#define MLX4_GET(dest, source, offset) \
57 do { \
58 void *__p = (char *) (source) + (offset); \
59 switch (sizeof (dest)) { \
60 case 1: (dest) = *(u8 *) __p; break; \
61 case 2: (dest) = be16_to_cpup(__p); break; \
62 case 4: (dest) = be32_to_cpup(__p); break; \
63 case 8: (dest) = be64_to_cpup(__p); break; \
64 default: __buggy_use_of_MLX4_GET(); \
65 } \
66 } while (0)
67
68#define MLX4_PUT(dest, source, offset) \
69 do { \
70 void *__d = ((char *) (dest) + (offset)); \
71 switch (sizeof(source)) { \
72 case 1: *(u8 *) __d = (source); break; \
73 case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
74 case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
75 case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
76 default: __buggy_use_of_MLX4_PUT(); \
77 } \
78 } while (0)
79
Or Gerlitz52eafc62011-06-15 14:41:42 +000080static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -070081{
82 static const char *fname[] = {
83 [ 0] = "RC transport",
84 [ 1] = "UC transport",
85 [ 2] = "UD transport",
Roland Dreierea980542007-10-09 19:59:13 -070086 [ 3] = "XRC transport",
Roland Dreier225c7b12007-05-08 18:00:38 -070087 [ 4] = "reliable multicast",
88 [ 5] = "FCoIB support",
89 [ 6] = "SRQ support",
90 [ 7] = "IPoIB checksum offload",
91 [ 8] = "P_Key violation counter",
92 [ 9] = "Q_Key violation counter",
93 [10] = "VMM",
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -070094 [12] = "DPDP",
Eli Cohen417608c2009-11-12 11:19:44 -080095 [15] = "Big LSO headers",
Roland Dreier225c7b12007-05-08 18:00:38 -070096 [16] = "MW support",
97 [17] = "APM support",
98 [18] = "Atomic ops support",
99 [19] = "Raw multicast support",
100 [20] = "Address vector port checking support",
101 [21] = "UD multicast support",
102 [24] = "Demand paging support",
Eli Cohen96dfa682010-10-20 21:57:02 -0700103 [25] = "Router support",
Or Gerlitzccf86322011-07-07 19:19:29 +0000104 [30] = "IBoE support",
105 [32] = "Unicast loopback support",
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000106 [34] = "FCS header control",
Or Gerlitzccf86322011-07-07 19:19:29 +0000107 [38] = "Wake On LAN support",
108 [40] = "UDP RSS support",
109 [41] = "Unicast VEP steering support",
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000110 [42] = "Multicast VEP steering support",
111 [48] = "Counters support",
Roland Dreier225c7b12007-05-08 18:00:38 -0700112 };
113 int i;
114
115 mlx4_dbg(dev, "DEV_CAP flags:\n");
Roland Dreier23c15c22007-05-19 08:51:57 -0700116 for (i = 0; i < ARRAY_SIZE(fname); ++i)
Or Gerlitz52eafc62011-06-15 14:41:42 +0000117 if (fname[i] && (flags & (1LL << i)))
Roland Dreier225c7b12007-05-08 18:00:38 -0700118 mlx4_dbg(dev, " %s\n", fname[i]);
119}
120
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300121static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
122{
123 static const char * const fname[] = {
124 [0] = "RSS support",
125 [1] = "RSS Toeplitz Hash Function support",
126 [2] = "RSS XOR Hash Function support"
127 };
128 int i;
129
130 for (i = 0; i < ARRAY_SIZE(fname); ++i)
131 if (fname[i] && (flags & (1LL << i)))
132 mlx4_dbg(dev, " %s\n", fname[i]);
133}
134
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700135int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
136{
137 struct mlx4_cmd_mailbox *mailbox;
138 u32 *inbox;
139 int err = 0;
140
141#define MOD_STAT_CFG_IN_SIZE 0x100
142
143#define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
144#define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
145
146 mailbox = mlx4_alloc_cmd_mailbox(dev);
147 if (IS_ERR(mailbox))
148 return PTR_ERR(mailbox);
149 inbox = mailbox->buf;
150
151 memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
152
153 MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
154 MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
155
156 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000157 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700158
159 mlx4_free_cmd_mailbox(dev, mailbox);
160 return err;
161}
162
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000163int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
164 struct mlx4_vhcr *vhcr,
165 struct mlx4_cmd_mailbox *inbox,
166 struct mlx4_cmd_mailbox *outbox,
167 struct mlx4_cmd_info *cmd)
168{
169 u8 field;
170 u32 size;
171 int err = 0;
172
173#define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
174#define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000175#define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
176#define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
177#define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
178#define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
179#define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
180#define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
181#define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
182#define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
183#define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0X30
184
185#define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
186#define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
187
188 if (vhcr->op_modifier == 1) {
189 field = vhcr->in_modifier;
190 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
191
192 field = 0; /* ensure fvl bit is not set */
193 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
194 } else if (vhcr->op_modifier == 0) {
195 field = 1 << 7; /* enable only ethernet interface */
196 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
197
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000198 field = dev->caps.num_ports;
199 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
200
201 size = 0; /* no PF behavious is set for now */
202 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
203
204 size = dev->caps.num_qps;
205 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
206
207 size = dev->caps.num_srqs;
208 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
209
210 size = dev->caps.num_cqs;
211 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
212
213 size = dev->caps.num_eqs;
214 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
215
216 size = dev->caps.reserved_eqs;
217 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
218
219 size = dev->caps.num_mpts;
220 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
221
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000222 size = dev->caps.num_mtts;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000223 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
224
225 size = dev->caps.num_mgms + dev->caps.num_amgms;
226 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
227
228 } else
229 err = -EINVAL;
230
231 return err;
232}
233
234int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, struct mlx4_func_cap *func_cap)
235{
236 struct mlx4_cmd_mailbox *mailbox;
237 u32 *outbox;
238 u8 field;
239 u32 size;
240 int i;
241 int err = 0;
242
243
244 mailbox = mlx4_alloc_cmd_mailbox(dev);
245 if (IS_ERR(mailbox))
246 return PTR_ERR(mailbox);
247
248 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FUNC_CAP,
249 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
250 if (err)
251 goto out;
252
253 outbox = mailbox->buf;
254
255 MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
256 if (!(field & (1 << 7))) {
257 mlx4_err(dev, "The host doesn't support eth interface\n");
258 err = -EPROTONOSUPPORT;
259 goto out;
260 }
261
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000262 MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
263 func_cap->num_ports = field;
264
265 MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
266 func_cap->pf_context_behaviour = size;
267
268 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
269 func_cap->qp_quota = size & 0xFFFFFF;
270
271 MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
272 func_cap->srq_quota = size & 0xFFFFFF;
273
274 MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
275 func_cap->cq_quota = size & 0xFFFFFF;
276
277 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
278 func_cap->max_eq = size & 0xFFFFFF;
279
280 MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
281 func_cap->reserved_eq = size & 0xFFFFFF;
282
283 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
284 func_cap->mpt_quota = size & 0xFFFFFF;
285
286 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
287 func_cap->mtt_quota = size & 0xFFFFFF;
288
289 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
290 func_cap->mcg_quota = size & 0xFFFFFF;
291
292 for (i = 1; i <= func_cap->num_ports; ++i) {
293 err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 1,
294 MLX4_CMD_QUERY_FUNC_CAP,
295 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
296 if (err)
297 goto out;
298
299 MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
300 if (field & (1 << 7)) {
301 mlx4_err(dev, "VLAN is enforced on this port\n");
302 err = -EPROTONOSUPPORT;
303 goto out;
304 }
305
306 if (field & (1 << 6)) {
307 mlx4_err(dev, "Force mac is enabled on this port\n");
308 err = -EPROTONOSUPPORT;
309 goto out;
310 }
311
312 MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
313 func_cap->physical_port[i] = field;
314 }
315
316 /* All other resources are allocated by the master, but we still report
317 * 'num' and 'reserved' capabilities as follows:
318 * - num remains the maximum resource index
319 * - 'num - reserved' is the total available objects of a resource, but
320 * resource indices may be less than 'reserved'
321 * TODO: set per-resource quotas */
322
323out:
324 mlx4_free_cmd_mailbox(dev, mailbox);
325
326 return err;
327}
328
Roland Dreier225c7b12007-05-08 18:00:38 -0700329int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
330{
331 struct mlx4_cmd_mailbox *mailbox;
332 u32 *outbox;
333 u8 field;
Or Gerlitzccf86322011-07-07 19:19:29 +0000334 u32 field32, flags, ext_flags;
Roland Dreier225c7b12007-05-08 18:00:38 -0700335 u16 size;
336 u16 stat_rate;
337 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700338 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700339
340#define QUERY_DEV_CAP_OUT_SIZE 0x100
341#define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
342#define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
343#define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
344#define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
345#define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
346#define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
347#define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
348#define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
349#define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
350#define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
351#define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
352#define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
353#define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
354#define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
355#define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
356#define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
357#define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
358#define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
359#define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
360#define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
361#define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
Eli Cohenb832be12008-04-16 21:09:27 -0700362#define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300363#define QUERY_DEV_CAP_RSS_OFFSET 0x2e
Roland Dreier225c7b12007-05-08 18:00:38 -0700364#define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
365#define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
366#define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
367#define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
368#define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
Dotan Barak149983af2007-06-26 15:55:28 +0300369#define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
Roland Dreier225c7b12007-05-08 18:00:38 -0700370#define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
371#define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
372#define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
Or Gerlitzccf86322011-07-07 19:19:29 +0000373#define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
Roland Dreier225c7b12007-05-08 18:00:38 -0700374#define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
375#define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
376#define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
377#define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
378#define QUERY_DEV_CAP_BF_OFFSET 0x4c
379#define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
380#define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
381#define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
382#define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
383#define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
384#define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
385#define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
386#define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
387#define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
388#define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
389#define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
390#define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700391#define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
392#define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000393#define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
Roland Dreier225c7b12007-05-08 18:00:38 -0700394#define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
395#define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
396#define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
397#define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
398#define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
399#define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
400#define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
401#define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
402#define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
403#define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
Roland Dreier95d04f02008-07-23 08:12:26 -0700404#define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
Roland Dreier225c7b12007-05-08 18:00:38 -0700405#define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
406#define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
407
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300408 dev_cap->flags2 = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700409 mailbox = mlx4_alloc_cmd_mailbox(dev);
410 if (IS_ERR(mailbox))
411 return PTR_ERR(mailbox);
412 outbox = mailbox->buf;
413
414 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
Jack Morgenstein401453a2012-05-30 09:14:55 +0000415 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700416 if (err)
417 goto out;
418
419 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
420 dev_cap->reserved_qps = 1 << (field & 0xf);
421 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
422 dev_cap->max_qps = 1 << (field & 0x1f);
423 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
424 dev_cap->reserved_srqs = 1 << (field >> 4);
425 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
426 dev_cap->max_srqs = 1 << (field & 0x1f);
427 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
428 dev_cap->max_cq_sz = 1 << field;
429 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
430 dev_cap->reserved_cqs = 1 << (field & 0xf);
431 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
432 dev_cap->max_cqs = 1 << (field & 0x1f);
433 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
434 dev_cap->max_mpts = 1 << (field & 0x3f);
435 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
Yevgeny Petrilinbe504b02009-11-12 15:51:16 -0800436 dev_cap->reserved_eqs = field & 0xf;
Roland Dreier225c7b12007-05-08 18:00:38 -0700437 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
Jack Morgenstein59208692007-12-10 05:25:23 +0200438 dev_cap->max_eqs = 1 << (field & 0xf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700439 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
440 dev_cap->reserved_mtts = 1 << (field >> 4);
441 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
442 dev_cap->max_mrw_sz = 1 << field;
443 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
444 dev_cap->reserved_mrws = 1 << (field & 0xf);
445 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
446 dev_cap->max_mtt_seg = 1 << (field & 0x3f);
447 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
448 dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
449 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
450 dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
Eli Cohenb832be12008-04-16 21:09:27 -0700451 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
452 field &= 0x1f;
453 if (!field)
454 dev_cap->max_gso_sz = 0;
455 else
456 dev_cap->max_gso_sz = 1 << field;
457
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300458 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
459 if (field & 0x20)
460 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
461 if (field & 0x10)
462 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
463 field &= 0xf;
464 if (field) {
465 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
466 dev_cap->max_rss_tbl_sz = 1 << field;
467 } else
468 dev_cap->max_rss_tbl_sz = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700469 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
470 dev_cap->max_rdma_global = 1 << (field & 0x3f);
471 MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
472 dev_cap->local_ca_ack_delay = field & 0x1f;
Roland Dreier225c7b12007-05-08 18:00:38 -0700473 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -0700474 dev_cap->num_ports = field & 0xf;
Dotan Barak149983af2007-06-26 15:55:28 +0300475 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
476 dev_cap->max_msg_sz = 1 << (field & 0x1f);
Roland Dreier225c7b12007-05-08 18:00:38 -0700477 MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
478 dev_cap->stat_rate_support = stat_rate;
Or Gerlitzccf86322011-07-07 19:19:29 +0000479 MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
Or Gerlitz52eafc62011-06-15 14:41:42 +0000480 MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
Or Gerlitzccf86322011-07-07 19:19:29 +0000481 dev_cap->flags = flags | (u64)ext_flags << 32;
Roland Dreier225c7b12007-05-08 18:00:38 -0700482 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
483 dev_cap->reserved_uars = field >> 4;
484 MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
485 dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
486 MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
487 dev_cap->min_page_sz = 1 << field;
488
489 MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
490 if (field & 0x80) {
491 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
492 dev_cap->bf_reg_size = 1 << (field & 0x1f);
493 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
Roland Dreierf5a49532011-01-10 17:42:05 -0800494 if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
Eli Cohen58d74bb2010-11-10 12:52:37 +0000495 field = 3;
Roland Dreier225c7b12007-05-08 18:00:38 -0700496 dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
497 mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
498 dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
499 } else {
500 dev_cap->bf_reg_size = 0;
501 mlx4_dbg(dev, "BlueFlame not available\n");
502 }
503
504 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
505 dev_cap->max_sq_sg = field;
506 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
507 dev_cap->max_sq_desc_sz = size;
508
509 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
510 dev_cap->max_qp_per_mcg = 1 << field;
511 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
512 dev_cap->reserved_mgms = field & 0xf;
513 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
514 dev_cap->max_mcgs = 1 << field;
515 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
516 dev_cap->reserved_pds = field >> 4;
517 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
518 dev_cap->max_pds = 1 << (field & 0x3f);
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700519 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
520 dev_cap->reserved_xrcds = field >> 4;
521 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
522 dev_cap->max_xrcds = 1 << (field & 0x1f);
Roland Dreier225c7b12007-05-08 18:00:38 -0700523
524 MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
525 dev_cap->rdmarc_entry_sz = size;
526 MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
527 dev_cap->qpc_entry_sz = size;
528 MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
529 dev_cap->aux_entry_sz = size;
530 MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
531 dev_cap->altc_entry_sz = size;
532 MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
533 dev_cap->eqc_entry_sz = size;
534 MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
535 dev_cap->cqc_entry_sz = size;
536 MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
537 dev_cap->srq_entry_sz = size;
538 MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
539 dev_cap->cmpt_entry_sz = size;
540 MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
541 dev_cap->mtt_entry_sz = size;
542 MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
543 dev_cap->dmpt_entry_sz = size;
544
545 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
546 dev_cap->max_srq_sz = 1 << field;
547 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
548 dev_cap->max_qp_sz = 1 << field;
549 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
550 dev_cap->resize_srq = field & 1;
551 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
552 dev_cap->max_rq_sg = field;
553 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
554 dev_cap->max_rq_desc_sz = size;
555
556 MLX4_GET(dev_cap->bmme_flags, outbox,
557 QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
558 MLX4_GET(dev_cap->reserved_lkey, outbox,
559 QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
560 MLX4_GET(dev_cap->max_icm_sz, outbox,
561 QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000562 if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
563 MLX4_GET(dev_cap->max_counters, outbox,
564 QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -0700565
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700566 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
567 for (i = 1; i <= dev_cap->num_ports; ++i) {
568 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
569 dev_cap->max_vl[i] = field >> 4;
570 MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700571 dev_cap->ib_mtu[i] = field >> 4;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700572 dev_cap->max_port_width[i] = field & 0xf;
573 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
574 dev_cap->max_gids[i] = 1 << (field & 0xf);
575 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
576 dev_cap->max_pkeys[i] = 1 << (field & 0xf);
577 }
578 } else {
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700579#define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700580#define QUERY_PORT_MTU_OFFSET 0x01
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700581#define QUERY_PORT_ETH_MTU_OFFSET 0x02
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700582#define QUERY_PORT_WIDTH_OFFSET 0x06
583#define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700584#define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700585#define QUERY_PORT_MAX_VL_OFFSET 0x0b
Yevgeny Petriline65b9592008-10-26 17:13:24 +0200586#define QUERY_PORT_MAC_OFFSET 0x10
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000587#define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
588#define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
589#define QUERY_PORT_TRANS_CODE_OFFSET 0x20
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700590
591 for (i = 1; i <= dev_cap->num_ports; ++i) {
592 err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
Jack Morgenstein401453a2012-05-30 09:14:55 +0000593 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700594 if (err)
595 goto out;
596
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700597 MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
598 dev_cap->supported_port_types[i] = field & 3;
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000599 dev_cap->suggested_type[i] = (field >> 3) & 1;
600 dev_cap->default_sense[i] = (field >> 4) & 1;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700601 MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700602 dev_cap->ib_mtu[i] = field & 0xf;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700603 MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
604 dev_cap->max_port_width[i] = field & 0xf;
605 MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
606 dev_cap->max_gids[i] = 1 << (field >> 4);
607 dev_cap->max_pkeys[i] = 1 << (field & 0xf);
608 MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
609 dev_cap->max_vl[i] = field & 0xf;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700610 MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
611 dev_cap->log_max_macs[i] = field & 0xf;
612 dev_cap->log_max_vlans[i] = field >> 4;
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700613 MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
614 MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000615 MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
616 dev_cap->trans_type[i] = field32 >> 24;
617 dev_cap->vendor_oui[i] = field32 & 0xffffff;
618 MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
619 MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700620 }
621 }
622
Roland Dreier95d04f02008-07-23 08:12:26 -0700623 mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
624 dev_cap->bmme_flags, dev_cap->reserved_lkey);
Roland Dreier225c7b12007-05-08 18:00:38 -0700625
626 /*
627 * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
628 * we can't use any EQs whose doorbell falls on that page,
629 * even if the EQ itself isn't reserved.
630 */
631 dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
632 dev_cap->reserved_eqs);
633
634 mlx4_dbg(dev, "Max ICM size %lld MB\n",
635 (unsigned long long) dev_cap->max_icm_sz >> 20);
636 mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
637 dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
638 mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
639 dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
640 mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
641 dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
642 mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
643 dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
644 mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
645 dev_cap->reserved_mrws, dev_cap->reserved_mtts);
646 mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
647 dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
648 mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
649 dev_cap->max_pds, dev_cap->reserved_mgms);
650 mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
651 dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
652 mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700653 dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700654 dev_cap->max_port_width[1]);
Roland Dreier225c7b12007-05-08 18:00:38 -0700655 mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
656 dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
657 mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
658 dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
Eli Cohenb832be12008-04-16 21:09:27 -0700659 mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000660 mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300661 mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -0700662
663 dump_dev_cap_flags(dev, dev_cap->flags);
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300664 dump_dev_cap_flags2(dev, dev_cap->flags2);
Roland Dreier225c7b12007-05-08 18:00:38 -0700665
666out:
667 mlx4_free_cmd_mailbox(dev, mailbox);
668 return err;
669}
670
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000671int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
672 struct mlx4_vhcr *vhcr,
673 struct mlx4_cmd_mailbox *inbox,
674 struct mlx4_cmd_mailbox *outbox,
675 struct mlx4_cmd_info *cmd)
676{
677 int err = 0;
678 u8 field;
679
680 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
681 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
682 if (err)
683 return err;
684
685 /* For guests, report Blueflame disabled */
686 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
687 field &= 0x7f;
688 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
689
690 return 0;
691}
692
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000693int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
694 struct mlx4_vhcr *vhcr,
695 struct mlx4_cmd_mailbox *inbox,
696 struct mlx4_cmd_mailbox *outbox,
697 struct mlx4_cmd_info *cmd)
698{
699 u64 def_mac;
700 u8 port_type;
701 int err;
702
Yevgeny Petrilin1c015b32012-01-02 04:07:43 +0000703#define MLX4_PORT_SUPPORT_IB (1 << 0)
704#define MLX4_PORT_SUGGEST_TYPE (1 << 3)
705#define MLX4_PORT_DEFAULT_SENSE (1 << 4)
706#define MLX4_VF_PORT_ETH_ONLY_MASK (0xff & ~MLX4_PORT_SUPPORT_IB & \
707 ~MLX4_PORT_SUGGEST_TYPE & \
708 ~MLX4_PORT_DEFAULT_SENSE)
Yevgeny Petrilin95f56e72011-12-29 07:42:39 +0000709
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000710 err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
711 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
712 MLX4_CMD_NATIVE);
713
714 if (!err && dev->caps.function != slave) {
715 /* set slave default_mac address */
716 MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
717 def_mac += slave << 8;
718 MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
719
720 /* get port type - currently only eth is enabled */
721 MLX4_GET(port_type, outbox->buf,
722 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
723
Yevgeny Petrilin95f56e72011-12-29 07:42:39 +0000724 /* Allow only Eth port, no link sensing allowed */
725 port_type &= MLX4_VF_PORT_ETH_ONLY_MASK;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000726
727 /* check eth is enabled for this port */
728 if (!(port_type & 2))
729 mlx4_dbg(dev, "QUERY PORT: eth not supported by host");
730
731 MLX4_PUT(outbox->buf, port_type,
732 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
733 }
734
735 return err;
736}
737
Roland Dreier225c7b12007-05-08 18:00:38 -0700738int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
739{
740 struct mlx4_cmd_mailbox *mailbox;
741 struct mlx4_icm_iter iter;
742 __be64 *pages;
743 int lg;
744 int nent = 0;
745 int i;
746 int err = 0;
747 int ts = 0, tc = 0;
748
749 mailbox = mlx4_alloc_cmd_mailbox(dev);
750 if (IS_ERR(mailbox))
751 return PTR_ERR(mailbox);
752 memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
753 pages = mailbox->buf;
754
755 for (mlx4_icm_first(icm, &iter);
756 !mlx4_icm_last(&iter);
757 mlx4_icm_next(&iter)) {
758 /*
759 * We have to pass pages that are aligned to their
760 * size, so find the least significant 1 in the
761 * address or size and use that as our log2 size.
762 */
763 lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
764 if (lg < MLX4_ICM_PAGE_SHIFT) {
765 mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
766 MLX4_ICM_PAGE_SIZE,
767 (unsigned long long) mlx4_icm_addr(&iter),
768 mlx4_icm_size(&iter));
769 err = -EINVAL;
770 goto out;
771 }
772
773 for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
774 if (virt != -1) {
775 pages[nent * 2] = cpu_to_be64(virt);
776 virt += 1 << lg;
777 }
778
779 pages[nent * 2 + 1] =
780 cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
781 (lg - MLX4_ICM_PAGE_SHIFT));
782 ts += 1 << (lg - 10);
783 ++tc;
784
785 if (++nent == MLX4_MAILBOX_SIZE / 16) {
786 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000787 MLX4_CMD_TIME_CLASS_B,
788 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700789 if (err)
790 goto out;
791 nent = 0;
792 }
793 }
794 }
795
796 if (nent)
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000797 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
798 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700799 if (err)
800 goto out;
801
802 switch (op) {
803 case MLX4_CMD_MAP_FA:
804 mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
805 break;
806 case MLX4_CMD_MAP_ICM_AUX:
807 mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
808 break;
809 case MLX4_CMD_MAP_ICM:
810 mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
811 tc, ts, (unsigned long long) virt - (ts << 10));
812 break;
813 }
814
815out:
816 mlx4_free_cmd_mailbox(dev, mailbox);
817 return err;
818}
819
820int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
821{
822 return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
823}
824
825int mlx4_UNMAP_FA(struct mlx4_dev *dev)
826{
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000827 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
828 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700829}
830
831
832int mlx4_RUN_FW(struct mlx4_dev *dev)
833{
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000834 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
835 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700836}
837
838int mlx4_QUERY_FW(struct mlx4_dev *dev)
839{
840 struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
841 struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
842 struct mlx4_cmd_mailbox *mailbox;
843 u32 *outbox;
844 int err = 0;
845 u64 fw_ver;
Roland Dreierfe409002007-06-07 23:24:36 -0700846 u16 cmd_if_rev;
Roland Dreier225c7b12007-05-08 18:00:38 -0700847 u8 lg;
848
849#define QUERY_FW_OUT_SIZE 0x100
850#define QUERY_FW_VER_OFFSET 0x00
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000851#define QUERY_FW_PPF_ID 0x09
Roland Dreierfe409002007-06-07 23:24:36 -0700852#define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
Roland Dreier225c7b12007-05-08 18:00:38 -0700853#define QUERY_FW_MAX_CMD_OFFSET 0x0f
854#define QUERY_FW_ERR_START_OFFSET 0x30
855#define QUERY_FW_ERR_SIZE_OFFSET 0x38
856#define QUERY_FW_ERR_BAR_OFFSET 0x3c
857
858#define QUERY_FW_SIZE_OFFSET 0x00
859#define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
860#define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
861
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000862#define QUERY_FW_COMM_BASE_OFFSET 0x40
863#define QUERY_FW_COMM_BAR_OFFSET 0x48
864
Roland Dreier225c7b12007-05-08 18:00:38 -0700865 mailbox = mlx4_alloc_cmd_mailbox(dev);
866 if (IS_ERR(mailbox))
867 return PTR_ERR(mailbox);
868 outbox = mailbox->buf;
869
870 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000871 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700872 if (err)
873 goto out;
874
875 MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
876 /*
Roland Dreier3e1db332007-06-03 19:47:10 -0700877 * FW subminor version is at more significant bits than minor
Roland Dreier225c7b12007-05-08 18:00:38 -0700878 * version, so swap here.
879 */
880 dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
881 ((fw_ver & 0xffff0000ull) >> 16) |
882 ((fw_ver & 0x0000ffffull) << 16);
883
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300884 MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
885 dev->caps.function = lg;
886
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000887 if (mlx4_is_slave(dev))
888 goto out;
889
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000890
Roland Dreierfe409002007-06-07 23:24:36 -0700891 MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700892 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
893 cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
Roland Dreierfe409002007-06-07 23:24:36 -0700894 mlx4_err(dev, "Installed FW has unsupported "
895 "command interface revision %d.\n",
896 cmd_if_rev);
897 mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
898 (int) (dev->caps.fw_ver >> 32),
899 (int) (dev->caps.fw_ver >> 16) & 0xffff,
900 (int) dev->caps.fw_ver & 0xffff);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700901 mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
902 MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
Roland Dreierfe409002007-06-07 23:24:36 -0700903 err = -ENODEV;
904 goto out;
905 }
906
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700907 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
908 dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
909
Roland Dreier225c7b12007-05-08 18:00:38 -0700910 MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
911 cmd->max_cmds = 1 << lg;
912
Roland Dreierfe409002007-06-07 23:24:36 -0700913 mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700914 (int) (dev->caps.fw_ver >> 32),
915 (int) (dev->caps.fw_ver >> 16) & 0xffff,
916 (int) dev->caps.fw_ver & 0xffff,
Roland Dreierfe409002007-06-07 23:24:36 -0700917 cmd_if_rev, cmd->max_cmds);
Roland Dreier225c7b12007-05-08 18:00:38 -0700918
919 MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
920 MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
921 MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
922 fw->catas_bar = (fw->catas_bar >> 6) * 2;
923
924 mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
925 (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
926
927 MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
928 MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
929 MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
930 fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
931
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000932 MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
933 MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
934 fw->comm_bar = (fw->comm_bar >> 6) * 2;
935 mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
936 fw->comm_bar, fw->comm_base);
Roland Dreier225c7b12007-05-08 18:00:38 -0700937 mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
938
939 /*
940 * Round up number of system pages needed in case
941 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
942 */
943 fw->fw_pages =
944 ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
945 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
946
947 mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
948 (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
949
950out:
951 mlx4_free_cmd_mailbox(dev, mailbox);
952 return err;
953}
954
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000955int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
956 struct mlx4_vhcr *vhcr,
957 struct mlx4_cmd_mailbox *inbox,
958 struct mlx4_cmd_mailbox *outbox,
959 struct mlx4_cmd_info *cmd)
960{
961 u8 *outbuf;
962 int err;
963
964 outbuf = outbox->buf;
965 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
966 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
967 if (err)
968 return err;
969
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300970 /* for slaves, set pci PPF ID to invalid and zero out everything
971 * else except FW version */
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000972 outbuf[0] = outbuf[1] = 0;
973 memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300974 outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
975
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000976 return 0;
977}
978
Roland Dreier225c7b12007-05-08 18:00:38 -0700979static void get_board_id(void *vsd, char *board_id)
980{
981 int i;
982
983#define VSD_OFFSET_SIG1 0x00
984#define VSD_OFFSET_SIG2 0xde
985#define VSD_OFFSET_MLX_BOARD_ID 0xd0
986#define VSD_OFFSET_TS_BOARD_ID 0x20
987
988#define VSD_SIGNATURE_TOPSPIN 0x5ad
989
990 memset(board_id, 0, MLX4_BOARD_ID_LEN);
991
992 if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
993 be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
994 strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
995 } else {
996 /*
997 * The board ID is a string but the firmware byte
998 * swaps each 4-byte word before passing it back to
999 * us. Therefore we need to swab it before printing.
1000 */
1001 for (i = 0; i < 4; ++i)
1002 ((u32 *) board_id)[i] =
1003 swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
1004 }
1005}
1006
1007int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
1008{
1009 struct mlx4_cmd_mailbox *mailbox;
1010 u32 *outbox;
1011 int err;
1012
1013#define QUERY_ADAPTER_OUT_SIZE 0x100
Roland Dreier225c7b12007-05-08 18:00:38 -07001014#define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
1015#define QUERY_ADAPTER_VSD_OFFSET 0x20
1016
1017 mailbox = mlx4_alloc_cmd_mailbox(dev);
1018 if (IS_ERR(mailbox))
1019 return PTR_ERR(mailbox);
1020 outbox = mailbox->buf;
1021
1022 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001023 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001024 if (err)
1025 goto out;
1026
Roland Dreier225c7b12007-05-08 18:00:38 -07001027 MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
1028
1029 get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
1030 adapter->board_id);
1031
1032out:
1033 mlx4_free_cmd_mailbox(dev, mailbox);
1034 return err;
1035}
1036
1037int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
1038{
1039 struct mlx4_cmd_mailbox *mailbox;
1040 __be32 *inbox;
1041 int err;
1042
1043#define INIT_HCA_IN_SIZE 0x200
1044#define INIT_HCA_VERSION_OFFSET 0x000
1045#define INIT_HCA_VERSION 2
Eli Cohenc57e20dcf2009-09-24 11:03:03 -07001046#define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
Roland Dreier225c7b12007-05-08 18:00:38 -07001047#define INIT_HCA_FLAGS_OFFSET 0x014
1048#define INIT_HCA_QPC_OFFSET 0x020
1049#define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
1050#define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
1051#define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
1052#define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
1053#define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
1054#define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001055#define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
Roland Dreier225c7b12007-05-08 18:00:38 -07001056#define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
1057#define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
1058#define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
1059#define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
1060#define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
1061#define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
1062#define INIT_HCA_MCAST_OFFSET 0x0c0
1063#define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
1064#define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
1065#define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001066#define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
Roland Dreier225c7b12007-05-08 18:00:38 -07001067#define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
1068#define INIT_HCA_TPT_OFFSET 0x0f0
1069#define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
1070#define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
1071#define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
1072#define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
1073#define INIT_HCA_UAR_OFFSET 0x120
1074#define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
1075#define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
1076
1077 mailbox = mlx4_alloc_cmd_mailbox(dev);
1078 if (IS_ERR(mailbox))
1079 return PTR_ERR(mailbox);
1080 inbox = mailbox->buf;
1081
1082 memset(inbox, 0, INIT_HCA_IN_SIZE);
1083
1084 *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
1085
Eli Cohenc57e20dcf2009-09-24 11:03:03 -07001086 *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
1087 (ilog2(cache_line_size()) - 4) << 5;
1088
Roland Dreier225c7b12007-05-08 18:00:38 -07001089#if defined(__LITTLE_ENDIAN)
1090 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
1091#elif defined(__BIG_ENDIAN)
1092 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
1093#else
1094#error Host endianness not defined
1095#endif
1096 /* Check port for UD address vector: */
1097 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
1098
Eli Cohen8ff095e2008-04-16 21:01:10 -07001099 /* Enable IPoIB checksumming if we can: */
1100 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
1101 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
1102
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -07001103 /* Enable QoS support if module parameter set */
1104 if (enable_qos)
1105 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
1106
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001107 /* enable counters */
1108 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
1109 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
1110
Roland Dreier225c7b12007-05-08 18:00:38 -07001111 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1112
1113 MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
1114 MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
1115 MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
1116 MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
1117 MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
1118 MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
1119 MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
1120 MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
1121 MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
1122 MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
1123 MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
1124 MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
1125
1126 /* multicast attributes */
1127
1128 MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
1129 MLX4_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1130 MLX4_PUT(inbox, param->log_mc_hash_sz, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
Or Gerlitzccf86322011-07-07 19:19:29 +00001131 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001132 MLX4_PUT(inbox, (u8) (1 << 3), INIT_HCA_UC_STEERING_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001133 MLX4_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1134
1135 /* TPT attributes */
1136
1137 MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
1138 MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
1139 MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
1140 MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
1141
1142 /* UAR attributes */
1143
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001144 MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001145 MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
1146
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001147 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
1148 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001149
1150 if (err)
1151 mlx4_err(dev, "INIT_HCA returns %d\n", err);
1152
1153 mlx4_free_cmd_mailbox(dev, mailbox);
1154 return err;
1155}
1156
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001157int mlx4_QUERY_HCA(struct mlx4_dev *dev,
1158 struct mlx4_init_hca_param *param)
1159{
1160 struct mlx4_cmd_mailbox *mailbox;
1161 __be32 *outbox;
1162 int err;
1163
1164#define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
1165
1166 mailbox = mlx4_alloc_cmd_mailbox(dev);
1167 if (IS_ERR(mailbox))
1168 return PTR_ERR(mailbox);
1169 outbox = mailbox->buf;
1170
1171 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
1172 MLX4_CMD_QUERY_HCA,
1173 MLX4_CMD_TIME_CLASS_B,
1174 !mlx4_is_slave(dev));
1175 if (err)
1176 goto out;
1177
1178 MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
1179
1180 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1181
1182 MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
1183 MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
1184 MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
1185 MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
1186 MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
1187 MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
1188 MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
1189 MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
1190 MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
1191 MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
1192 MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
1193 MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
1194
1195 /* multicast attributes */
1196
1197 MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
1198 MLX4_GET(param->log_mc_entry_sz, outbox,
1199 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1200 MLX4_GET(param->log_mc_hash_sz, outbox,
1201 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1202 MLX4_GET(param->log_mc_table_sz, outbox,
1203 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1204
1205 /* TPT attributes */
1206
1207 MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
1208 MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
1209 MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
1210 MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
1211
1212 /* UAR attributes */
1213
1214 MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
1215 MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
1216
1217out:
1218 mlx4_free_cmd_mailbox(dev, mailbox);
1219
1220 return err;
1221}
1222
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001223int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
1224 struct mlx4_vhcr *vhcr,
1225 struct mlx4_cmd_mailbox *inbox,
1226 struct mlx4_cmd_mailbox *outbox,
1227 struct mlx4_cmd_info *cmd)
1228{
1229 struct mlx4_priv *priv = mlx4_priv(dev);
1230 int port = vhcr->in_modifier;
1231 int err;
1232
1233 if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
1234 return 0;
1235
1236 if (dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB)
1237 return -ENODEV;
1238
1239 /* Enable port only if it was previously disabled */
1240 if (!priv->mfunc.master.init_port_ref[port]) {
1241 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
1242 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1243 if (err)
1244 return err;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001245 }
Jack Morgenstein8bac9ed2012-05-15 10:34:58 +00001246 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001247 ++priv->mfunc.master.init_port_ref[port];
1248 return 0;
1249}
1250
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001251int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
Roland Dreier225c7b12007-05-08 18:00:38 -07001252{
1253 struct mlx4_cmd_mailbox *mailbox;
1254 u32 *inbox;
1255 int err;
1256 u32 flags;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001257 u16 field;
Roland Dreier225c7b12007-05-08 18:00:38 -07001258
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001259 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001260#define INIT_PORT_IN_SIZE 256
1261#define INIT_PORT_FLAGS_OFFSET 0x00
1262#define INIT_PORT_FLAG_SIG (1 << 18)
1263#define INIT_PORT_FLAG_NG (1 << 17)
1264#define INIT_PORT_FLAG_G0 (1 << 16)
1265#define INIT_PORT_VL_SHIFT 4
1266#define INIT_PORT_PORT_WIDTH_SHIFT 8
1267#define INIT_PORT_MTU_OFFSET 0x04
1268#define INIT_PORT_MAX_GID_OFFSET 0x06
1269#define INIT_PORT_MAX_PKEY_OFFSET 0x0a
1270#define INIT_PORT_GUID0_OFFSET 0x10
1271#define INIT_PORT_NODE_GUID_OFFSET 0x18
1272#define INIT_PORT_SI_GUID_OFFSET 0x20
1273
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001274 mailbox = mlx4_alloc_cmd_mailbox(dev);
1275 if (IS_ERR(mailbox))
1276 return PTR_ERR(mailbox);
1277 inbox = mailbox->buf;
Roland Dreier225c7b12007-05-08 18:00:38 -07001278
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001279 memset(inbox, 0, INIT_PORT_IN_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001280
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001281 flags = 0;
1282 flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
1283 flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
1284 MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001285
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -07001286 field = 128 << dev->caps.ib_mtu_cap[port];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001287 MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
1288 field = dev->caps.gid_table_len[port];
1289 MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
1290 field = dev->caps.pkey_table_len[port];
1291 MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001292
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001293 err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001294 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001295
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001296 mlx4_free_cmd_mailbox(dev, mailbox);
1297 } else
1298 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001299 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -07001300
1301 return err;
1302}
1303EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
1304
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001305int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
1306 struct mlx4_vhcr *vhcr,
1307 struct mlx4_cmd_mailbox *inbox,
1308 struct mlx4_cmd_mailbox *outbox,
1309 struct mlx4_cmd_info *cmd)
1310{
1311 struct mlx4_priv *priv = mlx4_priv(dev);
1312 int port = vhcr->in_modifier;
1313 int err;
1314
1315 if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
1316 (1 << port)))
1317 return 0;
1318
1319 if (dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB)
1320 return -ENODEV;
1321 if (priv->mfunc.master.init_port_ref[port] == 1) {
1322 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
1323 MLX4_CMD_NATIVE);
1324 if (err)
1325 return err;
1326 }
1327 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
1328 --priv->mfunc.master.init_port_ref[port];
1329 return 0;
1330}
1331
Roland Dreier225c7b12007-05-08 18:00:38 -07001332int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
1333{
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001334 return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
1335 MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -07001336}
1337EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
1338
1339int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
1340{
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001341 return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
1342 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001343}
1344
1345int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
1346{
1347 int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
1348 MLX4_CMD_SET_ICM_SIZE,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001349 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001350 if (ret)
1351 return ret;
1352
1353 /*
1354 * Round up number of system pages needed in case
1355 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
1356 */
1357 *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
1358 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
1359
1360 return 0;
1361}
1362
1363int mlx4_NOP(struct mlx4_dev *dev)
1364{
1365 /* Input modifier of 0x1f means "finish as soon as possible." */
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001366 return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001367}
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001368
1369#define MLX4_WOL_SETUP_MODE (5 << 28)
1370int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
1371{
1372 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
1373
1374 return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001375 MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
1376 MLX4_CMD_NATIVE);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001377}
1378EXPORT_SYMBOL_GPL(mlx4_wol_read);
1379
1380int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
1381{
1382 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
1383
1384 return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001385 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001386}
1387EXPORT_SYMBOL_GPL(mlx4_wol_write);