blob: bdceb57adc7a4e7b265a26fe490ba37688001d95 [file] [log] [blame]
Scott Wood20906ec2007-09-14 14:38:16 -05001/*
Vitaly Bordugdf344032007-01-24 22:41:42 +03002 * Platform setup for the Freescale mpc885ads board
3 *
4 * Vitaly Bordug <vbordug@ru.mvista.com>
5 *
6 * Copyright 2005 MontaVista Software Inc.
7 *
Scott Wood20906ec2007-09-14 14:38:16 -05008 * Heavily modified by Scott Wood <scottwood@freescale.com>
9 * Copyright 2007 Freescale Semiconductor, Inc.
10 *
Vitaly Bordugdf344032007-01-24 22:41:42 +030011 * This file is licensed under the terms of the GNU General Public License
12 * version 2. This program is licensed "as is" without any warranty of any
13 * kind, whether express or implied.
14 */
15
16#include <linux/init.h>
17#include <linux/module.h>
18#include <linux/param.h>
19#include <linux/string.h>
20#include <linux/ioport.h>
21#include <linux/device.h>
22#include <linux/delay.h>
Vitaly Bordugdf344032007-01-24 22:41:42 +030023
24#include <linux/fs_enet_pd.h>
25#include <linux/fs_uart_pd.h>
Vitaly Bordug80128ff2007-07-09 11:37:35 -070026#include <linux/fsl_devices.h>
Vitaly Bordugdf344032007-01-24 22:41:42 +030027#include <linux/mii.h>
Scott Wood20906ec2007-09-14 14:38:16 -050028#include <linux/of_platform.h>
Vitaly Bordugdf344032007-01-24 22:41:42 +030029
30#include <asm/delay.h>
31#include <asm/io.h>
32#include <asm/machdep.h>
33#include <asm/page.h>
34#include <asm/processor.h>
35#include <asm/system.h>
36#include <asm/time.h>
Vitaly Bordugdf344032007-01-24 22:41:42 +030037#include <asm/mpc8xx.h>
38#include <asm/8xx_immap.h>
39#include <asm/commproc.h>
40#include <asm/fs_pd.h>
Scott Wood20906ec2007-09-14 14:38:16 -050041#include <asm/udbg.h>
Vitaly Bordugdf344032007-01-24 22:41:42 +030042
Jochen Friedrich49b51542008-01-24 16:18:32 +010043#include "mpc8xx.h"
Vitaly Bordugdf344032007-01-24 22:41:42 +030044
Scott Wood20906ec2007-09-14 14:38:16 -050045static u32 __iomem *bcsr, *bcsr5;
Vitaly Bordugdf344032007-01-24 22:41:42 +030046
Vitaly Bordug80128ff2007-07-09 11:37:35 -070047#ifdef CONFIG_PCMCIA_M8XX
48static void pcmcia_hw_setup(int slot, int enable)
49{
Vitaly Bordug80128ff2007-07-09 11:37:35 -070050 if (enable)
Scott Wood20906ec2007-09-14 14:38:16 -050051 clrbits32(&bcsr[1], BCSR1_PCCEN);
Vitaly Bordug80128ff2007-07-09 11:37:35 -070052 else
Scott Wood20906ec2007-09-14 14:38:16 -050053 setbits32(&bcsr[1], BCSR1_PCCEN);
Vitaly Bordug80128ff2007-07-09 11:37:35 -070054}
55
56static int pcmcia_set_voltage(int slot, int vcc, int vpp)
57{
58 u32 reg = 0;
Vitaly Bordug80128ff2007-07-09 11:37:35 -070059
Vitaly Bordug99121c02007-07-17 04:03:37 -070060 switch (vcc) {
Vitaly Bordug80128ff2007-07-09 11:37:35 -070061 case 0:
62 break;
63 case 33:
64 reg |= BCSR1_PCCVCC0;
65 break;
66 case 50:
67 reg |= BCSR1_PCCVCC1;
68 break;
69 default:
70 return 1;
71 }
72
Vitaly Bordug99121c02007-07-17 04:03:37 -070073 switch (vpp) {
Vitaly Bordug80128ff2007-07-09 11:37:35 -070074 case 0:
75 break;
76 case 33:
77 case 50:
Vitaly Bordug99121c02007-07-17 04:03:37 -070078 if (vcc == vpp)
Vitaly Bordug80128ff2007-07-09 11:37:35 -070079 reg |= BCSR1_PCCVPP1;
80 else
81 return 1;
82 break;
83 case 120:
84 if ((vcc == 33) || (vcc == 50))
85 reg |= BCSR1_PCCVPP0;
86 else
87 return 1;
88 default:
89 return 1;
90 }
91
92 /* first, turn off all power */
Scott Wood20906ec2007-09-14 14:38:16 -050093 clrbits32(&bcsr[1], 0x00610000);
Vitaly Bordug80128ff2007-07-09 11:37:35 -070094
95 /* enable new powersettings */
Scott Wood20906ec2007-09-14 14:38:16 -050096 setbits32(&bcsr[1], reg);
Vitaly Bordug80128ff2007-07-09 11:37:35 -070097
Vitaly Bordug80128ff2007-07-09 11:37:35 -070098 return 0;
99}
100#endif
101
Scott Wood20906ec2007-09-14 14:38:16 -0500102struct cpm_pin {
103 int port, pin, flags;
104};
Vitaly Bordugdf344032007-01-24 22:41:42 +0300105
Scott Wood20906ec2007-09-14 14:38:16 -0500106static struct cpm_pin mpc885ads_pins[] = {
107 /* SMC1 */
108 {CPM_PORTB, 24, CPM_PIN_INPUT}, /* RX */
109 {CPM_PORTB, 25, CPM_PIN_INPUT | CPM_PIN_SECONDARY}, /* TX */
110
111 /* SMC2 */
112#ifndef CONFIG_MPC8xx_SECOND_ETH_FEC2
113 {CPM_PORTE, 21, CPM_PIN_INPUT}, /* RX */
114 {CPM_PORTE, 20, CPM_PIN_INPUT | CPM_PIN_SECONDARY}, /* TX */
Vitaly Bordugdf344032007-01-24 22:41:42 +0300115#endif
116
Scott Wood20906ec2007-09-14 14:38:16 -0500117 /* SCC3 */
118 {CPM_PORTA, 9, CPM_PIN_INPUT}, /* RX */
119 {CPM_PORTA, 8, CPM_PIN_INPUT}, /* TX */
120 {CPM_PORTC, 4, CPM_PIN_INPUT | CPM_PIN_SECONDARY | CPM_PIN_GPIO}, /* RENA */
121 {CPM_PORTC, 5, CPM_PIN_INPUT | CPM_PIN_SECONDARY | CPM_PIN_GPIO}, /* CLSN */
122 {CPM_PORTE, 27, CPM_PIN_INPUT | CPM_PIN_SECONDARY}, /* TENA */
123 {CPM_PORTE, 17, CPM_PIN_INPUT}, /* CLK5 */
124 {CPM_PORTE, 16, CPM_PIN_INPUT}, /* CLK6 */
Vitaly Bordugdf344032007-01-24 22:41:42 +0300125
Scott Wood20906ec2007-09-14 14:38:16 -0500126 /* MII1 */
127 {CPM_PORTA, 0, CPM_PIN_INPUT},
128 {CPM_PORTA, 1, CPM_PIN_INPUT},
129 {CPM_PORTA, 2, CPM_PIN_INPUT},
130 {CPM_PORTA, 3, CPM_PIN_INPUT},
131 {CPM_PORTA, 4, CPM_PIN_OUTPUT},
132 {CPM_PORTA, 10, CPM_PIN_OUTPUT},
133 {CPM_PORTA, 11, CPM_PIN_OUTPUT},
134 {CPM_PORTB, 19, CPM_PIN_INPUT},
135 {CPM_PORTB, 31, CPM_PIN_INPUT},
136 {CPM_PORTC, 12, CPM_PIN_INPUT},
137 {CPM_PORTC, 13, CPM_PIN_INPUT},
138 {CPM_PORTE, 30, CPM_PIN_OUTPUT},
139 {CPM_PORTE, 31, CPM_PIN_OUTPUT},
140
141 /* MII2 */
142#ifdef CONFIG_MPC8xx_SECOND_ETH_FEC2
143 {CPM_PORTE, 14, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
144 {CPM_PORTE, 15, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
145 {CPM_PORTE, 16, CPM_PIN_OUTPUT},
146 {CPM_PORTE, 17, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
147 {CPM_PORTE, 18, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
148 {CPM_PORTE, 19, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
149 {CPM_PORTE, 20, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
150 {CPM_PORTE, 21, CPM_PIN_OUTPUT},
151 {CPM_PORTE, 22, CPM_PIN_OUTPUT},
152 {CPM_PORTE, 23, CPM_PIN_OUTPUT},
153 {CPM_PORTE, 24, CPM_PIN_OUTPUT},
154 {CPM_PORTE, 25, CPM_PIN_OUTPUT},
155 {CPM_PORTE, 26, CPM_PIN_OUTPUT},
156 {CPM_PORTE, 27, CPM_PIN_OUTPUT},
157 {CPM_PORTE, 28, CPM_PIN_OUTPUT},
158 {CPM_PORTE, 29, CPM_PIN_OUTPUT},
159#endif
160};
161
162static void __init init_ioports(void)
163{
164 int i;
165
166 for (i = 0; i < ARRAY_SIZE(mpc885ads_pins); i++) {
167 struct cpm_pin *pin = &mpc885ads_pins[i];
168 cpm1_set_pin(pin->port, pin->pin, pin->flags);
169 }
170
171 cpm1_clk_setup(CPM_CLK_SMC1, CPM_BRG1, CPM_CLK_RTX);
172 cpm1_clk_setup(CPM_CLK_SMC2, CPM_BRG2, CPM_CLK_RTX);
173 cpm1_clk_setup(CPM_CLK_SCC3, CPM_CLK5, CPM_CLK_TX);
174 cpm1_clk_setup(CPM_CLK_SCC3, CPM_CLK6, CPM_CLK_RX);
175
176 /* Set FEC1 and FEC2 to MII mode */
177 clrbits32(&mpc8xx_immr->im_cpm.cp_cptr, 0x00000180);
178}
179
180static void __init mpc885ads_setup_arch(void)
181{
182 struct device_node *np;
183
184 cpm_reset();
185 init_ioports();
186
187 np = of_find_compatible_node(NULL, NULL, "fsl,mpc885ads-bcsr");
188 if (!np) {
189 printk(KERN_CRIT "Could not find fsl,mpc885ads-bcsr node\n");
190 return;
191 }
192
193 bcsr = of_iomap(np, 0);
194 bcsr5 = of_iomap(np, 1);
195 of_node_put(np);
196
197 if (!bcsr || !bcsr5) {
Vitaly Bordugdf344032007-01-24 22:41:42 +0300198 printk(KERN_CRIT "Could not remap BCSR\n");
199 return;
200 }
Scott Wood20906ec2007-09-14 14:38:16 -0500201
202 clrbits32(&bcsr[1], BCSR1_RS232EN_1);
203#ifdef CONFIG_MPC8xx_SECOND_ETH_FEC2
204 setbits32(&bcsr[1], BCSR1_RS232EN_2);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300205#else
Scott Wood20906ec2007-09-14 14:38:16 -0500206 clrbits32(&bcsr[1], BCSR1_RS232EN_2);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300207#endif
208
Scott Wood20906ec2007-09-14 14:38:16 -0500209 clrbits32(bcsr5, BCSR5_MII1_EN);
210 setbits32(bcsr5, BCSR5_MII1_RST);
211 udelay(1000);
212 clrbits32(bcsr5, BCSR5_MII1_RST);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300213
Scott Wood20906ec2007-09-14 14:38:16 -0500214#ifdef CONFIG_MPC8xx_SECOND_ETH_FEC2
215 clrbits32(bcsr5, BCSR5_MII2_EN);
216 setbits32(bcsr5, BCSR5_MII2_RST);
217 udelay(1000);
218 clrbits32(bcsr5, BCSR5_MII2_RST);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300219#else
Scott Wood20906ec2007-09-14 14:38:16 -0500220 setbits32(bcsr5, BCSR5_MII2_EN);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300221#endif
Vitaly Bordugdf344032007-01-24 22:41:42 +0300222
Scott Wood20906ec2007-09-14 14:38:16 -0500223#ifdef CONFIG_MPC8xx_SECOND_ETH_SCC3
224 clrbits32(&bcsr[4], BCSR4_ETH10_RST);
225 udelay(1000);
226 setbits32(&bcsr[4], BCSR4_ETH10_RST);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300227
Scott Wood20906ec2007-09-14 14:38:16 -0500228 setbits32(&bcsr[1], BCSR1_ETHEN);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300229
Scott Wood20906ec2007-09-14 14:38:16 -0500230 np = of_find_node_by_path("/soc@ff000000/cpm@9c0/serial@a80");
231#else
232 np = of_find_node_by_path("/soc@ff000000/cpm@9c0/ethernet@a40");
Vitaly Bordugdf344032007-01-24 22:41:42 +0300233#endif
Vitaly Bordugdf344032007-01-24 22:41:42 +0300234
Scott Wood20906ec2007-09-14 14:38:16 -0500235 /* The SCC3 enet registers overlap the SMC1 registers, so
236 * one of the two must be removed from the device tree.
237 */
238
239 if (np) {
240 of_detach_node(np);
241 of_node_put(np);
242 }
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700243
244#ifdef CONFIG_PCMCIA_M8XX
Scott Wood20906ec2007-09-14 14:38:16 -0500245 /* Set up board specific hook-ups.*/
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700246 m8xx_pcmcia_ops.hw_ctrl = pcmcia_hw_setup;
247 m8xx_pcmcia_ops.voltage_set = pcmcia_set_voltage;
248#endif
Vitaly Bordugdf344032007-01-24 22:41:42 +0300249}
250
Scott Wood20906ec2007-09-14 14:38:16 -0500251static int __init mpc885ads_probe(void)
Vitaly Bordugdf344032007-01-24 22:41:42 +0300252{
Scott Wood20906ec2007-09-14 14:38:16 -0500253 unsigned long root = of_get_flat_dt_root();
254 return of_flat_dt_is_compatible(root, "fsl,mpc885ads");
Vitaly Bordugdf344032007-01-24 22:41:42 +0300255}
256
Scott Wood20906ec2007-09-14 14:38:16 -0500257static struct of_device_id __initdata of_bus_ids[] = {
258 { .name = "soc", },
259 { .name = "cpm", },
260 { .name = "localbus", },
261 {},
262};
263
264static int __init declare_of_platform_devices(void)
Vitaly Bordugdf344032007-01-24 22:41:42 +0300265{
Scott Wood20906ec2007-09-14 14:38:16 -0500266 /* Publish the QE devices */
Grant Likely6869e4a2008-01-21 11:58:06 -0700267 of_platform_bus_probe(NULL, of_bus_ids, NULL);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300268
269 return 0;
270}
Grant Likely6869e4a2008-01-21 11:58:06 -0700271machine_device_initcall(mpc885_ads, declare_of_platform_devices);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300272
Scott Wood20906ec2007-09-14 14:38:16 -0500273define_machine(mpc885_ads) {
274 .name = "Freescale MPC885 ADS",
275 .probe = mpc885ads_probe,
276 .setup_arch = mpc885ads_setup_arch,
Jochen Friedrichd0a02a02008-01-24 16:17:32 +0100277 .init_IRQ = mpc8xx_pics_init,
Scott Wood20906ec2007-09-14 14:38:16 -0500278 .get_irq = mpc8xx_get_irq,
279 .restart = mpc8xx_restart,
280 .calibrate_decr = mpc8xx_calibrate_decr,
281 .set_rtc_time = mpc8xx_set_rtc_time,
282 .get_rtc_time = mpc8xx_get_rtc_time,
283 .progress = udbg_progress,
Tony Breeds408e83a2007-09-12 13:58:54 +1000284};