blob: 96a2442c1623b0711fab3b060fe41c9932cb0788 [file] [log] [blame]
Mingkai Hu8b60d6c2010-10-12 18:18:32 +08001/*
2 * Freescale eSPI controller driver.
3 *
4 * Copyright 2010 Freescale Semiconductor, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080011#include <linux/delay.h>
Xiubo Lia3108362014-09-29 10:57:06 +080012#include <linux/err.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080013#include <linux/fsl_devices.h>
Xiubo Lia3108362014-09-29 10:57:06 +080014#include <linux/interrupt.h>
15#include <linux/irq.h>
16#include <linux/module.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080017#include <linux/mm.h>
18#include <linux/of.h>
Rob Herring5af50732013-09-17 14:28:33 -050019#include <linux/of_address.h>
20#include <linux/of_irq.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080021#include <linux/of_platform.h>
Xiubo Lia3108362014-09-29 10:57:06 +080022#include <linux/platform_device.h>
23#include <linux/spi/spi.h>
Heiner Kallweite9abb4d2015-08-26 21:21:55 +020024#include <linux/pm_runtime.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080025#include <sysdev/fsl_soc.h>
26
Grant Likelyca632f52011-06-06 01:16:30 -060027#include "spi-fsl-lib.h"
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080028
29/* eSPI Controller registers */
30struct fsl_espi_reg {
31 __be32 mode; /* 0x000 - eSPI mode register */
32 __be32 event; /* 0x004 - eSPI event register */
33 __be32 mask; /* 0x008 - eSPI mask register */
34 __be32 command; /* 0x00c - eSPI command register */
35 __be32 transmit; /* 0x010 - eSPI transmit FIFO access register*/
36 __be32 receive; /* 0x014 - eSPI receive FIFO access register*/
37 u8 res[8]; /* 0x018 - 0x01c reserved */
38 __be32 csmode[4]; /* 0x020 - 0x02c eSPI cs mode register */
39};
40
41struct fsl_espi_transfer {
42 const void *tx_buf;
43 void *rx_buf;
44 unsigned len;
45 unsigned n_tx;
46 unsigned n_rx;
47 unsigned actual_length;
48 int status;
49};
50
51/* eSPI Controller mode register definitions */
52#define SPMODE_ENABLE (1 << 31)
53#define SPMODE_LOOP (1 << 30)
54#define SPMODE_TXTHR(x) ((x) << 8)
55#define SPMODE_RXTHR(x) ((x) << 0)
56
57/* eSPI Controller CS mode register definitions */
58#define CSMODE_CI_INACTIVEHIGH (1 << 31)
59#define CSMODE_CP_BEGIN_EDGECLK (1 << 30)
60#define CSMODE_REV (1 << 29)
61#define CSMODE_DIV16 (1 << 28)
62#define CSMODE_PM(x) ((x) << 24)
63#define CSMODE_POL_1 (1 << 20)
64#define CSMODE_LEN(x) ((x) << 16)
65#define CSMODE_BEF(x) ((x) << 12)
66#define CSMODE_AFT(x) ((x) << 8)
67#define CSMODE_CG(x) ((x) << 3)
68
69/* Default mode/csmode for eSPI controller */
70#define SPMODE_INIT_VAL (SPMODE_TXTHR(4) | SPMODE_RXTHR(3))
71#define CSMODE_INIT_VAL (CSMODE_POL_1 | CSMODE_BEF(0) \
72 | CSMODE_AFT(0) | CSMODE_CG(1))
73
74/* SPIE register values */
75#define SPIE_NE 0x00000200 /* Not empty */
76#define SPIE_NF 0x00000100 /* Not full */
77
78/* SPIM register values */
79#define SPIM_NE 0x00000200 /* Not empty */
80#define SPIM_NF 0x00000100 /* Not full */
81#define SPIE_RXCNT(reg) ((reg >> 24) & 0x3F)
82#define SPIE_TXCNT(reg) ((reg >> 16) & 0x3F)
83
84/* SPCOM register values */
85#define SPCOM_CS(x) ((x) << 30)
86#define SPCOM_TRANLEN(x) ((x) << 0)
Hou Zhiqiang5cfa1e42016-01-22 18:58:26 +080087#define SPCOM_TRANLEN_MAX 0x10000 /* Max transaction length */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080088
Heiner Kallweite9abb4d2015-08-26 21:21:55 +020089#define AUTOSUSPEND_TIMEOUT 2000
90
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080091static void fsl_espi_change_mode(struct spi_device *spi)
92{
93 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
94 struct spi_mpc8xxx_cs *cs = spi->controller_state;
95 struct fsl_espi_reg *reg_base = mspi->reg_base;
96 __be32 __iomem *mode = &reg_base->csmode[spi->chip_select];
97 __be32 __iomem *espi_mode = &reg_base->mode;
98 u32 tmp;
99 unsigned long flags;
100
101 /* Turn off IRQs locally to minimize time that SPI is disabled. */
102 local_irq_save(flags);
103
104 /* Turn off SPI unit prior changing mode */
105 tmp = mpc8xxx_spi_read_reg(espi_mode);
106 mpc8xxx_spi_write_reg(espi_mode, tmp & ~SPMODE_ENABLE);
107 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
108 mpc8xxx_spi_write_reg(espi_mode, tmp);
109
110 local_irq_restore(flags);
111}
112
113static u32 fsl_espi_tx_buf_lsb(struct mpc8xxx_spi *mpc8xxx_spi)
114{
115 u32 data;
116 u16 data_h;
117 u16 data_l;
118 const u32 *tx = mpc8xxx_spi->tx;
119
120 if (!tx)
121 return 0;
122
123 data = *tx++ << mpc8xxx_spi->tx_shift;
124 data_l = data & 0xffff;
125 data_h = (data >> 16) & 0xffff;
126 swab16s(&data_l);
127 swab16s(&data_h);
128 data = data_h | data_l;
129
130 mpc8xxx_spi->tx = tx;
131 return data;
132}
133
134static int fsl_espi_setup_transfer(struct spi_device *spi,
135 struct spi_transfer *t)
136{
137 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
138 int bits_per_word = 0;
139 u8 pm;
140 u32 hz = 0;
141 struct spi_mpc8xxx_cs *cs = spi->controller_state;
142
143 if (t) {
144 bits_per_word = t->bits_per_word;
145 hz = t->speed_hz;
146 }
147
148 /* spi_transfer level calls that work per-word */
149 if (!bits_per_word)
150 bits_per_word = spi->bits_per_word;
151
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800152 if (!hz)
153 hz = spi->max_speed_hz;
154
155 cs->rx_shift = 0;
156 cs->tx_shift = 0;
157 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
158 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
159 if (bits_per_word <= 8) {
160 cs->rx_shift = 8 - bits_per_word;
Stephen Warren51faed62013-05-30 09:59:41 -0600161 } else {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800162 cs->rx_shift = 16 - bits_per_word;
163 if (spi->mode & SPI_LSB_FIRST)
164 cs->get_tx = fsl_espi_tx_buf_lsb;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800165 }
166
167 mpc8xxx_spi->rx_shift = cs->rx_shift;
168 mpc8xxx_spi->tx_shift = cs->tx_shift;
169 mpc8xxx_spi->get_rx = cs->get_rx;
170 mpc8xxx_spi->get_tx = cs->get_tx;
171
172 bits_per_word = bits_per_word - 1;
173
174 /* mask out bits we are going to set */
175 cs->hw_mode &= ~(CSMODE_LEN(0xF) | CSMODE_DIV16 | CSMODE_PM(0xF));
176
177 cs->hw_mode |= CSMODE_LEN(bits_per_word);
178
179 if ((mpc8xxx_spi->spibrg / hz) > 64) {
180 cs->hw_mode |= CSMODE_DIV16;
Sebastian Andrzej Siewior35faa552012-03-15 18:42:31 +0100181 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 16 * 4);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800182
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100183 WARN_ONCE(pm > 33, "%s: Requested speed is too low: %d Hz. "
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800184 "Will use %d Hz instead.\n", dev_name(&spi->dev),
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100185 hz, mpc8xxx_spi->spibrg / (4 * 16 * (32 + 1)));
186 if (pm > 33)
187 pm = 33;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800188 } else {
Sebastian Andrzej Siewior35faa552012-03-15 18:42:31 +0100189 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 4);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800190 }
191 if (pm)
192 pm--;
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100193 if (pm < 2)
194 pm = 2;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800195
196 cs->hw_mode |= CSMODE_PM(pm);
197
198 fsl_espi_change_mode(spi);
199 return 0;
200}
201
202static int fsl_espi_cpu_bufs(struct mpc8xxx_spi *mspi, struct spi_transfer *t,
203 unsigned int len)
204{
205 u32 word;
206 struct fsl_espi_reg *reg_base = mspi->reg_base;
207
208 mspi->count = len;
209
210 /* enable rx ints */
211 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
212
213 /* transmit word */
214 word = mspi->get_tx(mspi);
215 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
216
217 return 0;
218}
219
220static int fsl_espi_bufs(struct spi_device *spi, struct spi_transfer *t)
221{
222 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
223 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
224 unsigned int len = t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800225 int ret;
226
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800227 mpc8xxx_spi->len = t->len;
228 len = roundup(len, 4) / 4;
229
230 mpc8xxx_spi->tx = t->tx_buf;
231 mpc8xxx_spi->rx = t->rx_buf;
232
Wolfram Sang16735d02013-11-14 14:32:02 -0800233 reinit_completion(&mpc8xxx_spi->done);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800234
235 /* Set SPCOM[CS] and SPCOM[TRANLEN] field */
Hou Zhiqiang5cfa1e42016-01-22 18:58:26 +0800236 if (t->len > SPCOM_TRANLEN_MAX) {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800237 dev_err(mpc8xxx_spi->dev, "Transaction length (%d)"
238 " beyond the SPCOM[TRANLEN] field\n", t->len);
239 return -EINVAL;
240 }
241 mpc8xxx_spi_write_reg(&reg_base->command,
242 (SPCOM_CS(spi->chip_select) | SPCOM_TRANLEN(t->len - 1)));
243
244 ret = fsl_espi_cpu_bufs(mpc8xxx_spi, t, len);
245 if (ret)
246 return ret;
247
Nobuteru Hayashiaa70e562016-03-18 11:35:21 +0000248 /* Won't hang up forever, SPI bus sometimes got lost interrupts... */
249 ret = wait_for_completion_timeout(&mpc8xxx_spi->done, 2 * HZ);
250 if (ret == 0)
251 dev_err(mpc8xxx_spi->dev,
252 "Transaction hanging up (left %d bytes)\n",
253 mpc8xxx_spi->count);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800254
255 /* disable rx ints */
256 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
257
258 return mpc8xxx_spi->count;
259}
260
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800261static void fsl_espi_do_trans(struct spi_message *m,
262 struct fsl_espi_transfer *tr)
263{
264 struct spi_device *spi = m->spi;
265 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
266 struct fsl_espi_transfer *espi_trans = tr;
267 struct spi_message message;
268 struct spi_transfer *t, *first, trans;
269 int status = 0;
270
271 spi_message_init(&message);
272 memset(&trans, 0, sizeof(trans));
273
274 first = list_first_entry(&m->transfers, struct spi_transfer,
275 transfer_list);
276 list_for_each_entry(t, &m->transfers, transfer_list) {
277 if ((first->bits_per_word != t->bits_per_word) ||
278 (first->speed_hz != t->speed_hz)) {
279 espi_trans->status = -EINVAL;
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300280 dev_err(mspi->dev,
281 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800282 return;
283 }
284
285 trans.speed_hz = t->speed_hz;
286 trans.bits_per_word = t->bits_per_word;
287 trans.delay_usecs = max(first->delay_usecs, t->delay_usecs);
288 }
289
290 trans.len = espi_trans->len;
291 trans.tx_buf = espi_trans->tx_buf;
292 trans.rx_buf = espi_trans->rx_buf;
293 spi_message_add_tail(&trans, &message);
294
295 list_for_each_entry(t, &message.transfers, transfer_list) {
296 if (t->bits_per_word || t->speed_hz) {
297 status = -EINVAL;
298
299 status = fsl_espi_setup_transfer(spi, t);
300 if (status < 0)
301 break;
302 }
303
304 if (t->len)
305 status = fsl_espi_bufs(spi, t);
306
307 if (status) {
308 status = -EMSGSIZE;
309 break;
310 }
311
312 if (t->delay_usecs)
313 udelay(t->delay_usecs);
314 }
315
316 espi_trans->status = status;
317 fsl_espi_setup_transfer(spi, NULL);
318}
319
320static void fsl_espi_cmd_trans(struct spi_message *m,
321 struct fsl_espi_transfer *trans, u8 *rx_buff)
322{
323 struct spi_transfer *t;
324 u8 *local_buf;
325 int i = 0;
326 struct fsl_espi_transfer *espi_trans = trans;
327
328 local_buf = kzalloc(SPCOM_TRANLEN_MAX, GFP_KERNEL);
329 if (!local_buf) {
330 espi_trans->status = -ENOMEM;
331 return;
332 }
333
334 list_for_each_entry(t, &m->transfers, transfer_list) {
335 if (t->tx_buf) {
336 memcpy(local_buf + i, t->tx_buf, t->len);
337 i += t->len;
338 }
339 }
340
341 espi_trans->tx_buf = local_buf;
Valentin Longchampa2cb1be2014-05-16 16:46:21 +0200342 espi_trans->rx_buf = local_buf;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800343 fsl_espi_do_trans(m, espi_trans);
344
345 espi_trans->actual_length = espi_trans->len;
346 kfree(local_buf);
347}
348
349static void fsl_espi_rw_trans(struct spi_message *m,
350 struct fsl_espi_transfer *trans, u8 *rx_buff)
351{
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800352 struct spi_transfer *t;
353 u8 *local_buf;
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200354 unsigned int tx_only = 0;
355 int i = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800356
357 local_buf = kzalloc(SPCOM_TRANLEN_MAX, GFP_KERNEL);
358 if (!local_buf) {
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200359 trans->status = -ENOMEM;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800360 return;
361 }
362
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200363 list_for_each_entry(t, &m->transfers, transfer_list) {
364 if (t->tx_buf) {
365 memcpy(local_buf + i, t->tx_buf, t->len);
366 i += t->len;
367 if (!t->rx_buf)
368 tx_only += t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800369 }
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200370 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800371
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200372 trans->tx_buf = local_buf;
373 trans->rx_buf = local_buf;
374 fsl_espi_do_trans(m, trans);
Jonatas Rech20000582015-04-15 12:23:18 -0300375
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200376 if (!trans->status) {
377 /* If there is at least one RX byte then copy it to rx_buff */
378 if (trans->len > tx_only)
379 memcpy(rx_buff, trans->rx_buf + tx_only,
380 trans->len - tx_only);
381 trans->actual_length += trans->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800382 }
383
384 kfree(local_buf);
385}
386
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100387static int fsl_espi_do_one_msg(struct spi_master *master,
388 struct spi_message *m)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800389{
390 struct spi_transfer *t;
391 u8 *rx_buf = NULL;
392 unsigned int n_tx = 0;
393 unsigned int n_rx = 0;
Jonatas Rech20000582015-04-15 12:23:18 -0300394 unsigned int xfer_len = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800395 struct fsl_espi_transfer espi_trans;
396
397 list_for_each_entry(t, &m->transfers, transfer_list) {
398 if (t->tx_buf)
399 n_tx += t->len;
400 if (t->rx_buf) {
401 n_rx += t->len;
402 rx_buf = t->rx_buf;
403 }
Jonatas Rech20000582015-04-15 12:23:18 -0300404 if ((t->tx_buf) || (t->rx_buf))
405 xfer_len += t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800406 }
407
408 espi_trans.n_tx = n_tx;
409 espi_trans.n_rx = n_rx;
Jonatas Rech20000582015-04-15 12:23:18 -0300410 espi_trans.len = xfer_len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800411 espi_trans.actual_length = 0;
412 espi_trans.status = 0;
413
414 if (!rx_buf)
415 fsl_espi_cmd_trans(m, &espi_trans, NULL);
416 else
417 fsl_espi_rw_trans(m, &espi_trans, rx_buf);
418
419 m->actual_length = espi_trans.actual_length;
420 m->status = espi_trans.status;
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100421 spi_finalize_current_message(master);
422 return 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800423}
424
425static int fsl_espi_setup(struct spi_device *spi)
426{
427 struct mpc8xxx_spi *mpc8xxx_spi;
428 struct fsl_espi_reg *reg_base;
429 int retval;
430 u32 hw_mode;
431 u32 loop_mode;
Axel Lind9f26742014-08-31 12:44:09 +0800432 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800433
434 if (!spi->max_speed_hz)
435 return -EINVAL;
436
437 if (!cs) {
Axel Lind9f26742014-08-31 12:44:09 +0800438 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800439 if (!cs)
440 return -ENOMEM;
Axel Lind9f26742014-08-31 12:44:09 +0800441 spi_set_ctldata(spi, cs);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800442 }
443
444 mpc8xxx_spi = spi_master_get_devdata(spi->master);
445 reg_base = mpc8xxx_spi->reg_base;
446
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200447 pm_runtime_get_sync(mpc8xxx_spi->dev);
448
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300449 hw_mode = cs->hw_mode; /* Save original settings */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800450 cs->hw_mode = mpc8xxx_spi_read_reg(
451 &reg_base->csmode[spi->chip_select]);
452 /* mask out bits we are going to set */
453 cs->hw_mode &= ~(CSMODE_CP_BEGIN_EDGECLK | CSMODE_CI_INACTIVEHIGH
454 | CSMODE_REV);
455
456 if (spi->mode & SPI_CPHA)
457 cs->hw_mode |= CSMODE_CP_BEGIN_EDGECLK;
458 if (spi->mode & SPI_CPOL)
459 cs->hw_mode |= CSMODE_CI_INACTIVEHIGH;
460 if (!(spi->mode & SPI_LSB_FIRST))
461 cs->hw_mode |= CSMODE_REV;
462
463 /* Handle the loop mode */
464 loop_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
465 loop_mode &= ~SPMODE_LOOP;
466 if (spi->mode & SPI_LOOP)
467 loop_mode |= SPMODE_LOOP;
468 mpc8xxx_spi_write_reg(&reg_base->mode, loop_mode);
469
470 retval = fsl_espi_setup_transfer(spi, NULL);
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200471
472 pm_runtime_mark_last_busy(mpc8xxx_spi->dev);
473 pm_runtime_put_autosuspend(mpc8xxx_spi->dev);
474
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800475 if (retval < 0) {
476 cs->hw_mode = hw_mode; /* Restore settings */
477 return retval;
478 }
479 return 0;
480}
481
Axel Lind9f26742014-08-31 12:44:09 +0800482static void fsl_espi_cleanup(struct spi_device *spi)
483{
484 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
485
486 kfree(cs);
487 spi_set_ctldata(spi, NULL);
488}
489
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800490void fsl_espi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
491{
492 struct fsl_espi_reg *reg_base = mspi->reg_base;
493
494 /* We need handle RX first */
495 if (events & SPIE_NE) {
Mingkai Hue6289d62010-12-21 09:26:07 +0800496 u32 rx_data, tmp;
497 u8 rx_data_8;
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000498 int rx_nr_bytes = 4;
Nobuteru Hayashia12ddd62016-03-18 11:35:21 +0000499 int ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800500
501 /* Spin until RX is done */
Nobuteru Hayashia12ddd62016-03-18 11:35:21 +0000502 if (SPIE_RXCNT(events) < min(4, mspi->len)) {
503 ret = spin_event_timeout(
504 !(SPIE_RXCNT(events =
505 mpc8xxx_spi_read_reg(&reg_base->event)) <
506 min(4, mspi->len)),
507 10000, 0); /* 10 msec */
508 if (!ret)
509 dev_err(mspi->dev,
510 "tired waiting for SPIE_RXCNT\n");
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800511 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800512
Mingkai Hue6289d62010-12-21 09:26:07 +0800513 if (mspi->len >= 4) {
514 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000515 } else if (mspi->len <= 0) {
516 dev_err(mspi->dev,
517 "unexpected RX(SPIE_NE) interrupt occurred,\n"
518 "(local rxlen %d bytes, reg rxlen %d bytes)\n",
519 min(4, mspi->len), SPIE_RXCNT(events));
520 rx_nr_bytes = 0;
Mingkai Hue6289d62010-12-21 09:26:07 +0800521 } else {
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000522 rx_nr_bytes = mspi->len;
Mingkai Hue6289d62010-12-21 09:26:07 +0800523 tmp = mspi->len;
524 rx_data = 0;
525 while (tmp--) {
526 rx_data_8 = in_8((u8 *)&reg_base->receive);
527 rx_data |= (rx_data_8 << (tmp * 8));
528 }
529
530 rx_data <<= (4 - mspi->len) * 8;
531 }
532
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000533 mspi->len -= rx_nr_bytes;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800534
535 if (mspi->rx)
536 mspi->get_rx(rx_data, mspi);
537 }
538
539 if (!(events & SPIE_NF)) {
540 int ret;
541
542 /* spin until TX is done */
543 ret = spin_event_timeout(((events = mpc8xxx_spi_read_reg(
Jane Wan7a0a1752015-05-01 16:37:42 -0700544 &reg_base->event)) & SPIE_NF), 1000, 0);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800545 if (!ret) {
546 dev_err(mspi->dev, "tired waiting for SPIE_NF\n");
Jane Wan7a0a1752015-05-01 16:37:42 -0700547
548 /* Clear the SPIE bits */
549 mpc8xxx_spi_write_reg(&reg_base->event, events);
550 complete(&mspi->done);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800551 return;
552 }
553 }
554
555 /* Clear the events */
556 mpc8xxx_spi_write_reg(&reg_base->event, events);
557
558 mspi->count -= 1;
559 if (mspi->count) {
560 u32 word = mspi->get_tx(mspi);
561
562 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
563 } else {
564 complete(&mspi->done);
565 }
566}
567
568static irqreturn_t fsl_espi_irq(s32 irq, void *context_data)
569{
570 struct mpc8xxx_spi *mspi = context_data;
571 struct fsl_espi_reg *reg_base = mspi->reg_base;
572 irqreturn_t ret = IRQ_NONE;
573 u32 events;
574
575 /* Get interrupt events(tx/rx) */
576 events = mpc8xxx_spi_read_reg(&reg_base->event);
577 if (events)
578 ret = IRQ_HANDLED;
579
580 dev_vdbg(mspi->dev, "%s: events %x\n", __func__, events);
581
582 fsl_espi_cpu_irq(mspi, events);
583
584 return ret;
585}
586
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200587#ifdef CONFIG_PM
588static int fsl_espi_runtime_suspend(struct device *dev)
Heiner Kallweit75506d02014-12-03 07:56:19 +0100589{
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200590 struct spi_master *master = dev_get_drvdata(dev);
591 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
592 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
Heiner Kallweit75506d02014-12-03 07:56:19 +0100593 u32 regval;
594
Heiner Kallweit75506d02014-12-03 07:56:19 +0100595 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
596 regval &= ~SPMODE_ENABLE;
597 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
598
599 return 0;
600}
601
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200602static int fsl_espi_runtime_resume(struct device *dev)
Heiner Kallweit75506d02014-12-03 07:56:19 +0100603{
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200604 struct spi_master *master = dev_get_drvdata(dev);
605 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
606 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
Heiner Kallweit75506d02014-12-03 07:56:19 +0100607 u32 regval;
608
Heiner Kallweit75506d02014-12-03 07:56:19 +0100609 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
610 regval |= SPMODE_ENABLE;
611 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
612
613 return 0;
614}
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200615#endif
Heiner Kallweit75506d02014-12-03 07:56:19 +0100616
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200617static size_t fsl_espi_max_message_size(struct spi_device *spi)
Michal Suchanekb541eef2015-12-02 10:38:21 +0000618{
619 return SPCOM_TRANLEN_MAX;
620}
621
Grant Likelyfd4a3192012-12-07 16:57:14 +0000622static struct spi_master * fsl_espi_probe(struct device *dev,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800623 struct resource *mem, unsigned int irq)
624{
Jingoo Han8074cf02013-07-30 16:58:59 +0900625 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800626 struct spi_master *master;
627 struct mpc8xxx_spi *mpc8xxx_spi;
628 struct fsl_espi_reg *reg_base;
Jane Wand0fb47a52014-04-16 13:09:39 -0700629 struct device_node *nc;
630 const __be32 *prop;
631 u32 regval, csmode;
632 int i, len, ret = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800633
634 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
635 if (!master) {
636 ret = -ENOMEM;
637 goto err;
638 }
639
640 dev_set_drvdata(dev, master);
641
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100642 mpc8xxx_spi_probe(dev, mem, irq);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800643
Stephen Warren24778be2013-05-21 20:36:35 -0600644 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800645 master->setup = fsl_espi_setup;
Axel Lind9f26742014-08-31 12:44:09 +0800646 master->cleanup = fsl_espi_cleanup;
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100647 master->transfer_one_message = fsl_espi_do_one_msg;
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200648 master->auto_runtime_pm = true;
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200649 master->max_message_size = fsl_espi_max_message_size;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800650
651 mpc8xxx_spi = spi_master_get_devdata(master);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800652
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200653 mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
Axel Lin37c5db72015-08-30 18:35:51 +0800654 if (IS_ERR(mpc8xxx_spi->reg_base)) {
655 ret = PTR_ERR(mpc8xxx_spi->reg_base);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800656 goto err_probe;
657 }
658
659 reg_base = mpc8xxx_spi->reg_base;
660
661 /* Register for SPI Interrupt */
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200662 ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_espi_irq,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800663 0, "fsl_espi", mpc8xxx_spi);
664 if (ret)
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200665 goto err_probe;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800666
667 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
668 mpc8xxx_spi->rx_shift = 16;
669 mpc8xxx_spi->tx_shift = 24;
670 }
671
672 /* SPI controller initializations */
673 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
674 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
675 mpc8xxx_spi_write_reg(&reg_base->command, 0);
676 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
677
678 /* Init eSPI CS mode register */
Jane Wand0fb47a52014-04-16 13:09:39 -0700679 for_each_available_child_of_node(master->dev.of_node, nc) {
680 /* get chip select */
681 prop = of_get_property(nc, "reg", &len);
682 if (!prop || len < sizeof(*prop))
683 continue;
684 i = be32_to_cpup(prop);
685 if (i < 0 || i >= pdata->max_chipselect)
686 continue;
687
688 csmode = CSMODE_INIT_VAL;
689 /* check if CSBEF is set in device tree */
690 prop = of_get_property(nc, "fsl,csbef", &len);
691 if (prop && len >= sizeof(*prop)) {
692 csmode &= ~(CSMODE_BEF(0xf));
693 csmode |= CSMODE_BEF(be32_to_cpup(prop));
694 }
695 /* check if CSAFT is set in device tree */
696 prop = of_get_property(nc, "fsl,csaft", &len);
697 if (prop && len >= sizeof(*prop)) {
698 csmode &= ~(CSMODE_AFT(0xf));
699 csmode |= CSMODE_AFT(be32_to_cpup(prop));
700 }
701 mpc8xxx_spi_write_reg(&reg_base->csmode[i], csmode);
702
703 dev_info(dev, "cs=%d, init_csmode=0x%x\n", i, csmode);
704 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800705
706 /* Enable SPI interface */
707 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
708
709 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
710
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200711 pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_TIMEOUT);
712 pm_runtime_use_autosuspend(dev);
713 pm_runtime_set_active(dev);
714 pm_runtime_enable(dev);
715 pm_runtime_get_sync(dev);
716
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200717 ret = devm_spi_register_master(dev, master);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800718 if (ret < 0)
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200719 goto err_pm;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800720
721 dev_info(dev, "at 0x%p (irq = %d)\n", reg_base, mpc8xxx_spi->irq);
722
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200723 pm_runtime_mark_last_busy(dev);
724 pm_runtime_put_autosuspend(dev);
725
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800726 return master;
727
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200728err_pm:
729 pm_runtime_put_noidle(dev);
730 pm_runtime_disable(dev);
731 pm_runtime_set_suspended(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800732err_probe:
733 spi_master_put(master);
734err:
735 return ERR_PTR(ret);
736}
737
738static int of_fsl_espi_get_chipselects(struct device *dev)
739{
740 struct device_node *np = dev->of_node;
Jingoo Han8074cf02013-07-30 16:58:59 +0900741 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800742 const u32 *prop;
743 int len;
744
745 prop = of_get_property(np, "fsl,espi-num-chipselects", &len);
746 if (!prop || len < sizeof(*prop)) {
747 dev_err(dev, "No 'fsl,espi-num-chipselects' property\n");
748 return -EINVAL;
749 }
750
751 pdata->max_chipselect = *prop;
752 pdata->cs_control = NULL;
753
754 return 0;
755}
756
Grant Likelyfd4a3192012-12-07 16:57:14 +0000757static int of_fsl_espi_probe(struct platform_device *ofdev)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800758{
759 struct device *dev = &ofdev->dev;
760 struct device_node *np = ofdev->dev.of_node;
761 struct spi_master *master;
762 struct resource mem;
Thierry Redingf7578492013-09-18 15:24:44 +0200763 unsigned int irq;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800764 int ret = -ENOMEM;
765
Grant Likely18d306d2011-02-22 21:02:43 -0700766 ret = of_mpc8xxx_spi_probe(ofdev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800767 if (ret)
768 return ret;
769
770 ret = of_fsl_espi_get_chipselects(dev);
771 if (ret)
772 goto err;
773
774 ret = of_address_to_resource(np, 0, &mem);
775 if (ret)
776 goto err;
777
Thierry Redingf7578492013-09-18 15:24:44 +0200778 irq = irq_of_parse_and_map(np, 0);
Hou Zhiqiang7227cd12013-12-11 13:09:40 +0800779 if (!irq) {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800780 ret = -EINVAL;
781 goto err;
782 }
783
Thierry Redingf7578492013-09-18 15:24:44 +0200784 master = fsl_espi_probe(dev, &mem, irq);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800785 if (IS_ERR(master)) {
786 ret = PTR_ERR(master);
787 goto err;
788 }
789
790 return 0;
791
792err:
793 return ret;
794}
795
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200796static int of_fsl_espi_remove(struct platform_device *dev)
797{
798 pm_runtime_disable(&dev->dev);
799
800 return 0;
801}
802
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800803#ifdef CONFIG_PM_SLEEP
804static int of_fsl_espi_suspend(struct device *dev)
805{
806 struct spi_master *master = dev_get_drvdata(dev);
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800807 int ret;
808
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800809 ret = spi_master_suspend(master);
810 if (ret) {
811 dev_warn(dev, "cannot suspend master\n");
812 return ret;
813 }
814
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200815 ret = pm_runtime_force_suspend(dev);
816 if (ret < 0)
817 return ret;
818
819 return 0;
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800820}
821
822static int of_fsl_espi_resume(struct device *dev)
823{
824 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
825 struct spi_master *master = dev_get_drvdata(dev);
826 struct mpc8xxx_spi *mpc8xxx_spi;
827 struct fsl_espi_reg *reg_base;
828 u32 regval;
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200829 int i, ret;
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800830
831 mpc8xxx_spi = spi_master_get_devdata(master);
832 reg_base = mpc8xxx_spi->reg_base;
833
834 /* SPI controller initializations */
835 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
836 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
837 mpc8xxx_spi_write_reg(&reg_base->command, 0);
838 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
839
840 /* Init eSPI CS mode register */
841 for (i = 0; i < pdata->max_chipselect; i++)
842 mpc8xxx_spi_write_reg(&reg_base->csmode[i], CSMODE_INIT_VAL);
843
844 /* Enable SPI interface */
845 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
846
847 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
848
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200849 ret = pm_runtime_force_resume(dev);
850 if (ret < 0)
851 return ret;
852
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800853 return spi_master_resume(master);
854}
855#endif /* CONFIG_PM_SLEEP */
856
857static const struct dev_pm_ops espi_pm = {
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200858 SET_RUNTIME_PM_OPS(fsl_espi_runtime_suspend,
859 fsl_espi_runtime_resume, NULL)
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800860 SET_SYSTEM_SLEEP_PM_OPS(of_fsl_espi_suspend, of_fsl_espi_resume)
861};
862
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800863static const struct of_device_id of_fsl_espi_match[] = {
864 { .compatible = "fsl,mpc8536-espi" },
865 {}
866};
867MODULE_DEVICE_TABLE(of, of_fsl_espi_match);
868
Grant Likely18d306d2011-02-22 21:02:43 -0700869static struct platform_driver fsl_espi_driver = {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800870 .driver = {
871 .name = "fsl_espi",
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800872 .of_match_table = of_fsl_espi_match,
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800873 .pm = &espi_pm,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800874 },
875 .probe = of_fsl_espi_probe,
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200876 .remove = of_fsl_espi_remove,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800877};
Grant Likely940ab882011-10-05 11:29:49 -0600878module_platform_driver(fsl_espi_driver);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800879
880MODULE_AUTHOR("Mingkai Hu");
881MODULE_DESCRIPTION("Enhanced Freescale SPI Driver");
882MODULE_LICENSE("GPL");