blob: e1f1b75197714401b7600ac0b2282b367569da42 [file] [log] [blame]
Baruch Siach1ab52cf2009-06-22 16:36:29 +03001/*
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +09002 * Synopsys DesignWare I2C adapter driver (master only).
Baruch Siach1ab52cf2009-06-22 16:36:29 +03003 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
Baruch Siach1ab52cf2009-06-22 16:36:29 +030021 * ----------------------------------------------------------------------------
22 *
23 */
Axel Line68bb912012-09-10 10:14:02 +020024#include <linux/export.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030025#include <linux/errno.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030026#include <linux/err.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010027#include <linux/i2c.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030028#include <linux/interrupt.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030029#include <linux/io.h>
Dirk Brandewie18dbdda2011-10-06 11:26:36 -070030#include <linux/pm_runtime.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010031#include <linux/delay.h>
Mika Westerberg9dd31622013-01-17 12:31:04 +020032#include <linux/module.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010033#include "i2c-designware-core.h"
Shinya Kuribayashice6eb572009-11-06 21:51:57 +090034
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070035/*
36 * Registers offset
37 */
38#define DW_IC_CON 0x0
39#define DW_IC_TAR 0x4
40#define DW_IC_DATA_CMD 0x10
41#define DW_IC_SS_SCL_HCNT 0x14
42#define DW_IC_SS_SCL_LCNT 0x18
43#define DW_IC_FS_SCL_HCNT 0x1c
44#define DW_IC_FS_SCL_LCNT 0x20
Weifeng Voonb6e67142016-08-12 17:02:51 +030045#define DW_IC_HS_SCL_HCNT 0x24
46#define DW_IC_HS_SCL_LCNT 0x28
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070047#define DW_IC_INTR_STAT 0x2c
48#define DW_IC_INTR_MASK 0x30
49#define DW_IC_RAW_INTR_STAT 0x34
50#define DW_IC_RX_TL 0x38
51#define DW_IC_TX_TL 0x3c
52#define DW_IC_CLR_INTR 0x40
53#define DW_IC_CLR_RX_UNDER 0x44
54#define DW_IC_CLR_RX_OVER 0x48
55#define DW_IC_CLR_TX_OVER 0x4c
56#define DW_IC_CLR_RD_REQ 0x50
57#define DW_IC_CLR_TX_ABRT 0x54
58#define DW_IC_CLR_RX_DONE 0x58
59#define DW_IC_CLR_ACTIVITY 0x5c
60#define DW_IC_CLR_STOP_DET 0x60
61#define DW_IC_CLR_START_DET 0x64
62#define DW_IC_CLR_GEN_CALL 0x68
63#define DW_IC_ENABLE 0x6c
64#define DW_IC_STATUS 0x70
65#define DW_IC_TXFLR 0x74
66#define DW_IC_RXFLR 0x78
Christian Ruppert9803f862013-06-26 10:55:06 +020067#define DW_IC_SDA_HOLD 0x7c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070068#define DW_IC_TX_ABRT_SOURCE 0x80
Mika Westerberg3ca4ed82013-04-10 00:36:40 +000069#define DW_IC_ENABLE_STATUS 0x9c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070070#define DW_IC_COMP_PARAM_1 0xf4
Christian Ruppert9803f862013-06-26 10:55:06 +020071#define DW_IC_COMP_VERSION 0xf8
72#define DW_IC_SDA_HOLD_MIN_VERS 0x3131312A
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070073#define DW_IC_COMP_TYPE 0xfc
74#define DW_IC_COMP_TYPE_VALUE 0x44570140
75
76#define DW_IC_INTR_RX_UNDER 0x001
77#define DW_IC_INTR_RX_OVER 0x002
78#define DW_IC_INTR_RX_FULL 0x004
79#define DW_IC_INTR_TX_OVER 0x008
80#define DW_IC_INTR_TX_EMPTY 0x010
81#define DW_IC_INTR_RD_REQ 0x020
82#define DW_IC_INTR_TX_ABRT 0x040
83#define DW_IC_INTR_RX_DONE 0x080
84#define DW_IC_INTR_ACTIVITY 0x100
85#define DW_IC_INTR_STOP_DET 0x200
86#define DW_IC_INTR_START_DET 0x400
87#define DW_IC_INTR_GEN_CALL 0x800
88
89#define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
90 DW_IC_INTR_TX_EMPTY | \
91 DW_IC_INTR_TX_ABRT | \
92 DW_IC_INTR_STOP_DET)
93
94#define DW_IC_STATUS_ACTIVITY 0x1
95
96#define DW_IC_ERR_TX_ABRT 0x1
97
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +080098#define DW_IC_TAR_10BITADDR_MASTER BIT(12)
99
Weifeng Voonb6e67142016-08-12 17:02:51 +0300100#define DW_IC_COMP_PARAM_1_SPEED_MODE_HIGH (BIT(2) | BIT(3))
101#define DW_IC_COMP_PARAM_1_SPEED_MODE_MASK GENMASK(3, 2)
102
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700103/*
104 * status codes
105 */
106#define STATUS_IDLE 0x0
107#define STATUS_WRITE_IN_PROGRESS 0x1
108#define STATUS_READ_IN_PROGRESS 0x2
109
110#define TIMEOUT 20 /* ms */
111
112/*
113 * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
114 *
115 * only expected abort codes are listed here
116 * refer to the datasheet for the full list
117 */
118#define ABRT_7B_ADDR_NOACK 0
119#define ABRT_10ADDR1_NOACK 1
120#define ABRT_10ADDR2_NOACK 2
121#define ABRT_TXDATA_NOACK 3
122#define ABRT_GCALL_NOACK 4
123#define ABRT_GCALL_READ 5
124#define ABRT_SBYTE_ACKDET 7
125#define ABRT_SBYTE_NORSTRT 9
126#define ABRT_10B_RD_NORSTRT 10
127#define ABRT_MASTER_DIS 11
128#define ARB_LOST 12
129
130#define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
131#define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
132#define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
133#define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
134#define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
135#define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
136#define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
137#define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
138#define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
139#define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
140#define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
141
142#define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
143 DW_IC_TX_ABRT_10ADDR1_NOACK | \
144 DW_IC_TX_ABRT_10ADDR2_NOACK | \
145 DW_IC_TX_ABRT_TXDATA_NOACK | \
146 DW_IC_TX_ABRT_GCALL_NOACK)
147
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300148static char *abort_sources[] = {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900149 [ABRT_7B_ADDR_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300150 "slave address not acknowledged (7bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900151 [ABRT_10ADDR1_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300152 "first address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900153 [ABRT_10ADDR2_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300154 "second address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900155 [ABRT_TXDATA_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300156 "data not acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900157 [ABRT_GCALL_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300158 "no acknowledgement for a general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900159 [ABRT_GCALL_READ] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300160 "read after general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900161 [ABRT_SBYTE_ACKDET] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300162 "start byte acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900163 [ABRT_SBYTE_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300164 "trying to send start byte when restart is disabled",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900165 [ABRT_10B_RD_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300166 "trying to read when restart is disabled (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900167 [ABRT_MASTER_DIS] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300168 "trying to use disabled adapter",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900169 [ARB_LOST] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300170 "lost arbitration",
171};
172
Jarkko Nikula8a437452015-08-31 17:31:31 +0300173static u32 dw_readl(struct dw_i2c_dev *dev, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700174{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200175 u32 value;
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700176
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200177 if (dev->accessor_flags & ACCESS_16BIT)
Jisheng Zhang67105c52014-12-11 14:26:41 +0800178 value = readw_relaxed(dev->base + offset) |
179 (readw_relaxed(dev->base + offset + 2) << 16);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200180 else
Jisheng Zhang67105c52014-12-11 14:26:41 +0800181 value = readl_relaxed(dev->base + offset);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200182
183 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700184 return swab32(value);
185 else
186 return value;
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700187}
188
Jarkko Nikula8a437452015-08-31 17:31:31 +0300189static void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700190{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200191 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700192 b = swab32(b);
193
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200194 if (dev->accessor_flags & ACCESS_16BIT) {
Jisheng Zhang67105c52014-12-11 14:26:41 +0800195 writew_relaxed((u16)b, dev->base + offset);
196 writew_relaxed((u16)(b >> 16), dev->base + offset + 2);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200197 } else {
Jisheng Zhang67105c52014-12-11 14:26:41 +0800198 writel_relaxed(b, dev->base + offset);
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200199 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700200}
201
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900202static u32
203i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
204{
205 /*
206 * DesignWare I2C core doesn't seem to have solid strategy to meet
207 * the tHD;STA timing spec. Configuring _HCNT based on tHIGH spec
208 * will result in violation of the tHD;STA spec.
209 */
210 if (cond)
211 /*
212 * Conditional expression:
213 *
214 * IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
215 *
216 * This is based on the DW manuals, and represents an ideal
217 * configuration. The resulting I2C bus speed will be
218 * faster than any of the others.
219 *
220 * If your hardware is free from tHD;STA issue, try this one.
221 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100222 return (ic_clk * tSYMBOL + 500000) / 1000000 - 8 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900223 else
224 /*
225 * Conditional expression:
226 *
227 * IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
228 *
229 * This is just experimental rule; the tHD;STA period turned
230 * out to be proportinal to (_HCNT + 3). With this setting,
231 * we could meet both tHIGH and tHD;STA timing specs.
232 *
233 * If unsure, you'd better to take this alternative.
234 *
235 * The reason why we need to take into account "tf" here,
236 * is the same as described in i2c_dw_scl_lcnt().
237 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100238 return (ic_clk * (tSYMBOL + tf) + 500000) / 1000000
239 - 3 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900240}
241
242static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
243{
244 /*
245 * Conditional expression:
246 *
247 * IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
248 *
249 * DW I2C core starts counting the SCL CNTs for the LOW period
250 * of the SCL clock (tLOW) as soon as it pulls the SCL line.
251 * In order to meet the tLOW timing spec, we need to take into
252 * account the fall time of SCL signal (tf). Default tf value
253 * should be 0.3 us, for safety.
254 */
Romain Baeriswyl64682762014-01-20 17:43:43 +0100255 return ((ic_clk * (tLOW + tf) + 500000) / 1000000) - 1 + offset;
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900256}
257
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000258static void __i2c_dw_enable(struct dw_i2c_dev *dev, bool enable)
259{
José Roberto de Souza2702ea72016-08-23 19:18:53 -0300260 dw_writel(dev, enable, DW_IC_ENABLE);
261}
262
263static void __i2c_dw_enable_and_wait(struct dw_i2c_dev *dev, bool enable)
264{
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000265 int timeout = 100;
266
267 do {
José Roberto de Souza2702ea72016-08-23 19:18:53 -0300268 __i2c_dw_enable(dev, enable);
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000269 if ((dw_readl(dev, DW_IC_ENABLE_STATUS) & 1) == enable)
270 return;
271
272 /*
273 * Wait 10 times the signaling period of the highest I2C
274 * transfer supported by the driver (for 400KHz this is
275 * 25us) as described in the DesignWare I2C databook.
276 */
277 usleep_range(25, 250);
278 } while (timeout--);
279
280 dev_warn(dev->dev, "timeout in %sabling adapter\n",
281 enable ? "en" : "dis");
282}
283
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600284static unsigned long i2c_dw_clk_rate(struct dw_i2c_dev *dev)
285{
286 /*
287 * Clock is not necessary if we got LCNT/HCNT values directly from
288 * the platform code.
289 */
290 if (WARN_ON_ONCE(!dev->get_clk_rate_khz))
291 return 0;
292 return dev->get_clk_rate_khz(dev);
293}
294
Lucas De Marchi8c5660b2016-08-23 19:18:54 -0300295static int i2c_dw_acquire_lock(struct dw_i2c_dev *dev)
296{
297 int ret;
298
299 if (!dev->acquire_lock)
300 return 0;
301
302 ret = dev->acquire_lock(dev);
303 if (!ret)
304 return 0;
305
306 dev_err(dev->dev, "couldn't acquire bus ownership\n");
307
308 return ret;
309}
310
311static void i2c_dw_release_lock(struct dw_i2c_dev *dev)
312{
313 if (dev->release_lock)
314 dev->release_lock(dev);
315}
316
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300317/**
318 * i2c_dw_init() - initialize the designware i2c master hardware
319 * @dev: device private data
320 *
321 * This functions configures and enables the I2C master.
322 * This function is called during I2C init function, and in case of timeout at
323 * run time.
324 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100325int i2c_dw_init(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300326{
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700327 u32 hcnt, lcnt;
Weifeng Voonb6e67142016-08-12 17:02:51 +0300328 u32 reg, comp_param1;
Romain Baeriswyl64682762014-01-20 17:43:43 +0100329 u32 sda_falling_time, scl_falling_time;
David Boxc0601d22015-01-15 01:12:16 -0800330 int ret;
331
Lucas De Marchi8c5660b2016-08-23 19:18:54 -0300332 ret = i2c_dw_acquire_lock(dev);
333 if (ret)
334 return ret;
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700335
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700336 reg = dw_readl(dev, DW_IC_COMP_TYPE);
337 if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200338 /* Configure register endianess access */
339 dev->accessor_flags |= ACCESS_SWAP;
340 } else if (reg == (DW_IC_COMP_TYPE_VALUE & 0x0000ffff)) {
341 /* Configure register access mode 16bit */
342 dev->accessor_flags |= ACCESS_16BIT;
343 } else if (reg != DW_IC_COMP_TYPE_VALUE) {
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700344 dev_err(dev->dev, "Unknown Synopsys component type: "
345 "0x%08x\n", reg);
Lucas De Marchi8c5660b2016-08-23 19:18:54 -0300346 i2c_dw_release_lock(dev);
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700347 return -ENODEV;
348 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300349
Weifeng Voonb6e67142016-08-12 17:02:51 +0300350 comp_param1 = dw_readl(dev, DW_IC_COMP_PARAM_1);
351
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300352 /* Disable the adapter */
José Roberto de Souza2702ea72016-08-23 19:18:53 -0300353 __i2c_dw_enable_and_wait(dev, false);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300354
355 /* set standard and fast speed deviders for high/low periods */
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900356
Romain Baeriswyl64682762014-01-20 17:43:43 +0100357 sda_falling_time = dev->sda_falling_time ?: 300; /* ns */
358 scl_falling_time = dev->scl_falling_time ?: 300; /* ns */
359
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200360 /* Set SCL timing parameters for standard-mode */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300361 if (dev->ss_hcnt && dev->ss_lcnt) {
362 hcnt = dev->ss_hcnt;
363 lcnt = dev->ss_lcnt;
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200364 } else {
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600365 hcnt = i2c_dw_scl_hcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200366 4000, /* tHD;STA = tHIGH = 4.0 us */
367 sda_falling_time,
368 0, /* 0: DW default, 1: Ideal */
369 0); /* No offset */
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600370 lcnt = i2c_dw_scl_lcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200371 4700, /* tLOW = 4.7 us */
372 scl_falling_time,
373 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300374 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700375 dw_writel(dev, hcnt, DW_IC_SS_SCL_HCNT);
376 dw_writel(dev, lcnt, DW_IC_SS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900377 dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
378
Weifeng Voond608c3d2016-08-12 17:02:49 +0300379 /* Set SCL timing parameters for fast-mode or fast-mode plus */
380 if ((dev->clk_freq == 1000000) && dev->fp_hcnt && dev->fp_lcnt) {
381 hcnt = dev->fp_hcnt;
382 lcnt = dev->fp_lcnt;
383 } else if (dev->fs_hcnt && dev->fs_lcnt) {
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300384 hcnt = dev->fs_hcnt;
385 lcnt = dev->fs_lcnt;
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200386 } else {
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600387 hcnt = i2c_dw_scl_hcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200388 600, /* tHD;STA = tHIGH = 0.6 us */
389 sda_falling_time,
390 0, /* 0: DW default, 1: Ideal */
391 0); /* No offset */
Suravee Suthikulpanitb33af112016-01-04 09:17:35 -0600392 lcnt = i2c_dw_scl_lcnt(i2c_dw_clk_rate(dev),
Jarkko Nikula42ffd392015-01-23 11:35:55 +0200393 1300, /* tLOW = 1.3 us */
394 scl_falling_time,
395 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300396 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700397 dw_writel(dev, hcnt, DW_IC_FS_SCL_HCNT);
398 dw_writel(dev, lcnt, DW_IC_FS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900399 dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300400
Weifeng Voonb6e67142016-08-12 17:02:51 +0300401 if ((dev->master_cfg & DW_IC_CON_SPEED_MASK) ==
402 DW_IC_CON_SPEED_HIGH) {
403 if ((comp_param1 & DW_IC_COMP_PARAM_1_SPEED_MODE_MASK)
404 != DW_IC_COMP_PARAM_1_SPEED_MODE_HIGH) {
405 dev_err(dev->dev, "High Speed not supported!\n");
406 dev->master_cfg &= ~DW_IC_CON_SPEED_MASK;
407 dev->master_cfg |= DW_IC_CON_SPEED_FAST;
408 } else if (dev->hs_hcnt && dev->hs_lcnt) {
409 hcnt = dev->hs_hcnt;
410 lcnt = dev->hs_lcnt;
411 dw_writel(dev, hcnt, DW_IC_HS_SCL_HCNT);
412 dw_writel(dev, lcnt, DW_IC_HS_SCL_LCNT);
413 dev_dbg(dev->dev, "HighSpeed-mode HCNT:LCNT = %d:%d\n",
414 hcnt, lcnt);
415 }
416 }
417
Christian Ruppert9803f862013-06-26 10:55:06 +0200418 /* Configure SDA Hold Time if required */
419 if (dev->sda_hold_time) {
420 reg = dw_readl(dev, DW_IC_COMP_VERSION);
421 if (reg >= DW_IC_SDA_HOLD_MIN_VERS)
422 dw_writel(dev, dev->sda_hold_time, DW_IC_SDA_HOLD);
423 else
424 dev_warn(dev->dev,
425 "Hardware too old to adjust SDA hold time.");
426 }
427
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900428 /* Configure Tx/Rx FIFO threshold levels */
Andrew Jacksond39f77b2014-11-07 12:10:44 +0000429 dw_writel(dev, dev->tx_fifo_depth / 2, DW_IC_TX_TL);
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700430 dw_writel(dev, 0, DW_IC_RX_TL);
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900431
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300432 /* configure the i2c master */
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700433 dw_writel(dev, dev->master_cfg , DW_IC_CON);
David Boxc0601d22015-01-15 01:12:16 -0800434
Lucas De Marchi8c5660b2016-08-23 19:18:54 -0300435 i2c_dw_release_lock(dev);
436
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700437 return 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300438}
Axel Line68bb912012-09-10 10:14:02 +0200439EXPORT_SYMBOL_GPL(i2c_dw_init);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300440
441/*
442 * Waiting for bus not busy
443 */
444static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
445{
446 int timeout = TIMEOUT;
447
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700448 while (dw_readl(dev, DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300449 if (timeout <= 0) {
450 dev_warn(dev->dev, "timeout waiting for bus ready\n");
451 return -ETIMEDOUT;
452 }
453 timeout--;
Mika Westerberg1451b912013-04-10 00:36:41 +0000454 usleep_range(1000, 1100);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300455 }
456
457 return 0;
458}
459
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900460static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
461{
462 struct i2c_msg *msgs = dev->msgs;
Lucas De Marchi63d0f0a62016-08-23 19:18:55 -0300463 u32 ic_tar = 0;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900464
465 /* Disable the adapter */
José Roberto de Souza2702ea72016-08-23 19:18:53 -0300466 __i2c_dw_enable_and_wait(dev, false);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900467
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900468 /* if the slave address is ten bit address, enable 10BITADDR */
Lucas De Marchi63d0f0a62016-08-23 19:18:55 -0300469 if (dev->dynamic_tar_update_enabled) {
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800470 /*
471 * If I2C_DYNAMIC_TAR_UPDATE is set, the 10-bit addressing
Lucas De Marchi63d0f0a62016-08-23 19:18:55 -0300472 * mode has to be enabled via bit 12 of IC_TAR register,
473 * otherwise bit 4 of IC_CON is used.
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800474 */
Lucas De Marchi63d0f0a62016-08-23 19:18:55 -0300475 if (msgs[dev->msg_write_idx].flags & I2C_M_TEN)
476 ic_tar = DW_IC_TAR_10BITADDR_MASTER;
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800477 } else {
Lucas De Marchi63d0f0a62016-08-23 19:18:55 -0300478 u32 ic_con = dw_readl(dev, DW_IC_CON);
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800479
Lucas De Marchi63d0f0a62016-08-23 19:18:55 -0300480 if (msgs[dev->msg_write_idx].flags & I2C_M_TEN)
481 ic_con |= DW_IC_CON_10BITADDR_MASTER;
482 else
483 ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
484 dw_writel(dev, ic_con, DW_IC_CON);
485 }
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900486
Chew, Chiau Eebd63ace2013-09-27 02:57:35 +0800487 /*
488 * Set the slave (target) address and enable 10-bit addressing mode
489 * if applicable.
490 */
491 dw_writel(dev, msgs[dev->msg_write_idx].addr | ic_tar, DW_IC_TAR);
492
Du, Wenkai47bb27e2014-04-10 23:03:19 +0000493 /* enforce disabled interrupts (due to HW issues) */
494 i2c_dw_disable_int(dev);
495
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900496 /* Enable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000497 __i2c_dw_enable(dev, true);
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900498
Mika Westerberg2a2d95e2013-05-13 00:54:30 +0000499 /* Clear and enable interrupts */
Jarkko Nikulac3356312015-08-31 17:31:28 +0300500 dw_readl(dev, DW_IC_CLR_INTR);
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700501 dw_writel(dev, DW_IC_INTR_DEFAULT_MASK, DW_IC_INTR_MASK);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900502}
503
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300504/*
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900505 * Initiate (and continue) low level master read/write transaction.
506 * This function is only called from i2c_dw_isr, and pumping i2c_msg
507 * messages into the tx buffer. Even if the size of i2c_msg data is
508 * longer than the size of the tx buffer, it handles everything.
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300509 */
Jean Delvarebccd7802012-10-05 22:23:53 +0200510static void
Shinya Kuribayashie77cf232009-11-06 21:46:04 +0900511i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300512{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300513 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900514 u32 intr_mask;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900515 int tx_limit, rx_limit;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900516 u32 addr = msgs[dev->msg_write_idx].addr;
517 u32 buf_len = dev->tx_buf_len;
Justin P. Mattock69932482011-07-26 23:06:29 -0700518 u8 *buf = dev->tx_buf;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800519 bool need_restart = false;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300520
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900521 intr_mask = DW_IC_INTR_DEFAULT_MASK;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900522
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900523 for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900524 /*
525 * if target address has changed, we need to
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300526 * reprogram the target address in the i2c
527 * adapter when we are done with this transfer
528 */
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900529 if (msgs[dev->msg_write_idx].addr != addr) {
530 dev_err(dev->dev,
531 "%s: invalid target address\n", __func__);
532 dev->msg_err = -EINVAL;
533 break;
534 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300535
536 if (msgs[dev->msg_write_idx].len == 0) {
537 dev_err(dev->dev,
538 "%s: invalid message length\n", __func__);
539 dev->msg_err = -EINVAL;
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900540 break;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300541 }
542
543 if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
544 /* new i2c_msg */
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900545 buf = msgs[dev->msg_write_idx].buf;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300546 buf_len = msgs[dev->msg_write_idx].len;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800547
548 /* If both IC_EMPTYFIFO_HOLD_MASTER_EN and
549 * IC_RESTART_EN are set, we must manually
550 * set restart bit between messages.
551 */
552 if ((dev->master_cfg & DW_IC_CON_RESTART_EN) &&
553 (dev->msg_write_idx > 0))
554 need_restart = true;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300555 }
556
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700557 tx_limit = dev->tx_fifo_depth - dw_readl(dev, DW_IC_TXFLR);
558 rx_limit = dev->rx_fifo_depth - dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900559
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300560 while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
Mika Westerberg17a76b42013-01-17 12:31:05 +0200561 u32 cmd = 0;
562
563 /*
564 * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
565 * manually set the stop bit. However, it cannot be
566 * detected from the registers so we set it always
567 * when writing/reading the last byte.
568 */
569 if (dev->msg_write_idx == dev->msgs_num - 1 &&
570 buf_len == 1)
571 cmd |= BIT(9);
572
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800573 if (need_restart) {
574 cmd |= BIT(10);
575 need_restart = false;
576 }
577
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300578 if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100579
580 /* avoid rx buffer overrun */
581 if (rx_limit - dev->rx_outstanding <= 0)
582 break;
583
Mika Westerberg17a76b42013-01-17 12:31:05 +0200584 dw_writel(dev, cmd | 0x100, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300585 rx_limit--;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100586 dev->rx_outstanding++;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300587 } else
Mika Westerberg17a76b42013-01-17 12:31:05 +0200588 dw_writel(dev, cmd | *buf++, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300589 tx_limit--; buf_len--;
590 }
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900591
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900592 dev->tx_buf = buf;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900593 dev->tx_buf_len = buf_len;
594
595 if (buf_len > 0) {
596 /* more bytes to be written */
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900597 dev->status |= STATUS_WRITE_IN_PROGRESS;
598 break;
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900599 } else
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900600 dev->status &= ~STATUS_WRITE_IN_PROGRESS;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300601 }
602
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900603 /*
604 * If i2c_msg index search is completed, we don't need TX_EMPTY
605 * interrupt any more.
606 */
607 if (dev->msg_write_idx == dev->msgs_num)
608 intr_mask &= ~DW_IC_INTR_TX_EMPTY;
609
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900610 if (dev->msg_err)
611 intr_mask = 0;
612
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100613 dw_writel(dev, intr_mask, DW_IC_INTR_MASK);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300614}
615
616static void
Shinya Kuribayashi78839bd2009-11-06 21:45:39 +0900617i2c_dw_read(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300618{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300619 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900620 int rx_valid;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300621
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900622 for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900623 u32 len;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300624 u8 *buf;
625
626 if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
627 continue;
628
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300629 if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
630 len = msgs[dev->msg_read_idx].len;
631 buf = msgs[dev->msg_read_idx].buf;
632 } else {
633 len = dev->rx_buf_len;
634 buf = dev->rx_buf;
635 }
636
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700637 rx_valid = dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900638
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100639 for (; len > 0 && rx_valid > 0; len--, rx_valid--) {
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700640 *buf++ = dw_readl(dev, DW_IC_DATA_CMD);
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100641 dev->rx_outstanding--;
642 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300643
644 if (len > 0) {
645 dev->status |= STATUS_READ_IN_PROGRESS;
646 dev->rx_buf_len = len;
647 dev->rx_buf = buf;
648 return;
649 } else
650 dev->status &= ~STATUS_READ_IN_PROGRESS;
651 }
652}
653
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900654static int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev)
655{
656 unsigned long abort_source = dev->abort_source;
657 int i;
658
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900659 if (abort_source & DW_IC_TX_ABRT_NOACK) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800660 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900661 dev_dbg(dev->dev,
662 "%s: %s\n", __func__, abort_sources[i]);
663 return -EREMOTEIO;
664 }
665
Akinobu Mita984b3f52010-03-05 13:41:37 -0800666 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900667 dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
668
669 if (abort_source & DW_IC_TX_ARB_LOST)
670 return -EAGAIN;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900671 else if (abort_source & DW_IC_TX_ABRT_GCALL_READ)
672 return -EINVAL; /* wrong msgs[] data */
673 else
674 return -EIO;
675}
676
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300677/*
678 * Prepare controller for a transaction and call i2c_dw_xfer_msg
679 */
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300680static int
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300681i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
682{
683 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
684 int ret;
685
686 dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
687
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700688 pm_runtime_get_sync(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300689
Wolfram Sang16735d02013-11-14 14:32:02 -0800690 reinit_completion(&dev->cmd_complete);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300691 dev->msgs = msgs;
692 dev->msgs_num = num;
693 dev->cmd_err = 0;
694 dev->msg_write_idx = 0;
695 dev->msg_read_idx = 0;
696 dev->msg_err = 0;
697 dev->status = STATUS_IDLE;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900698 dev->abort_source = 0;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100699 dev->rx_outstanding = 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300700
Lucas De Marchi8c5660b2016-08-23 19:18:54 -0300701 ret = i2c_dw_acquire_lock(dev);
702 if (ret)
703 goto done_nolock;
David Boxc0601d22015-01-15 01:12:16 -0800704
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300705 ret = i2c_dw_wait_bus_not_busy(dev);
706 if (ret < 0)
707 goto done;
708
709 /* start the transfers */
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900710 i2c_dw_xfer_init(dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300711
712 /* wait for tx to complete */
Weifeng Voond0bcd8d2016-06-17 09:46:35 +0800713 if (!wait_for_completion_timeout(&dev->cmd_complete, adap->timeout)) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300714 dev_err(dev->dev, "controller timed out\n");
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200715 /* i2c_dw_init implicitly disables the adapter */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300716 i2c_dw_init(dev);
717 ret = -ETIMEDOUT;
718 goto done;
Mika Westerberge42dba52013-05-22 13:03:11 +0300719 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300720
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200721 /*
Baruch Siache3c97652016-01-12 15:16:35 +0200722 * We must disable the adapter before returning and signaling the end
723 * of the current transfer. Otherwise the hardware might continue
724 * generating interrupts which in turn causes a race condition with
725 * the following transfer. Needs some more investigation if the
726 * additional interrupts are a hardware bug or this driver doesn't
727 * handle them correctly yet.
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200728 */
729 __i2c_dw_enable(dev, false);
730
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300731 if (dev->msg_err) {
732 ret = dev->msg_err;
733 goto done;
734 }
735
736 /* no error */
737 if (likely(!dev->cmd_err)) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300738 ret = num;
739 goto done;
740 }
741
742 /* We have an error */
743 if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900744 ret = i2c_dw_handle_tx_abort(dev);
745 goto done;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300746 }
747 ret = -EIO;
748
749done:
Lucas De Marchi8c5660b2016-08-23 19:18:54 -0300750 i2c_dw_release_lock(dev);
David Boxc0601d22015-01-15 01:12:16 -0800751
752done_nolock:
Mika Westerberg43452332013-04-10 00:36:42 +0000753 pm_runtime_mark_last_busy(dev->dev);
754 pm_runtime_put_autosuspend(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300755
756 return ret;
757}
758
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300759static u32 i2c_dw_func(struct i2c_adapter *adap)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300760{
Dirk Brandewie2fa83262011-10-06 11:26:31 -0700761 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
762 return dev->functionality;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300763}
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300764
765static struct i2c_algorithm i2c_dw_algo = {
766 .master_xfer = i2c_dw_xfer,
767 .functionality = i2c_dw_func,
768};
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300769
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900770static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
771{
772 u32 stat;
773
774 /*
775 * The IC_INTR_STAT register just indicates "enabled" interrupts.
776 * Ths unmasked raw version of interrupt status bits are available
777 * in the IC_RAW_INTR_STAT register.
778 *
779 * That is,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100780 * stat = dw_readl(IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900781 * equals to,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100782 * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900783 *
784 * The raw version might be useful for debugging purposes.
785 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700786 stat = dw_readl(dev, DW_IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900787
788 /*
789 * Do not use the IC_CLR_INTR register to clear interrupts, or
790 * you'll miss some interrupts, triggered during the period from
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100791 * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900792 *
793 * Instead, use the separately-prepared IC_CLR_* registers.
794 */
795 if (stat & DW_IC_INTR_RX_UNDER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700796 dw_readl(dev, DW_IC_CLR_RX_UNDER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900797 if (stat & DW_IC_INTR_RX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700798 dw_readl(dev, DW_IC_CLR_RX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900799 if (stat & DW_IC_INTR_TX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700800 dw_readl(dev, DW_IC_CLR_TX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900801 if (stat & DW_IC_INTR_RD_REQ)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700802 dw_readl(dev, DW_IC_CLR_RD_REQ);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900803 if (stat & DW_IC_INTR_TX_ABRT) {
804 /*
805 * The IC_TX_ABRT_SOURCE register is cleared whenever
806 * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
807 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700808 dev->abort_source = dw_readl(dev, DW_IC_TX_ABRT_SOURCE);
809 dw_readl(dev, DW_IC_CLR_TX_ABRT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900810 }
811 if (stat & DW_IC_INTR_RX_DONE)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700812 dw_readl(dev, DW_IC_CLR_RX_DONE);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900813 if (stat & DW_IC_INTR_ACTIVITY)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700814 dw_readl(dev, DW_IC_CLR_ACTIVITY);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900815 if (stat & DW_IC_INTR_STOP_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700816 dw_readl(dev, DW_IC_CLR_STOP_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900817 if (stat & DW_IC_INTR_START_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700818 dw_readl(dev, DW_IC_CLR_START_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900819 if (stat & DW_IC_INTR_GEN_CALL)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700820 dw_readl(dev, DW_IC_CLR_GEN_CALL);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900821
822 return stat;
823}
824
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300825/*
826 * Interrupt service routine. This gets called whenever an I2C interrupt
827 * occurs.
828 */
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300829static irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300830{
831 struct dw_i2c_dev *dev = dev_id;
Dirk Brandewieaf06cf62011-10-06 11:26:33 -0700832 u32 stat, enabled;
833
834 enabled = dw_readl(dev, DW_IC_ENABLE);
835 stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
Jarkko Nikulafb427462015-08-07 14:53:03 +0300836 dev_dbg(dev->dev, "%s: enabled=%#x stat=%#x\n", __func__, enabled, stat);
Dirk Brandewieaf06cf62011-10-06 11:26:33 -0700837 if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
838 return IRQ_NONE;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300839
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900840 stat = i2c_dw_read_clear_intrbits(dev);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900841
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300842 if (stat & DW_IC_INTR_TX_ABRT) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300843 dev->cmd_err |= DW_IC_ERR_TX_ABRT;
844 dev->status = STATUS_IDLE;
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900845
846 /*
847 * Anytime TX_ABRT is set, the contents of the tx/rx
848 * buffers are flushed. Make sure to skip them.
849 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700850 dw_writel(dev, 0, DW_IC_INTR_MASK);
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900851 goto tx_aborted;
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900852 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300853
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900854 if (stat & DW_IC_INTR_RX_FULL)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900855 i2c_dw_read(dev);
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900856
857 if (stat & DW_IC_INTR_TX_EMPTY)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900858 i2c_dw_xfer_msg(dev);
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900859
860 /*
861 * No need to modify or disable the interrupt mask here.
862 * i2c_dw_xfer_msg() will take care of it according to
863 * the current transmit status.
864 */
865
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900866tx_aborted:
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900867 if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300868 complete(&dev->cmd_complete);
Xiangliang Yu2d244c82015-12-11 20:02:53 +0800869 else if (unlikely(dev->accessor_flags & ACCESS_INTR_MASK)) {
870 /* workaround to trigger pending interrupt */
871 stat = dw_readl(dev, DW_IC_INTR_MASK);
872 i2c_dw_disable_int(dev);
873 dw_writel(dev, stat, DW_IC_INTR_MASK);
874 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300875
876 return IRQ_HANDLED;
877}
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700878
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700879void i2c_dw_disable(struct dw_i2c_dev *dev)
880{
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700881 /* Disable controller */
José Roberto de Souza2702ea72016-08-23 19:18:53 -0300882 __i2c_dw_enable_and_wait(dev, false);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700883
884 /* Disable all interupts */
885 dw_writel(dev, 0, DW_IC_INTR_MASK);
886 dw_readl(dev, DW_IC_CLR_INTR);
887}
Axel Line68bb912012-09-10 10:14:02 +0200888EXPORT_SYMBOL_GPL(i2c_dw_disable);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700889
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700890void i2c_dw_disable_int(struct dw_i2c_dev *dev)
891{
892 dw_writel(dev, 0, DW_IC_INTR_MASK);
893}
Axel Line68bb912012-09-10 10:14:02 +0200894EXPORT_SYMBOL_GPL(i2c_dw_disable_int);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700895
896u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev)
897{
898 return dw_readl(dev, DW_IC_COMP_PARAM_1);
899}
Axel Line68bb912012-09-10 10:14:02 +0200900EXPORT_SYMBOL_GPL(i2c_dw_read_comp_param);
Mika Westerberg9dd31622013-01-17 12:31:04 +0200901
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300902int i2c_dw_probe(struct dw_i2c_dev *dev)
903{
904 struct i2c_adapter *adap = &dev->adapter;
905 int r;
Lucas De Marchi63d0f0a62016-08-23 19:18:55 -0300906 u32 reg;
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300907
908 init_completion(&dev->cmd_complete);
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300909
910 r = i2c_dw_init(dev);
911 if (r)
912 return r;
913
Lucas De Marchi63d0f0a62016-08-23 19:18:55 -0300914 r = i2c_dw_acquire_lock(dev);
915 if (r)
916 return r;
917
918 /*
919 * Test if dynamic TAR update is enabled in this controller by writing
920 * to IC_10BITADDR_MASTER field in IC_CON: when it is enabled this
921 * field is read-only so it should not succeed
922 */
923 reg = dw_readl(dev, DW_IC_CON);
924 dw_writel(dev, reg ^ DW_IC_CON_10BITADDR_MASTER, DW_IC_CON);
925
926 if ((dw_readl(dev, DW_IC_CON) & DW_IC_CON_10BITADDR_MASTER) ==
927 (reg & DW_IC_CON_10BITADDR_MASTER)) {
928 dev->dynamic_tar_update_enabled = true;
929 dev_dbg(dev->dev, "Dynamic TAR update enabled");
930 }
931
932 i2c_dw_release_lock(dev);
933
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300934 snprintf(adap->name, sizeof(adap->name),
935 "Synopsys DesignWare I2C adapter");
Baruch Siach8d22f302015-12-23 18:43:24 +0200936 adap->retries = 3;
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300937 adap->algo = &i2c_dw_algo;
938 adap->dev.parent = dev->dev;
939 i2c_set_adapdata(adap, dev);
940
941 i2c_dw_disable_int(dev);
Andy Shevchenko08c6e8c2016-01-15 22:02:12 +0200942 r = devm_request_irq(dev->dev, dev->irq, i2c_dw_isr,
943 IRQF_SHARED | IRQF_COND_SUSPEND,
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300944 dev_name(dev->dev), dev);
945 if (r) {
946 dev_err(dev->dev, "failure requesting irq %i: %d\n",
947 dev->irq, r);
948 return r;
949 }
950
Jarkko Nikulacd998de2016-02-11 16:36:03 +0200951 /*
952 * Increment PM usage count during adapter registration in order to
953 * avoid possible spurious runtime suspend when adapter device is
954 * registered to the device core and immediate resume in case bus has
955 * registered I2C slaves that do I2C transfers in their probe.
956 */
957 pm_runtime_get_noresume(dev->dev);
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300958 r = i2c_add_numbered_adapter(adap);
959 if (r)
960 dev_err(dev->dev, "failure adding adapter: %d\n", r);
Jarkko Nikulacd998de2016-02-11 16:36:03 +0200961 pm_runtime_put_noidle(dev->dev);
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300962
963 return r;
964}
965EXPORT_SYMBOL_GPL(i2c_dw_probe);
966
Mika Westerberg9dd31622013-01-17 12:31:04 +0200967MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter core");
968MODULE_LICENSE("GPL");