blob: 2832dbffd87334b3ecb6c960f5ee8f33037b5a6f [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
29#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
30
31struct omap_crtc {
32 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060033
Rob Clarkbb5c2d92012-01-16 12:51:16 -060034 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060035 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060036
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030037 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060038
Laurent Pincharta42133a2015-01-17 19:09:26 +020039 struct omap_drm_irq vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -060040
Tomi Valkeinena36af732015-02-26 15:20:24 +020041 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030042
Laurent Pinchartf933a3a2016-04-18 02:54:31 +030043 bool enabled;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030044 bool pending;
45 wait_queue_head_t pending_wait;
Rob Clarkcd5351f2011-11-12 12:09:40 -060046};
47
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020048/* -----------------------------------------------------------------------------
49 * Helper Functions
50 */
51
Archit Taneja0d8f3712013-03-26 19:15:19 +053052uint32_t pipe2vbl(struct drm_crtc *crtc)
53{
54 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
55
56 return dispc_mgr_get_vsync_irq(omap_crtc->channel);
57}
58
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030059struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020060{
61 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030062 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020063}
64
65enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
66{
67 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
68 return omap_crtc->channel;
69}
70
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030071int omap_crtc_wait_pending(struct drm_crtc *crtc)
72{
73 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
74
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020075 /*
76 * Timeout is set to a "sufficiently" high value, which should cover
77 * a single frame refresh even on slower displays.
78 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030079 return wait_event_timeout(omap_crtc->pending_wait,
80 !omap_crtc->pending,
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020081 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030082}
83
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020084/* -----------------------------------------------------------------------------
85 * DSS Manager Functions
86 */
87
Rob Clarkf5f94542012-12-04 13:59:12 -060088/*
89 * Manager-ops, callbacks from output when they need to configure
90 * the upstream part of the video pipe.
91 *
92 * Most of these we can ignore until we add support for command-mode
93 * panels.. for video-mode the crtc-helpers already do an adequate
94 * job of sequencing the setup of the video pipe in the proper order
95 */
96
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +030097/* ovl-mgr-id -> crtc */
98static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +030099static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300100
Rob Clarkf5f94542012-12-04 13:59:12 -0600101/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200102static int omap_crtc_dss_connect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300103 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300104{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200105 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300106 return -EINVAL;
107
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200108 if ((dispc_mgr_get_supported_outputs(channel) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300109 return -EINVAL;
110
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200111 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200112 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300113
114 return 0;
115}
116
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200117static void omap_crtc_dss_disconnect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300118 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300119{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200120 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200121 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300122}
123
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200124static void omap_crtc_dss_start_update(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600125{
126}
127
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300128/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200129static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
130{
131 struct drm_device *dev = crtc->dev;
132 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
133 enum omap_channel channel = omap_crtc->channel;
134 struct omap_irq_wait *wait;
135 u32 framedone_irq, vsync_irq;
136 int ret;
137
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300138 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200139 dispc_mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300140 omap_crtc->enabled = enable;
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200141 return;
142 }
143
Laurent Pinchart8472b572015-01-15 00:45:17 +0200144 if (dispc_mgr_is_enabled(channel) == enable)
145 return;
146
Tomi Valkeinenef422282015-02-26 15:20:25 +0200147 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
148 /*
149 * Digit output produces some sync lost interrupts during the
150 * first frame when enabling, so we need to ignore those.
151 */
152 omap_crtc->ignore_digit_sync_lost = true;
153 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200154
155 framedone_irq = dispc_mgr_get_framedone_irq(channel);
156 vsync_irq = dispc_mgr_get_vsync_irq(channel);
157
158 if (enable) {
159 wait = omap_irq_wait_init(dev, vsync_irq, 1);
160 } else {
161 /*
162 * When we disable the digit output, we need to wait for
163 * FRAMEDONE to know that DISPC has finished with the output.
164 *
165 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
166 * that case we need to use vsync interrupt, and wait for both
167 * even and odd frames.
168 */
169
170 if (framedone_irq)
171 wait = omap_irq_wait_init(dev, framedone_irq, 1);
172 else
173 wait = omap_irq_wait_init(dev, vsync_irq, 2);
174 }
175
176 dispc_mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300177 omap_crtc->enabled = enable;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200178
179 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
180 if (ret) {
181 dev_err(dev->dev, "%s: timeout waiting for %s\n",
182 omap_crtc->name, enable ? "enable" : "disable");
183 }
184
Tomi Valkeinenef422282015-02-26 15:20:25 +0200185 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
186 omap_crtc->ignore_digit_sync_lost = false;
187 /* make sure the irq handler sees the value above */
188 mb();
189 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200190}
191
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300192
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200193static int omap_crtc_dss_enable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600194{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200195 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Laurent Pinchartdee82602015-03-06 19:00:18 +0200196 struct omap_overlay_manager_info info;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300197
Laurent Pinchartdee82602015-03-06 19:00:18 +0200198 memset(&info, 0, sizeof(info));
199 info.default_color = 0x00000000;
200 info.trans_key = 0x00000000;
201 info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
202 info.trans_enabled = false;
203
204 dispc_mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300205 dispc_mgr_set_timings(omap_crtc->channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300206 &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200207 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300208
Rob Clarkf5f94542012-12-04 13:59:12 -0600209 return 0;
210}
211
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200212static void omap_crtc_dss_disable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600213{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200214 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300215
Laurent Pinchart8472b572015-01-15 00:45:17 +0200216 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600217}
218
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200219static void omap_crtc_dss_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300220 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600221{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200222 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600223 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300224 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600225}
226
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200227static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600228 const struct dss_lcd_mgr_config *config)
229{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200230 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600231 DBG("%s", omap_crtc->name);
232 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
233}
234
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200235static int omap_crtc_dss_register_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200236 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600237 void (*handler)(void *), void *data)
238{
239 return 0;
240}
241
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200242static void omap_crtc_dss_unregister_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200243 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600244 void (*handler)(void *), void *data)
245{
246}
247
248static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200249 .connect = omap_crtc_dss_connect,
250 .disconnect = omap_crtc_dss_disconnect,
251 .start_update = omap_crtc_dss_start_update,
252 .enable = omap_crtc_dss_enable,
253 .disable = omap_crtc_dss_disable,
254 .set_timings = omap_crtc_dss_set_timings,
255 .set_lcd_config = omap_crtc_dss_set_lcd_config,
256 .register_framedone_handler = omap_crtc_dss_register_framedone,
257 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600258};
259
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200260/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200261 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200262 */
263
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200264static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200265{
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200266 struct drm_pending_vblank_event *event;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200267 struct drm_device *dev = crtc->dev;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200268 unsigned long flags;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200269
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300270 event = crtc->state->event;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200271
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300272 if (!event)
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200273 return;
274
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300275 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter8c04fde2016-01-25 22:16:50 +0100276 drm_crtc_send_vblank_event(crtc, event);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300277 spin_unlock_irqrestore(&dev->event_lock, flags);
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200278}
279
Laurent Pincharte0519af2015-05-28 00:21:29 +0300280void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200281{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300282 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200283
284 if (omap_crtc->ignore_digit_sync_lost) {
285 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
286 if (!irqstatus)
287 return;
288 }
289
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200290 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200291}
292
Laurent Pincharta42133a2015-01-17 19:09:26 +0200293static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200294{
295 struct omap_crtc *omap_crtc =
Laurent Pincharta42133a2015-01-17 19:09:26 +0200296 container_of(irq, struct omap_crtc, vblank_irq);
297 struct drm_device *dev = omap_crtc->base.dev;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200298
Laurent Pincharta42133a2015-01-17 19:09:26 +0200299 if (dispc_mgr_go_busy(omap_crtc->channel))
300 return;
301
302 DBG("%s: apply done", omap_crtc->name);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300303
Laurent Pincharta42133a2015-01-17 19:09:26 +0200304 __omap_irq_unregister(dev, &omap_crtc->vblank_irq);
305
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300306 rmb();
307 WARN_ON(!omap_crtc->pending);
308 omap_crtc->pending = false;
309 wmb();
310
311 /* wake up userspace */
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200312 omap_crtc_complete_page_flip(&omap_crtc->base);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200313
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300314 /* wake up omap_atomic_complete */
315 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200316}
317
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200318/* -----------------------------------------------------------------------------
319 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600320 */
321
Rob Clarkcd5351f2011-11-12 12:09:40 -0600322static void omap_crtc_destroy(struct drm_crtc *crtc)
323{
324 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600325
326 DBG("%s", omap_crtc->name);
327
Laurent Pincharta42133a2015-01-17 19:09:26 +0200328 WARN_ON(omap_crtc->vblank_irq.registered);
Rob Clarkf5f94542012-12-04 13:59:12 -0600329
Rob Clarkcd5351f2011-11-12 12:09:40 -0600330 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600331
Rob Clarkcd5351f2011-11-12 12:09:40 -0600332 kfree(omap_crtc);
333}
334
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200335static void omap_crtc_enable(struct drm_crtc *crtc)
336{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200337 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200338
339 DBG("%s", omap_crtc->name);
340
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300341 rmb();
342 WARN_ON(omap_crtc->pending);
343 omap_crtc->pending = true;
344 wmb();
345
346 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
347
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200348 drm_crtc_vblank_on(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200349}
350
351static void omap_crtc_disable(struct drm_crtc *crtc)
352{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200353 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200354
355 DBG("%s", omap_crtc->name);
356
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200357 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200358}
359
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200360static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600361{
362 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200363 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Rob Clarkf5f94542012-12-04 13:59:12 -0600364
365 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200366 omap_crtc->name, mode->base.id, mode->name,
367 mode->vrefresh, mode->clock,
368 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
369 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
370 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600371
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300372 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
373 omap_crtc->vm.flags |= DISPLAY_FLAGS_DE_HIGH |
374 DISPLAY_FLAGS_PIXDATA_POSEDGE |
375 DISPLAY_FLAGS_SYNC_NEGEDGE;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600376}
377
Jyri Sarha492a4262016-06-07 15:09:17 +0300378static int omap_crtc_atomic_check(struct drm_crtc *crtc,
379 struct drm_crtc_state *state)
380{
381 if (state->color_mgmt_changed && state->gamma_lut) {
382 uint length = state->gamma_lut->length /
383 sizeof(struct drm_color_lut);
384
385 if (length < 2)
386 return -EINVAL;
387 }
388
389 return 0;
390}
391
Daniel Vetterc201d002015-08-06 14:09:35 +0200392static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
393 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200394{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200395}
396
Daniel Vetterc201d002015-08-06 14:09:35 +0200397static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
398 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200399{
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300400 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
401
402 WARN_ON(omap_crtc->vblank_irq.registered);
403
Jyri Sarha492a4262016-06-07 15:09:17 +0300404 if (crtc->state->color_mgmt_changed) {
405 struct drm_color_lut *lut = NULL;
406 uint length = 0;
407
408 if (crtc->state->gamma_lut) {
409 lut = (struct drm_color_lut *)
410 crtc->state->gamma_lut->data;
411 length = crtc->state->gamma_lut->length /
412 sizeof(*lut);
413 }
414 dispc_mgr_set_gamma(omap_crtc->channel, lut, length);
415 }
416
Laurent Pinchartdadf4652016-06-06 04:25:04 +0300417 /*
418 * Only flush the CRTC if it is currently enabled. CRTCs that require a
419 * mode set are disabled prior plane updates and enabled afterwards.
420 * They are thus not active (regardless of what their CRTC core state
421 * reports) and the DRM core could thus call this function even though
422 * the CRTC is currently disabled. Do nothing in that case.
423 */
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300424 if (!omap_crtc->enabled)
425 return;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300426
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300427 DBG("%s: GO", omap_crtc->name);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300428
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300429 rmb();
430 WARN_ON(omap_crtc->pending);
431 omap_crtc->pending = true;
432 wmb();
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300433
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300434 dispc_mgr_go(omap_crtc->channel);
435 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200436}
437
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300438static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc,
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200439 struct drm_property *property)
440{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300441 struct drm_device *dev = crtc->dev;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200442 struct omap_drm_private *priv = dev->dev_private;
443
444 return property == priv->zorder_prop ||
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300445 property == crtc->primary->rotation_property;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200446}
447
Laurent Pinchartafc34932015-03-06 18:35:16 +0200448static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
449 struct drm_crtc_state *state,
450 struct drm_property *property,
451 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500452{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300453 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200454 struct drm_plane_state *plane_state;
455 struct drm_plane *plane = crtc->primary;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200456
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200457 /*
458 * Delegate property set to the primary plane. Get the plane
459 * state and set the property directly.
460 */
Laurent Pinchartafc34932015-03-06 18:35:16 +0200461
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200462 plane_state = drm_atomic_get_plane_state(state->state, plane);
463 if (IS_ERR(plane_state))
464 return PTR_ERR(plane_state);
465
466 return drm_atomic_plane_set_property(plane, plane_state,
467 property, val);
468 }
469
470 return -EINVAL;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200471}
472
473static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
474 const struct drm_crtc_state *state,
475 struct drm_property *property,
476 uint64_t *val)
477{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300478 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200479 /*
480 * Delegate property get to the primary plane. The
481 * drm_atomic_plane_get_property() function isn't exported, but
482 * can be called through drm_object_property_get_value() as that
483 * will call drm_atomic_get_property() for atomic drivers.
484 */
485 return drm_object_property_get_value(&crtc->primary->base,
486 property, val);
487 }
488
489 return -EINVAL;
Rob Clark3c810c62012-08-15 15:18:01 -0500490}
491
Rob Clarkcd5351f2011-11-12 12:09:40 -0600492static const struct drm_crtc_funcs omap_crtc_funcs = {
Laurent Pinchart69a12262015-03-05 21:38:16 +0200493 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200494 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600495 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200496 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300497 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200498 .set_property = drm_atomic_helper_crtc_set_property,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200499 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
500 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200501 .atomic_set_property = omap_crtc_atomic_set_property,
502 .atomic_get_property = omap_crtc_atomic_get_property,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600503};
504
505static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200506 .mode_set_nofb = omap_crtc_mode_set_nofb,
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200507 .disable = omap_crtc_disable,
508 .enable = omap_crtc_enable,
Jyri Sarha492a4262016-06-07 15:09:17 +0300509 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200510 .atomic_begin = omap_crtc_atomic_begin,
511 .atomic_flush = omap_crtc_atomic_flush,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600512};
513
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200514/* -----------------------------------------------------------------------------
515 * Init and Cleanup
516 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300517
Rob Clarkf5f94542012-12-04 13:59:12 -0600518static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200519 [OMAP_DSS_CHANNEL_LCD] = "lcd",
520 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
521 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
522 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600523};
524
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300525void omap_crtc_pre_init(void)
526{
527 dss_install_mgr_ops(&mgr_ops);
528}
529
Archit Taneja3a01ab22014-01-02 14:49:51 +0530530void omap_crtc_pre_uninit(void)
531{
532 dss_uninstall_mgr_ops();
533}
534
Rob Clarkcd5351f2011-11-12 12:09:40 -0600535/* initialize crtc */
536struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Rob Clarkf5f94542012-12-04 13:59:12 -0600537 struct drm_plane *plane, enum omap_channel channel, int id)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600538{
539 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600540 struct omap_crtc *omap_crtc;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200541 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600542
Rob Clarkf5f94542012-12-04 13:59:12 -0600543 DBG("%s", channel_names[channel]);
544
545 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800546 if (!omap_crtc)
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200547 return NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600548
Rob Clarkcd5351f2011-11-12 12:09:40 -0600549 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600550
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300551 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600552
Archit Taneja0d8f3712013-03-26 19:15:19 +0530553 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530554 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530555
Laurent Pincharta42133a2015-01-17 19:09:26 +0200556 omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
557 omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -0600558
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200559 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200560 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200561 if (ret < 0) {
562 kfree(omap_crtc);
563 return NULL;
564 }
565
Rob Clarkcd5351f2011-11-12 12:09:40 -0600566 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
567
Jyri Sarha492a4262016-06-07 15:09:17 +0300568 /* The dispc API adapts to what ever size, but the HW supports
569 * 256 element gamma table for LCDs and 1024 element table for
570 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
571 * tables so lets use that. Size of HW gamma table can be
572 * extracted with dispc_mgr_gamma_size(). If it returns 0
573 * gamma table is not supprted.
574 */
575 if (dispc_mgr_gamma_size(channel)) {
576 uint gamma_lut_size = 256;
577
578 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
579 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
580 }
581
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200582 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500583
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300584 omap_crtcs[channel] = omap_crtc;
585
Rob Clarkcd5351f2011-11-12 12:09:40 -0600586 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600587}