blob: 5c18c41dbdb4e569dd13b719aeaa59ad732e3e03 [file] [log] [blame]
Yaniv Gardi39e794b2015-01-15 16:32:36 +02001/*
2 * Copyright (c) 2013-2015, Linux Foundation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14
15#include "phy-qcom-ufs-qmp-20nm.h"
16
17#define UFS_PHY_NAME "ufs_phy_qmp_20nm"
18
19static
20int ufs_qcom_phy_qmp_20nm_phy_calibrate(struct ufs_qcom_phy *ufs_qcom_phy,
21 bool is_rate_B)
22{
23 struct ufs_qcom_phy_calibration *tbl_A, *tbl_B;
24 int tbl_size_A, tbl_size_B;
25 u8 major = ufs_qcom_phy->host_ctrl_rev_major;
26 u16 minor = ufs_qcom_phy->host_ctrl_rev_minor;
27 u16 step = ufs_qcom_phy->host_ctrl_rev_step;
28 int err;
29
30 if ((major == 0x1) && (minor == 0x002) && (step == 0x0000)) {
31 tbl_size_A = ARRAY_SIZE(phy_cal_table_rate_A_1_2_0);
32 tbl_A = phy_cal_table_rate_A_1_2_0;
33 } else if ((major == 0x1) && (minor == 0x003) && (step == 0x0000)) {
34 tbl_size_A = ARRAY_SIZE(phy_cal_table_rate_A_1_3_0);
35 tbl_A = phy_cal_table_rate_A_1_3_0;
36 } else {
37 dev_err(ufs_qcom_phy->dev, "%s: Unknown UFS-PHY version, no calibration values\n",
38 __func__);
39 err = -ENODEV;
40 goto out;
41 }
42
43 tbl_size_B = ARRAY_SIZE(phy_cal_table_rate_B);
44 tbl_B = phy_cal_table_rate_B;
45
46 err = ufs_qcom_phy_calibrate(ufs_qcom_phy, tbl_A, tbl_size_A,
47 tbl_B, tbl_size_B, is_rate_B);
48
49 if (err)
50 dev_err(ufs_qcom_phy->dev, "%s: ufs_qcom_phy_calibrate() failed %d\n",
51 __func__, err);
52
53out:
54 return err;
55}
56
57static
58void ufs_qcom_phy_qmp_20nm_advertise_quirks(struct ufs_qcom_phy *phy_common)
59{
60 phy_common->quirks =
61 UFS_QCOM_PHY_QUIRK_HIBERN8_EXIT_AFTER_PHY_PWR_COLLAPSE;
62}
63
64static int ufs_qcom_phy_qmp_20nm_init(struct phy *generic_phy)
65{
Vivek Gautam9c7ce692016-11-08 15:37:47 +053066 return 0;
Yaniv Gardi39e794b2015-01-15 16:32:36 +020067}
68
Vivek Gautam3d4640f2016-11-08 15:37:49 +053069static int ufs_qcom_phy_qmp_20nm_exit(struct phy *generic_phy)
70{
71 return 0;
72}
73
Yaniv Gardi39e794b2015-01-15 16:32:36 +020074static
Vivek Gautam3d741ff2017-10-12 11:49:34 +053075int ufs_qcom_phy_qmp_20nm_set_mode(struct phy *generic_phy, enum phy_mode mode)
76{
77 struct ufs_qcom_phy *phy_common = get_ufs_qcom_phy(generic_phy);
78
79 phy_common->mode = PHY_MODE_INVALID;
80
81 if (mode > 0)
82 phy_common->mode = mode;
83
84 return 0;
85}
86
87static
Yaniv Gardi39e794b2015-01-15 16:32:36 +020088void ufs_qcom_phy_qmp_20nm_power_control(struct ufs_qcom_phy *phy, bool val)
89{
90 bool hibern8_exit_after_pwr_collapse = phy->quirks &
91 UFS_QCOM_PHY_QUIRK_HIBERN8_EXIT_AFTER_PHY_PWR_COLLAPSE;
92
93 if (val) {
94 writel_relaxed(0x1, phy->mmio + UFS_PHY_POWER_DOWN_CONTROL);
95 /*
96 * Before any transactions involving PHY, ensure PHY knows
97 * that it's analog rail is powered ON.
98 */
99 mb();
100
101 if (hibern8_exit_after_pwr_collapse) {
102 /*
103 * Give atleast 1us delay after restoring PHY analog
104 * power.
105 */
106 usleep_range(1, 2);
107 writel_relaxed(0x0A, phy->mmio +
108 QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
109 writel_relaxed(0x08, phy->mmio +
110 QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
111 /*
112 * Make sure workaround is deactivated before proceeding
113 * with normal PHY operations.
114 */
115 mb();
116 }
117 } else {
118 if (hibern8_exit_after_pwr_collapse) {
119 writel_relaxed(0x0A, phy->mmio +
120 QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
121 writel_relaxed(0x02, phy->mmio +
122 QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
123 /*
124 * Make sure that above workaround is activated before
125 * PHY analog power collapse.
126 */
127 mb();
128 }
129
130 writel_relaxed(0x0, phy->mmio + UFS_PHY_POWER_DOWN_CONTROL);
131 /*
132 * ensure that PHY knows its PHY analog rail is going
133 * to be powered down
134 */
135 mb();
136 }
137}
138
139static
140void ufs_qcom_phy_qmp_20nm_set_tx_lane_enable(struct ufs_qcom_phy *phy, u32 val)
141{
142 writel_relaxed(val & UFS_PHY_TX_LANE_ENABLE_MASK,
143 phy->mmio + UFS_PHY_TX_LANE_ENABLE);
144 mb();
145}
146
147static inline void ufs_qcom_phy_qmp_20nm_start_serdes(struct ufs_qcom_phy *phy)
148{
149 u32 tmp;
150
151 tmp = readl_relaxed(phy->mmio + UFS_PHY_PHY_START);
152 tmp &= ~MASK_SERDES_START;
153 tmp |= (1 << OFFSET_SERDES_START);
154 writel_relaxed(tmp, phy->mmio + UFS_PHY_PHY_START);
155 mb();
156}
157
158static int ufs_qcom_phy_qmp_20nm_is_pcs_ready(struct ufs_qcom_phy *phy_common)
159{
160 int err = 0;
161 u32 val;
162
163 err = readl_poll_timeout(phy_common->mmio + UFS_PHY_PCS_READY_STATUS,
164 val, (val & MASK_PCS_READY), 10, 1000000);
165 if (err)
166 dev_err(phy_common->dev, "%s: poll for pcs failed err = %d\n",
167 __func__, err);
168 return err;
169}
170
Axel Lin4a9e5ca2015-07-15 15:33:51 +0800171static const struct phy_ops ufs_qcom_phy_qmp_20nm_phy_ops = {
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200172 .init = ufs_qcom_phy_qmp_20nm_init,
Vivek Gautam3d4640f2016-11-08 15:37:49 +0530173 .exit = ufs_qcom_phy_qmp_20nm_exit,
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200174 .power_on = ufs_qcom_phy_power_on,
175 .power_off = ufs_qcom_phy_power_off,
Vivek Gautam3d741ff2017-10-12 11:49:34 +0530176 .set_mode = ufs_qcom_phy_qmp_20nm_set_mode,
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200177 .owner = THIS_MODULE,
178};
179
180static struct ufs_qcom_phy_specific_ops phy_20nm_ops = {
181 .calibrate_phy = ufs_qcom_phy_qmp_20nm_phy_calibrate,
182 .start_serdes = ufs_qcom_phy_qmp_20nm_start_serdes,
183 .is_physical_coding_sublayer_ready = ufs_qcom_phy_qmp_20nm_is_pcs_ready,
184 .set_tx_lane_enable = ufs_qcom_phy_qmp_20nm_set_tx_lane_enable,
185 .power_control = ufs_qcom_phy_qmp_20nm_power_control,
186};
187
188static int ufs_qcom_phy_qmp_20nm_probe(struct platform_device *pdev)
189{
190 struct device *dev = &pdev->dev;
191 struct phy *generic_phy;
192 struct ufs_qcom_phy_qmp_20nm *phy;
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530193 struct ufs_qcom_phy *phy_common;
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200194 int err = 0;
195
196 phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
197 if (!phy) {
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200198 err = -ENOMEM;
199 goto out;
200 }
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530201 phy_common = &phy->common_cfg;
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200202
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530203 generic_phy = ufs_qcom_phy_generic_probe(pdev, phy_common,
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200204 &ufs_qcom_phy_qmp_20nm_phy_ops, &phy_20nm_ops);
205
206 if (!generic_phy) {
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200207 err = -EIO;
208 goto out;
209 }
210
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530211 err = ufs_qcom_phy_init_clks(phy_common);
Bjorn Andersson42020c72017-01-22 13:17:49 -0800212 if (err)
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530213 goto out;
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530214
215 err = ufs_qcom_phy_init_vregulators(phy_common);
Bjorn Andersson42020c72017-01-22 13:17:49 -0800216 if (err)
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530217 goto out;
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530218
219 ufs_qcom_phy_qmp_20nm_advertise_quirks(phy_common);
220
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200221 phy_set_drvdata(generic_phy, phy);
222
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530223 strlcpy(phy_common->name, UFS_PHY_NAME, sizeof(phy_common->name));
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200224
225out:
226 return err;
227}
228
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200229static const struct of_device_id ufs_qcom_phy_qmp_20nm_of_match[] = {
230 {.compatible = "qcom,ufs-phy-qmp-20nm"},
231 {},
232};
233MODULE_DEVICE_TABLE(of, ufs_qcom_phy_qmp_20nm_of_match);
234
235static struct platform_driver ufs_qcom_phy_qmp_20nm_driver = {
236 .probe = ufs_qcom_phy_qmp_20nm_probe,
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200237 .driver = {
238 .of_match_table = ufs_qcom_phy_qmp_20nm_of_match,
239 .name = "ufs_qcom_phy_qmp_20nm",
Yaniv Gardi39e794b2015-01-15 16:32:36 +0200240 },
241};
242
243module_platform_driver(ufs_qcom_phy_qmp_20nm_driver);
244
245MODULE_DESCRIPTION("Universal Flash Storage (UFS) QCOM PHY QMP 20nm");
246MODULE_LICENSE("GPL v2");