blob: 6caa678edcffa56a6f45ad0b9b3ee3691095390d [file] [log] [blame]
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001/*
2 * Copyright (C) 2015 Broadcom
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/**
10 * DOC: VC4 plane module
11 *
12 * Each DRM plane is a layer of pixels being scanned out by the HVS.
13 *
14 * At atomic modeset check time, we compute the HVS display element
15 * state that would be necessary for displaying the plane (giving us a
16 * chance to figure out if a plane configuration is invalid), then at
17 * atomic flush time the CRTC will ask us to write our element state
18 * into the region of the HVS that it has allocated for us.
19 */
20
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090021#include <drm/drm_atomic.h>
22#include <drm/drm_atomic_helper.h>
23#include <drm/drm_fb_cma_helper.h>
24#include <drm/drm_plane_helper.h>
Daniel Vetter72fdb402018-09-05 15:57:11 +020025#include <drm/drm_atomic_uapi.h>
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090026
Boris Brezillonb9f19252017-10-19 14:57:48 +020027#include "uapi/drm/vc4_drm.h"
Eric Anholtc8b75bc2015-03-02 13:01:12 -080028#include "vc4_drv.h"
29#include "vc4_regs.h"
Eric Anholtc8b75bc2015-03-02 13:01:12 -080030
Eric Anholtc8b75bc2015-03-02 13:01:12 -080031static const struct hvs_format {
32 u32 drm; /* DRM_FORMAT_* */
33 u32 hvs; /* HVS_FORMAT_* */
34 u32 pixel_order;
Eric Anholtc8b75bc2015-03-02 13:01:12 -080035} hvs_formats[] = {
36 {
37 .drm = DRM_FORMAT_XRGB8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010038 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtc8b75bc2015-03-02 13:01:12 -080039 },
40 {
41 .drm = DRM_FORMAT_ARGB8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010042 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtc8b75bc2015-03-02 13:01:12 -080043 },
Eric Anholtfe4cd842015-10-20 13:59:15 +010044 {
Rob Herring93977762016-06-09 16:19:25 -050045 .drm = DRM_FORMAT_ABGR8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010046 .pixel_order = HVS_PIXEL_ORDER_ARGB,
Rob Herring93977762016-06-09 16:19:25 -050047 },
48 {
49 .drm = DRM_FORMAT_XBGR8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010050 .pixel_order = HVS_PIXEL_ORDER_ARGB,
Rob Herring93977762016-06-09 16:19:25 -050051 },
52 {
Eric Anholtfe4cd842015-10-20 13:59:15 +010053 .drm = DRM_FORMAT_RGB565, .hvs = HVS_PIXEL_FORMAT_RGB565,
Maxime Ripard124e5da2017-12-22 15:31:27 +010054 .pixel_order = HVS_PIXEL_ORDER_XRGB,
Eric Anholtfe4cd842015-10-20 13:59:15 +010055 },
56 {
57 .drm = DRM_FORMAT_BGR565, .hvs = HVS_PIXEL_FORMAT_RGB565,
Maxime Ripard124e5da2017-12-22 15:31:27 +010058 .pixel_order = HVS_PIXEL_ORDER_XBGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010059 },
60 {
61 .drm = DRM_FORMAT_ARGB1555, .hvs = HVS_PIXEL_FORMAT_RGBA5551,
Maxime Ripard124e5da2017-12-22 15:31:27 +010062 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010063 },
64 {
65 .drm = DRM_FORMAT_XRGB1555, .hvs = HVS_PIXEL_FORMAT_RGBA5551,
Maxime Ripard124e5da2017-12-22 15:31:27 +010066 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010067 },
Eric Anholtfc040232015-12-30 12:25:44 -080068 {
Dave Stevenson88f81562017-11-16 14:22:29 +000069 .drm = DRM_FORMAT_RGB888, .hvs = HVS_PIXEL_FORMAT_RGB888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010070 .pixel_order = HVS_PIXEL_ORDER_XRGB,
Dave Stevenson88f81562017-11-16 14:22:29 +000071 },
72 {
73 .drm = DRM_FORMAT_BGR888, .hvs = HVS_PIXEL_FORMAT_RGB888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010074 .pixel_order = HVS_PIXEL_ORDER_XBGR,
Dave Stevenson88f81562017-11-16 14:22:29 +000075 },
76 {
Eric Anholtfc040232015-12-30 12:25:44 -080077 .drm = DRM_FORMAT_YUV422,
78 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000079 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080080 },
81 {
82 .drm = DRM_FORMAT_YVU422,
83 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000084 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
Eric Anholtfc040232015-12-30 12:25:44 -080085 },
86 {
87 .drm = DRM_FORMAT_YUV420,
88 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000089 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080090 },
91 {
92 .drm = DRM_FORMAT_YVU420,
93 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000094 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
Eric Anholtfc040232015-12-30 12:25:44 -080095 },
96 {
97 .drm = DRM_FORMAT_NV12,
98 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000099 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -0800100 },
101 {
Dave Stevensoncb20dd12017-11-16 14:22:31 +0000102 .drm = DRM_FORMAT_NV21,
103 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
104 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
105 },
106 {
Eric Anholtfc040232015-12-30 12:25:44 -0800107 .drm = DRM_FORMAT_NV16,
108 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +0000109 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -0800110 },
Dave Stevensoncb20dd12017-11-16 14:22:31 +0000111 {
112 .drm = DRM_FORMAT_NV61,
113 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
114 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
115 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800116};
117
118static const struct hvs_format *vc4_get_hvs_format(u32 drm_format)
119{
120 unsigned i;
121
122 for (i = 0; i < ARRAY_SIZE(hvs_formats); i++) {
123 if (hvs_formats[i].drm == drm_format)
124 return &hvs_formats[i];
125 }
126
127 return NULL;
128}
129
Eric Anholt21af94c2015-10-20 16:06:57 +0100130static enum vc4_scaling_mode vc4_get_scaling_mode(u32 src, u32 dst)
131{
132 if (dst > src)
133 return VC4_SCALING_PPF;
134 else if (dst < src)
135 return VC4_SCALING_TPZ;
136 else
137 return VC4_SCALING_NONE;
138}
139
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800140static bool plane_enabled(struct drm_plane_state *state)
141{
142 return state->fb && state->crtc;
143}
144
kbuild test robot91276ae2015-10-22 11:12:26 +0800145static struct drm_plane_state *vc4_plane_duplicate_state(struct drm_plane *plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800146{
147 struct vc4_plane_state *vc4_state;
148
149 if (WARN_ON(!plane->state))
150 return NULL;
151
152 vc4_state = kmemdup(plane->state, sizeof(*vc4_state), GFP_KERNEL);
153 if (!vc4_state)
154 return NULL;
155
Eric Anholt21af94c2015-10-20 16:06:57 +0100156 memset(&vc4_state->lbm, 0, sizeof(vc4_state->lbm));
157
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800158 __drm_atomic_helper_plane_duplicate_state(plane, &vc4_state->base);
159
160 if (vc4_state->dlist) {
161 vc4_state->dlist = kmemdup(vc4_state->dlist,
162 vc4_state->dlist_count * 4,
163 GFP_KERNEL);
164 if (!vc4_state->dlist) {
165 kfree(vc4_state);
166 return NULL;
167 }
168 vc4_state->dlist_size = vc4_state->dlist_count;
169 }
170
171 return &vc4_state->base;
172}
173
kbuild test robot91276ae2015-10-22 11:12:26 +0800174static void vc4_plane_destroy_state(struct drm_plane *plane,
175 struct drm_plane_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800176{
Eric Anholt21af94c2015-10-20 16:06:57 +0100177 struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800178 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
179
Eric Anholt21af94c2015-10-20 16:06:57 +0100180 if (vc4_state->lbm.allocated) {
181 unsigned long irqflags;
182
183 spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
184 drm_mm_remove_node(&vc4_state->lbm);
185 spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
186 }
187
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800188 kfree(vc4_state->dlist);
Daniel Vetter2f701692016-05-09 16:34:10 +0200189 __drm_atomic_helper_plane_destroy_state(&vc4_state->base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800190 kfree(state);
191}
192
193/* Called during init to allocate the plane's atomic state. */
kbuild test robot91276ae2015-10-22 11:12:26 +0800194static void vc4_plane_reset(struct drm_plane *plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800195{
196 struct vc4_plane_state *vc4_state;
197
198 WARN_ON(plane->state);
199
200 vc4_state = kzalloc(sizeof(*vc4_state), GFP_KERNEL);
201 if (!vc4_state)
202 return;
203
Alexandru Gheorghe42da6332018-08-04 17:15:29 +0100204 __drm_atomic_helper_plane_reset(plane, &vc4_state->base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800205}
206
207static void vc4_dlist_write(struct vc4_plane_state *vc4_state, u32 val)
208{
209 if (vc4_state->dlist_count == vc4_state->dlist_size) {
210 u32 new_size = max(4u, vc4_state->dlist_count * 2);
Kees Cook6da2ec52018-06-12 13:55:00 -0700211 u32 *new_dlist = kmalloc_array(new_size, 4, GFP_KERNEL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800212
213 if (!new_dlist)
214 return;
215 memcpy(new_dlist, vc4_state->dlist, vc4_state->dlist_count * 4);
216
217 kfree(vc4_state->dlist);
218 vc4_state->dlist = new_dlist;
219 vc4_state->dlist_size = new_size;
220 }
221
222 vc4_state->dlist[vc4_state->dlist_count++] = val;
223}
224
Eric Anholt21af94c2015-10-20 16:06:57 +0100225/* Returns the scl0/scl1 field based on whether the dimensions need to
226 * be up/down/non-scaled.
227 *
228 * This is a replication of a table from the spec.
229 */
Eric Anholtfc040232015-12-30 12:25:44 -0800230static u32 vc4_get_scl_field(struct drm_plane_state *state, int plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800231{
232 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
Eric Anholt21af94c2015-10-20 16:06:57 +0100233
Eric Anholtfc040232015-12-30 12:25:44 -0800234 switch (vc4_state->x_scaling[plane] << 2 | vc4_state->y_scaling[plane]) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100235 case VC4_SCALING_PPF << 2 | VC4_SCALING_PPF:
236 return SCALER_CTL0_SCL_H_PPF_V_PPF;
237 case VC4_SCALING_TPZ << 2 | VC4_SCALING_PPF:
238 return SCALER_CTL0_SCL_H_TPZ_V_PPF;
239 case VC4_SCALING_PPF << 2 | VC4_SCALING_TPZ:
240 return SCALER_CTL0_SCL_H_PPF_V_TPZ;
241 case VC4_SCALING_TPZ << 2 | VC4_SCALING_TPZ:
242 return SCALER_CTL0_SCL_H_TPZ_V_TPZ;
243 case VC4_SCALING_PPF << 2 | VC4_SCALING_NONE:
244 return SCALER_CTL0_SCL_H_PPF_V_NONE;
245 case VC4_SCALING_NONE << 2 | VC4_SCALING_PPF:
246 return SCALER_CTL0_SCL_H_NONE_V_PPF;
247 case VC4_SCALING_NONE << 2 | VC4_SCALING_TPZ:
248 return SCALER_CTL0_SCL_H_NONE_V_TPZ;
249 case VC4_SCALING_TPZ << 2 | VC4_SCALING_NONE:
250 return SCALER_CTL0_SCL_H_TPZ_V_NONE;
251 default:
252 case VC4_SCALING_NONE << 2 | VC4_SCALING_NONE:
253 /* The unity case is independently handled by
254 * SCALER_CTL0_UNITY.
255 */
256 return 0;
257 }
258}
259
260static int vc4_plane_setup_clipping_and_scaling(struct drm_plane_state *state)
261{
262 struct drm_plane *plane = state->plane;
263 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800264 struct drm_framebuffer *fb = state->fb;
Eric Anholtfc040232015-12-30 12:25:44 -0800265 struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100266 u32 subpixel_src_mask = (1 << 16) - 1;
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200267 u32 format = fb->format->format;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +0200268 int num_planes = fb->format->num_planes;
Boris Brezillon58a6a362018-08-03 11:22:29 +0200269 int min_scale = 1, max_scale = INT_MAX;
270 struct drm_crtc_state *crtc_state;
271 u32 h_subsample, v_subsample;
272 int i, ret;
273
274 crtc_state = drm_atomic_get_existing_crtc_state(state->state,
275 state->crtc);
276 if (!crtc_state) {
277 DRM_DEBUG_KMS("Invalid crtc state\n");
278 return -EINVAL;
279 }
280
281 /* No configuring scaling on the cursor plane, since it gets
282 * non-vblank-synced updates, and scaling requires LBM changes which
283 * have to be vblank-synced.
284 */
285 if (plane->type == DRM_PLANE_TYPE_CURSOR) {
286 min_scale = DRM_PLANE_HELPER_NO_SCALING;
287 max_scale = DRM_PLANE_HELPER_NO_SCALING;
288 } else {
289 min_scale = 1;
290 max_scale = INT_MAX;
291 }
292
293 ret = drm_atomic_helper_check_plane_state(state, crtc_state,
294 min_scale, max_scale,
295 true, true);
296 if (ret)
297 return ret;
298
299 h_subsample = drm_format_horz_chroma_subsampling(format);
300 v_subsample = drm_format_vert_chroma_subsampling(format);
Eric Anholt5c679992015-12-28 14:34:44 -0800301
Eric Anholtfc040232015-12-30 12:25:44 -0800302 for (i = 0; i < num_planes; i++)
303 vc4_state->offsets[i] = bo->paddr + fb->offsets[i];
Eric Anholt5c679992015-12-28 14:34:44 -0800304
Eric Anholt21af94c2015-10-20 16:06:57 +0100305 /* We don't support subpixel source positioning for scaling. */
Boris Brezillon58a6a362018-08-03 11:22:29 +0200306 if ((state->src.x1 & subpixel_src_mask) ||
307 (state->src.x2 & subpixel_src_mask) ||
308 (state->src.y1 & subpixel_src_mask) ||
309 (state->src.y2 & subpixel_src_mask)) {
Eric Anholtbf893ac2015-10-23 10:36:27 +0100310 return -EINVAL;
311 }
312
Boris Brezillon58a6a362018-08-03 11:22:29 +0200313 vc4_state->src_x = state->src.x1 >> 16;
314 vc4_state->src_y = state->src.y1 >> 16;
315 vc4_state->src_w[0] = (state->src.x2 - state->src.x1) >> 16;
316 vc4_state->src_h[0] = (state->src.y2 - state->src.y1) >> 16;
Eric Anholtf863e352015-12-28 14:45:25 -0800317
Boris Brezillon58a6a362018-08-03 11:22:29 +0200318 vc4_state->crtc_x = state->dst.x1;
319 vc4_state->crtc_y = state->dst.y1;
320 vc4_state->crtc_w = state->dst.x2 - state->dst.x1;
321 vc4_state->crtc_h = state->dst.y2 - state->dst.y1;
Eric Anholtf863e352015-12-28 14:45:25 -0800322
Eric Anholtfc040232015-12-30 12:25:44 -0800323 vc4_state->x_scaling[0] = vc4_get_scaling_mode(vc4_state->src_w[0],
324 vc4_state->crtc_w);
325 vc4_state->y_scaling[0] = vc4_get_scaling_mode(vc4_state->src_h[0],
326 vc4_state->crtc_h);
327
Boris Brezillon658d8cb2018-07-25 14:29:07 +0200328 vc4_state->is_unity = (vc4_state->x_scaling[0] == VC4_SCALING_NONE &&
329 vc4_state->y_scaling[0] == VC4_SCALING_NONE);
330
Eric Anholtfc040232015-12-30 12:25:44 -0800331 if (num_planes > 1) {
332 vc4_state->is_yuv = true;
333
Eric Anholtfc040232015-12-30 12:25:44 -0800334 vc4_state->src_w[1] = vc4_state->src_w[0] / h_subsample;
335 vc4_state->src_h[1] = vc4_state->src_h[0] / v_subsample;
336
337 vc4_state->x_scaling[1] =
338 vc4_get_scaling_mode(vc4_state->src_w[1],
339 vc4_state->crtc_w);
340 vc4_state->y_scaling[1] =
341 vc4_get_scaling_mode(vc4_state->src_h[1],
342 vc4_state->crtc_h);
343
Boris Brezillon05600542018-11-09 11:26:32 +0100344 /* YUV conversion requires that horizontal scaling be enabled
345 * on the UV plane even if vc4_get_scaling_mode() returned
346 * VC4_SCALING_NONE (which can happen when the down-scaling
347 * ratio is 0.5). Let's force it to VC4_SCALING_PPF in this
348 * case.
Eric Anholtfc040232015-12-30 12:25:44 -0800349 */
Boris Brezillon05600542018-11-09 11:26:32 +0100350 if (vc4_state->x_scaling[1] == VC4_SCALING_NONE)
351 vc4_state->x_scaling[1] = VC4_SCALING_PPF;
Boris Brezillona6a00912018-07-24 15:36:01 +0200352 } else {
Boris Brezillon2b02a052018-10-09 15:24:46 +0200353 vc4_state->is_yuv = false;
Boris Brezillona6a00912018-07-24 15:36:01 +0200354 vc4_state->x_scaling[1] = VC4_SCALING_NONE;
355 vc4_state->y_scaling[1] = VC4_SCALING_NONE;
Eric Anholtfc040232015-12-30 12:25:44 -0800356 }
357
Eric Anholt5c679992015-12-28 14:34:44 -0800358 return 0;
359}
360
Eric Anholt21af94c2015-10-20 16:06:57 +0100361static void vc4_write_tpz(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
362{
363 u32 scale, recip;
364
365 scale = (1 << 16) * src / dst;
366
367 /* The specs note that while the reciprocal would be defined
368 * as (1<<32)/scale, ~0 is close enough.
369 */
370 recip = ~0 / scale;
371
372 vc4_dlist_write(vc4_state,
373 VC4_SET_FIELD(scale, SCALER_TPZ0_SCALE) |
374 VC4_SET_FIELD(0, SCALER_TPZ0_IPHASE));
375 vc4_dlist_write(vc4_state,
376 VC4_SET_FIELD(recip, SCALER_TPZ1_RECIP));
377}
378
379static void vc4_write_ppf(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
380{
381 u32 scale = (1 << 16) * src / dst;
382
383 vc4_dlist_write(vc4_state,
384 SCALER_PPF_AGC |
385 VC4_SET_FIELD(scale, SCALER_PPF_SCALE) |
386 VC4_SET_FIELD(0, SCALER_PPF_IPHASE));
387}
388
389static u32 vc4_lbm_size(struct drm_plane_state *state)
390{
391 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
392 /* This is the worst case number. One of the two sizes will
393 * be used depending on the scaling configuration.
394 */
Eric Anholtfc040232015-12-30 12:25:44 -0800395 u32 pix_per_line = max(vc4_state->src_w[0], (u32)vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100396 u32 lbm;
397
Eric Anholtfc040232015-12-30 12:25:44 -0800398 if (!vc4_state->is_yuv) {
399 if (vc4_state->is_unity)
400 return 0;
401 else if (vc4_state->y_scaling[0] == VC4_SCALING_TPZ)
402 lbm = pix_per_line * 8;
403 else {
404 /* In special cases, this multiplier might be 12. */
405 lbm = pix_per_line * 16;
406 }
407 } else {
408 /* There are cases for this going down to a multiplier
409 * of 2, but according to the firmware source, the
410 * table in the docs is somewhat wrong.
411 */
Eric Anholt21af94c2015-10-20 16:06:57 +0100412 lbm = pix_per_line * 16;
413 }
414
415 lbm = roundup(lbm, 32);
416
417 return lbm;
418}
419
Eric Anholtfc040232015-12-30 12:25:44 -0800420static void vc4_write_scaling_parameters(struct drm_plane_state *state,
421 int channel)
Eric Anholt21af94c2015-10-20 16:06:57 +0100422{
423 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
424
425 /* Ch0 H-PPF Word 0: Scaling Parameters */
Eric Anholtfc040232015-12-30 12:25:44 -0800426 if (vc4_state->x_scaling[channel] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100427 vc4_write_ppf(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800428 vc4_state->src_w[channel], vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100429 }
430
431 /* Ch0 V-PPF Words 0-1: Scaling Parameters, Context */
Eric Anholtfc040232015-12-30 12:25:44 -0800432 if (vc4_state->y_scaling[channel] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100433 vc4_write_ppf(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800434 vc4_state->src_h[channel], vc4_state->crtc_h);
Eric Anholt21af94c2015-10-20 16:06:57 +0100435 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
436 }
437
438 /* Ch0 H-TPZ Words 0-1: Scaling Parameters, Recip */
Eric Anholtfc040232015-12-30 12:25:44 -0800439 if (vc4_state->x_scaling[channel] == VC4_SCALING_TPZ) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100440 vc4_write_tpz(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800441 vc4_state->src_w[channel], vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100442 }
443
444 /* Ch0 V-TPZ Words 0-2: Scaling Parameters, Recip, Context */
Eric Anholtfc040232015-12-30 12:25:44 -0800445 if (vc4_state->y_scaling[channel] == VC4_SCALING_TPZ) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100446 vc4_write_tpz(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800447 vc4_state->src_h[channel], vc4_state->crtc_h);
Eric Anholt21af94c2015-10-20 16:06:57 +0100448 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
449 }
450}
Eric Anholt5c679992015-12-28 14:34:44 -0800451
452/* Writes out a full display list for an active plane to the plane's
453 * private dlist state.
454 */
455static int vc4_plane_mode_set(struct drm_plane *plane,
456 struct drm_plane_state *state)
457{
Eric Anholt21af94c2015-10-20 16:06:57 +0100458 struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
Eric Anholt5c679992015-12-28 14:34:44 -0800459 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
460 struct drm_framebuffer *fb = state->fb;
Eric Anholt5c679992015-12-28 14:34:44 -0800461 u32 ctl0_offset = vc4_state->dlist_count;
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200462 const struct hvs_format *format = vc4_get_hvs_format(fb->format->format);
Dave Stevensone065a8d2018-03-16 15:04:35 -0700463 u64 base_format_mod = fourcc_mod_broadcom_mod(fb->modifier);
Eric Anholtfc040232015-12-30 12:25:44 -0800464 int num_planes = drm_format_num_planes(format->drm);
Boris Brezillona65511b12018-08-03 11:22:30 +0200465 u32 h_subsample, v_subsample;
Stefan Schake22445f02018-04-20 17:09:54 -0700466 bool mix_plane_alpha;
Stefan Schake3d67b682018-03-09 01:53:35 +0100467 bool covers_screen;
Eric Anholt98830d912017-06-07 17:13:35 -0700468 u32 scl0, scl1, pitch0;
469 u32 lbm_size, tiling;
Eric Anholt21af94c2015-10-20 16:06:57 +0100470 unsigned long irqflags;
Dave Stevensone065a8d2018-03-16 15:04:35 -0700471 u32 hvs_format = format->hvs;
Eric Anholtfc040232015-12-30 12:25:44 -0800472 int ret, i;
Eric Anholt5c679992015-12-28 14:34:44 -0800473
474 ret = vc4_plane_setup_clipping_and_scaling(state);
475 if (ret)
476 return ret;
477
Eric Anholt21af94c2015-10-20 16:06:57 +0100478 /* Allocate the LBM memory that the HVS will use for temporary
479 * storage due to our scaling/format conversion.
480 */
481 lbm_size = vc4_lbm_size(state);
482 if (lbm_size) {
483 if (!vc4_state->lbm.allocated) {
484 spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
Chris Wilson4e64e552017-02-02 21:04:38 +0000485 ret = drm_mm_insert_node_generic(&vc4->hvs->lbm_mm,
486 &vc4_state->lbm,
487 lbm_size, 32, 0, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100488 spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
489 } else {
490 WARN_ON_ONCE(lbm_size != vc4_state->lbm.size);
491 }
492 }
493
494 if (ret)
495 return ret;
496
Eric Anholtfc040232015-12-30 12:25:44 -0800497 /* SCL1 is used for Cb/Cr scaling of planar formats. For RGB
498 * and 4:4:4, scl1 should be set to scl0 so both channels of
499 * the scaler do the same thing. For YUV, the Y plane needs
500 * to be put in channel 1 and Cb/Cr in channel 0, so we swap
501 * the scl fields here.
502 */
503 if (num_planes == 1) {
Boris Brezillon9a0e9802018-05-07 14:13:03 +0200504 scl0 = vc4_get_scl_field(state, 0);
Eric Anholtfc040232015-12-30 12:25:44 -0800505 scl1 = scl0;
506 } else {
507 scl0 = vc4_get_scl_field(state, 1);
508 scl1 = vc4_get_scl_field(state, 0);
509 }
Eric Anholt21af94c2015-10-20 16:06:57 +0100510
Boris Brezillona65511b12018-08-03 11:22:30 +0200511 h_subsample = drm_format_horz_chroma_subsampling(format->drm);
512 v_subsample = drm_format_vert_chroma_subsampling(format->drm);
513
Dave Stevensone065a8d2018-03-16 15:04:35 -0700514 switch (base_format_mod) {
Eric Anholt98830d912017-06-07 17:13:35 -0700515 case DRM_FORMAT_MOD_LINEAR:
516 tiling = SCALER_CTL0_TILING_LINEAR;
517 pitch0 = VC4_SET_FIELD(fb->pitches[0], SCALER_SRC_PITCH);
Boris Brezillona65511b12018-08-03 11:22:30 +0200518
519 /* Adjust the base pointer to the first pixel to be scanned
520 * out.
521 */
522 for (i = 0; i < num_planes; i++) {
523 vc4_state->offsets[i] += vc4_state->src_y /
524 (i ? v_subsample : 1) *
525 fb->pitches[i];
526 vc4_state->offsets[i] += vc4_state->src_x /
527 (i ? h_subsample : 1) *
528 fb->format->cpp[i];
529 }
Boris Brezillon3e407412018-08-03 11:22:31 +0200530
Eric Anholt98830d912017-06-07 17:13:35 -0700531 break;
Eric Anholt652badb2017-09-27 12:32:09 -0700532
533 case DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED: {
Eric Anholt652badb2017-09-27 12:32:09 -0700534 u32 tile_size_shift = 12; /* T tiles are 4kb */
Boris Brezillon3e407412018-08-03 11:22:31 +0200535 /* Whole-tile offsets, mostly for setting the pitch. */
536 u32 tile_w_shift = fb->format->cpp[0] == 2 ? 6 : 5;
Eric Anholt652badb2017-09-27 12:32:09 -0700537 u32 tile_h_shift = 5; /* 16 and 32bpp are 32 pixels high */
Boris Brezillon3e407412018-08-03 11:22:31 +0200538 u32 tile_w_mask = (1 << tile_w_shift) - 1;
539 /* The height mask on 32-bit-per-pixel tiles is 63, i.e. twice
540 * the height (in pixels) of a 4k tile.
541 */
542 u32 tile_h_mask = (2 << tile_h_shift) - 1;
543 /* For T-tiled, the FB pitch is "how many bytes from one row to
544 * the next, such that
545 *
546 * pitch * tile_h == tile_size * tiles_per_row
547 */
Eric Anholt652badb2017-09-27 12:32:09 -0700548 u32 tiles_w = fb->pitches[0] >> (tile_size_shift - tile_h_shift);
Boris Brezillon3e407412018-08-03 11:22:31 +0200549 u32 tiles_l = vc4_state->src_x >> tile_w_shift;
550 u32 tiles_r = tiles_w - tiles_l;
551 u32 tiles_t = vc4_state->src_y >> tile_h_shift;
552 /* Intra-tile offsets, which modify the base address (the
553 * SCALER_PITCH0_TILE_Y_OFFSET tells HVS how to walk from that
554 * base address).
555 */
556 u32 tile_y = (vc4_state->src_y >> 4) & 1;
557 u32 subtile_y = (vc4_state->src_y >> 2) & 3;
558 u32 utile_y = vc4_state->src_y & 3;
559 u32 x_off = vc4_state->src_x & tile_w_mask;
560 u32 y_off = vc4_state->src_y & tile_h_mask;
Eric Anholt652badb2017-09-27 12:32:09 -0700561
Eric Anholt98830d912017-06-07 17:13:35 -0700562 tiling = SCALER_CTL0_TILING_256B_OR_T;
Boris Brezillon3e407412018-08-03 11:22:31 +0200563 pitch0 = (VC4_SET_FIELD(x_off, SCALER_PITCH0_SINK_PIX) |
564 VC4_SET_FIELD(y_off, SCALER_PITCH0_TILE_Y_OFFSET) |
565 VC4_SET_FIELD(tiles_l, SCALER_PITCH0_TILE_WIDTH_L) |
566 VC4_SET_FIELD(tiles_r, SCALER_PITCH0_TILE_WIDTH_R));
567 vc4_state->offsets[0] += tiles_t * (tiles_w << tile_size_shift);
568 vc4_state->offsets[0] += subtile_y << 8;
569 vc4_state->offsets[0] += utile_y << 4;
Eric Anholt98830d912017-06-07 17:13:35 -0700570
Boris Brezillon3e407412018-08-03 11:22:31 +0200571 /* Rows of tiles alternate left-to-right and right-to-left. */
572 if (tiles_t & 1) {
573 pitch0 |= SCALER_PITCH0_TILE_INITIAL_LINE_DIR;
574 vc4_state->offsets[0] += (tiles_w - tiles_l) <<
575 tile_size_shift;
576 vc4_state->offsets[0] -= (1 + !tile_y) << 10;
577 } else {
578 vc4_state->offsets[0] += tiles_l << tile_size_shift;
579 vc4_state->offsets[0] += tile_y << 10;
580 }
581
Eric Anholt98830d912017-06-07 17:13:35 -0700582 break;
Eric Anholt652badb2017-09-27 12:32:09 -0700583 }
584
Dave Stevensone065a8d2018-03-16 15:04:35 -0700585 case DRM_FORMAT_MOD_BROADCOM_SAND64:
586 case DRM_FORMAT_MOD_BROADCOM_SAND128:
587 case DRM_FORMAT_MOD_BROADCOM_SAND256: {
588 uint32_t param = fourcc_mod_broadcom_param(fb->modifier);
589
590 /* Column-based NV12 or RGBA.
591 */
592 if (fb->format->num_planes > 1) {
593 if (hvs_format != HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE) {
594 DRM_DEBUG_KMS("SAND format only valid for NV12/21");
595 return -EINVAL;
596 }
597 hvs_format = HVS_PIXEL_FORMAT_H264;
598 } else {
599 if (base_format_mod == DRM_FORMAT_MOD_BROADCOM_SAND256) {
600 DRM_DEBUG_KMS("SAND256 format only valid for H.264");
601 return -EINVAL;
602 }
603 }
604
605 switch (base_format_mod) {
606 case DRM_FORMAT_MOD_BROADCOM_SAND64:
607 tiling = SCALER_CTL0_TILING_64B;
608 break;
609 case DRM_FORMAT_MOD_BROADCOM_SAND128:
610 tiling = SCALER_CTL0_TILING_128B;
611 break;
612 case DRM_FORMAT_MOD_BROADCOM_SAND256:
613 tiling = SCALER_CTL0_TILING_256B_OR_T;
614 break;
615 default:
616 break;
617 }
618
619 if (param > SCALER_TILE_HEIGHT_MASK) {
620 DRM_DEBUG_KMS("SAND height too large (%d)\n", param);
621 return -EINVAL;
622 }
623
624 pitch0 = VC4_SET_FIELD(param, SCALER_TILE_HEIGHT);
625 break;
626 }
627
Eric Anholt98830d912017-06-07 17:13:35 -0700628 default:
629 DRM_DEBUG_KMS("Unsupported FB tiling flag 0x%16llx",
630 (long long)fb->modifier);
631 return -EINVAL;
632 }
633
Eric Anholt21af94c2015-10-20 16:06:57 +0100634 /* Control word */
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800635 vc4_dlist_write(vc4_state,
636 SCALER_CTL0_VALID |
Maxime Ripard3257ec72018-05-17 15:37:59 +0200637 VC4_SET_FIELD(SCALER_CTL0_RGBA_EXPAND_ROUND, SCALER_CTL0_RGBA_EXPAND) |
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800638 (format->pixel_order << SCALER_CTL0_ORDER_SHIFT) |
Dave Stevensone065a8d2018-03-16 15:04:35 -0700639 (hvs_format << SCALER_CTL0_PIXEL_FORMAT_SHIFT) |
Eric Anholt98830d912017-06-07 17:13:35 -0700640 VC4_SET_FIELD(tiling, SCALER_CTL0_TILING) |
Eric Anholt21af94c2015-10-20 16:06:57 +0100641 (vc4_state->is_unity ? SCALER_CTL0_UNITY : 0) |
Eric Anholtfc040232015-12-30 12:25:44 -0800642 VC4_SET_FIELD(scl0, SCALER_CTL0_SCL0) |
643 VC4_SET_FIELD(scl1, SCALER_CTL0_SCL1));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800644
645 /* Position Word 0: Image Positions and Alpha Value */
Eric Anholt6674a902015-12-30 11:50:22 -0800646 vc4_state->pos0_offset = vc4_state->dlist_count;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800647 vc4_dlist_write(vc4_state,
Stefan Schake22445f02018-04-20 17:09:54 -0700648 VC4_SET_FIELD(state->alpha >> 8, SCALER_POS0_FIXED_ALPHA) |
Eric Anholt5c679992015-12-28 14:34:44 -0800649 VC4_SET_FIELD(vc4_state->crtc_x, SCALER_POS0_START_X) |
650 VC4_SET_FIELD(vc4_state->crtc_y, SCALER_POS0_START_Y));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800651
Eric Anholt21af94c2015-10-20 16:06:57 +0100652 /* Position Word 1: Scaled Image Dimensions. */
653 if (!vc4_state->is_unity) {
654 vc4_dlist_write(vc4_state,
655 VC4_SET_FIELD(vc4_state->crtc_w,
656 SCALER_POS1_SCL_WIDTH) |
657 VC4_SET_FIELD(vc4_state->crtc_h,
658 SCALER_POS1_SCL_HEIGHT));
659 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800660
Stefan Schake22445f02018-04-20 17:09:54 -0700661 /* Don't waste cycles mixing with plane alpha if the set alpha
662 * is opaque or there is no per-pixel alpha information.
663 * In any case we use the alpha property value as the fixed alpha.
664 */
665 mix_plane_alpha = state->alpha != DRM_BLEND_ALPHA_OPAQUE &&
666 fb->format->has_alpha;
667
Stefan Schake05202c22018-03-09 01:53:34 +0100668 /* Position Word 2: Source Image Size, Alpha */
Eric Anholt6674a902015-12-30 11:50:22 -0800669 vc4_state->pos2_offset = vc4_state->dlist_count;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800670 vc4_dlist_write(vc4_state,
Maxime Ripard124e5da2017-12-22 15:31:27 +0100671 VC4_SET_FIELD(fb->format->has_alpha ?
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800672 SCALER_POS2_ALPHA_MODE_PIPELINE :
673 SCALER_POS2_ALPHA_MODE_FIXED,
674 SCALER_POS2_ALPHA_MODE) |
Stefan Schake22445f02018-04-20 17:09:54 -0700675 (mix_plane_alpha ? SCALER_POS2_ALPHA_MIX : 0) |
Stefan Schake05202c22018-03-09 01:53:34 +0100676 (fb->format->has_alpha ? SCALER_POS2_ALPHA_PREMULT : 0) |
Eric Anholtfc040232015-12-30 12:25:44 -0800677 VC4_SET_FIELD(vc4_state->src_w[0], SCALER_POS2_WIDTH) |
678 VC4_SET_FIELD(vc4_state->src_h[0], SCALER_POS2_HEIGHT));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800679
680 /* Position Word 3: Context. Written by the HVS. */
681 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
682
Eric Anholtfc040232015-12-30 12:25:44 -0800683
684 /* Pointer Word 0/1/2: RGB / Y / Cb / Cr Pointers
685 *
686 * The pointers may be any byte address.
687 */
Eric Anholt6674a902015-12-30 11:50:22 -0800688 vc4_state->ptr0_offset = vc4_state->dlist_count;
Dave Stevenson090cb0c2017-11-16 14:22:30 +0000689 for (i = 0; i < num_planes; i++)
690 vc4_dlist_write(vc4_state, vc4_state->offsets[i]);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800691
Eric Anholtfc040232015-12-30 12:25:44 -0800692 /* Pointer Context Word 0/1/2: Written by the HVS */
693 for (i = 0; i < num_planes; i++)
694 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800695
Eric Anholt98830d912017-06-07 17:13:35 -0700696 /* Pitch word 0 */
697 vc4_dlist_write(vc4_state, pitch0);
698
699 /* Pitch word 1/2 */
700 for (i = 1; i < num_planes; i++) {
Dave Stevensone065a8d2018-03-16 15:04:35 -0700701 if (hvs_format != HVS_PIXEL_FORMAT_H264) {
702 vc4_dlist_write(vc4_state,
703 VC4_SET_FIELD(fb->pitches[i],
704 SCALER_SRC_PITCH));
705 } else {
706 vc4_dlist_write(vc4_state, pitch0);
707 }
Eric Anholtfc040232015-12-30 12:25:44 -0800708 }
709
710 /* Colorspace conversion words */
711 if (vc4_state->is_yuv) {
712 vc4_dlist_write(vc4_state, SCALER_CSC0_ITR_R_601_5);
713 vc4_dlist_write(vc4_state, SCALER_CSC1_ITR_R_601_5);
714 vc4_dlist_write(vc4_state, SCALER_CSC2_ITR_R_601_5);
715 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800716
Boris Brezillon658d8cb2018-07-25 14:29:07 +0200717 if (vc4_state->x_scaling[0] != VC4_SCALING_NONE ||
718 vc4_state->x_scaling[1] != VC4_SCALING_NONE ||
719 vc4_state->y_scaling[0] != VC4_SCALING_NONE ||
720 vc4_state->y_scaling[1] != VC4_SCALING_NONE) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100721 /* LBM Base Address. */
Eric Anholtfc040232015-12-30 12:25:44 -0800722 if (vc4_state->y_scaling[0] != VC4_SCALING_NONE ||
723 vc4_state->y_scaling[1] != VC4_SCALING_NONE) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100724 vc4_dlist_write(vc4_state, vc4_state->lbm.start);
Eric Anholtfc040232015-12-30 12:25:44 -0800725 }
Eric Anholt21af94c2015-10-20 16:06:57 +0100726
Eric Anholtfc040232015-12-30 12:25:44 -0800727 if (num_planes > 1) {
728 /* Emit Cb/Cr as channel 0 and Y as channel
729 * 1. This matches how we set up scl0/scl1
730 * above.
731 */
732 vc4_write_scaling_parameters(state, 1);
733 }
734 vc4_write_scaling_parameters(state, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100735
736 /* If any PPF setup was done, then all the kernel
737 * pointers get uploaded.
738 */
Eric Anholtfc040232015-12-30 12:25:44 -0800739 if (vc4_state->x_scaling[0] == VC4_SCALING_PPF ||
740 vc4_state->y_scaling[0] == VC4_SCALING_PPF ||
741 vc4_state->x_scaling[1] == VC4_SCALING_PPF ||
742 vc4_state->y_scaling[1] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100743 u32 kernel = VC4_SET_FIELD(vc4->hvs->mitchell_netravali_filter.start,
744 SCALER_PPF_KERNEL_OFFSET);
745
746 /* HPPF plane 0 */
747 vc4_dlist_write(vc4_state, kernel);
748 /* VPPF plane 0 */
749 vc4_dlist_write(vc4_state, kernel);
750 /* HPPF plane 1 */
751 vc4_dlist_write(vc4_state, kernel);
752 /* VPPF plane 1 */
753 vc4_dlist_write(vc4_state, kernel);
754 }
755 }
756
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800757 vc4_state->dlist[ctl0_offset] |=
758 VC4_SET_FIELD(vc4_state->dlist_count, SCALER_CTL0_SIZE);
759
Stefan Schake3d67b682018-03-09 01:53:35 +0100760 /* crtc_* are already clipped coordinates. */
761 covers_screen = vc4_state->crtc_x == 0 && vc4_state->crtc_y == 0 &&
762 vc4_state->crtc_w == state->crtc->mode.hdisplay &&
763 vc4_state->crtc_h == state->crtc->mode.vdisplay;
764 /* Background fill might be necessary when the plane has per-pixel
Stefan Schake22445f02018-04-20 17:09:54 -0700765 * alpha content or a non-opaque plane alpha and could blend from the
766 * background or does not cover the entire screen.
Stefan Schake3d67b682018-03-09 01:53:35 +0100767 */
Stefan Schake22445f02018-04-20 17:09:54 -0700768 vc4_state->needs_bg_fill = fb->format->has_alpha || !covers_screen ||
769 state->alpha != DRM_BLEND_ALPHA_OPAQUE;
Stefan Schake3d67b682018-03-09 01:53:35 +0100770
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800771 return 0;
772}
773
774/* If a modeset involves changing the setup of a plane, the atomic
775 * infrastructure will call this to validate a proposed plane setup.
776 * However, if a plane isn't getting updated, this (and the
777 * corresponding vc4_plane_atomic_update) won't get called. Thus, we
778 * compute the dlist here and have all active plane dlists get updated
779 * in the CRTC's flush.
780 */
781static int vc4_plane_atomic_check(struct drm_plane *plane,
782 struct drm_plane_state *state)
783{
784 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
785
786 vc4_state->dlist_count = 0;
787
788 if (plane_enabled(state))
789 return vc4_plane_mode_set(plane, state);
790 else
791 return 0;
792}
793
794static void vc4_plane_atomic_update(struct drm_plane *plane,
795 struct drm_plane_state *old_state)
796{
797 /* No contents here. Since we don't know where in the CRTC's
798 * dlist we should be stored, our dlist is uploaded to the
799 * hardware with vc4_plane_write_dlist() at CRTC atomic_flush
800 * time.
801 */
802}
803
804u32 vc4_plane_write_dlist(struct drm_plane *plane, u32 __iomem *dlist)
805{
806 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
807 int i;
808
Eric Anholtb501bac2015-11-30 12:34:01 -0800809 vc4_state->hw_dlist = dlist;
810
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800811 /* Can't memcpy_toio() because it needs to be 32-bit writes. */
812 for (i = 0; i < vc4_state->dlist_count; i++)
813 writel(vc4_state->dlist[i], &dlist[i]);
814
815 return vc4_state->dlist_count;
816}
817
Daniel Vetter2f196b72016-06-02 16:21:44 +0200818u32 vc4_plane_dlist_size(const struct drm_plane_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800819{
Daniel Vetter2f196b72016-06-02 16:21:44 +0200820 const struct vc4_plane_state *vc4_state =
821 container_of(state, typeof(*vc4_state), base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800822
823 return vc4_state->dlist_count;
824}
825
Eric Anholtb501bac2015-11-30 12:34:01 -0800826/* Updates the plane to immediately (well, once the FIFO needs
827 * refilling) scan out from at a new framebuffer.
828 */
829void vc4_plane_async_set_fb(struct drm_plane *plane, struct drm_framebuffer *fb)
830{
831 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
832 struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
833 uint32_t addr;
834
835 /* We're skipping the address adjustment for negative origin,
836 * because this is only called on the primary plane.
837 */
838 WARN_ON_ONCE(plane->state->crtc_x < 0 || plane->state->crtc_y < 0);
839 addr = bo->paddr + fb->offsets[0];
840
841 /* Write the new address into the hardware immediately. The
842 * scanout will start from this address as soon as the FIFO
843 * needs to refill with pixels.
844 */
Eric Anholt6674a902015-12-30 11:50:22 -0800845 writel(addr, &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
Eric Anholtb501bac2015-11-30 12:34:01 -0800846
847 /* Also update the CPU-side dlist copy, so that any later
848 * atomic updates that don't do a new modeset on our plane
849 * also use our updated address.
850 */
Eric Anholt6674a902015-12-30 11:50:22 -0800851 vc4_state->dlist[vc4_state->ptr0_offset] = addr;
Eric Anholtb501bac2015-11-30 12:34:01 -0800852}
853
Gustavo Padovan539c3202018-03-30 10:54:45 +0200854static void vc4_plane_atomic_async_update(struct drm_plane *plane,
855 struct drm_plane_state *state)
856{
857 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
858
859 if (plane->state->fb != state->fb) {
860 vc4_plane_async_set_fb(plane, state->fb);
861 drm_atomic_set_fb_for_plane(plane->state, state->fb);
862 }
863
864 /* Set the cursor's position on the screen. This is the
865 * expected change from the drm_mode_cursor_universal()
866 * helper.
867 */
868 plane->state->crtc_x = state->crtc_x;
869 plane->state->crtc_y = state->crtc_y;
870
871 /* Allow changing the start position within the cursor BO, if
872 * that matters.
873 */
874 plane->state->src_x = state->src_x;
875 plane->state->src_y = state->src_y;
876
877 /* Update the display list based on the new crtc_x/y. */
878 vc4_plane_atomic_check(plane, plane->state);
879
880 /* Note that we can't just call vc4_plane_write_dlist()
881 * because that would smash the context data that the HVS is
882 * currently using.
883 */
884 writel(vc4_state->dlist[vc4_state->pos0_offset],
885 &vc4_state->hw_dlist[vc4_state->pos0_offset]);
886 writel(vc4_state->dlist[vc4_state->pos2_offset],
887 &vc4_state->hw_dlist[vc4_state->pos2_offset]);
888 writel(vc4_state->dlist[vc4_state->ptr0_offset],
889 &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
890}
891
892static int vc4_plane_atomic_async_check(struct drm_plane *plane,
893 struct drm_plane_state *state)
894{
895 /* No configuring new scaling in the fast path. */
896 if (plane->state->crtc_w != state->crtc_w ||
897 plane->state->crtc_h != state->crtc_h ||
898 plane->state->src_w != state->src_w ||
899 plane->state->src_h != state->src_h)
900 return -EINVAL;
901
902 return 0;
903}
904
Eric Anholt334dbd62017-06-21 11:49:59 -0700905static int vc4_prepare_fb(struct drm_plane *plane,
906 struct drm_plane_state *state)
907{
908 struct vc4_bo *bo;
909 struct dma_fence *fence;
Boris Brezillonb9f19252017-10-19 14:57:48 +0200910 int ret;
Eric Anholt334dbd62017-06-21 11:49:59 -0700911
Daniel Vetter2227a7a2018-04-05 17:44:48 +0200912 if (!state->fb)
Eric Anholt334dbd62017-06-21 11:49:59 -0700913 return 0;
914
915 bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
Boris Brezillonb9f19252017-10-19 14:57:48 +0200916
Daniel Vetter2227a7a2018-04-05 17:44:48 +0200917 fence = reservation_object_get_excl_rcu(bo->resv);
918 drm_atomic_set_fence_for_plane(state, fence);
919
920 if (plane->state->fb == state->fb)
921 return 0;
922
Boris Brezillonb9f19252017-10-19 14:57:48 +0200923 ret = vc4_bo_inc_usecnt(bo);
924 if (ret)
925 return ret;
926
Eric Anholt334dbd62017-06-21 11:49:59 -0700927 return 0;
928}
929
Boris Brezillonb9f19252017-10-19 14:57:48 +0200930static void vc4_cleanup_fb(struct drm_plane *plane,
931 struct drm_plane_state *state)
932{
933 struct vc4_bo *bo;
934
935 if (plane->state->fb == state->fb || !state->fb)
936 return;
937
938 bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
939 vc4_bo_dec_usecnt(bo);
940}
941
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800942static const struct drm_plane_helper_funcs vc4_plane_helper_funcs = {
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800943 .atomic_check = vc4_plane_atomic_check,
944 .atomic_update = vc4_plane_atomic_update,
Eric Anholt334dbd62017-06-21 11:49:59 -0700945 .prepare_fb = vc4_prepare_fb,
Boris Brezillonb9f19252017-10-19 14:57:48 +0200946 .cleanup_fb = vc4_cleanup_fb,
Gustavo Padovan539c3202018-03-30 10:54:45 +0200947 .atomic_async_check = vc4_plane_atomic_async_check,
948 .atomic_async_update = vc4_plane_atomic_async_update,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800949};
950
951static void vc4_plane_destroy(struct drm_plane *plane)
952{
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800953 drm_plane_cleanup(plane);
954}
955
Daniel Stone423ad7b2017-08-08 17:44:48 +0100956static bool vc4_format_mod_supported(struct drm_plane *plane,
957 uint32_t format,
958 uint64_t modifier)
959{
960 /* Support T_TILING for RGB formats only. */
961 switch (format) {
962 case DRM_FORMAT_XRGB8888:
963 case DRM_FORMAT_ARGB8888:
964 case DRM_FORMAT_ABGR8888:
965 case DRM_FORMAT_XBGR8888:
966 case DRM_FORMAT_RGB565:
967 case DRM_FORMAT_BGR565:
968 case DRM_FORMAT_ARGB1555:
969 case DRM_FORMAT_XRGB1555:
Dave Stevensone065a8d2018-03-16 15:04:35 -0700970 switch (fourcc_mod_broadcom_mod(modifier)) {
971 case DRM_FORMAT_MOD_LINEAR:
972 case DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED:
973 case DRM_FORMAT_MOD_BROADCOM_SAND64:
974 case DRM_FORMAT_MOD_BROADCOM_SAND128:
975 return true;
976 default:
977 return false;
978 }
979 case DRM_FORMAT_NV12:
980 case DRM_FORMAT_NV21:
981 switch (fourcc_mod_broadcom_mod(modifier)) {
982 case DRM_FORMAT_MOD_LINEAR:
983 case DRM_FORMAT_MOD_BROADCOM_SAND64:
984 case DRM_FORMAT_MOD_BROADCOM_SAND128:
985 case DRM_FORMAT_MOD_BROADCOM_SAND256:
986 return true;
987 default:
988 return false;
989 }
Daniel Stone423ad7b2017-08-08 17:44:48 +0100990 case DRM_FORMAT_YUV422:
991 case DRM_FORMAT_YVU422:
992 case DRM_FORMAT_YUV420:
993 case DRM_FORMAT_YVU420:
Daniel Stone423ad7b2017-08-08 17:44:48 +0100994 case DRM_FORMAT_NV16:
Eric Anholt1e871d62018-03-16 15:04:34 -0700995 case DRM_FORMAT_NV61:
Daniel Stone423ad7b2017-08-08 17:44:48 +0100996 default:
997 return (modifier == DRM_FORMAT_MOD_LINEAR);
998 }
999}
1000
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001001static const struct drm_plane_funcs vc4_plane_funcs = {
Gustavo Padovan539c3202018-03-30 10:54:45 +02001002 .update_plane = drm_atomic_helper_update_plane,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001003 .disable_plane = drm_atomic_helper_disable_plane,
1004 .destroy = vc4_plane_destroy,
1005 .set_property = NULL,
1006 .reset = vc4_plane_reset,
1007 .atomic_duplicate_state = vc4_plane_duplicate_state,
1008 .atomic_destroy_state = vc4_plane_destroy_state,
Daniel Stone423ad7b2017-08-08 17:44:48 +01001009 .format_mod_supported = vc4_format_mod_supported,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001010};
1011
1012struct drm_plane *vc4_plane_init(struct drm_device *dev,
1013 enum drm_plane_type type)
1014{
1015 struct drm_plane *plane = NULL;
1016 struct vc4_plane *vc4_plane;
1017 u32 formats[ARRAY_SIZE(hvs_formats)];
Eric Anholtfc040232015-12-30 12:25:44 -08001018 u32 num_formats = 0;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001019 int ret = 0;
1020 unsigned i;
Daniel Stone423ad7b2017-08-08 17:44:48 +01001021 static const uint64_t modifiers[] = {
1022 DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED,
Dave Stevensone065a8d2018-03-16 15:04:35 -07001023 DRM_FORMAT_MOD_BROADCOM_SAND128,
1024 DRM_FORMAT_MOD_BROADCOM_SAND64,
1025 DRM_FORMAT_MOD_BROADCOM_SAND256,
Daniel Stone423ad7b2017-08-08 17:44:48 +01001026 DRM_FORMAT_MOD_LINEAR,
1027 DRM_FORMAT_MOD_INVALID
1028 };
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001029
1030 vc4_plane = devm_kzalloc(dev->dev, sizeof(*vc4_plane),
1031 GFP_KERNEL);
Colin Ian King7b347342017-03-16 18:54:18 +00001032 if (!vc4_plane)
1033 return ERR_PTR(-ENOMEM);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001034
Eric Anholtfc040232015-12-30 12:25:44 -08001035 for (i = 0; i < ARRAY_SIZE(hvs_formats); i++) {
1036 /* Don't allow YUV in cursor planes, since that means
1037 * tuning on the scaler, which we don't allow for the
1038 * cursor.
1039 */
1040 if (type != DRM_PLANE_TYPE_CURSOR ||
1041 hvs_formats[i].hvs < HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE) {
1042 formats[num_formats++] = hvs_formats[i].drm;
1043 }
1044 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001045 plane = &vc4_plane->base;
Andrzej Pietrasiewicz49d29a02017-02-01 10:35:08 +01001046 ret = drm_universal_plane_init(dev, plane, 0,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001047 &vc4_plane_funcs,
Eric Anholtfc040232015-12-30 12:25:44 -08001048 formats, num_formats,
Daniel Stone423ad7b2017-08-08 17:44:48 +01001049 modifiers, type, NULL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001050
1051 drm_plane_helper_add(plane, &vc4_plane_helper_funcs);
1052
Stefan Schake22445f02018-04-20 17:09:54 -07001053 drm_plane_create_alpha_property(plane);
1054
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001055 return plane;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001056}