blob: 08ed792d89bc027ed9179d7821562776fc6e7888 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020093 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020094 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200106 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200107 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200119 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200120 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300336}
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300413 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700423 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200424 else
425 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 }
427 return limit;
428}
429
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800432{
Shaohua Li21778322009-02-23 15:19:16 +0800433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800439}
440
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200446static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800447{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200448 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800449 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400487 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493
494 return true;
495}
496
Ma Lingd4906092009-03-18 20:13:27 +0800497static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501{
502 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 int err = target;
505
Daniel Vettera210b022012-11-26 17:22:08 +0100506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800524
Zhao Yakui42158662009-11-20 11:24:18 +0800525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200529 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 int this_err;
536
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200537 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800540 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
Ma Lingd4906092009-03-18 20:13:27 +0800558static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200562{
563 struct drm_device *dev = crtc->dev;
564 intel_clock_t clock;
565 int err = target;
566
567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
568 /*
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
572 */
573 if (intel_is_dual_link_lvds(dev))
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
584 memset(best_clock, 0, sizeof(*best_clock));
585
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
594 int this_err;
595
596 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
599 continue;
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
Ma Lingd4906092009-03-18 20:13:27 +0800617static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800621{
622 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800623 intel_clock_t clock;
624 int max_n;
625 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100631 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200644 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200646 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200655 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800658 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000659
660 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671 return found;
672}
Ma Lingd4906092009-03-18 20:13:27 +0800673
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700678{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300679 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300681 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300684 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700685
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700689
690 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300695 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700696 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300698 unsigned int ppm, diff;
699
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 vlv_clock(refclk, &clock);
704
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 continue;
708
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300713 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717
Ville Syrjäläc6861222013-09-24 21:26:21 +0300718 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300719 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300721 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700727
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700729}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700730
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100738 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100745 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300746}
747
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
Daniel Vetter3b117c82013-04-17 20:15:07 +0200754 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200755}
756
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800777{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800779 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700780
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300783 return;
784 }
785
Chris Wilson300387c2010-09-05 20:25:43 +0100786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
Keith Packardab7ad7f2010-10-03 00:33:06 -0700828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100843 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700850
Keith Packardab7ad7f2010-10-03 00:33:06 -0700851 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200852 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200857 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Jesse Barnes92f25842011-01-04 15:09:34 -08001214static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1215{
1216 u32 val;
1217 bool enabled;
1218
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001219 if (HAS_PCH_LPT(dev_priv->dev)) {
1220 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1221 return;
1222 }
1223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Ville Syrjälä8212d562013-12-10 14:06:45 +02001370 /* Enable the CRI clock source so we can get at the display */
1371 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
1372 DPLL_INTEGRATED_CRI_CLK_VLV);
1373
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001374 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001375}
1376
1377static void intel_reset_dpio(struct drm_device *dev)
1378{
1379 struct drm_i915_private *dev_priv = dev->dev_private;
1380
1381 if (!IS_VALLEYVIEW(dev))
1382 return;
1383
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001384 /*
1385 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1386 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1387 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1388 * b. The other bits such as sfr settings / modesel may all be set
1389 * to 0.
1390 *
1391 * This should only be done on init and resume from S3 with both
1392 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1393 */
1394 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1395}
1396
Daniel Vetter426115c2013-07-11 22:13:42 +02001397static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001398{
Daniel Vetter426115c2013-07-11 22:13:42 +02001399 struct drm_device *dev = crtc->base.dev;
1400 struct drm_i915_private *dev_priv = dev->dev_private;
1401 int reg = DPLL(crtc->pipe);
1402 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001403
Daniel Vetter426115c2013-07-11 22:13:42 +02001404 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001405
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001407 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1408
1409 /* PLL is protected by panel, make sure we can write it */
1410 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001411 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001412
Daniel Vetter426115c2013-07-11 22:13:42 +02001413 I915_WRITE(reg, dpll);
1414 POSTING_READ(reg);
1415 udelay(150);
1416
1417 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1418 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1419
1420 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1421 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001422
1423 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001424 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001425 POSTING_READ(reg);
1426 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001427 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001428 POSTING_READ(reg);
1429 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001430 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001431 POSTING_READ(reg);
1432 udelay(150); /* wait for warmup */
1433}
1434
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001435static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001436{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001437 struct drm_device *dev = crtc->base.dev;
1438 struct drm_i915_private *dev_priv = dev->dev_private;
1439 int reg = DPLL(crtc->pipe);
1440 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001441
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001442 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001443
1444 /* No really, not for ILK+ */
1445 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001446
1447 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001448 if (IS_MOBILE(dev) && !IS_I830(dev))
1449 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001451 I915_WRITE(reg, dpll);
1452
1453 /* Wait for the clocks to stabilize. */
1454 POSTING_READ(reg);
1455 udelay(150);
1456
1457 if (INTEL_INFO(dev)->gen >= 4) {
1458 I915_WRITE(DPLL_MD(crtc->pipe),
1459 crtc->config.dpll_hw_state.dpll_md);
1460 } else {
1461 /* The pixel multiplier can only be updated once the
1462 * DPLL is enabled and the clocks are stable.
1463 *
1464 * So write it again.
1465 */
1466 I915_WRITE(reg, dpll);
1467 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001468
1469 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001470 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001471 POSTING_READ(reg);
1472 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001473 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001474 POSTING_READ(reg);
1475 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001476 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001477 POSTING_READ(reg);
1478 udelay(150); /* wait for warmup */
1479}
1480
1481/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001482 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001483 * @dev_priv: i915 private structure
1484 * @pipe: pipe PLL to disable
1485 *
1486 * Disable the PLL for @pipe, making sure the pipe is off first.
1487 *
1488 * Note! This is for pre-ILK only.
1489 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001490static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001491{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001492 /* Don't disable pipe A or pipe A PLLs if needed */
1493 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1494 return;
1495
1496 /* Make sure the pipe isn't still relying on us */
1497 assert_pipe_disabled(dev_priv, pipe);
1498
Daniel Vetter50b44a42013-06-05 13:34:33 +02001499 I915_WRITE(DPLL(pipe), 0);
1500 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001501}
1502
Jesse Barnesf6071162013-10-01 10:41:38 -07001503static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1504{
1505 u32 val = 0;
1506
1507 /* Make sure the pipe isn't still relying on us */
1508 assert_pipe_disabled(dev_priv, pipe);
1509
1510 /* Leave integrated clock source enabled */
1511 if (pipe == PIPE_B)
1512 val = DPLL_INTEGRATED_CRI_CLK_VLV;
1513 I915_WRITE(DPLL(pipe), val);
1514 POSTING_READ(DPLL(pipe));
1515}
1516
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001517void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1518 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001519{
1520 u32 port_mask;
1521
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001522 switch (dport->port) {
1523 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001524 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001525 break;
1526 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001527 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001528 break;
1529 default:
1530 BUG();
1531 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001532
1533 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1534 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001535 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001536}
1537
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001538/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001539 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001540 * @dev_priv: i915 private structure
1541 * @pipe: pipe PLL to enable
1542 *
1543 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1544 * drives the transcoder clock.
1545 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001546static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001547{
Daniel Vettere2b78262013-06-07 23:10:03 +02001548 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1549 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001550
Chris Wilson48da64a2012-05-13 20:16:12 +01001551 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001552 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001553 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001554 return;
1555
1556 if (WARN_ON(pll->refcount == 0))
1557 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001558
Daniel Vetter46edb022013-06-05 13:34:12 +02001559 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1560 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001561 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001562
Daniel Vettercdbd2312013-06-05 13:34:03 +02001563 if (pll->active++) {
1564 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001565 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566 return;
1567 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001568 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001569
Daniel Vetter46edb022013-06-05 13:34:12 +02001570 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001571 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001572 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001573}
1574
Daniel Vettere2b78262013-06-07 23:10:03 +02001575static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001576{
Daniel Vettere2b78262013-06-07 23:10:03 +02001577 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1578 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001579
Jesse Barnes92f25842011-01-04 15:09:34 -08001580 /* PCH only available on ILK+ */
1581 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001582 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001583 return;
1584
Chris Wilson48da64a2012-05-13 20:16:12 +01001585 if (WARN_ON(pll->refcount == 0))
1586 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001587
Daniel Vetter46edb022013-06-05 13:34:12 +02001588 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1589 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001590 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591
Chris Wilson48da64a2012-05-13 20:16:12 +01001592 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001593 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 return;
1595 }
1596
Daniel Vettere9d69442013-06-05 13:34:15 +02001597 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001598 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001599 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001601
Daniel Vetter46edb022013-06-05 13:34:12 +02001602 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001603 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001605}
1606
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001607static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1608 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001609{
Daniel Vetter23670b322012-11-01 09:15:30 +01001610 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001611 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001613 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001614
1615 /* PCH only available on ILK+ */
1616 BUG_ON(dev_priv->info->gen < 5);
1617
1618 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001619 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001620 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001621
1622 /* FDI must be feeding us bits for PCH ports */
1623 assert_fdi_tx_enabled(dev_priv, pipe);
1624 assert_fdi_rx_enabled(dev_priv, pipe);
1625
Daniel Vetter23670b322012-11-01 09:15:30 +01001626 if (HAS_PCH_CPT(dev)) {
1627 /* Workaround: Set the timing override bit before enabling the
1628 * pch transcoder. */
1629 reg = TRANS_CHICKEN2(pipe);
1630 val = I915_READ(reg);
1631 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1632 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001633 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001634
Daniel Vetterab9412b2013-05-03 11:49:46 +02001635 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001636 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001637 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001638
1639 if (HAS_PCH_IBX(dev_priv->dev)) {
1640 /*
1641 * make the BPC in transcoder be consistent with
1642 * that in pipeconf reg.
1643 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001644 val &= ~PIPECONF_BPC_MASK;
1645 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001646 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001647
1648 val &= ~TRANS_INTERLACE_MASK;
1649 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001650 if (HAS_PCH_IBX(dev_priv->dev) &&
1651 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1652 val |= TRANS_LEGACY_INTERLACED_ILK;
1653 else
1654 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001655 else
1656 val |= TRANS_PROGRESSIVE;
1657
Jesse Barnes040484a2011-01-03 12:14:26 -08001658 I915_WRITE(reg, val | TRANS_ENABLE);
1659 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001660 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001661}
1662
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001663static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001664 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001665{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001666 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001667
1668 /* PCH only available on ILK+ */
1669 BUG_ON(dev_priv->info->gen < 5);
1670
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001671 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001672 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001674
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001675 /* Workaround: set timing override bit. */
1676 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001677 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001678 I915_WRITE(_TRANSA_CHICKEN2, val);
1679
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001680 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001681 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001682
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001683 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1684 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001685 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001686 else
1687 val |= TRANS_PROGRESSIVE;
1688
Daniel Vetterab9412b2013-05-03 11:49:46 +02001689 I915_WRITE(LPT_TRANSCONF, val);
1690 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001691 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001692}
1693
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001694static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1695 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001696{
Daniel Vetter23670b322012-11-01 09:15:30 +01001697 struct drm_device *dev = dev_priv->dev;
1698 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001699
1700 /* FDI relies on the transcoder */
1701 assert_fdi_tx_disabled(dev_priv, pipe);
1702 assert_fdi_rx_disabled(dev_priv, pipe);
1703
Jesse Barnes291906f2011-02-02 12:28:03 -08001704 /* Ports must be off as well */
1705 assert_pch_ports_disabled(dev_priv, pipe);
1706
Daniel Vetterab9412b2013-05-03 11:49:46 +02001707 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001708 val = I915_READ(reg);
1709 val &= ~TRANS_ENABLE;
1710 I915_WRITE(reg, val);
1711 /* wait for PCH transcoder off, transcoder state */
1712 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001713 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001714
1715 if (!HAS_PCH_IBX(dev)) {
1716 /* Workaround: Clear the timing override chicken bit again. */
1717 reg = TRANS_CHICKEN2(pipe);
1718 val = I915_READ(reg);
1719 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1720 I915_WRITE(reg, val);
1721 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001722}
1723
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001724static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001725{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726 u32 val;
1727
Daniel Vetterab9412b2013-05-03 11:49:46 +02001728 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001730 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001732 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001733 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001734
1735 /* Workaround: clear timing override bit. */
1736 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001737 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001738 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001739}
1740
1741/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001742 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001743 * @dev_priv: i915 private structure
1744 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001745 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001746 *
1747 * Enable @pipe, making sure that various hardware specific requirements
1748 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1749 *
1750 * @pipe should be %PIPE_A or %PIPE_B.
1751 *
1752 * Will wait until the pipe is actually running (i.e. first vblank) before
1753 * returning.
1754 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001755static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001756 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001757{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001758 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1759 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001760 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761 int reg;
1762 u32 val;
1763
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001764 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001765 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001766 assert_sprites_disabled(dev_priv, pipe);
1767
Paulo Zanoni681e5812012-12-06 11:12:38 -02001768 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001769 pch_transcoder = TRANSCODER_A;
1770 else
1771 pch_transcoder = pipe;
1772
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 /*
1774 * A pipe without a PLL won't actually be able to drive bits from
1775 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1776 * need the check.
1777 */
1778 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001779 if (dsi)
1780 assert_dsi_pll_enabled(dev_priv);
1781 else
1782 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001783 else {
1784 if (pch_port) {
1785 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001786 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001787 assert_fdi_tx_pll_enabled(dev_priv,
1788 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 }
1790 /* FIXME: assert CPU port conditions for SNB+ */
1791 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001792
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001793 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001794 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001795 if (val & PIPECONF_ENABLE)
1796 return;
1797
1798 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001799 intel_wait_for_vblank(dev_priv->dev, pipe);
1800}
1801
1802/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001803 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001804 * @dev_priv: i915 private structure
1805 * @pipe: pipe to disable
1806 *
1807 * Disable @pipe, making sure that various hardware specific requirements
1808 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1809 *
1810 * @pipe should be %PIPE_A or %PIPE_B.
1811 *
1812 * Will wait until the pipe has shut down before returning.
1813 */
1814static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1815 enum pipe pipe)
1816{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001817 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1818 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001819 int reg;
1820 u32 val;
1821
1822 /*
1823 * Make sure planes won't keep trying to pump pixels to us,
1824 * or we might hang the display.
1825 */
1826 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001827 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001828 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829
1830 /* Don't disable pipe A or pipe A PLLs if needed */
1831 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1832 return;
1833
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001835 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001836 if ((val & PIPECONF_ENABLE) == 0)
1837 return;
1838
1839 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001840 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1841}
1842
Keith Packardd74362c2011-07-28 14:47:14 -07001843/*
1844 * Plane regs are double buffered, going from enabled->disabled needs a
1845 * trigger in order to latch. The display address reg provides this.
1846 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001847void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1848 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001849{
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001850 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1851
1852 I915_WRITE(reg, I915_READ(reg));
1853 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001854}
1855
Jesse Barnesb24e7172011-01-04 15:09:30 -08001856/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001857 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001858 * @dev_priv: i915 private structure
1859 * @plane: plane to enable
1860 * @pipe: pipe being fed
1861 *
1862 * Enable @plane on @pipe, making sure that @pipe is running first.
1863 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001864static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001866{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001867 struct intel_crtc *intel_crtc =
1868 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001869 int reg;
1870 u32 val;
1871
1872 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1873 assert_pipe_enabled(dev_priv, pipe);
1874
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001875 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001876
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001877 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001878
Jesse Barnesb24e7172011-01-04 15:09:30 -08001879 reg = DSPCNTR(plane);
1880 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001881 if (val & DISPLAY_PLANE_ENABLE)
1882 return;
1883
1884 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001885 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 intel_wait_for_vblank(dev_priv->dev, pipe);
1887}
1888
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001890 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891 * @dev_priv: i915 private structure
1892 * @plane: plane to disable
1893 * @pipe: pipe consuming the data
1894 *
1895 * Disable @plane; should be an independent operation.
1896 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001897static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1898 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001899{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001900 struct intel_crtc *intel_crtc =
1901 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001902 int reg;
1903 u32 val;
1904
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001905 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001906
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001907 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001908
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 reg = DSPCNTR(plane);
1910 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001911 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1912 return;
1913
1914 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001915 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 intel_wait_for_vblank(dev_priv->dev, pipe);
1917}
1918
Chris Wilson693db182013-03-05 14:52:39 +00001919static bool need_vtd_wa(struct drm_device *dev)
1920{
1921#ifdef CONFIG_INTEL_IOMMU
1922 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1923 return true;
1924#endif
1925 return false;
1926}
1927
Chris Wilson127bd2a2010-07-23 23:32:05 +01001928int
Chris Wilson48b956c2010-09-14 12:50:34 +01001929intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001930 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001931 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001932{
Chris Wilsonce453d82011-02-21 14:43:56 +00001933 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001934 u32 alignment;
1935 int ret;
1936
Chris Wilson05394f32010-11-08 19:18:58 +00001937 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001938 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001939 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1940 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001941 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001942 alignment = 4 * 1024;
1943 else
1944 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001945 break;
1946 case I915_TILING_X:
1947 /* pin() will align the object as required by fence */
1948 alignment = 0;
1949 break;
1950 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001951 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001952 return -EINVAL;
1953 default:
1954 BUG();
1955 }
1956
Chris Wilson693db182013-03-05 14:52:39 +00001957 /* Note that the w/a also requires 64 PTE of padding following the
1958 * bo. We currently fill all unused PTE with the shadow page and so
1959 * we should always have valid PTE following the scanout preventing
1960 * the VT-d warning.
1961 */
1962 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1963 alignment = 256 * 1024;
1964
Chris Wilsonce453d82011-02-21 14:43:56 +00001965 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001966 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001967 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001968 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001969
1970 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1971 * fence, whereas 965+ only requires a fence if using
1972 * framebuffer compression. For simplicity, we always install
1973 * a fence as the cost is not that onerous.
1974 */
Chris Wilson06d98132012-04-17 15:31:24 +01001975 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001976 if (ret)
1977 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001978
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001979 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001980
Chris Wilsonce453d82011-02-21 14:43:56 +00001981 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001982 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001983
1984err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001985 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001986err_interruptible:
1987 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001988 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001989}
1990
Chris Wilson1690e1e2011-12-14 13:57:08 +01001991void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1992{
1993 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001994 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001995}
1996
Daniel Vetterc2c75132012-07-05 12:17:30 +02001997/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1998 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001999unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2000 unsigned int tiling_mode,
2001 unsigned int cpp,
2002 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002003{
Chris Wilsonbc752862013-02-21 20:04:31 +00002004 if (tiling_mode != I915_TILING_NONE) {
2005 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002006
Chris Wilsonbc752862013-02-21 20:04:31 +00002007 tile_rows = *y / 8;
2008 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002009
Chris Wilsonbc752862013-02-21 20:04:31 +00002010 tiles = *x / (512/cpp);
2011 *x %= 512/cpp;
2012
2013 return tile_rows * pitch * 8 + tiles * 4096;
2014 } else {
2015 unsigned int offset;
2016
2017 offset = *y * pitch + *x * cpp;
2018 *y = 0;
2019 *x = (offset & 4095) / cpp;
2020 return offset & -4096;
2021 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002022}
2023
Jesse Barnes17638cd2011-06-24 12:19:23 -07002024static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2025 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002026{
2027 struct drm_device *dev = crtc->dev;
2028 struct drm_i915_private *dev_priv = dev->dev_private;
2029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2030 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002031 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002032 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002033 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002034 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002035 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002036
2037 switch (plane) {
2038 case 0:
2039 case 1:
2040 break;
2041 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002042 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002043 return -EINVAL;
2044 }
2045
2046 intel_fb = to_intel_framebuffer(fb);
2047 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002048
Chris Wilson5eddb702010-09-11 13:48:45 +01002049 reg = DSPCNTR(plane);
2050 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002051 /* Mask out pixel format bits in case we change it */
2052 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002053 switch (fb->pixel_format) {
2054 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002055 dspcntr |= DISPPLANE_8BPP;
2056 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002057 case DRM_FORMAT_XRGB1555:
2058 case DRM_FORMAT_ARGB1555:
2059 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002060 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002061 case DRM_FORMAT_RGB565:
2062 dspcntr |= DISPPLANE_BGRX565;
2063 break;
2064 case DRM_FORMAT_XRGB8888:
2065 case DRM_FORMAT_ARGB8888:
2066 dspcntr |= DISPPLANE_BGRX888;
2067 break;
2068 case DRM_FORMAT_XBGR8888:
2069 case DRM_FORMAT_ABGR8888:
2070 dspcntr |= DISPPLANE_RGBX888;
2071 break;
2072 case DRM_FORMAT_XRGB2101010:
2073 case DRM_FORMAT_ARGB2101010:
2074 dspcntr |= DISPPLANE_BGRX101010;
2075 break;
2076 case DRM_FORMAT_XBGR2101010:
2077 case DRM_FORMAT_ABGR2101010:
2078 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002079 break;
2080 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002081 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002082 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002083
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002084 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002085 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002086 dspcntr |= DISPPLANE_TILED;
2087 else
2088 dspcntr &= ~DISPPLANE_TILED;
2089 }
2090
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002091 if (IS_G4X(dev))
2092 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2093
Chris Wilson5eddb702010-09-11 13:48:45 +01002094 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002095
Daniel Vettere506a0c2012-07-05 12:17:29 +02002096 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002097
Daniel Vetterc2c75132012-07-05 12:17:30 +02002098 if (INTEL_INFO(dev)->gen >= 4) {
2099 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002100 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2101 fb->bits_per_pixel / 8,
2102 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002103 linear_offset -= intel_crtc->dspaddr_offset;
2104 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002105 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002106 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002107
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002108 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2109 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2110 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002111 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002112 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002113 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002114 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002115 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002116 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002117 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002118 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002119 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002120
Jesse Barnes17638cd2011-06-24 12:19:23 -07002121 return 0;
2122}
2123
2124static int ironlake_update_plane(struct drm_crtc *crtc,
2125 struct drm_framebuffer *fb, int x, int y)
2126{
2127 struct drm_device *dev = crtc->dev;
2128 struct drm_i915_private *dev_priv = dev->dev_private;
2129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2130 struct intel_framebuffer *intel_fb;
2131 struct drm_i915_gem_object *obj;
2132 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002133 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134 u32 dspcntr;
2135 u32 reg;
2136
2137 switch (plane) {
2138 case 0:
2139 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002140 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002141 break;
2142 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002143 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002144 return -EINVAL;
2145 }
2146
2147 intel_fb = to_intel_framebuffer(fb);
2148 obj = intel_fb->obj;
2149
2150 reg = DSPCNTR(plane);
2151 dspcntr = I915_READ(reg);
2152 /* Mask out pixel format bits in case we change it */
2153 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002154 switch (fb->pixel_format) {
2155 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002156 dspcntr |= DISPPLANE_8BPP;
2157 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002158 case DRM_FORMAT_RGB565:
2159 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002160 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002161 case DRM_FORMAT_XRGB8888:
2162 case DRM_FORMAT_ARGB8888:
2163 dspcntr |= DISPPLANE_BGRX888;
2164 break;
2165 case DRM_FORMAT_XBGR8888:
2166 case DRM_FORMAT_ABGR8888:
2167 dspcntr |= DISPPLANE_RGBX888;
2168 break;
2169 case DRM_FORMAT_XRGB2101010:
2170 case DRM_FORMAT_ARGB2101010:
2171 dspcntr |= DISPPLANE_BGRX101010;
2172 break;
2173 case DRM_FORMAT_XBGR2101010:
2174 case DRM_FORMAT_ABGR2101010:
2175 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176 break;
2177 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002178 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002179 }
2180
2181 if (obj->tiling_mode != I915_TILING_NONE)
2182 dspcntr |= DISPPLANE_TILED;
2183 else
2184 dspcntr &= ~DISPPLANE_TILED;
2185
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002186 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002187 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2188 else
2189 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002190
2191 I915_WRITE(reg, dspcntr);
2192
Daniel Vettere506a0c2012-07-05 12:17:29 +02002193 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002194 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002195 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2196 fb->bits_per_pixel / 8,
2197 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002198 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002199
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002200 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2201 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2202 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002203 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002204 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002205 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002206 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002207 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2208 } else {
2209 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2210 I915_WRITE(DSPLINOFF(plane), linear_offset);
2211 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002212 POSTING_READ(reg);
2213
2214 return 0;
2215}
2216
2217/* Assume fb object is pinned & idle & fenced and just update base pointers */
2218static int
2219intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2220 int x, int y, enum mode_set_atomic state)
2221{
2222 struct drm_device *dev = crtc->dev;
2223 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002224
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002225 if (dev_priv->display.disable_fbc)
2226 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002227 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002228
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002229 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002230}
2231
Ville Syrjälä96a02912013-02-18 19:08:49 +02002232void intel_display_handle_reset(struct drm_device *dev)
2233{
2234 struct drm_i915_private *dev_priv = dev->dev_private;
2235 struct drm_crtc *crtc;
2236
2237 /*
2238 * Flips in the rings have been nuked by the reset,
2239 * so complete all pending flips so that user space
2240 * will get its events and not get stuck.
2241 *
2242 * Also update the base address of all primary
2243 * planes to the the last fb to make sure we're
2244 * showing the correct fb after a reset.
2245 *
2246 * Need to make two loops over the crtcs so that we
2247 * don't try to grab a crtc mutex before the
2248 * pending_flip_queue really got woken up.
2249 */
2250
2251 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2253 enum plane plane = intel_crtc->plane;
2254
2255 intel_prepare_page_flip(dev, plane);
2256 intel_finish_page_flip_plane(dev, plane);
2257 }
2258
2259 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2261
2262 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002263 /*
2264 * FIXME: Once we have proper support for primary planes (and
2265 * disabling them without disabling the entire crtc) allow again
2266 * a NULL crtc->fb.
2267 */
2268 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002269 dev_priv->display.update_plane(crtc, crtc->fb,
2270 crtc->x, crtc->y);
2271 mutex_unlock(&crtc->mutex);
2272 }
2273}
2274
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275static int
Chris Wilson14667a42012-04-03 17:58:35 +01002276intel_finish_fb(struct drm_framebuffer *old_fb)
2277{
2278 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2279 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2280 bool was_interruptible = dev_priv->mm.interruptible;
2281 int ret;
2282
Chris Wilson14667a42012-04-03 17:58:35 +01002283 /* Big Hammer, we also need to ensure that any pending
2284 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2285 * current scanout is retired before unpinning the old
2286 * framebuffer.
2287 *
2288 * This should only fail upon a hung GPU, in which case we
2289 * can safely continue.
2290 */
2291 dev_priv->mm.interruptible = false;
2292 ret = i915_gem_object_finish_gpu(obj);
2293 dev_priv->mm.interruptible = was_interruptible;
2294
2295 return ret;
2296}
2297
Ville Syrjälä198598d2012-10-31 17:50:24 +02002298static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2299{
2300 struct drm_device *dev = crtc->dev;
2301 struct drm_i915_master_private *master_priv;
2302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2303
2304 if (!dev->primary->master)
2305 return;
2306
2307 master_priv = dev->primary->master->driver_priv;
2308 if (!master_priv->sarea_priv)
2309 return;
2310
2311 switch (intel_crtc->pipe) {
2312 case 0:
2313 master_priv->sarea_priv->pipeA_x = x;
2314 master_priv->sarea_priv->pipeA_y = y;
2315 break;
2316 case 1:
2317 master_priv->sarea_priv->pipeB_x = x;
2318 master_priv->sarea_priv->pipeB_y = y;
2319 break;
2320 default:
2321 break;
2322 }
2323}
2324
Chris Wilson14667a42012-04-03 17:58:35 +01002325static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002326intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002327 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002328{
2329 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002330 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002332 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002333 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002334
2335 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002336 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002337 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002338 return 0;
2339 }
2340
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002341 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002342 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2343 plane_name(intel_crtc->plane),
2344 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002345 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002346 }
2347
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002348 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002349 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002350 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002351 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002352 if (ret != 0) {
2353 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002354 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002355 return ret;
2356 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002357
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002358 /*
2359 * Update pipe size and adjust fitter if needed: the reason for this is
2360 * that in compute_mode_changes we check the native mode (not the pfit
2361 * mode) to see if we can flip rather than do a full mode set. In the
2362 * fastboot case, we'll flip, but if we don't update the pipesrc and
2363 * pfit state, we'll end up with a big fb scanned out into the wrong
2364 * sized surface.
2365 *
2366 * To fix this properly, we need to hoist the checks up into
2367 * compute_mode_changes (or above), check the actual pfit state and
2368 * whether the platform allows pfit disable with pipe active, and only
2369 * then update the pipesrc and pfit state, even on the flip path.
2370 */
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002371 if (i915_fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002372 const struct drm_display_mode *adjusted_mode =
2373 &intel_crtc->config.adjusted_mode;
2374
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002375 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002376 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2377 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002378 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002379 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2380 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2381 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2382 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2383 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2384 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002385 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2386 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002387 }
2388
Daniel Vetter94352cf2012-07-05 22:51:56 +02002389 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002390 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002391 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002392 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002393 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002394 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002395 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002396
Daniel Vetter94352cf2012-07-05 22:51:56 +02002397 old_fb = crtc->fb;
2398 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002399 crtc->x = x;
2400 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002401
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002402 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002403 if (intel_crtc->active && old_fb != fb)
2404 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002405 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002406 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002407
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002408 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002409 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002410 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002411
Ville Syrjälä198598d2012-10-31 17:50:24 +02002412 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002413
2414 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002415}
2416
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002417static void intel_fdi_normal_train(struct drm_crtc *crtc)
2418{
2419 struct drm_device *dev = crtc->dev;
2420 struct drm_i915_private *dev_priv = dev->dev_private;
2421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2422 int pipe = intel_crtc->pipe;
2423 u32 reg, temp;
2424
2425 /* enable normal train */
2426 reg = FDI_TX_CTL(pipe);
2427 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002428 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002429 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2430 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002431 } else {
2432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002434 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002435 I915_WRITE(reg, temp);
2436
2437 reg = FDI_RX_CTL(pipe);
2438 temp = I915_READ(reg);
2439 if (HAS_PCH_CPT(dev)) {
2440 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2441 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2442 } else {
2443 temp &= ~FDI_LINK_TRAIN_NONE;
2444 temp |= FDI_LINK_TRAIN_NONE;
2445 }
2446 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2447
2448 /* wait one idle pattern time */
2449 POSTING_READ(reg);
2450 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002451
2452 /* IVB wants error correction enabled */
2453 if (IS_IVYBRIDGE(dev))
2454 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2455 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002456}
2457
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002458static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002459{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002460 return crtc->base.enabled && crtc->active &&
2461 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002462}
2463
Daniel Vetter01a415f2012-10-27 15:58:40 +02002464static void ivb_modeset_global_resources(struct drm_device *dev)
2465{
2466 struct drm_i915_private *dev_priv = dev->dev_private;
2467 struct intel_crtc *pipe_B_crtc =
2468 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2469 struct intel_crtc *pipe_C_crtc =
2470 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2471 uint32_t temp;
2472
Daniel Vetter1e833f42013-02-19 22:31:57 +01002473 /*
2474 * When everything is off disable fdi C so that we could enable fdi B
2475 * with all lanes. Note that we don't care about enabled pipes without
2476 * an enabled pch encoder.
2477 */
2478 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2479 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002480 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2481 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2482
2483 temp = I915_READ(SOUTH_CHICKEN1);
2484 temp &= ~FDI_BC_BIFURCATION_SELECT;
2485 DRM_DEBUG_KMS("disabling fdi C rx\n");
2486 I915_WRITE(SOUTH_CHICKEN1, temp);
2487 }
2488}
2489
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490/* The FDI link training functions for ILK/Ibexpeak. */
2491static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2492{
2493 struct drm_device *dev = crtc->dev;
2494 struct drm_i915_private *dev_priv = dev->dev_private;
2495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2496 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002497 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002498 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002500 /* FDI needs bits from pipe & plane first */
2501 assert_pipe_enabled(dev_priv, pipe);
2502 assert_plane_enabled(dev_priv, plane);
2503
Adam Jacksone1a44742010-06-25 15:32:14 -04002504 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2505 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002506 reg = FDI_RX_IMR(pipe);
2507 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002508 temp &= ~FDI_RX_SYMBOL_LOCK;
2509 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 I915_WRITE(reg, temp);
2511 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002512 udelay(150);
2513
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002514 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 reg = FDI_TX_CTL(pipe);
2516 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002517 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2518 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519 temp &= ~FDI_LINK_TRAIN_NONE;
2520 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 reg = FDI_RX_CTL(pipe);
2524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 temp &= ~FDI_LINK_TRAIN_NONE;
2526 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2528
2529 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 udelay(150);
2531
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002532 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002533 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2534 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2535 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002536
Chris Wilson5eddb702010-09-11 13:48:45 +01002537 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002538 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2541
2542 if ((temp & FDI_RX_BIT_LOCK)) {
2543 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 break;
2546 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002547 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002548 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002550
2551 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 reg = FDI_TX_CTL(pipe);
2553 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002554 temp &= ~FDI_LINK_TRAIN_NONE;
2555 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 reg = FDI_RX_CTL(pipe);
2559 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002560 temp &= ~FDI_LINK_TRAIN_NONE;
2561 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002562 I915_WRITE(reg, temp);
2563
2564 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002565 udelay(150);
2566
Chris Wilson5eddb702010-09-11 13:48:45 +01002567 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002568 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002570 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2571
2572 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 DRM_DEBUG_KMS("FDI train 2 done.\n");
2575 break;
2576 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002578 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
2581 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002582
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583}
2584
Akshay Joshi0206e352011-08-16 15:34:10 -04002585static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2587 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2588 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2589 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2590};
2591
2592/* The FDI link training functions for SNB/Cougarpoint. */
2593static void gen6_fdi_link_train(struct drm_crtc *crtc)
2594{
2595 struct drm_device *dev = crtc->dev;
2596 struct drm_i915_private *dev_priv = dev->dev_private;
2597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2598 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002599 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002600
Adam Jacksone1a44742010-06-25 15:32:14 -04002601 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2602 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002603 reg = FDI_RX_IMR(pipe);
2604 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002605 temp &= ~FDI_RX_SYMBOL_LOCK;
2606 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002607 I915_WRITE(reg, temp);
2608
2609 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002610 udelay(150);
2611
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002612 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002613 reg = FDI_TX_CTL(pipe);
2614 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002615 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2616 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002617 temp &= ~FDI_LINK_TRAIN_NONE;
2618 temp |= FDI_LINK_TRAIN_PATTERN_1;
2619 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2620 /* SNB-B */
2621 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002622 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002623
Daniel Vetterd74cf322012-10-26 10:58:13 +02002624 I915_WRITE(FDI_RX_MISC(pipe),
2625 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2626
Chris Wilson5eddb702010-09-11 13:48:45 +01002627 reg = FDI_RX_CTL(pipe);
2628 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002629 if (HAS_PCH_CPT(dev)) {
2630 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2631 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2632 } else {
2633 temp &= ~FDI_LINK_TRAIN_NONE;
2634 temp |= FDI_LINK_TRAIN_PATTERN_1;
2635 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2637
2638 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002639 udelay(150);
2640
Akshay Joshi0206e352011-08-16 15:34:10 -04002641 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002642 reg = FDI_TX_CTL(pipe);
2643 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002644 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2645 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 I915_WRITE(reg, temp);
2647
2648 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002649 udelay(500);
2650
Sean Paulfa37d392012-03-02 12:53:39 -05002651 for (retry = 0; retry < 5; retry++) {
2652 reg = FDI_RX_IIR(pipe);
2653 temp = I915_READ(reg);
2654 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2655 if (temp & FDI_RX_BIT_LOCK) {
2656 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2657 DRM_DEBUG_KMS("FDI train 1 done.\n");
2658 break;
2659 }
2660 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002661 }
Sean Paulfa37d392012-03-02 12:53:39 -05002662 if (retry < 5)
2663 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002664 }
2665 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002666 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002667
2668 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002669 reg = FDI_TX_CTL(pipe);
2670 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002671 temp &= ~FDI_LINK_TRAIN_NONE;
2672 temp |= FDI_LINK_TRAIN_PATTERN_2;
2673 if (IS_GEN6(dev)) {
2674 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2675 /* SNB-B */
2676 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2677 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002679
Chris Wilson5eddb702010-09-11 13:48:45 +01002680 reg = FDI_RX_CTL(pipe);
2681 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002682 if (HAS_PCH_CPT(dev)) {
2683 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2684 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2685 } else {
2686 temp &= ~FDI_LINK_TRAIN_NONE;
2687 temp |= FDI_LINK_TRAIN_PATTERN_2;
2688 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002689 I915_WRITE(reg, temp);
2690
2691 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002692 udelay(150);
2693
Akshay Joshi0206e352011-08-16 15:34:10 -04002694 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002695 reg = FDI_TX_CTL(pipe);
2696 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002697 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2698 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002699 I915_WRITE(reg, temp);
2700
2701 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002702 udelay(500);
2703
Sean Paulfa37d392012-03-02 12:53:39 -05002704 for (retry = 0; retry < 5; retry++) {
2705 reg = FDI_RX_IIR(pipe);
2706 temp = I915_READ(reg);
2707 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2708 if (temp & FDI_RX_SYMBOL_LOCK) {
2709 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2710 DRM_DEBUG_KMS("FDI train 2 done.\n");
2711 break;
2712 }
2713 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002714 }
Sean Paulfa37d392012-03-02 12:53:39 -05002715 if (retry < 5)
2716 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002717 }
2718 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002719 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002720
2721 DRM_DEBUG_KMS("FDI train done.\n");
2722}
2723
Jesse Barnes357555c2011-04-28 15:09:55 -07002724/* Manual link training for Ivy Bridge A0 parts */
2725static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2726{
2727 struct drm_device *dev = crtc->dev;
2728 struct drm_i915_private *dev_priv = dev->dev_private;
2729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2730 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002731 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002732
2733 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2734 for train result */
2735 reg = FDI_RX_IMR(pipe);
2736 temp = I915_READ(reg);
2737 temp &= ~FDI_RX_SYMBOL_LOCK;
2738 temp &= ~FDI_RX_BIT_LOCK;
2739 I915_WRITE(reg, temp);
2740
2741 POSTING_READ(reg);
2742 udelay(150);
2743
Daniel Vetter01a415f2012-10-27 15:58:40 +02002744 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2745 I915_READ(FDI_RX_IIR(pipe)));
2746
Jesse Barnes139ccd32013-08-19 11:04:55 -07002747 /* Try each vswing and preemphasis setting twice before moving on */
2748 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2749 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002750 reg = FDI_TX_CTL(pipe);
2751 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002752 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2753 temp &= ~FDI_TX_ENABLE;
2754 I915_WRITE(reg, temp);
2755
2756 reg = FDI_RX_CTL(pipe);
2757 temp = I915_READ(reg);
2758 temp &= ~FDI_LINK_TRAIN_AUTO;
2759 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2760 temp &= ~FDI_RX_ENABLE;
2761 I915_WRITE(reg, temp);
2762
2763 /* enable CPU FDI TX and PCH FDI RX */
2764 reg = FDI_TX_CTL(pipe);
2765 temp = I915_READ(reg);
2766 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2767 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2768 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002769 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002770 temp |= snb_b_fdi_train_param[j/2];
2771 temp |= FDI_COMPOSITE_SYNC;
2772 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2773
2774 I915_WRITE(FDI_RX_MISC(pipe),
2775 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2776
2777 reg = FDI_RX_CTL(pipe);
2778 temp = I915_READ(reg);
2779 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2780 temp |= FDI_COMPOSITE_SYNC;
2781 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2782
2783 POSTING_READ(reg);
2784 udelay(1); /* should be 0.5us */
2785
2786 for (i = 0; i < 4; i++) {
2787 reg = FDI_RX_IIR(pipe);
2788 temp = I915_READ(reg);
2789 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2790
2791 if (temp & FDI_RX_BIT_LOCK ||
2792 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2793 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2794 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2795 i);
2796 break;
2797 }
2798 udelay(1); /* should be 0.5us */
2799 }
2800 if (i == 4) {
2801 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2802 continue;
2803 }
2804
2805 /* Train 2 */
2806 reg = FDI_TX_CTL(pipe);
2807 temp = I915_READ(reg);
2808 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2809 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2810 I915_WRITE(reg, temp);
2811
2812 reg = FDI_RX_CTL(pipe);
2813 temp = I915_READ(reg);
2814 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2815 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002816 I915_WRITE(reg, temp);
2817
2818 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002819 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002820
Jesse Barnes139ccd32013-08-19 11:04:55 -07002821 for (i = 0; i < 4; i++) {
2822 reg = FDI_RX_IIR(pipe);
2823 temp = I915_READ(reg);
2824 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002825
Jesse Barnes139ccd32013-08-19 11:04:55 -07002826 if (temp & FDI_RX_SYMBOL_LOCK ||
2827 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2828 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2829 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2830 i);
2831 goto train_done;
2832 }
2833 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002834 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002835 if (i == 4)
2836 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002837 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002838
Jesse Barnes139ccd32013-08-19 11:04:55 -07002839train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002840 DRM_DEBUG_KMS("FDI train done.\n");
2841}
2842
Daniel Vetter88cefb62012-08-12 19:27:14 +02002843static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002844{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002845 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002846 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002847 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002848 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002849
Jesse Barnesc64e3112010-09-10 11:27:03 -07002850
Jesse Barnes0e23b992010-09-10 11:10:00 -07002851 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002852 reg = FDI_RX_CTL(pipe);
2853 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002854 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2855 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002856 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002857 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2858
2859 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002860 udelay(200);
2861
2862 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002863 temp = I915_READ(reg);
2864 I915_WRITE(reg, temp | FDI_PCDCLK);
2865
2866 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002867 udelay(200);
2868
Paulo Zanoni20749732012-11-23 15:30:38 -02002869 /* Enable CPU FDI TX PLL, always on for Ironlake */
2870 reg = FDI_TX_CTL(pipe);
2871 temp = I915_READ(reg);
2872 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2873 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002874
Paulo Zanoni20749732012-11-23 15:30:38 -02002875 POSTING_READ(reg);
2876 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002877 }
2878}
2879
Daniel Vetter88cefb62012-08-12 19:27:14 +02002880static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2881{
2882 struct drm_device *dev = intel_crtc->base.dev;
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884 int pipe = intel_crtc->pipe;
2885 u32 reg, temp;
2886
2887 /* Switch from PCDclk to Rawclk */
2888 reg = FDI_RX_CTL(pipe);
2889 temp = I915_READ(reg);
2890 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2891
2892 /* Disable CPU FDI TX PLL */
2893 reg = FDI_TX_CTL(pipe);
2894 temp = I915_READ(reg);
2895 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2896
2897 POSTING_READ(reg);
2898 udelay(100);
2899
2900 reg = FDI_RX_CTL(pipe);
2901 temp = I915_READ(reg);
2902 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2903
2904 /* Wait for the clocks to turn off. */
2905 POSTING_READ(reg);
2906 udelay(100);
2907}
2908
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002909static void ironlake_fdi_disable(struct drm_crtc *crtc)
2910{
2911 struct drm_device *dev = crtc->dev;
2912 struct drm_i915_private *dev_priv = dev->dev_private;
2913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2914 int pipe = intel_crtc->pipe;
2915 u32 reg, temp;
2916
2917 /* disable CPU FDI tx and PCH FDI rx */
2918 reg = FDI_TX_CTL(pipe);
2919 temp = I915_READ(reg);
2920 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2921 POSTING_READ(reg);
2922
2923 reg = FDI_RX_CTL(pipe);
2924 temp = I915_READ(reg);
2925 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002926 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002927 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2928
2929 POSTING_READ(reg);
2930 udelay(100);
2931
2932 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002933 if (HAS_PCH_IBX(dev)) {
2934 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002935 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002936
2937 /* still set train pattern 1 */
2938 reg = FDI_TX_CTL(pipe);
2939 temp = I915_READ(reg);
2940 temp &= ~FDI_LINK_TRAIN_NONE;
2941 temp |= FDI_LINK_TRAIN_PATTERN_1;
2942 I915_WRITE(reg, temp);
2943
2944 reg = FDI_RX_CTL(pipe);
2945 temp = I915_READ(reg);
2946 if (HAS_PCH_CPT(dev)) {
2947 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2948 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2949 } else {
2950 temp &= ~FDI_LINK_TRAIN_NONE;
2951 temp |= FDI_LINK_TRAIN_PATTERN_1;
2952 }
2953 /* BPC in FDI rx is consistent with that in PIPECONF */
2954 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002955 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002956 I915_WRITE(reg, temp);
2957
2958 POSTING_READ(reg);
2959 udelay(100);
2960}
2961
Chris Wilson5bb61642012-09-27 21:25:58 +01002962static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2963{
2964 struct drm_device *dev = crtc->dev;
2965 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002967 unsigned long flags;
2968 bool pending;
2969
Ville Syrjälä10d83732013-01-29 18:13:34 +02002970 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2971 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002972 return false;
2973
2974 spin_lock_irqsave(&dev->event_lock, flags);
2975 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2976 spin_unlock_irqrestore(&dev->event_lock, flags);
2977
2978 return pending;
2979}
2980
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002981static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2982{
Chris Wilson0f911282012-04-17 10:05:38 +01002983 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002984 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002985
2986 if (crtc->fb == NULL)
2987 return;
2988
Daniel Vetter2c10d572012-12-20 21:24:07 +01002989 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2990
Chris Wilson5bb61642012-09-27 21:25:58 +01002991 wait_event(dev_priv->pending_flip_queue,
2992 !intel_crtc_has_pending_flip(crtc));
2993
Chris Wilson0f911282012-04-17 10:05:38 +01002994 mutex_lock(&dev->struct_mutex);
2995 intel_finish_fb(crtc->fb);
2996 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002997}
2998
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002999/* Program iCLKIP clock to the desired frequency */
3000static void lpt_program_iclkip(struct drm_crtc *crtc)
3001{
3002 struct drm_device *dev = crtc->dev;
3003 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003004 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003005 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3006 u32 temp;
3007
Daniel Vetter09153002012-12-12 14:06:44 +01003008 mutex_lock(&dev_priv->dpio_lock);
3009
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003010 /* It is necessary to ungate the pixclk gate prior to programming
3011 * the divisors, and gate it back when it is done.
3012 */
3013 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3014
3015 /* Disable SSCCTL */
3016 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003017 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3018 SBI_SSCCTL_DISABLE,
3019 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003020
3021 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003022 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003023 auxdiv = 1;
3024 divsel = 0x41;
3025 phaseinc = 0x20;
3026 } else {
3027 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003028 * but the adjusted_mode->crtc_clock in in KHz. To get the
3029 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003030 * convert the virtual clock precision to KHz here for higher
3031 * precision.
3032 */
3033 u32 iclk_virtual_root_freq = 172800 * 1000;
3034 u32 iclk_pi_range = 64;
3035 u32 desired_divisor, msb_divisor_value, pi_value;
3036
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003037 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003038 msb_divisor_value = desired_divisor / iclk_pi_range;
3039 pi_value = desired_divisor % iclk_pi_range;
3040
3041 auxdiv = 0;
3042 divsel = msb_divisor_value - 2;
3043 phaseinc = pi_value;
3044 }
3045
3046 /* This should not happen with any sane values */
3047 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3048 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3049 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3050 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3051
3052 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003053 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003054 auxdiv,
3055 divsel,
3056 phasedir,
3057 phaseinc);
3058
3059 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003060 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003061 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3062 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3063 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3064 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3065 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3066 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003067 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003068
3069 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003070 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003071 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3072 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003073 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003074
3075 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003076 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003077 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003078 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003079
3080 /* Wait for initialization time */
3081 udelay(24);
3082
3083 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003084
3085 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003086}
3087
Daniel Vetter275f01b22013-05-03 11:49:47 +02003088static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3089 enum pipe pch_transcoder)
3090{
3091 struct drm_device *dev = crtc->base.dev;
3092 struct drm_i915_private *dev_priv = dev->dev_private;
3093 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3094
3095 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3096 I915_READ(HTOTAL(cpu_transcoder)));
3097 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3098 I915_READ(HBLANK(cpu_transcoder)));
3099 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3100 I915_READ(HSYNC(cpu_transcoder)));
3101
3102 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3103 I915_READ(VTOTAL(cpu_transcoder)));
3104 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3105 I915_READ(VBLANK(cpu_transcoder)));
3106 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3107 I915_READ(VSYNC(cpu_transcoder)));
3108 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3109 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3110}
3111
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003112static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3113{
3114 struct drm_i915_private *dev_priv = dev->dev_private;
3115 uint32_t temp;
3116
3117 temp = I915_READ(SOUTH_CHICKEN1);
3118 if (temp & FDI_BC_BIFURCATION_SELECT)
3119 return;
3120
3121 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3122 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3123
3124 temp |= FDI_BC_BIFURCATION_SELECT;
3125 DRM_DEBUG_KMS("enabling fdi C rx\n");
3126 I915_WRITE(SOUTH_CHICKEN1, temp);
3127 POSTING_READ(SOUTH_CHICKEN1);
3128}
3129
3130static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3131{
3132 struct drm_device *dev = intel_crtc->base.dev;
3133 struct drm_i915_private *dev_priv = dev->dev_private;
3134
3135 switch (intel_crtc->pipe) {
3136 case PIPE_A:
3137 break;
3138 case PIPE_B:
3139 if (intel_crtc->config.fdi_lanes > 2)
3140 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3141 else
3142 cpt_enable_fdi_bc_bifurcation(dev);
3143
3144 break;
3145 case PIPE_C:
3146 cpt_enable_fdi_bc_bifurcation(dev);
3147
3148 break;
3149 default:
3150 BUG();
3151 }
3152}
3153
Jesse Barnesf67a5592011-01-05 10:31:48 -08003154/*
3155 * Enable PCH resources required for PCH ports:
3156 * - PCH PLLs
3157 * - FDI training & RX/TX
3158 * - update transcoder timings
3159 * - DP transcoding bits
3160 * - transcoder
3161 */
3162static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003163{
3164 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003165 struct drm_i915_private *dev_priv = dev->dev_private;
3166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3167 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003168 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003169
Daniel Vetterab9412b2013-05-03 11:49:46 +02003170 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003171
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003172 if (IS_IVYBRIDGE(dev))
3173 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3174
Daniel Vettercd986ab2012-10-26 10:58:12 +02003175 /* Write the TU size bits before fdi link training, so that error
3176 * detection works. */
3177 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3178 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3179
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003180 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003181 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003182
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003183 /* We need to program the right clock selection before writing the pixel
3184 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003185 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003186 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003187
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003188 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003189 temp |= TRANS_DPLL_ENABLE(pipe);
3190 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003191 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003192 temp |= sel;
3193 else
3194 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003195 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003196 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003197
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003198 /* XXX: pch pll's can be enabled any time before we enable the PCH
3199 * transcoder, and we actually should do this to not upset any PCH
3200 * transcoder that already use the clock when we share it.
3201 *
3202 * Note that enable_shared_dpll tries to do the right thing, but
3203 * get_shared_dpll unconditionally resets the pll - we need that to have
3204 * the right LVDS enable sequence. */
3205 ironlake_enable_shared_dpll(intel_crtc);
3206
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003207 /* set transcoder timing, panel must allow it */
3208 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003209 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003210
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003211 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003212
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003213 /* For PCH DP, enable TRANS_DP_CTL */
3214 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003215 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3216 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003217 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003218 reg = TRANS_DP_CTL(pipe);
3219 temp = I915_READ(reg);
3220 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003221 TRANS_DP_SYNC_MASK |
3222 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003223 temp |= (TRANS_DP_OUTPUT_ENABLE |
3224 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003225 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003226
3227 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003228 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003229 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003231
3232 switch (intel_trans_dp_port_sel(crtc)) {
3233 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003234 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003235 break;
3236 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003237 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003238 break;
3239 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003240 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003241 break;
3242 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003243 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003244 }
3245
Chris Wilson5eddb702010-09-11 13:48:45 +01003246 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003247 }
3248
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003249 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003250}
3251
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003252static void lpt_pch_enable(struct drm_crtc *crtc)
3253{
3254 struct drm_device *dev = crtc->dev;
3255 struct drm_i915_private *dev_priv = dev->dev_private;
3256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003257 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003258
Daniel Vetterab9412b2013-05-03 11:49:46 +02003259 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003260
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003261 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003262
Paulo Zanoni0540e482012-10-31 18:12:40 -02003263 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003264 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003265
Paulo Zanoni937bb612012-10-31 18:12:47 -02003266 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003267}
3268
Daniel Vettere2b78262013-06-07 23:10:03 +02003269static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003270{
Daniel Vettere2b78262013-06-07 23:10:03 +02003271 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003272
3273 if (pll == NULL)
3274 return;
3275
3276 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003277 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003278 return;
3279 }
3280
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003281 if (--pll->refcount == 0) {
3282 WARN_ON(pll->on);
3283 WARN_ON(pll->active);
3284 }
3285
Daniel Vettera43f6e02013-06-07 23:10:32 +02003286 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003287}
3288
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003289static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003290{
Daniel Vettere2b78262013-06-07 23:10:03 +02003291 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3292 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3293 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003294
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003295 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003296 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3297 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003298 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003299 }
3300
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003301 if (HAS_PCH_IBX(dev_priv->dev)) {
3302 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003303 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003304 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003305
Daniel Vetter46edb022013-06-05 13:34:12 +02003306 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3307 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003308
3309 goto found;
3310 }
3311
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003312 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3313 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003314
3315 /* Only want to check enabled timings first */
3316 if (pll->refcount == 0)
3317 continue;
3318
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003319 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3320 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003321 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003322 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003323 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003324
3325 goto found;
3326 }
3327 }
3328
3329 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003330 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3331 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003332 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003333 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3334 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003335 goto found;
3336 }
3337 }
3338
3339 return NULL;
3340
3341found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003342 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003343 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3344 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003345
Daniel Vettercdbd2312013-06-05 13:34:03 +02003346 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003347 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3348 sizeof(pll->hw_state));
3349
Daniel Vetter46edb022013-06-05 13:34:12 +02003350 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003351 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003352 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003353
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003354 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003355 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003356 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003357
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003358 return pll;
3359}
3360
Daniel Vettera1520312013-05-03 11:49:50 +02003361static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003362{
3363 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003364 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003365 u32 temp;
3366
3367 temp = I915_READ(dslreg);
3368 udelay(500);
3369 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003370 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003371 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003372 }
3373}
3374
Jesse Barnesb074cec2013-04-25 12:55:02 -07003375static void ironlake_pfit_enable(struct intel_crtc *crtc)
3376{
3377 struct drm_device *dev = crtc->base.dev;
3378 struct drm_i915_private *dev_priv = dev->dev_private;
3379 int pipe = crtc->pipe;
3380
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003381 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003382 /* Force use of hard-coded filter coefficients
3383 * as some pre-programmed values are broken,
3384 * e.g. x201.
3385 */
3386 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3387 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3388 PF_PIPE_SEL_IVB(pipe));
3389 else
3390 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3391 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3392 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003393 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003394}
3395
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003396static void intel_enable_planes(struct drm_crtc *crtc)
3397{
3398 struct drm_device *dev = crtc->dev;
3399 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3400 struct intel_plane *intel_plane;
3401
3402 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3403 if (intel_plane->pipe == pipe)
3404 intel_plane_restore(&intel_plane->base);
3405}
3406
3407static void intel_disable_planes(struct drm_crtc *crtc)
3408{
3409 struct drm_device *dev = crtc->dev;
3410 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3411 struct intel_plane *intel_plane;
3412
3413 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3414 if (intel_plane->pipe == pipe)
3415 intel_plane_disable(&intel_plane->base);
3416}
3417
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003418void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003419{
3420 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3421
3422 if (!crtc->config.ips_enabled)
3423 return;
3424
3425 /* We can only enable IPS after we enable a plane and wait for a vblank.
3426 * We guarantee that the plane is enabled by calling intel_enable_ips
3427 * only after intel_enable_plane. And intel_enable_plane already waits
3428 * for a vblank, so all we need to do here is to enable the IPS bit. */
3429 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003430 if (IS_BROADWELL(crtc->base.dev)) {
3431 mutex_lock(&dev_priv->rps.hw_lock);
3432 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3433 mutex_unlock(&dev_priv->rps.hw_lock);
3434 /* Quoting Art Runyan: "its not safe to expect any particular
3435 * value in IPS_CTL bit 31 after enabling IPS through the
3436 * mailbox." Therefore we need to defer waiting on the state
3437 * change.
3438 * TODO: need to fix this for state checker
3439 */
3440 } else {
3441 I915_WRITE(IPS_CTL, IPS_ENABLE);
3442 /* The bit only becomes 1 in the next vblank, so this wait here
3443 * is essentially intel_wait_for_vblank. If we don't have this
3444 * and don't wait for vblanks until the end of crtc_enable, then
3445 * the HW state readout code will complain that the expected
3446 * IPS_CTL value is not the one we read. */
3447 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3448 DRM_ERROR("Timed out waiting for IPS enable\n");
3449 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003450}
3451
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003452void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003453{
3454 struct drm_device *dev = crtc->base.dev;
3455 struct drm_i915_private *dev_priv = dev->dev_private;
3456
3457 if (!crtc->config.ips_enabled)
3458 return;
3459
3460 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003461 if (IS_BROADWELL(crtc->base.dev)) {
3462 mutex_lock(&dev_priv->rps.hw_lock);
3463 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3464 mutex_unlock(&dev_priv->rps.hw_lock);
3465 } else
3466 I915_WRITE(IPS_CTL, 0);
Paulo Zanonid77e4532013-09-24 13:52:55 -03003467 POSTING_READ(IPS_CTL);
3468
3469 /* We need to wait for a vblank before we can disable the plane. */
3470 intel_wait_for_vblank(dev, crtc->pipe);
3471}
3472
3473/** Loads the palette/gamma unit for the CRTC with the prepared values */
3474static void intel_crtc_load_lut(struct drm_crtc *crtc)
3475{
3476 struct drm_device *dev = crtc->dev;
3477 struct drm_i915_private *dev_priv = dev->dev_private;
3478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3479 enum pipe pipe = intel_crtc->pipe;
3480 int palreg = PALETTE(pipe);
3481 int i;
3482 bool reenable_ips = false;
3483
3484 /* The clocks have to be on to load the palette. */
3485 if (!crtc->enabled || !intel_crtc->active)
3486 return;
3487
3488 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3489 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3490 assert_dsi_pll_enabled(dev_priv);
3491 else
3492 assert_pll_enabled(dev_priv, pipe);
3493 }
3494
3495 /* use legacy palette for Ironlake */
3496 if (HAS_PCH_SPLIT(dev))
3497 palreg = LGC_PALETTE(pipe);
3498
3499 /* Workaround : Do not read or write the pipe palette/gamma data while
3500 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3501 */
3502 if (intel_crtc->config.ips_enabled &&
3503 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3504 GAMMA_MODE_MODE_SPLIT)) {
3505 hsw_disable_ips(intel_crtc);
3506 reenable_ips = true;
3507 }
3508
3509 for (i = 0; i < 256; i++) {
3510 I915_WRITE(palreg + 4 * i,
3511 (intel_crtc->lut_r[i] << 16) |
3512 (intel_crtc->lut_g[i] << 8) |
3513 intel_crtc->lut_b[i]);
3514 }
3515
3516 if (reenable_ips)
3517 hsw_enable_ips(intel_crtc);
3518}
3519
Jesse Barnesf67a5592011-01-05 10:31:48 -08003520static void ironlake_crtc_enable(struct drm_crtc *crtc)
3521{
3522 struct drm_device *dev = crtc->dev;
3523 struct drm_i915_private *dev_priv = dev->dev_private;
3524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003525 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003526 int pipe = intel_crtc->pipe;
3527 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003528
Daniel Vetter08a48462012-07-02 11:43:47 +02003529 WARN_ON(!crtc->enabled);
3530
Jesse Barnesf67a5592011-01-05 10:31:48 -08003531 if (intel_crtc->active)
3532 return;
3533
3534 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003535
3536 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3537 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3538
Daniel Vetterf6736a12013-06-05 13:34:30 +02003539 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003540 if (encoder->pre_enable)
3541 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003542
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003543 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003544 /* Note: FDI PLL enabling _must_ be done before we enable the
3545 * cpu pipes, hence this is separate from all the other fdi/pch
3546 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003547 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003548 } else {
3549 assert_fdi_tx_disabled(dev_priv, pipe);
3550 assert_fdi_rx_disabled(dev_priv, pipe);
3551 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003552
Jesse Barnesb074cec2013-04-25 12:55:02 -07003553 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003554
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003555 /*
3556 * On ILK+ LUT must be loaded before the pipe is running but with
3557 * clocks enabled
3558 */
3559 intel_crtc_load_lut(crtc);
3560
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003561 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003562 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003563 intel_crtc->config.has_pch_encoder, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003564 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003565 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003566 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003567
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003568 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003569 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003570
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003571 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003572 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003573 mutex_unlock(&dev->struct_mutex);
3574
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003575 for_each_encoder_on_crtc(dev, crtc, encoder)
3576 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003577
3578 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003579 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003580
3581 /*
3582 * There seems to be a race in PCH platform hw (at least on some
3583 * outputs) where an enabled pipe still completes any pageflip right
3584 * away (as if the pipe is off) instead of waiting for vblank. As soon
3585 * as the first vblank happend, everything works as expected. Hence just
3586 * wait for one vblank before returning to avoid strange things
3587 * happening.
3588 */
3589 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003590}
3591
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003592/* IPS only exists on ULT machines and is tied to pipe A. */
3593static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3594{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003595 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003596}
3597
Ville Syrjälädda9a662013-09-19 17:00:37 -03003598static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3599{
3600 struct drm_device *dev = crtc->dev;
3601 struct drm_i915_private *dev_priv = dev->dev_private;
3602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3603 int pipe = intel_crtc->pipe;
3604 int plane = intel_crtc->plane;
3605
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003606 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003607 intel_enable_planes(crtc);
3608 intel_crtc_update_cursor(crtc, true);
3609
3610 hsw_enable_ips(intel_crtc);
3611
3612 mutex_lock(&dev->struct_mutex);
3613 intel_update_fbc(dev);
3614 mutex_unlock(&dev->struct_mutex);
3615}
3616
3617static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3618{
3619 struct drm_device *dev = crtc->dev;
3620 struct drm_i915_private *dev_priv = dev->dev_private;
3621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3622 int pipe = intel_crtc->pipe;
3623 int plane = intel_crtc->plane;
3624
3625 intel_crtc_wait_for_pending_flips(crtc);
3626 drm_vblank_off(dev, pipe);
3627
3628 /* FBC must be disabled before disabling the plane on HSW. */
3629 if (dev_priv->fbc.plane == plane)
3630 intel_disable_fbc(dev);
3631
3632 hsw_disable_ips(intel_crtc);
3633
3634 intel_crtc_update_cursor(crtc, false);
3635 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003636 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003637}
3638
Paulo Zanonie4916942013-09-20 16:21:19 -03003639/*
3640 * This implements the workaround described in the "notes" section of the mode
3641 * set sequence documentation. When going from no pipes or single pipe to
3642 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3643 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3644 */
3645static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3646{
3647 struct drm_device *dev = crtc->base.dev;
3648 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3649
3650 /* We want to get the other_active_crtc only if there's only 1 other
3651 * active crtc. */
3652 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3653 if (!crtc_it->active || crtc_it == crtc)
3654 continue;
3655
3656 if (other_active_crtc)
3657 return;
3658
3659 other_active_crtc = crtc_it;
3660 }
3661 if (!other_active_crtc)
3662 return;
3663
3664 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3665 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3666}
3667
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003668static void haswell_crtc_enable(struct drm_crtc *crtc)
3669{
3670 struct drm_device *dev = crtc->dev;
3671 struct drm_i915_private *dev_priv = dev->dev_private;
3672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3673 struct intel_encoder *encoder;
3674 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003675
3676 WARN_ON(!crtc->enabled);
3677
3678 if (intel_crtc->active)
3679 return;
3680
3681 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003682
3683 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3684 if (intel_crtc->config.has_pch_encoder)
3685 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3686
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003687 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003688 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003689
3690 for_each_encoder_on_crtc(dev, crtc, encoder)
3691 if (encoder->pre_enable)
3692 encoder->pre_enable(encoder);
3693
Paulo Zanoni1f544382012-10-24 11:32:00 -02003694 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003695
Jesse Barnesb074cec2013-04-25 12:55:02 -07003696 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003697
3698 /*
3699 * On ILK+ LUT must be loaded before the pipe is running but with
3700 * clocks enabled
3701 */
3702 intel_crtc_load_lut(crtc);
3703
Paulo Zanoni1f544382012-10-24 11:32:00 -02003704 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003705 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003706
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003707 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003708 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003709 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003710
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003711 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003712 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003713
Jani Nikula8807e552013-08-30 19:40:32 +03003714 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003715 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003716 intel_opregion_notify_encoder(encoder, true);
3717 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003718
Paulo Zanonie4916942013-09-20 16:21:19 -03003719 /* If we change the relative order between pipe/planes enabling, we need
3720 * to change the workaround. */
3721 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003722 haswell_crtc_enable_planes(crtc);
3723
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003724 /*
3725 * There seems to be a race in PCH platform hw (at least on some
3726 * outputs) where an enabled pipe still completes any pageflip right
3727 * away (as if the pipe is off) instead of waiting for vblank. As soon
3728 * as the first vblank happend, everything works as expected. Hence just
3729 * wait for one vblank before returning to avoid strange things
3730 * happening.
3731 */
3732 intel_wait_for_vblank(dev, intel_crtc->pipe);
3733}
3734
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003735static void ironlake_pfit_disable(struct intel_crtc *crtc)
3736{
3737 struct drm_device *dev = crtc->base.dev;
3738 struct drm_i915_private *dev_priv = dev->dev_private;
3739 int pipe = crtc->pipe;
3740
3741 /* To avoid upsetting the power well on haswell only disable the pfit if
3742 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003743 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003744 I915_WRITE(PF_CTL(pipe), 0);
3745 I915_WRITE(PF_WIN_POS(pipe), 0);
3746 I915_WRITE(PF_WIN_SZ(pipe), 0);
3747 }
3748}
3749
Jesse Barnes6be4a602010-09-10 10:26:01 -07003750static void ironlake_crtc_disable(struct drm_crtc *crtc)
3751{
3752 struct drm_device *dev = crtc->dev;
3753 struct drm_i915_private *dev_priv = dev->dev_private;
3754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003755 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003756 int pipe = intel_crtc->pipe;
3757 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003759
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003760
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003761 if (!intel_crtc->active)
3762 return;
3763
Daniel Vetterea9d7582012-07-10 10:42:52 +02003764 for_each_encoder_on_crtc(dev, crtc, encoder)
3765 encoder->disable(encoder);
3766
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003767 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003768 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003769
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003770 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003771 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003772
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003773 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003774 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003775 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003776
Daniel Vetterd925c592013-06-05 13:34:04 +02003777 if (intel_crtc->config.has_pch_encoder)
3778 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3779
Jesse Barnesb24e7172011-01-04 15:09:30 -08003780 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003781
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003782 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003783
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003784 for_each_encoder_on_crtc(dev, crtc, encoder)
3785 if (encoder->post_disable)
3786 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003787
Daniel Vetterd925c592013-06-05 13:34:04 +02003788 if (intel_crtc->config.has_pch_encoder) {
3789 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003790
Daniel Vetterd925c592013-06-05 13:34:04 +02003791 ironlake_disable_pch_transcoder(dev_priv, pipe);
3792 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003793
Daniel Vetterd925c592013-06-05 13:34:04 +02003794 if (HAS_PCH_CPT(dev)) {
3795 /* disable TRANS_DP_CTL */
3796 reg = TRANS_DP_CTL(pipe);
3797 temp = I915_READ(reg);
3798 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3799 TRANS_DP_PORT_SEL_MASK);
3800 temp |= TRANS_DP_PORT_SEL_NONE;
3801 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003802
Daniel Vetterd925c592013-06-05 13:34:04 +02003803 /* disable DPLL_SEL */
3804 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003805 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003806 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003807 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003808
3809 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003810 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003811
3812 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003813 }
3814
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003815 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003816 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003817
3818 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003819 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003820 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003821}
3822
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003823static void haswell_crtc_disable(struct drm_crtc *crtc)
3824{
3825 struct drm_device *dev = crtc->dev;
3826 struct drm_i915_private *dev_priv = dev->dev_private;
3827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3828 struct intel_encoder *encoder;
3829 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003830 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003831
3832 if (!intel_crtc->active)
3833 return;
3834
Ville Syrjälädda9a662013-09-19 17:00:37 -03003835 haswell_crtc_disable_planes(crtc);
3836
Jani Nikula8807e552013-08-30 19:40:32 +03003837 for_each_encoder_on_crtc(dev, crtc, encoder) {
3838 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003839 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003840 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003841
Paulo Zanoni86642812013-04-12 17:57:57 -03003842 if (intel_crtc->config.has_pch_encoder)
3843 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003844 intel_disable_pipe(dev_priv, pipe);
3845
Paulo Zanoniad80a812012-10-24 16:06:19 -02003846 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003847
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003848 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003849
Paulo Zanoni1f544382012-10-24 11:32:00 -02003850 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003851
3852 for_each_encoder_on_crtc(dev, crtc, encoder)
3853 if (encoder->post_disable)
3854 encoder->post_disable(encoder);
3855
Daniel Vetter88adfff2013-03-28 10:42:01 +01003856 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003857 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003858 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003859 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003860 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003861
3862 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003863 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003864
3865 mutex_lock(&dev->struct_mutex);
3866 intel_update_fbc(dev);
3867 mutex_unlock(&dev->struct_mutex);
3868}
3869
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003870static void ironlake_crtc_off(struct drm_crtc *crtc)
3871{
3872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003873 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003874}
3875
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003876static void haswell_crtc_off(struct drm_crtc *crtc)
3877{
3878 intel_ddi_put_crtc_pll(crtc);
3879}
3880
Daniel Vetter02e792f2009-09-15 22:57:34 +02003881static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3882{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003883 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003884 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003885 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003886
Chris Wilson23f09ce2010-08-12 13:53:37 +01003887 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003888 dev_priv->mm.interruptible = false;
3889 (void) intel_overlay_switch_off(intel_crtc->overlay);
3890 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003891 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003892 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003893
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003894 /* Let userspace switch the overlay on again. In most cases userspace
3895 * has to recompute where to put it anyway.
3896 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003897}
3898
Egbert Eich61bc95c2013-03-04 09:24:38 -05003899/**
3900 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3901 * cursor plane briefly if not already running after enabling the display
3902 * plane.
3903 * This workaround avoids occasional blank screens when self refresh is
3904 * enabled.
3905 */
3906static void
3907g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3908{
3909 u32 cntl = I915_READ(CURCNTR(pipe));
3910
3911 if ((cntl & CURSOR_MODE) == 0) {
3912 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3913
3914 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3915 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3916 intel_wait_for_vblank(dev_priv->dev, pipe);
3917 I915_WRITE(CURCNTR(pipe), cntl);
3918 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3919 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3920 }
3921}
3922
Jesse Barnes2dd24552013-04-25 12:55:01 -07003923static void i9xx_pfit_enable(struct intel_crtc *crtc)
3924{
3925 struct drm_device *dev = crtc->base.dev;
3926 struct drm_i915_private *dev_priv = dev->dev_private;
3927 struct intel_crtc_config *pipe_config = &crtc->config;
3928
Daniel Vetter328d8e82013-05-08 10:36:31 +02003929 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003930 return;
3931
Daniel Vetterc0b03412013-05-28 12:05:54 +02003932 /*
3933 * The panel fitter should only be adjusted whilst the pipe is disabled,
3934 * according to register description and PRM.
3935 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003936 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3937 assert_pipe_disabled(dev_priv, crtc->pipe);
3938
Jesse Barnesb074cec2013-04-25 12:55:02 -07003939 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3940 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003941
3942 /* Border color in case we don't scale up to the full screen. Black by
3943 * default, change to something else for debugging. */
3944 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003945}
3946
Jesse Barnes586f49d2013-11-04 16:06:59 -08003947int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08003948{
Jesse Barnes586f49d2013-11-04 16:06:59 -08003949 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08003950
Jesse Barnes586f49d2013-11-04 16:06:59 -08003951 /* Obtain SKU information */
3952 mutex_lock(&dev_priv->dpio_lock);
3953 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3954 CCK_FUSE_HPLL_FREQ_MASK;
3955 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08003956
Jesse Barnes586f49d2013-11-04 16:06:59 -08003957 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08003958}
3959
3960/* Adjust CDclk dividers to allow high res or save power if possible */
3961static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3962{
3963 struct drm_i915_private *dev_priv = dev->dev_private;
3964 u32 val, cmd;
3965
3966 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3967 cmd = 2;
3968 else if (cdclk == 266)
3969 cmd = 1;
3970 else
3971 cmd = 0;
3972
3973 mutex_lock(&dev_priv->rps.hw_lock);
3974 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
3975 val &= ~DSPFREQGUAR_MASK;
3976 val |= (cmd << DSPFREQGUAR_SHIFT);
3977 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
3978 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
3979 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
3980 50)) {
3981 DRM_ERROR("timed out waiting for CDclk change\n");
3982 }
3983 mutex_unlock(&dev_priv->rps.hw_lock);
3984
3985 if (cdclk == 400) {
3986 u32 divider, vco;
3987
3988 vco = valleyview_get_vco(dev_priv);
3989 divider = ((vco << 1) / cdclk) - 1;
3990
3991 mutex_lock(&dev_priv->dpio_lock);
3992 /* adjust cdclk divider */
3993 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
3994 val &= ~0xf;
3995 val |= divider;
3996 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
3997 mutex_unlock(&dev_priv->dpio_lock);
3998 }
3999
4000 mutex_lock(&dev_priv->dpio_lock);
4001 /* adjust self-refresh exit latency value */
4002 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4003 val &= ~0x7f;
4004
4005 /*
4006 * For high bandwidth configs, we set a higher latency in the bunit
4007 * so that the core display fetch happens in time to avoid underruns.
4008 */
4009 if (cdclk == 400)
4010 val |= 4500 / 250; /* 4.5 usec */
4011 else
4012 val |= 3000 / 250; /* 3.0 usec */
4013 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4014 mutex_unlock(&dev_priv->dpio_lock);
4015
4016 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4017 intel_i2c_reset(dev);
4018}
4019
4020static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4021{
4022 int cur_cdclk, vco;
4023 int divider;
4024
4025 vco = valleyview_get_vco(dev_priv);
4026
4027 mutex_lock(&dev_priv->dpio_lock);
4028 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4029 mutex_unlock(&dev_priv->dpio_lock);
4030
4031 divider &= 0xf;
4032
4033 cur_cdclk = (vco << 1) / (divider + 1);
4034
4035 return cur_cdclk;
4036}
4037
4038static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4039 int max_pixclk)
4040{
4041 int cur_cdclk;
4042
4043 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4044
4045 /*
4046 * Really only a few cases to deal with, as only 4 CDclks are supported:
4047 * 200MHz
4048 * 267MHz
4049 * 320MHz
4050 * 400MHz
4051 * So we check to see whether we're above 90% of the lower bin and
4052 * adjust if needed.
4053 */
4054 if (max_pixclk > 288000) {
4055 return 400;
4056 } else if (max_pixclk > 240000) {
4057 return 320;
4058 } else
4059 return 266;
4060 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4061}
4062
4063static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv,
4064 unsigned modeset_pipes,
4065 struct intel_crtc_config *pipe_config)
4066{
4067 struct drm_device *dev = dev_priv->dev;
4068 struct intel_crtc *intel_crtc;
4069 int max_pixclk = 0;
4070
4071 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4072 base.head) {
4073 if (modeset_pipes & (1 << intel_crtc->pipe))
4074 max_pixclk = max(max_pixclk,
4075 pipe_config->adjusted_mode.crtc_clock);
4076 else if (intel_crtc->base.enabled)
4077 max_pixclk = max(max_pixclk,
4078 intel_crtc->config.adjusted_mode.crtc_clock);
4079 }
4080
4081 return max_pixclk;
4082}
4083
4084static void valleyview_modeset_global_pipes(struct drm_device *dev,
4085 unsigned *prepare_pipes,
4086 unsigned modeset_pipes,
4087 struct intel_crtc_config *pipe_config)
4088{
4089 struct drm_i915_private *dev_priv = dev->dev_private;
4090 struct intel_crtc *intel_crtc;
4091 int max_pixclk = intel_mode_max_pixclk(dev_priv, modeset_pipes,
4092 pipe_config);
4093 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4094
4095 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4096 return;
4097
4098 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4099 base.head)
4100 if (intel_crtc->base.enabled)
4101 *prepare_pipes |= (1 << intel_crtc->pipe);
4102}
4103
4104static void valleyview_modeset_global_resources(struct drm_device *dev)
4105{
4106 struct drm_i915_private *dev_priv = dev->dev_private;
4107 int max_pixclk = intel_mode_max_pixclk(dev_priv, 0, NULL);
4108 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4109 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4110
4111 if (req_cdclk != cur_cdclk)
4112 valleyview_set_cdclk(dev, req_cdclk);
4113}
4114
Jesse Barnes89b667f2013-04-18 14:51:36 -07004115static void valleyview_crtc_enable(struct drm_crtc *crtc)
4116{
4117 struct drm_device *dev = crtc->dev;
4118 struct drm_i915_private *dev_priv = dev->dev_private;
4119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4120 struct intel_encoder *encoder;
4121 int pipe = intel_crtc->pipe;
4122 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004123 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004124
4125 WARN_ON(!crtc->enabled);
4126
4127 if (intel_crtc->active)
4128 return;
4129
4130 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004131
Jesse Barnes89b667f2013-04-18 14:51:36 -07004132 for_each_encoder_on_crtc(dev, crtc, encoder)
4133 if (encoder->pre_pll_enable)
4134 encoder->pre_pll_enable(encoder);
4135
Jani Nikula23538ef2013-08-27 15:12:22 +03004136 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4137
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004138 if (!is_dsi)
4139 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004140
4141 for_each_encoder_on_crtc(dev, crtc, encoder)
4142 if (encoder->pre_enable)
4143 encoder->pre_enable(encoder);
4144
Jesse Barnes2dd24552013-04-25 12:55:01 -07004145 i9xx_pfit_enable(intel_crtc);
4146
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004147 intel_crtc_load_lut(crtc);
4148
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004149 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03004150 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004151 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004152 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004153 intel_crtc_update_cursor(crtc, true);
4154
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004155 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004156
4157 for_each_encoder_on_crtc(dev, crtc, encoder)
4158 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004159}
4160
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004161static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004162{
4163 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004164 struct drm_i915_private *dev_priv = dev->dev_private;
4165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004166 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004167 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004168 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004169
Daniel Vetter08a48462012-07-02 11:43:47 +02004170 WARN_ON(!crtc->enabled);
4171
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004172 if (intel_crtc->active)
4173 return;
4174
4175 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004176
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004177 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004178 if (encoder->pre_enable)
4179 encoder->pre_enable(encoder);
4180
Daniel Vetterf6736a12013-06-05 13:34:30 +02004181 i9xx_enable_pll(intel_crtc);
4182
Jesse Barnes2dd24552013-04-25 12:55:01 -07004183 i9xx_pfit_enable(intel_crtc);
4184
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004185 intel_crtc_load_lut(crtc);
4186
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004187 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03004188 intel_enable_pipe(dev_priv, pipe, false, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004189 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004190 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004191 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004192 if (IS_G4X(dev))
4193 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004194 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004195
4196 /* Give the overlay scaler a chance to enable if it's on this pipe */
4197 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004198
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004199 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004200
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004201 for_each_encoder_on_crtc(dev, crtc, encoder)
4202 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004203}
4204
Daniel Vetter87476d62013-04-11 16:29:06 +02004205static void i9xx_pfit_disable(struct intel_crtc *crtc)
4206{
4207 struct drm_device *dev = crtc->base.dev;
4208 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004209
4210 if (!crtc->config.gmch_pfit.control)
4211 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004212
4213 assert_pipe_disabled(dev_priv, crtc->pipe);
4214
Daniel Vetter328d8e82013-05-08 10:36:31 +02004215 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4216 I915_READ(PFIT_CONTROL));
4217 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004218}
4219
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004220static void i9xx_crtc_disable(struct drm_crtc *crtc)
4221{
4222 struct drm_device *dev = crtc->dev;
4223 struct drm_i915_private *dev_priv = dev->dev_private;
4224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004225 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004226 int pipe = intel_crtc->pipe;
4227 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004228
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004229 if (!intel_crtc->active)
4230 return;
4231
Daniel Vetterea9d7582012-07-10 10:42:52 +02004232 for_each_encoder_on_crtc(dev, crtc, encoder)
4233 encoder->disable(encoder);
4234
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004235 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004236 intel_crtc_wait_for_pending_flips(crtc);
4237 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004238
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004239 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004240 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004241
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004242 intel_crtc_dpms_overlay(intel_crtc, false);
4243 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004244 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004245 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004246
Jesse Barnesb24e7172011-01-04 15:09:30 -08004247 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004248
Daniel Vetter87476d62013-04-11 16:29:06 +02004249 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004250
Jesse Barnes89b667f2013-04-18 14:51:36 -07004251 for_each_encoder_on_crtc(dev, crtc, encoder)
4252 if (encoder->post_disable)
4253 encoder->post_disable(encoder);
4254
Jesse Barnesf6071162013-10-01 10:41:38 -07004255 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4256 vlv_disable_pll(dev_priv, pipe);
4257 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004258 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004259
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004260 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004261 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004262
Chris Wilson6b383a72010-09-13 13:54:26 +01004263 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004264}
4265
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004266static void i9xx_crtc_off(struct drm_crtc *crtc)
4267{
4268}
4269
Daniel Vetter976f8a22012-07-08 22:34:21 +02004270static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4271 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004272{
4273 struct drm_device *dev = crtc->dev;
4274 struct drm_i915_master_private *master_priv;
4275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4276 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004277
4278 if (!dev->primary->master)
4279 return;
4280
4281 master_priv = dev->primary->master->driver_priv;
4282 if (!master_priv->sarea_priv)
4283 return;
4284
Jesse Barnes79e53942008-11-07 14:24:08 -08004285 switch (pipe) {
4286 case 0:
4287 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4288 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4289 break;
4290 case 1:
4291 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4292 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4293 break;
4294 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004295 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004296 break;
4297 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004298}
4299
Daniel Vetter976f8a22012-07-08 22:34:21 +02004300/**
4301 * Sets the power management mode of the pipe and plane.
4302 */
4303void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004304{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004305 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004306 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004307 struct intel_encoder *intel_encoder;
4308 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004309
Daniel Vetter976f8a22012-07-08 22:34:21 +02004310 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4311 enable |= intel_encoder->connectors_active;
4312
4313 if (enable)
4314 dev_priv->display.crtc_enable(crtc);
4315 else
4316 dev_priv->display.crtc_disable(crtc);
4317
4318 intel_crtc_update_sarea(crtc, enable);
4319}
4320
Daniel Vetter976f8a22012-07-08 22:34:21 +02004321static void intel_crtc_disable(struct drm_crtc *crtc)
4322{
4323 struct drm_device *dev = crtc->dev;
4324 struct drm_connector *connector;
4325 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004327
4328 /* crtc should still be enabled when we disable it. */
4329 WARN_ON(!crtc->enabled);
4330
4331 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004332 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004333 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004334 dev_priv->display.off(crtc);
4335
Chris Wilson931872f2012-01-16 23:01:13 +00004336 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004337 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004338 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004339
4340 if (crtc->fb) {
4341 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004342 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004343 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004344 crtc->fb = NULL;
4345 }
4346
4347 /* Update computed state. */
4348 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4349 if (!connector->encoder || !connector->encoder->crtc)
4350 continue;
4351
4352 if (connector->encoder->crtc != crtc)
4353 continue;
4354
4355 connector->dpms = DRM_MODE_DPMS_OFF;
4356 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004357 }
4358}
4359
Chris Wilsonea5b2132010-08-04 13:50:23 +01004360void intel_encoder_destroy(struct drm_encoder *encoder)
4361{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004362 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004363
Chris Wilsonea5b2132010-08-04 13:50:23 +01004364 drm_encoder_cleanup(encoder);
4365 kfree(intel_encoder);
4366}
4367
Damien Lespiau92373292013-08-08 22:28:57 +01004368/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004369 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4370 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004371static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004372{
4373 if (mode == DRM_MODE_DPMS_ON) {
4374 encoder->connectors_active = true;
4375
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004376 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004377 } else {
4378 encoder->connectors_active = false;
4379
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004380 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004381 }
4382}
4383
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004384/* Cross check the actual hw state with our own modeset state tracking (and it's
4385 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004386static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004387{
4388 if (connector->get_hw_state(connector)) {
4389 struct intel_encoder *encoder = connector->encoder;
4390 struct drm_crtc *crtc;
4391 bool encoder_enabled;
4392 enum pipe pipe;
4393
4394 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4395 connector->base.base.id,
4396 drm_get_connector_name(&connector->base));
4397
4398 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4399 "wrong connector dpms state\n");
4400 WARN(connector->base.encoder != &encoder->base,
4401 "active connector not linked to encoder\n");
4402 WARN(!encoder->connectors_active,
4403 "encoder->connectors_active not set\n");
4404
4405 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4406 WARN(!encoder_enabled, "encoder not enabled\n");
4407 if (WARN_ON(!encoder->base.crtc))
4408 return;
4409
4410 crtc = encoder->base.crtc;
4411
4412 WARN(!crtc->enabled, "crtc not enabled\n");
4413 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4414 WARN(pipe != to_intel_crtc(crtc)->pipe,
4415 "encoder active on the wrong pipe\n");
4416 }
4417}
4418
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004419/* Even simpler default implementation, if there's really no special case to
4420 * consider. */
4421void intel_connector_dpms(struct drm_connector *connector, int mode)
4422{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004423 /* All the simple cases only support two dpms states. */
4424 if (mode != DRM_MODE_DPMS_ON)
4425 mode = DRM_MODE_DPMS_OFF;
4426
4427 if (mode == connector->dpms)
4428 return;
4429
4430 connector->dpms = mode;
4431
4432 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01004433 if (connector->encoder)
4434 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004435
Daniel Vetterb9805142012-08-31 17:37:33 +02004436 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004437}
4438
Daniel Vetterf0947c32012-07-02 13:10:34 +02004439/* Simple connector->get_hw_state implementation for encoders that support only
4440 * one connector and no cloning and hence the encoder state determines the state
4441 * of the connector. */
4442bool intel_connector_get_hw_state(struct intel_connector *connector)
4443{
Daniel Vetter24929352012-07-02 20:28:59 +02004444 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004445 struct intel_encoder *encoder = connector->encoder;
4446
4447 return encoder->get_hw_state(encoder, &pipe);
4448}
4449
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004450static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4451 struct intel_crtc_config *pipe_config)
4452{
4453 struct drm_i915_private *dev_priv = dev->dev_private;
4454 struct intel_crtc *pipe_B_crtc =
4455 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4456
4457 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4458 pipe_name(pipe), pipe_config->fdi_lanes);
4459 if (pipe_config->fdi_lanes > 4) {
4460 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4461 pipe_name(pipe), pipe_config->fdi_lanes);
4462 return false;
4463 }
4464
Paulo Zanonibafb6552013-11-02 21:07:44 -07004465 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004466 if (pipe_config->fdi_lanes > 2) {
4467 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4468 pipe_config->fdi_lanes);
4469 return false;
4470 } else {
4471 return true;
4472 }
4473 }
4474
4475 if (INTEL_INFO(dev)->num_pipes == 2)
4476 return true;
4477
4478 /* Ivybridge 3 pipe is really complicated */
4479 switch (pipe) {
4480 case PIPE_A:
4481 return true;
4482 case PIPE_B:
4483 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4484 pipe_config->fdi_lanes > 2) {
4485 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4486 pipe_name(pipe), pipe_config->fdi_lanes);
4487 return false;
4488 }
4489 return true;
4490 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004491 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004492 pipe_B_crtc->config.fdi_lanes <= 2) {
4493 if (pipe_config->fdi_lanes > 2) {
4494 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4495 pipe_name(pipe), pipe_config->fdi_lanes);
4496 return false;
4497 }
4498 } else {
4499 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4500 return false;
4501 }
4502 return true;
4503 default:
4504 BUG();
4505 }
4506}
4507
Daniel Vettere29c22c2013-02-21 00:00:16 +01004508#define RETRY 1
4509static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4510 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004511{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004512 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004513 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004514 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004515 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004516
Daniel Vettere29c22c2013-02-21 00:00:16 +01004517retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004518 /* FDI is a binary signal running at ~2.7GHz, encoding
4519 * each output octet as 10 bits. The actual frequency
4520 * is stored as a divider into a 100MHz clock, and the
4521 * mode pixel clock is stored in units of 1KHz.
4522 * Hence the bw of each lane in terms of the mode signal
4523 * is:
4524 */
4525 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4526
Damien Lespiau241bfc32013-09-25 16:45:37 +01004527 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004528
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004529 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004530 pipe_config->pipe_bpp);
4531
4532 pipe_config->fdi_lanes = lane;
4533
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004534 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004535 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004536
Daniel Vettere29c22c2013-02-21 00:00:16 +01004537 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4538 intel_crtc->pipe, pipe_config);
4539 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4540 pipe_config->pipe_bpp -= 2*3;
4541 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4542 pipe_config->pipe_bpp);
4543 needs_recompute = true;
4544 pipe_config->bw_constrained = true;
4545
4546 goto retry;
4547 }
4548
4549 if (needs_recompute)
4550 return RETRY;
4551
4552 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004553}
4554
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004555static void hsw_compute_ips_config(struct intel_crtc *crtc,
4556 struct intel_crtc_config *pipe_config)
4557{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004558 pipe_config->ips_enabled = i915_enable_ips &&
4559 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004560 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004561}
4562
Daniel Vettera43f6e02013-06-07 23:10:32 +02004563static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004564 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004565{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004566 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004567 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004568
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004569 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004570 if (INTEL_INFO(dev)->gen < 4) {
4571 struct drm_i915_private *dev_priv = dev->dev_private;
4572 int clock_limit =
4573 dev_priv->display.get_display_clock_speed(dev);
4574
4575 /*
4576 * Enable pixel doubling when the dot clock
4577 * is > 90% of the (display) core speed.
4578 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004579 * GDG double wide on either pipe,
4580 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004581 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004582 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004583 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004584 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004585 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004586 }
4587
Damien Lespiau241bfc32013-09-25 16:45:37 +01004588 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004589 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004590 }
Chris Wilson89749352010-09-12 18:25:19 +01004591
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004592 /*
4593 * Pipe horizontal size must be even in:
4594 * - DVO ganged mode
4595 * - LVDS dual channel mode
4596 * - Double wide pipe
4597 */
4598 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4599 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4600 pipe_config->pipe_src_w &= ~1;
4601
Damien Lespiau8693a822013-05-03 18:48:11 +01004602 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4603 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004604 */
4605 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4606 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004607 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004608
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004609 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004610 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004611 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004612 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4613 * for lvds. */
4614 pipe_config->pipe_bpp = 8*3;
4615 }
4616
Damien Lespiauf5adf942013-06-24 18:29:34 +01004617 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004618 hsw_compute_ips_config(crtc, pipe_config);
4619
4620 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4621 * clock survives for now. */
4622 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4623 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004624
Daniel Vetter877d48d2013-04-19 11:24:43 +02004625 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004626 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004627
Daniel Vettere29c22c2013-02-21 00:00:16 +01004628 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004629}
4630
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004631static int valleyview_get_display_clock_speed(struct drm_device *dev)
4632{
4633 return 400000; /* FIXME */
4634}
4635
Jesse Barnese70236a2009-09-21 10:42:27 -07004636static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004637{
Jesse Barnese70236a2009-09-21 10:42:27 -07004638 return 400000;
4639}
Jesse Barnes79e53942008-11-07 14:24:08 -08004640
Jesse Barnese70236a2009-09-21 10:42:27 -07004641static int i915_get_display_clock_speed(struct drm_device *dev)
4642{
4643 return 333000;
4644}
Jesse Barnes79e53942008-11-07 14:24:08 -08004645
Jesse Barnese70236a2009-09-21 10:42:27 -07004646static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4647{
4648 return 200000;
4649}
Jesse Barnes79e53942008-11-07 14:24:08 -08004650
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004651static int pnv_get_display_clock_speed(struct drm_device *dev)
4652{
4653 u16 gcfgc = 0;
4654
4655 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4656
4657 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4658 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4659 return 267000;
4660 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4661 return 333000;
4662 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4663 return 444000;
4664 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4665 return 200000;
4666 default:
4667 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4668 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4669 return 133000;
4670 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4671 return 167000;
4672 }
4673}
4674
Jesse Barnese70236a2009-09-21 10:42:27 -07004675static int i915gm_get_display_clock_speed(struct drm_device *dev)
4676{
4677 u16 gcfgc = 0;
4678
4679 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4680
4681 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004682 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004683 else {
4684 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4685 case GC_DISPLAY_CLOCK_333_MHZ:
4686 return 333000;
4687 default:
4688 case GC_DISPLAY_CLOCK_190_200_MHZ:
4689 return 190000;
4690 }
4691 }
4692}
Jesse Barnes79e53942008-11-07 14:24:08 -08004693
Jesse Barnese70236a2009-09-21 10:42:27 -07004694static int i865_get_display_clock_speed(struct drm_device *dev)
4695{
4696 return 266000;
4697}
4698
4699static int i855_get_display_clock_speed(struct drm_device *dev)
4700{
4701 u16 hpllcc = 0;
4702 /* Assume that the hardware is in the high speed state. This
4703 * should be the default.
4704 */
4705 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4706 case GC_CLOCK_133_200:
4707 case GC_CLOCK_100_200:
4708 return 200000;
4709 case GC_CLOCK_166_250:
4710 return 250000;
4711 case GC_CLOCK_100_133:
4712 return 133000;
4713 }
4714
4715 /* Shouldn't happen */
4716 return 0;
4717}
4718
4719static int i830_get_display_clock_speed(struct drm_device *dev)
4720{
4721 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004722}
4723
Zhenyu Wang2c072452009-06-05 15:38:42 +08004724static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004725intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004726{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004727 while (*num > DATA_LINK_M_N_MASK ||
4728 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004729 *num >>= 1;
4730 *den >>= 1;
4731 }
4732}
4733
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004734static void compute_m_n(unsigned int m, unsigned int n,
4735 uint32_t *ret_m, uint32_t *ret_n)
4736{
4737 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4738 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4739 intel_reduce_m_n_ratio(ret_m, ret_n);
4740}
4741
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004742void
4743intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4744 int pixel_clock, int link_clock,
4745 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004746{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004747 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004748
4749 compute_m_n(bits_per_pixel * pixel_clock,
4750 link_clock * nlanes * 8,
4751 &m_n->gmch_m, &m_n->gmch_n);
4752
4753 compute_m_n(pixel_clock, link_clock,
4754 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004755}
4756
Chris Wilsona7615032011-01-12 17:04:08 +00004757static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4758{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004759 if (i915_panel_use_ssc >= 0)
4760 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004761 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004762 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004763}
4764
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004765static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4766{
4767 struct drm_device *dev = crtc->dev;
4768 struct drm_i915_private *dev_priv = dev->dev_private;
4769 int refclk;
4770
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004771 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004772 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004773 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004774 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004775 refclk = dev_priv->vbt.lvds_ssc_freq;
4776 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004777 } else if (!IS_GEN2(dev)) {
4778 refclk = 96000;
4779 } else {
4780 refclk = 48000;
4781 }
4782
4783 return refclk;
4784}
4785
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004786static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004787{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004788 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004789}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004790
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004791static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4792{
4793 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004794}
4795
Daniel Vetterf47709a2013-03-28 10:42:02 +01004796static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004797 intel_clock_t *reduced_clock)
4798{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004799 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004800 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004801 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004802 u32 fp, fp2 = 0;
4803
4804 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004805 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004806 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004807 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004808 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004809 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004810 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004811 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004812 }
4813
4814 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004815 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004816
Daniel Vetterf47709a2013-03-28 10:42:02 +01004817 crtc->lowfreq_avail = false;
4818 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004819 reduced_clock && i915_powersave) {
4820 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004821 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004822 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004823 } else {
4824 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004825 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004826 }
4827}
4828
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004829static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4830 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004831{
4832 u32 reg_val;
4833
4834 /*
4835 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4836 * and set it to a reasonable value instead.
4837 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004838 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004839 reg_val &= 0xffffff00;
4840 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004841 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004842
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004843 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004844 reg_val &= 0x8cffffff;
4845 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004846 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004847
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004848 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004849 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004850 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004851
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004852 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004853 reg_val &= 0x00ffffff;
4854 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004855 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004856}
4857
Daniel Vetterb5518422013-05-03 11:49:48 +02004858static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4859 struct intel_link_m_n *m_n)
4860{
4861 struct drm_device *dev = crtc->base.dev;
4862 struct drm_i915_private *dev_priv = dev->dev_private;
4863 int pipe = crtc->pipe;
4864
Daniel Vettere3b95f12013-05-03 11:49:49 +02004865 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4866 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4867 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4868 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004869}
4870
4871static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4872 struct intel_link_m_n *m_n)
4873{
4874 struct drm_device *dev = crtc->base.dev;
4875 struct drm_i915_private *dev_priv = dev->dev_private;
4876 int pipe = crtc->pipe;
4877 enum transcoder transcoder = crtc->config.cpu_transcoder;
4878
4879 if (INTEL_INFO(dev)->gen >= 5) {
4880 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4881 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4882 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4883 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4884 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004885 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4886 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4887 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4888 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004889 }
4890}
4891
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004892static void intel_dp_set_m_n(struct intel_crtc *crtc)
4893{
4894 if (crtc->config.has_pch_encoder)
4895 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4896 else
4897 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4898}
4899
Daniel Vetterf47709a2013-03-28 10:42:02 +01004900static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004901{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004902 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004903 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004904 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004905 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004906 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004907 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004908
Daniel Vetter09153002012-12-12 14:06:44 +01004909 mutex_lock(&dev_priv->dpio_lock);
4910
Daniel Vetterf47709a2013-03-28 10:42:02 +01004911 bestn = crtc->config.dpll.n;
4912 bestm1 = crtc->config.dpll.m1;
4913 bestm2 = crtc->config.dpll.m2;
4914 bestp1 = crtc->config.dpll.p1;
4915 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004916
Jesse Barnes89b667f2013-04-18 14:51:36 -07004917 /* See eDP HDMI DPIO driver vbios notes doc */
4918
4919 /* PLL B needs special handling */
4920 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004921 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004922
4923 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004924 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004925
4926 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004927 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004928 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004929 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004930
4931 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004932 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004933
4934 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004935 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4936 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4937 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004938 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004939
4940 /*
4941 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4942 * but we don't support that).
4943 * Note: don't use the DAC post divider as it seems unstable.
4944 */
4945 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004946 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004947
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004948 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004949 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004950
Jesse Barnes89b667f2013-04-18 14:51:36 -07004951 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004952 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004953 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004954 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004956 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004957 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004958 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004959 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004960
Jesse Barnes89b667f2013-04-18 14:51:36 -07004961 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4962 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4963 /* Use SSC source */
4964 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004965 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004966 0x0df40000);
4967 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004969 0x0df70000);
4970 } else { /* HDMI or VGA */
4971 /* Use bend source */
4972 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004974 0x0df70000);
4975 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004977 0x0df40000);
4978 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004979
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004980 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004981 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4982 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4983 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4984 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004985 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004986
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004988
Jesse Barnes89b667f2013-04-18 14:51:36 -07004989 /* Enable DPIO clock input */
4990 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4991 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07004992 /* We should never disable this, set it here for state tracking */
4993 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004994 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004995 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004996 crtc->config.dpll_hw_state.dpll = dpll;
4997
Daniel Vetteref1b4602013-06-01 17:17:04 +02004998 dpll_md = (crtc->config.pixel_multiplier - 1)
4999 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005000 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5001
Daniel Vetterf47709a2013-03-28 10:42:02 +01005002 if (crtc->config.has_dp_encoder)
5003 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305004
Daniel Vetter09153002012-12-12 14:06:44 +01005005 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005006}
5007
Daniel Vetterf47709a2013-03-28 10:42:02 +01005008static void i9xx_update_pll(struct intel_crtc *crtc,
5009 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005010 int num_connectors)
5011{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005012 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005013 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005014 u32 dpll;
5015 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005016 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005017
Daniel Vetterf47709a2013-03-28 10:42:02 +01005018 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305019
Daniel Vetterf47709a2013-03-28 10:42:02 +01005020 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5021 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005022
5023 dpll = DPLL_VGA_MODE_DIS;
5024
Daniel Vetterf47709a2013-03-28 10:42:02 +01005025 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005026 dpll |= DPLLB_MODE_LVDS;
5027 else
5028 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005029
Daniel Vetteref1b4602013-06-01 17:17:04 +02005030 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005031 dpll |= (crtc->config.pixel_multiplier - 1)
5032 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005033 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005034
5035 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005036 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005037
Daniel Vetterf47709a2013-03-28 10:42:02 +01005038 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005039 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005040
5041 /* compute bitmask from p1 value */
5042 if (IS_PINEVIEW(dev))
5043 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5044 else {
5045 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5046 if (IS_G4X(dev) && reduced_clock)
5047 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5048 }
5049 switch (clock->p2) {
5050 case 5:
5051 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5052 break;
5053 case 7:
5054 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5055 break;
5056 case 10:
5057 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5058 break;
5059 case 14:
5060 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5061 break;
5062 }
5063 if (INTEL_INFO(dev)->gen >= 4)
5064 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5065
Daniel Vetter09ede542013-04-30 14:01:45 +02005066 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005067 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005068 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005069 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5070 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5071 else
5072 dpll |= PLL_REF_INPUT_DREFCLK;
5073
5074 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005075 crtc->config.dpll_hw_state.dpll = dpll;
5076
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005077 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005078 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5079 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005080 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005081 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005082
5083 if (crtc->config.has_dp_encoder)
5084 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005085}
5086
Daniel Vetterf47709a2013-03-28 10:42:02 +01005087static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005088 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005089 int num_connectors)
5090{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005091 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005092 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005093 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005094 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005095
Daniel Vetterf47709a2013-03-28 10:42:02 +01005096 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305097
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005098 dpll = DPLL_VGA_MODE_DIS;
5099
Daniel Vetterf47709a2013-03-28 10:42:02 +01005100 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005101 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5102 } else {
5103 if (clock->p1 == 2)
5104 dpll |= PLL_P1_DIVIDE_BY_TWO;
5105 else
5106 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5107 if (clock->p2 == 4)
5108 dpll |= PLL_P2_DIVIDE_BY_4;
5109 }
5110
Daniel Vetter4a33e482013-07-06 12:52:05 +02005111 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5112 dpll |= DPLL_DVO_2X_MODE;
5113
Daniel Vetterf47709a2013-03-28 10:42:02 +01005114 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005115 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5116 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5117 else
5118 dpll |= PLL_REF_INPUT_DREFCLK;
5119
5120 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005121 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005122}
5123
Daniel Vetter8a654f32013-06-01 17:16:22 +02005124static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005125{
5126 struct drm_device *dev = intel_crtc->base.dev;
5127 struct drm_i915_private *dev_priv = dev->dev_private;
5128 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005129 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005130 struct drm_display_mode *adjusted_mode =
5131 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005132 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5133
5134 /* We need to be careful not to changed the adjusted mode, for otherwise
5135 * the hw state checker will get angry at the mismatch. */
5136 crtc_vtotal = adjusted_mode->crtc_vtotal;
5137 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005138
5139 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5140 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005141 crtc_vtotal -= 1;
5142 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005143 vsyncshift = adjusted_mode->crtc_hsync_start
5144 - adjusted_mode->crtc_htotal / 2;
5145 } else {
5146 vsyncshift = 0;
5147 }
5148
5149 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005150 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005151
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005152 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005153 (adjusted_mode->crtc_hdisplay - 1) |
5154 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005155 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005156 (adjusted_mode->crtc_hblank_start - 1) |
5157 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005158 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005159 (adjusted_mode->crtc_hsync_start - 1) |
5160 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5161
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005162 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005163 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005164 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005165 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005166 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005167 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005168 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005169 (adjusted_mode->crtc_vsync_start - 1) |
5170 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5171
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005172 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5173 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5174 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5175 * bits. */
5176 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5177 (pipe == PIPE_B || pipe == PIPE_C))
5178 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5179
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005180 /* pipesrc controls the size that is scaled from, which should
5181 * always be the user's requested size.
5182 */
5183 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005184 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5185 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005186}
5187
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005188static void intel_get_pipe_timings(struct intel_crtc *crtc,
5189 struct intel_crtc_config *pipe_config)
5190{
5191 struct drm_device *dev = crtc->base.dev;
5192 struct drm_i915_private *dev_priv = dev->dev_private;
5193 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5194 uint32_t tmp;
5195
5196 tmp = I915_READ(HTOTAL(cpu_transcoder));
5197 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5198 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5199 tmp = I915_READ(HBLANK(cpu_transcoder));
5200 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5201 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5202 tmp = I915_READ(HSYNC(cpu_transcoder));
5203 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5204 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5205
5206 tmp = I915_READ(VTOTAL(cpu_transcoder));
5207 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5208 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5209 tmp = I915_READ(VBLANK(cpu_transcoder));
5210 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5211 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5212 tmp = I915_READ(VSYNC(cpu_transcoder));
5213 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5214 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5215
5216 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5217 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5218 pipe_config->adjusted_mode.crtc_vtotal += 1;
5219 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5220 }
5221
5222 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005223 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5224 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5225
5226 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5227 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005228}
5229
Jesse Barnesbabea612013-06-26 18:57:38 +03005230static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5231 struct intel_crtc_config *pipe_config)
5232{
5233 struct drm_crtc *crtc = &intel_crtc->base;
5234
5235 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5236 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5237 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5238 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5239
5240 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5241 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5242 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5243 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5244
5245 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5246
Damien Lespiau241bfc32013-09-25 16:45:37 +01005247 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03005248 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5249}
5250
Daniel Vetter84b046f2013-02-19 18:48:54 +01005251static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5252{
5253 struct drm_device *dev = intel_crtc->base.dev;
5254 struct drm_i915_private *dev_priv = dev->dev_private;
5255 uint32_t pipeconf;
5256
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005257 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005258
Daniel Vetter67c72a12013-09-24 11:46:14 +02005259 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5260 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5261 pipeconf |= PIPECONF_ENABLE;
5262
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005263 if (intel_crtc->config.double_wide)
5264 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005265
Daniel Vetterff9ce462013-04-24 14:57:17 +02005266 /* only g4x and later have fancy bpc/dither controls */
5267 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005268 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5269 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5270 pipeconf |= PIPECONF_DITHER_EN |
5271 PIPECONF_DITHER_TYPE_SP;
5272
5273 switch (intel_crtc->config.pipe_bpp) {
5274 case 18:
5275 pipeconf |= PIPECONF_6BPC;
5276 break;
5277 case 24:
5278 pipeconf |= PIPECONF_8BPC;
5279 break;
5280 case 30:
5281 pipeconf |= PIPECONF_10BPC;
5282 break;
5283 default:
5284 /* Case prevented by intel_choose_pipe_bpp_dither. */
5285 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005286 }
5287 }
5288
5289 if (HAS_PIPE_CXSR(dev)) {
5290 if (intel_crtc->lowfreq_avail) {
5291 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5292 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5293 } else {
5294 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005295 }
5296 }
5297
Daniel Vetter84b046f2013-02-19 18:48:54 +01005298 if (!IS_GEN2(dev) &&
5299 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5300 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5301 else
5302 pipeconf |= PIPECONF_PROGRESSIVE;
5303
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005304 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5305 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005306
Daniel Vetter84b046f2013-02-19 18:48:54 +01005307 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5308 POSTING_READ(PIPECONF(intel_crtc->pipe));
5309}
5310
Eric Anholtf564048e2011-03-30 13:01:02 -07005311static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005312 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005313 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005314{
5315 struct drm_device *dev = crtc->dev;
5316 struct drm_i915_private *dev_priv = dev->dev_private;
5317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5318 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005319 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005320 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005321 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005322 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005323 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005324 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005325 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005326 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005327 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005328
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005329 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005330 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005331 case INTEL_OUTPUT_LVDS:
5332 is_lvds = true;
5333 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005334 case INTEL_OUTPUT_DSI:
5335 is_dsi = true;
5336 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005337 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005338
Eric Anholtc751ce42010-03-25 11:48:48 -07005339 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005340 }
5341
Jani Nikulaf2335332013-09-13 11:03:09 +03005342 if (is_dsi)
5343 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005344
Jani Nikulaf2335332013-09-13 11:03:09 +03005345 if (!intel_crtc->config.clock_set) {
5346 refclk = i9xx_get_refclk(crtc, num_connectors);
5347
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005348 /*
5349 * Returns a set of divisors for the desired target clock with
5350 * the given refclk, or FALSE. The returned values represent
5351 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5352 * 2) / p1 / p2.
5353 */
5354 limit = intel_limit(crtc, refclk);
5355 ok = dev_priv->display.find_dpll(limit, crtc,
5356 intel_crtc->config.port_clock,
5357 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005358 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005359 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5360 return -EINVAL;
5361 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005362
Jani Nikulaf2335332013-09-13 11:03:09 +03005363 if (is_lvds && dev_priv->lvds_downclock_avail) {
5364 /*
5365 * Ensure we match the reduced clock's P to the target
5366 * clock. If the clocks don't match, we can't switch
5367 * the display clock by using the FP0/FP1. In such case
5368 * we will disable the LVDS downclock feature.
5369 */
5370 has_reduced_clock =
5371 dev_priv->display.find_dpll(limit, crtc,
5372 dev_priv->lvds_downclock,
5373 refclk, &clock,
5374 &reduced_clock);
5375 }
5376 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005377 intel_crtc->config.dpll.n = clock.n;
5378 intel_crtc->config.dpll.m1 = clock.m1;
5379 intel_crtc->config.dpll.m2 = clock.m2;
5380 intel_crtc->config.dpll.p1 = clock.p1;
5381 intel_crtc->config.dpll.p2 = clock.p2;
5382 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005383
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005384 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005385 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305386 has_reduced_clock ? &reduced_clock : NULL,
5387 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005388 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005389 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005390 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005391 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005392 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005393 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005394 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005395
Jani Nikulaf2335332013-09-13 11:03:09 +03005396skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005397 /* Set up the display plane register */
5398 dspcntr = DISPPLANE_GAMMA_ENABLE;
5399
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005400 if (!IS_VALLEYVIEW(dev)) {
5401 if (pipe == 0)
5402 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5403 else
5404 dspcntr |= DISPPLANE_SEL_PIPE_B;
5405 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005406
Daniel Vetter8a654f32013-06-01 17:16:22 +02005407 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005408
5409 /* pipesrc and dspsize control the size that is scaled from,
5410 * which should always be the user's requested size.
5411 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005412 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005413 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5414 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005415 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005416
Daniel Vetter84b046f2013-02-19 18:48:54 +01005417 i9xx_set_pipeconf(intel_crtc);
5418
Eric Anholtf564048e2011-03-30 13:01:02 -07005419 I915_WRITE(DSPCNTR(plane), dspcntr);
5420 POSTING_READ(DSPCNTR(plane));
5421
Daniel Vetter94352cf2012-07-05 22:51:56 +02005422 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005423
Eric Anholtf564048e2011-03-30 13:01:02 -07005424 return ret;
5425}
5426
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005427static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5428 struct intel_crtc_config *pipe_config)
5429{
5430 struct drm_device *dev = crtc->base.dev;
5431 struct drm_i915_private *dev_priv = dev->dev_private;
5432 uint32_t tmp;
5433
5434 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005435 if (!(tmp & PFIT_ENABLE))
5436 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005437
Daniel Vetter06922822013-07-11 13:35:40 +02005438 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005439 if (INTEL_INFO(dev)->gen < 4) {
5440 if (crtc->pipe != PIPE_B)
5441 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005442 } else {
5443 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5444 return;
5445 }
5446
Daniel Vetter06922822013-07-11 13:35:40 +02005447 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005448 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5449 if (INTEL_INFO(dev)->gen < 5)
5450 pipe_config->gmch_pfit.lvds_border_bits =
5451 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5452}
5453
Jesse Barnesacbec812013-09-20 11:29:32 -07005454static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5455 struct intel_crtc_config *pipe_config)
5456{
5457 struct drm_device *dev = crtc->base.dev;
5458 struct drm_i915_private *dev_priv = dev->dev_private;
5459 int pipe = pipe_config->cpu_transcoder;
5460 intel_clock_t clock;
5461 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005462 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005463
5464 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005465 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005466 mutex_unlock(&dev_priv->dpio_lock);
5467
5468 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5469 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5470 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5471 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5472 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5473
Ville Syrjäläf6466282013-10-14 14:50:31 +03005474 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005475
Ville Syrjäläf6466282013-10-14 14:50:31 +03005476 /* clock.dot is the fast clock */
5477 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005478}
5479
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005480static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5481 struct intel_crtc_config *pipe_config)
5482{
5483 struct drm_device *dev = crtc->base.dev;
5484 struct drm_i915_private *dev_priv = dev->dev_private;
5485 uint32_t tmp;
5486
Daniel Vettere143a212013-07-04 12:01:15 +02005487 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005488 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005489
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005490 tmp = I915_READ(PIPECONF(crtc->pipe));
5491 if (!(tmp & PIPECONF_ENABLE))
5492 return false;
5493
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005494 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5495 switch (tmp & PIPECONF_BPC_MASK) {
5496 case PIPECONF_6BPC:
5497 pipe_config->pipe_bpp = 18;
5498 break;
5499 case PIPECONF_8BPC:
5500 pipe_config->pipe_bpp = 24;
5501 break;
5502 case PIPECONF_10BPC:
5503 pipe_config->pipe_bpp = 30;
5504 break;
5505 default:
5506 break;
5507 }
5508 }
5509
Ville Syrjälä282740f2013-09-04 18:30:03 +03005510 if (INTEL_INFO(dev)->gen < 4)
5511 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5512
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005513 intel_get_pipe_timings(crtc, pipe_config);
5514
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005515 i9xx_get_pfit_config(crtc, pipe_config);
5516
Daniel Vetter6c49f242013-06-06 12:45:25 +02005517 if (INTEL_INFO(dev)->gen >= 4) {
5518 tmp = I915_READ(DPLL_MD(crtc->pipe));
5519 pipe_config->pixel_multiplier =
5520 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5521 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005522 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005523 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5524 tmp = I915_READ(DPLL(crtc->pipe));
5525 pipe_config->pixel_multiplier =
5526 ((tmp & SDVO_MULTIPLIER_MASK)
5527 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5528 } else {
5529 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5530 * port and will be fixed up in the encoder->get_config
5531 * function. */
5532 pipe_config->pixel_multiplier = 1;
5533 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005534 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5535 if (!IS_VALLEYVIEW(dev)) {
5536 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5537 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005538 } else {
5539 /* Mask out read-only status bits. */
5540 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5541 DPLL_PORTC_READY_MASK |
5542 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005543 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005544
Jesse Barnesacbec812013-09-20 11:29:32 -07005545 if (IS_VALLEYVIEW(dev))
5546 vlv_crtc_clock_get(crtc, pipe_config);
5547 else
5548 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005549
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005550 return true;
5551}
5552
Paulo Zanonidde86e22012-12-01 12:04:25 -02005553static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005554{
5555 struct drm_i915_private *dev_priv = dev->dev_private;
5556 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005557 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005558 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005559 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005560 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005561 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005562 bool has_ck505 = false;
5563 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005564
5565 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005566 list_for_each_entry(encoder, &mode_config->encoder_list,
5567 base.head) {
5568 switch (encoder->type) {
5569 case INTEL_OUTPUT_LVDS:
5570 has_panel = true;
5571 has_lvds = true;
5572 break;
5573 case INTEL_OUTPUT_EDP:
5574 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005575 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005576 has_cpu_edp = true;
5577 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005578 }
5579 }
5580
Keith Packard99eb6a02011-09-26 14:29:12 -07005581 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005582 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005583 can_ssc = has_ck505;
5584 } else {
5585 has_ck505 = false;
5586 can_ssc = true;
5587 }
5588
Imre Deak2de69052013-05-08 13:14:04 +03005589 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5590 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005591
5592 /* Ironlake: try to setup display ref clock before DPLL
5593 * enabling. This is only under driver's control after
5594 * PCH B stepping, previous chipset stepping should be
5595 * ignoring this setting.
5596 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005597 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005598
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005599 /* As we must carefully and slowly disable/enable each source in turn,
5600 * compute the final state we want first and check if we need to
5601 * make any changes at all.
5602 */
5603 final = val;
5604 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005605 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005606 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005607 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005608 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5609
5610 final &= ~DREF_SSC_SOURCE_MASK;
5611 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5612 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005613
Keith Packard199e5d72011-09-22 12:01:57 -07005614 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005615 final |= DREF_SSC_SOURCE_ENABLE;
5616
5617 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5618 final |= DREF_SSC1_ENABLE;
5619
5620 if (has_cpu_edp) {
5621 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5622 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5623 else
5624 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5625 } else
5626 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5627 } else {
5628 final |= DREF_SSC_SOURCE_DISABLE;
5629 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5630 }
5631
5632 if (final == val)
5633 return;
5634
5635 /* Always enable nonspread source */
5636 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5637
5638 if (has_ck505)
5639 val |= DREF_NONSPREAD_CK505_ENABLE;
5640 else
5641 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5642
5643 if (has_panel) {
5644 val &= ~DREF_SSC_SOURCE_MASK;
5645 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005646
Keith Packard199e5d72011-09-22 12:01:57 -07005647 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005648 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005649 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005650 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005651 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005652 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005653
5654 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005655 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005656 POSTING_READ(PCH_DREF_CONTROL);
5657 udelay(200);
5658
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005659 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005660
5661 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005662 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005663 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005664 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005665 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005666 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005667 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005668 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005669 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005670 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005671
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005672 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005673 POSTING_READ(PCH_DREF_CONTROL);
5674 udelay(200);
5675 } else {
5676 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5677
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005678 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005679
5680 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005681 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005682
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005683 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005684 POSTING_READ(PCH_DREF_CONTROL);
5685 udelay(200);
5686
5687 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005688 val &= ~DREF_SSC_SOURCE_MASK;
5689 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005690
5691 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005692 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005693
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005694 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005695 POSTING_READ(PCH_DREF_CONTROL);
5696 udelay(200);
5697 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005698
5699 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005700}
5701
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005702static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005703{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005704 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005705
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005706 tmp = I915_READ(SOUTH_CHICKEN2);
5707 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5708 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005709
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005710 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5711 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5712 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005713
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005714 tmp = I915_READ(SOUTH_CHICKEN2);
5715 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5716 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005717
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005718 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5719 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5720 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005721}
5722
5723/* WaMPhyProgramming:hsw */
5724static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5725{
5726 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005727
5728 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5729 tmp &= ~(0xFF << 24);
5730 tmp |= (0x12 << 24);
5731 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5732
Paulo Zanonidde86e22012-12-01 12:04:25 -02005733 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5734 tmp |= (1 << 11);
5735 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5736
5737 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5738 tmp |= (1 << 11);
5739 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5740
Paulo Zanonidde86e22012-12-01 12:04:25 -02005741 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5742 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5743 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5744
5745 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5746 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5747 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5748
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005749 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5750 tmp &= ~(7 << 13);
5751 tmp |= (5 << 13);
5752 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005753
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005754 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5755 tmp &= ~(7 << 13);
5756 tmp |= (5 << 13);
5757 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005758
5759 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5760 tmp &= ~0xFF;
5761 tmp |= 0x1C;
5762 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5763
5764 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5765 tmp &= ~0xFF;
5766 tmp |= 0x1C;
5767 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5768
5769 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5770 tmp &= ~(0xFF << 16);
5771 tmp |= (0x1C << 16);
5772 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5773
5774 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5775 tmp &= ~(0xFF << 16);
5776 tmp |= (0x1C << 16);
5777 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5778
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005779 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5780 tmp |= (1 << 27);
5781 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005782
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005783 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5784 tmp |= (1 << 27);
5785 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005786
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005787 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5788 tmp &= ~(0xF << 28);
5789 tmp |= (4 << 28);
5790 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005791
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005792 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5793 tmp &= ~(0xF << 28);
5794 tmp |= (4 << 28);
5795 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005796}
5797
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005798/* Implements 3 different sequences from BSpec chapter "Display iCLK
5799 * Programming" based on the parameters passed:
5800 * - Sequence to enable CLKOUT_DP
5801 * - Sequence to enable CLKOUT_DP without spread
5802 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5803 */
5804static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5805 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005806{
5807 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005808 uint32_t reg, tmp;
5809
5810 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5811 with_spread = true;
5812 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5813 with_fdi, "LP PCH doesn't have FDI\n"))
5814 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005815
5816 mutex_lock(&dev_priv->dpio_lock);
5817
5818 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5819 tmp &= ~SBI_SSCCTL_DISABLE;
5820 tmp |= SBI_SSCCTL_PATHALT;
5821 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5822
5823 udelay(24);
5824
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005825 if (with_spread) {
5826 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5827 tmp &= ~SBI_SSCCTL_PATHALT;
5828 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005829
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005830 if (with_fdi) {
5831 lpt_reset_fdi_mphy(dev_priv);
5832 lpt_program_fdi_mphy(dev_priv);
5833 }
5834 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005835
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005836 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5837 SBI_GEN0 : SBI_DBUFF0;
5838 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5839 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5840 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005841
5842 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005843}
5844
Paulo Zanoni47701c32013-07-23 11:19:25 -03005845/* Sequence to disable CLKOUT_DP */
5846static void lpt_disable_clkout_dp(struct drm_device *dev)
5847{
5848 struct drm_i915_private *dev_priv = dev->dev_private;
5849 uint32_t reg, tmp;
5850
5851 mutex_lock(&dev_priv->dpio_lock);
5852
5853 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5854 SBI_GEN0 : SBI_DBUFF0;
5855 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5856 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5857 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5858
5859 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5860 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5861 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5862 tmp |= SBI_SSCCTL_PATHALT;
5863 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5864 udelay(32);
5865 }
5866 tmp |= SBI_SSCCTL_DISABLE;
5867 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5868 }
5869
5870 mutex_unlock(&dev_priv->dpio_lock);
5871}
5872
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005873static void lpt_init_pch_refclk(struct drm_device *dev)
5874{
5875 struct drm_mode_config *mode_config = &dev->mode_config;
5876 struct intel_encoder *encoder;
5877 bool has_vga = false;
5878
5879 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5880 switch (encoder->type) {
5881 case INTEL_OUTPUT_ANALOG:
5882 has_vga = true;
5883 break;
5884 }
5885 }
5886
Paulo Zanoni47701c32013-07-23 11:19:25 -03005887 if (has_vga)
5888 lpt_enable_clkout_dp(dev, true, true);
5889 else
5890 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005891}
5892
Paulo Zanonidde86e22012-12-01 12:04:25 -02005893/*
5894 * Initialize reference clocks when the driver loads
5895 */
5896void intel_init_pch_refclk(struct drm_device *dev)
5897{
5898 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5899 ironlake_init_pch_refclk(dev);
5900 else if (HAS_PCH_LPT(dev))
5901 lpt_init_pch_refclk(dev);
5902}
5903
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005904static int ironlake_get_refclk(struct drm_crtc *crtc)
5905{
5906 struct drm_device *dev = crtc->dev;
5907 struct drm_i915_private *dev_priv = dev->dev_private;
5908 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005909 int num_connectors = 0;
5910 bool is_lvds = false;
5911
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005912 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005913 switch (encoder->type) {
5914 case INTEL_OUTPUT_LVDS:
5915 is_lvds = true;
5916 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005917 }
5918 num_connectors++;
5919 }
5920
5921 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005922 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005923 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005924 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005925 }
5926
5927 return 120000;
5928}
5929
Daniel Vetter6ff93602013-04-19 11:24:36 +02005930static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005931{
5932 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5934 int pipe = intel_crtc->pipe;
5935 uint32_t val;
5936
Daniel Vetter78114072013-06-13 00:54:57 +02005937 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005938
Daniel Vetter965e0c42013-03-27 00:44:57 +01005939 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005940 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005941 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005942 break;
5943 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005944 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005945 break;
5946 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005947 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005948 break;
5949 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005950 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005951 break;
5952 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005953 /* Case prevented by intel_choose_pipe_bpp_dither. */
5954 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005955 }
5956
Daniel Vetterd8b32242013-04-25 17:54:44 +02005957 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005958 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5959
Daniel Vetter6ff93602013-04-19 11:24:36 +02005960 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005961 val |= PIPECONF_INTERLACED_ILK;
5962 else
5963 val |= PIPECONF_PROGRESSIVE;
5964
Daniel Vetter50f3b012013-03-27 00:44:56 +01005965 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005966 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005967
Paulo Zanonic8203562012-09-12 10:06:29 -03005968 I915_WRITE(PIPECONF(pipe), val);
5969 POSTING_READ(PIPECONF(pipe));
5970}
5971
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005972/*
5973 * Set up the pipe CSC unit.
5974 *
5975 * Currently only full range RGB to limited range RGB conversion
5976 * is supported, but eventually this should handle various
5977 * RGB<->YCbCr scenarios as well.
5978 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005979static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005980{
5981 struct drm_device *dev = crtc->dev;
5982 struct drm_i915_private *dev_priv = dev->dev_private;
5983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5984 int pipe = intel_crtc->pipe;
5985 uint16_t coeff = 0x7800; /* 1.0 */
5986
5987 /*
5988 * TODO: Check what kind of values actually come out of the pipe
5989 * with these coeff/postoff values and adjust to get the best
5990 * accuracy. Perhaps we even need to take the bpc value into
5991 * consideration.
5992 */
5993
Daniel Vetter50f3b012013-03-27 00:44:56 +01005994 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005995 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5996
5997 /*
5998 * GY/GU and RY/RU should be the other way around according
5999 * to BSpec, but reality doesn't agree. Just set them up in
6000 * a way that results in the correct picture.
6001 */
6002 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6003 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6004
6005 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6006 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6007
6008 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6009 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6010
6011 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6012 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6013 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6014
6015 if (INTEL_INFO(dev)->gen > 6) {
6016 uint16_t postoff = 0;
6017
Daniel Vetter50f3b012013-03-27 00:44:56 +01006018 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006019 postoff = (16 * (1 << 13) / 255) & 0x1fff;
6020
6021 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6022 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6023 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6024
6025 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6026 } else {
6027 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6028
Daniel Vetter50f3b012013-03-27 00:44:56 +01006029 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006030 mode |= CSC_BLACK_SCREEN_OFFSET;
6031
6032 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6033 }
6034}
6035
Daniel Vetter6ff93602013-04-19 11:24:36 +02006036static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006037{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006038 struct drm_device *dev = crtc->dev;
6039 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006041 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006042 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006043 uint32_t val;
6044
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006045 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006046
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006047 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006048 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6049
Daniel Vetter6ff93602013-04-19 11:24:36 +02006050 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006051 val |= PIPECONF_INTERLACED_ILK;
6052 else
6053 val |= PIPECONF_PROGRESSIVE;
6054
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006055 I915_WRITE(PIPECONF(cpu_transcoder), val);
6056 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006057
6058 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6059 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006060
6061 if (IS_BROADWELL(dev)) {
6062 val = 0;
6063
6064 switch (intel_crtc->config.pipe_bpp) {
6065 case 18:
6066 val |= PIPEMISC_DITHER_6_BPC;
6067 break;
6068 case 24:
6069 val |= PIPEMISC_DITHER_8_BPC;
6070 break;
6071 case 30:
6072 val |= PIPEMISC_DITHER_10_BPC;
6073 break;
6074 case 36:
6075 val |= PIPEMISC_DITHER_12_BPC;
6076 break;
6077 default:
6078 /* Case prevented by pipe_config_set_bpp. */
6079 BUG();
6080 }
6081
6082 if (intel_crtc->config.dither)
6083 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6084
6085 I915_WRITE(PIPEMISC(pipe), val);
6086 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006087}
6088
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006089static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006090 intel_clock_t *clock,
6091 bool *has_reduced_clock,
6092 intel_clock_t *reduced_clock)
6093{
6094 struct drm_device *dev = crtc->dev;
6095 struct drm_i915_private *dev_priv = dev->dev_private;
6096 struct intel_encoder *intel_encoder;
6097 int refclk;
6098 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006099 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006100
6101 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6102 switch (intel_encoder->type) {
6103 case INTEL_OUTPUT_LVDS:
6104 is_lvds = true;
6105 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006106 }
6107 }
6108
6109 refclk = ironlake_get_refclk(crtc);
6110
6111 /*
6112 * Returns a set of divisors for the desired target clock with the given
6113 * refclk, or FALSE. The returned values represent the clock equation:
6114 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6115 */
6116 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006117 ret = dev_priv->display.find_dpll(limit, crtc,
6118 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006119 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006120 if (!ret)
6121 return false;
6122
6123 if (is_lvds && dev_priv->lvds_downclock_avail) {
6124 /*
6125 * Ensure we match the reduced clock's P to the target clock.
6126 * If the clocks don't match, we can't switch the display clock
6127 * by using the FP0/FP1. In such case we will disable the LVDS
6128 * downclock feature.
6129 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006130 *has_reduced_clock =
6131 dev_priv->display.find_dpll(limit, crtc,
6132 dev_priv->lvds_downclock,
6133 refclk, clock,
6134 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006135 }
6136
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006137 return true;
6138}
6139
Paulo Zanonid4b19312012-11-29 11:29:32 -02006140int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6141{
6142 /*
6143 * Account for spread spectrum to avoid
6144 * oversubscribing the link. Max center spread
6145 * is 2.5%; use 5% for safety's sake.
6146 */
6147 u32 bps = target_clock * bpp * 21 / 20;
6148 return bps / (link_bw * 8) + 1;
6149}
6150
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006151static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006152{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006153 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006154}
6155
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006156static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006157 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006158 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006159{
6160 struct drm_crtc *crtc = &intel_crtc->base;
6161 struct drm_device *dev = crtc->dev;
6162 struct drm_i915_private *dev_priv = dev->dev_private;
6163 struct intel_encoder *intel_encoder;
6164 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006165 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006166 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006167
6168 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6169 switch (intel_encoder->type) {
6170 case INTEL_OUTPUT_LVDS:
6171 is_lvds = true;
6172 break;
6173 case INTEL_OUTPUT_SDVO:
6174 case INTEL_OUTPUT_HDMI:
6175 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006176 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006177 }
6178
6179 num_connectors++;
6180 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006181
Chris Wilsonc1858122010-12-03 21:35:48 +00006182 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006183 factor = 21;
6184 if (is_lvds) {
6185 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006186 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006187 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006188 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006189 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006190 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006191
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006192 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006193 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006194
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006195 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6196 *fp2 |= FP_CB_TUNE;
6197
Chris Wilson5eddb702010-09-11 13:48:45 +01006198 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006199
Eric Anholta07d6782011-03-30 13:01:08 -07006200 if (is_lvds)
6201 dpll |= DPLLB_MODE_LVDS;
6202 else
6203 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006204
Daniel Vetteref1b4602013-06-01 17:17:04 +02006205 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6206 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006207
6208 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006209 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006210 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006211 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006212
Eric Anholta07d6782011-03-30 13:01:08 -07006213 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006214 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006215 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006216 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006217
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006218 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006219 case 5:
6220 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6221 break;
6222 case 7:
6223 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6224 break;
6225 case 10:
6226 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6227 break;
6228 case 14:
6229 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6230 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006231 }
6232
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006233 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006234 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006235 else
6236 dpll |= PLL_REF_INPUT_DREFCLK;
6237
Daniel Vetter959e16d2013-06-05 13:34:21 +02006238 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006239}
6240
Jesse Barnes79e53942008-11-07 14:24:08 -08006241static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006242 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006243 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006244{
6245 struct drm_device *dev = crtc->dev;
6246 struct drm_i915_private *dev_priv = dev->dev_private;
6247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6248 int pipe = intel_crtc->pipe;
6249 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006250 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006251 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006252 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006253 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006254 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006255 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006256 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006257 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006258
6259 for_each_encoder_on_crtc(dev, crtc, encoder) {
6260 switch (encoder->type) {
6261 case INTEL_OUTPUT_LVDS:
6262 is_lvds = true;
6263 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006264 }
6265
6266 num_connectors++;
6267 }
6268
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006269 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6270 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6271
Daniel Vetterff9a6752013-06-01 17:16:21 +02006272 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006273 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006274 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006275 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6276 return -EINVAL;
6277 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006278 /* Compat-code for transition, will disappear. */
6279 if (!intel_crtc->config.clock_set) {
6280 intel_crtc->config.dpll.n = clock.n;
6281 intel_crtc->config.dpll.m1 = clock.m1;
6282 intel_crtc->config.dpll.m2 = clock.m2;
6283 intel_crtc->config.dpll.p1 = clock.p1;
6284 intel_crtc->config.dpll.p2 = clock.p2;
6285 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006286
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006287 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006288 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006289 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006290 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006291 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006292
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006293 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006294 &fp, &reduced_clock,
6295 has_reduced_clock ? &fp2 : NULL);
6296
Daniel Vetter959e16d2013-06-05 13:34:21 +02006297 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006298 intel_crtc->config.dpll_hw_state.fp0 = fp;
6299 if (has_reduced_clock)
6300 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6301 else
6302 intel_crtc->config.dpll_hw_state.fp1 = fp;
6303
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006304 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006305 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006306 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6307 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006308 return -EINVAL;
6309 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006310 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006311 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006312
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006313 if (intel_crtc->config.has_dp_encoder)
6314 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006315
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006316 if (is_lvds && has_reduced_clock && i915_powersave)
6317 intel_crtc->lowfreq_avail = true;
6318 else
6319 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006320
Daniel Vetter8a654f32013-06-01 17:16:22 +02006321 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006322
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006323 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006324 intel_cpu_transcoder_set_m_n(intel_crtc,
6325 &intel_crtc->config.fdi_m_n);
6326 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006327
Daniel Vetter6ff93602013-04-19 11:24:36 +02006328 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006329
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006330 /* Set up the display plane register */
6331 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006332 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006333
Daniel Vetter94352cf2012-07-05 22:51:56 +02006334 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006335
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006336 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006337}
6338
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006339static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6340 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006341{
6342 struct drm_device *dev = crtc->base.dev;
6343 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006344 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006345
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006346 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6347 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6348 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6349 & ~TU_SIZE_MASK;
6350 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6351 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6352 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6353}
6354
6355static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6356 enum transcoder transcoder,
6357 struct intel_link_m_n *m_n)
6358{
6359 struct drm_device *dev = crtc->base.dev;
6360 struct drm_i915_private *dev_priv = dev->dev_private;
6361 enum pipe pipe = crtc->pipe;
6362
6363 if (INTEL_INFO(dev)->gen >= 5) {
6364 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6365 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6366 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6367 & ~TU_SIZE_MASK;
6368 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6369 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6370 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6371 } else {
6372 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6373 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6374 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6375 & ~TU_SIZE_MASK;
6376 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6377 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6378 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6379 }
6380}
6381
6382void intel_dp_get_m_n(struct intel_crtc *crtc,
6383 struct intel_crtc_config *pipe_config)
6384{
6385 if (crtc->config.has_pch_encoder)
6386 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6387 else
6388 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6389 &pipe_config->dp_m_n);
6390}
6391
Daniel Vetter72419202013-04-04 13:28:53 +02006392static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6393 struct intel_crtc_config *pipe_config)
6394{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006395 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6396 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006397}
6398
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006399static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6400 struct intel_crtc_config *pipe_config)
6401{
6402 struct drm_device *dev = crtc->base.dev;
6403 struct drm_i915_private *dev_priv = dev->dev_private;
6404 uint32_t tmp;
6405
6406 tmp = I915_READ(PF_CTL(crtc->pipe));
6407
6408 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006409 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006410 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6411 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006412
6413 /* We currently do not free assignements of panel fitters on
6414 * ivb/hsw (since we don't use the higher upscaling modes which
6415 * differentiates them) so just WARN about this case for now. */
6416 if (IS_GEN7(dev)) {
6417 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6418 PF_PIPE_SEL_IVB(crtc->pipe));
6419 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006420 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006421}
6422
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006423static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6424 struct intel_crtc_config *pipe_config)
6425{
6426 struct drm_device *dev = crtc->base.dev;
6427 struct drm_i915_private *dev_priv = dev->dev_private;
6428 uint32_t tmp;
6429
Daniel Vettere143a212013-07-04 12:01:15 +02006430 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006431 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006432
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006433 tmp = I915_READ(PIPECONF(crtc->pipe));
6434 if (!(tmp & PIPECONF_ENABLE))
6435 return false;
6436
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006437 switch (tmp & PIPECONF_BPC_MASK) {
6438 case PIPECONF_6BPC:
6439 pipe_config->pipe_bpp = 18;
6440 break;
6441 case PIPECONF_8BPC:
6442 pipe_config->pipe_bpp = 24;
6443 break;
6444 case PIPECONF_10BPC:
6445 pipe_config->pipe_bpp = 30;
6446 break;
6447 case PIPECONF_12BPC:
6448 pipe_config->pipe_bpp = 36;
6449 break;
6450 default:
6451 break;
6452 }
6453
Daniel Vetterab9412b2013-05-03 11:49:46 +02006454 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006455 struct intel_shared_dpll *pll;
6456
Daniel Vetter88adfff2013-03-28 10:42:01 +01006457 pipe_config->has_pch_encoder = true;
6458
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006459 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6460 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6461 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006462
6463 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006464
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006465 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006466 pipe_config->shared_dpll =
6467 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006468 } else {
6469 tmp = I915_READ(PCH_DPLL_SEL);
6470 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6471 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6472 else
6473 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6474 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006475
6476 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6477
6478 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6479 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006480
6481 tmp = pipe_config->dpll_hw_state.dpll;
6482 pipe_config->pixel_multiplier =
6483 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6484 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006485
6486 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006487 } else {
6488 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006489 }
6490
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006491 intel_get_pipe_timings(crtc, pipe_config);
6492
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006493 ironlake_get_pfit_config(crtc, pipe_config);
6494
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006495 return true;
6496}
6497
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006498static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6499{
6500 struct drm_device *dev = dev_priv->dev;
6501 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6502 struct intel_crtc *crtc;
6503 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006504 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006505
6506 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006507 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006508 pipe_name(crtc->pipe));
6509
6510 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6511 WARN(plls->spll_refcount, "SPLL enabled\n");
6512 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6513 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6514 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6515 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6516 "CPU PWM1 enabled\n");
6517 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6518 "CPU PWM2 enabled\n");
6519 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6520 "PCH PWM1 enabled\n");
6521 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6522 "Utility pin enabled\n");
6523 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6524
6525 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6526 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006527 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006528 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6529 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006530 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006531 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6532 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6533}
6534
6535/*
6536 * This function implements pieces of two sequences from BSpec:
6537 * - Sequence for display software to disable LCPLL
6538 * - Sequence for display software to allow package C8+
6539 * The steps implemented here are just the steps that actually touch the LCPLL
6540 * register. Callers should take care of disabling all the display engine
6541 * functions, doing the mode unset, fixing interrupts, etc.
6542 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006543static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6544 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006545{
6546 uint32_t val;
6547
6548 assert_can_disable_lcpll(dev_priv);
6549
6550 val = I915_READ(LCPLL_CTL);
6551
6552 if (switch_to_fclk) {
6553 val |= LCPLL_CD_SOURCE_FCLK;
6554 I915_WRITE(LCPLL_CTL, val);
6555
6556 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6557 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6558 DRM_ERROR("Switching to FCLK failed\n");
6559
6560 val = I915_READ(LCPLL_CTL);
6561 }
6562
6563 val |= LCPLL_PLL_DISABLE;
6564 I915_WRITE(LCPLL_CTL, val);
6565 POSTING_READ(LCPLL_CTL);
6566
6567 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6568 DRM_ERROR("LCPLL still locked\n");
6569
6570 val = I915_READ(D_COMP);
6571 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006572 mutex_lock(&dev_priv->rps.hw_lock);
6573 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6574 DRM_ERROR("Failed to disable D_COMP\n");
6575 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006576 POSTING_READ(D_COMP);
6577 ndelay(100);
6578
6579 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6580 DRM_ERROR("D_COMP RCOMP still in progress\n");
6581
6582 if (allow_power_down) {
6583 val = I915_READ(LCPLL_CTL);
6584 val |= LCPLL_POWER_DOWN_ALLOW;
6585 I915_WRITE(LCPLL_CTL, val);
6586 POSTING_READ(LCPLL_CTL);
6587 }
6588}
6589
6590/*
6591 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6592 * source.
6593 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006594static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006595{
6596 uint32_t val;
6597
6598 val = I915_READ(LCPLL_CTL);
6599
6600 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6601 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6602 return;
6603
Paulo Zanoni215733f2013-08-19 13:18:07 -03006604 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6605 * we'll hang the machine! */
Deepak Sc8d9a592013-11-23 14:55:42 +05306606 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006607
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006608 if (val & LCPLL_POWER_DOWN_ALLOW) {
6609 val &= ~LCPLL_POWER_DOWN_ALLOW;
6610 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006611 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006612 }
6613
6614 val = I915_READ(D_COMP);
6615 val |= D_COMP_COMP_FORCE;
6616 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006617 mutex_lock(&dev_priv->rps.hw_lock);
6618 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6619 DRM_ERROR("Failed to enable D_COMP\n");
6620 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006621 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006622
6623 val = I915_READ(LCPLL_CTL);
6624 val &= ~LCPLL_PLL_DISABLE;
6625 I915_WRITE(LCPLL_CTL, val);
6626
6627 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6628 DRM_ERROR("LCPLL not locked yet\n");
6629
6630 if (val & LCPLL_CD_SOURCE_FCLK) {
6631 val = I915_READ(LCPLL_CTL);
6632 val &= ~LCPLL_CD_SOURCE_FCLK;
6633 I915_WRITE(LCPLL_CTL, val);
6634
6635 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6636 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6637 DRM_ERROR("Switching back to LCPLL failed\n");
6638 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006639
Deepak Sc8d9a592013-11-23 14:55:42 +05306640 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006641}
6642
Paulo Zanonic67a4702013-08-19 13:18:09 -03006643void hsw_enable_pc8_work(struct work_struct *__work)
6644{
6645 struct drm_i915_private *dev_priv =
6646 container_of(to_delayed_work(__work), struct drm_i915_private,
6647 pc8.enable_work);
6648 struct drm_device *dev = dev_priv->dev;
6649 uint32_t val;
6650
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006651 WARN_ON(!HAS_PC8(dev));
6652
Paulo Zanonic67a4702013-08-19 13:18:09 -03006653 if (dev_priv->pc8.enabled)
6654 return;
6655
6656 DRM_DEBUG_KMS("Enabling package C8+\n");
6657
6658 dev_priv->pc8.enabled = true;
6659
6660 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6661 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6662 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6663 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6664 }
6665
6666 lpt_disable_clkout_dp(dev);
6667 hsw_pc8_disable_interrupts(dev);
6668 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006669
6670 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006671}
6672
6673static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6674{
6675 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6676 WARN(dev_priv->pc8.disable_count < 1,
6677 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6678
6679 dev_priv->pc8.disable_count--;
6680 if (dev_priv->pc8.disable_count != 0)
6681 return;
6682
6683 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006684 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006685}
6686
6687static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6688{
6689 struct drm_device *dev = dev_priv->dev;
6690 uint32_t val;
6691
6692 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6693 WARN(dev_priv->pc8.disable_count < 0,
6694 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6695
6696 dev_priv->pc8.disable_count++;
6697 if (dev_priv->pc8.disable_count != 1)
6698 return;
6699
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006700 WARN_ON(!HAS_PC8(dev));
6701
Paulo Zanonic67a4702013-08-19 13:18:09 -03006702 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6703 if (!dev_priv->pc8.enabled)
6704 return;
6705
6706 DRM_DEBUG_KMS("Disabling package C8+\n");
6707
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006708 intel_runtime_pm_get(dev_priv);
6709
Paulo Zanonic67a4702013-08-19 13:18:09 -03006710 hsw_restore_lcpll(dev_priv);
6711 hsw_pc8_restore_interrupts(dev);
6712 lpt_init_pch_refclk(dev);
6713
6714 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6715 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6716 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6717 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6718 }
6719
6720 intel_prepare_ddi(dev);
6721 i915_gem_init_swizzling(dev);
6722 mutex_lock(&dev_priv->rps.hw_lock);
6723 gen6_update_ring_freq(dev);
6724 mutex_unlock(&dev_priv->rps.hw_lock);
6725 dev_priv->pc8.enabled = false;
6726}
6727
6728void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6729{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006730 if (!HAS_PC8(dev_priv->dev))
6731 return;
6732
Paulo Zanonic67a4702013-08-19 13:18:09 -03006733 mutex_lock(&dev_priv->pc8.lock);
6734 __hsw_enable_package_c8(dev_priv);
6735 mutex_unlock(&dev_priv->pc8.lock);
6736}
6737
6738void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6739{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006740 if (!HAS_PC8(dev_priv->dev))
6741 return;
6742
Paulo Zanonic67a4702013-08-19 13:18:09 -03006743 mutex_lock(&dev_priv->pc8.lock);
6744 __hsw_disable_package_c8(dev_priv);
6745 mutex_unlock(&dev_priv->pc8.lock);
6746}
6747
6748static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6749{
6750 struct drm_device *dev = dev_priv->dev;
6751 struct intel_crtc *crtc;
6752 uint32_t val;
6753
6754 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6755 if (crtc->base.enabled)
6756 return false;
6757
6758 /* This case is still possible since we have the i915.disable_power_well
6759 * parameter and also the KVMr or something else might be requesting the
6760 * power well. */
6761 val = I915_READ(HSW_PWR_WELL_DRIVER);
6762 if (val != 0) {
6763 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6764 return false;
6765 }
6766
6767 return true;
6768}
6769
6770/* Since we're called from modeset_global_resources there's no way to
6771 * symmetrically increase and decrease the refcount, so we use
6772 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6773 * or not.
6774 */
6775static void hsw_update_package_c8(struct drm_device *dev)
6776{
6777 struct drm_i915_private *dev_priv = dev->dev_private;
6778 bool allow;
6779
Chris Wilson7c6c2652013-11-18 18:32:37 -08006780 if (!HAS_PC8(dev_priv->dev))
6781 return;
6782
Paulo Zanonic67a4702013-08-19 13:18:09 -03006783 if (!i915_enable_pc8)
6784 return;
6785
6786 mutex_lock(&dev_priv->pc8.lock);
6787
6788 allow = hsw_can_enable_package_c8(dev_priv);
6789
6790 if (allow == dev_priv->pc8.requirements_met)
6791 goto done;
6792
6793 dev_priv->pc8.requirements_met = allow;
6794
6795 if (allow)
6796 __hsw_enable_package_c8(dev_priv);
6797 else
6798 __hsw_disable_package_c8(dev_priv);
6799
6800done:
6801 mutex_unlock(&dev_priv->pc8.lock);
6802}
6803
6804static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6805{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006806 if (!HAS_PC8(dev_priv->dev))
6807 return;
6808
Chris Wilson34581222013-11-18 18:32:36 -08006809 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006810 if (!dev_priv->pc8.gpu_idle) {
6811 dev_priv->pc8.gpu_idle = true;
Chris Wilson34581222013-11-18 18:32:36 -08006812 __hsw_enable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006813 }
Chris Wilson34581222013-11-18 18:32:36 -08006814 mutex_unlock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006815}
6816
6817static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6818{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006819 if (!HAS_PC8(dev_priv->dev))
6820 return;
6821
Chris Wilson34581222013-11-18 18:32:36 -08006822 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006823 if (dev_priv->pc8.gpu_idle) {
6824 dev_priv->pc8.gpu_idle = false;
Chris Wilson34581222013-11-18 18:32:36 -08006825 __hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006826 }
Chris Wilson34581222013-11-18 18:32:36 -08006827 mutex_unlock(&dev_priv->pc8.lock);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006828}
Eric Anholtf564048e2011-03-30 13:01:02 -07006829
Imre Deak6efdf352013-10-16 17:25:52 +03006830#define for_each_power_domain(domain, mask) \
6831 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6832 if ((1 << (domain)) & (mask))
6833
6834static unsigned long get_pipe_power_domains(struct drm_device *dev,
6835 enum pipe pipe, bool pfit_enabled)
6836{
6837 unsigned long mask;
6838 enum transcoder transcoder;
6839
6840 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6841
6842 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6843 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6844 if (pfit_enabled)
6845 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6846
6847 return mask;
6848}
6849
Imre Deakbaa70702013-10-25 17:36:48 +03006850void intel_display_set_init_power(struct drm_device *dev, bool enable)
6851{
6852 struct drm_i915_private *dev_priv = dev->dev_private;
6853
6854 if (dev_priv->power_domains.init_power_on == enable)
6855 return;
6856
6857 if (enable)
6858 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6859 else
6860 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6861
6862 dev_priv->power_domains.init_power_on = enable;
6863}
6864
Imre Deak4f074122013-10-16 17:25:51 +03006865static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006866{
Imre Deak6efdf352013-10-16 17:25:52 +03006867 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006868 struct intel_crtc *crtc;
6869
Imre Deak6efdf352013-10-16 17:25:52 +03006870 /*
6871 * First get all needed power domains, then put all unneeded, to avoid
6872 * any unnecessary toggling of the power wells.
6873 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006874 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006875 enum intel_display_power_domain domain;
6876
Jesse Barnes79e53942008-11-07 14:24:08 -08006877 if (!crtc->base.enabled)
6878 continue;
6879
Imre Deak6efdf352013-10-16 17:25:52 +03006880 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6881 crtc->pipe,
6882 crtc->config.pch_pfit.enabled);
6883
6884 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6885 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006886 }
6887
Imre Deak6efdf352013-10-16 17:25:52 +03006888 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6889 enum intel_display_power_domain domain;
6890
6891 for_each_power_domain(domain, crtc->enabled_power_domains)
6892 intel_display_power_put(dev, domain);
6893
6894 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6895 }
Imre Deakbaa70702013-10-25 17:36:48 +03006896
6897 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006898}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006899
Imre Deak4f074122013-10-16 17:25:51 +03006900static void haswell_modeset_global_resources(struct drm_device *dev)
6901{
6902 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006903 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006904}
6905
6906static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6907 int x, int y,
6908 struct drm_framebuffer *fb)
6909{
6910 struct drm_device *dev = crtc->dev;
6911 struct drm_i915_private *dev_priv = dev->dev_private;
6912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6913 int plane = intel_crtc->plane;
6914 int ret;
6915
Paulo Zanoni566b7342013-11-25 15:27:08 -02006916 if (!intel_ddi_pll_select(intel_crtc))
Chris Wilson560b85b2010-08-07 11:01:38 +01006917 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02006918 intel_ddi_pll_enable(intel_crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006919
Chris Wilson560b85b2010-08-07 11:01:38 +01006920 if (intel_crtc->config.has_dp_encoder)
6921 intel_dp_set_m_n(intel_crtc);
6922
6923 intel_crtc->lowfreq_avail = false;
6924
6925 intel_set_pipe_timings(intel_crtc);
6926
6927 if (intel_crtc->config.has_pch_encoder) {
6928 intel_cpu_transcoder_set_m_n(intel_crtc,
6929 &intel_crtc->config.fdi_m_n);
6930 }
6931
6932 haswell_set_pipeconf(crtc);
6933
6934 intel_set_pipe_csc(crtc);
6935
6936 /* Set up the display plane register */
6937 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6938 POSTING_READ(DSPCNTR(plane));
6939
6940 ret = intel_pipe_set_base(crtc, x, y, fb);
6941
Chris Wilson560b85b2010-08-07 11:01:38 +01006942 return ret;
6943}
6944
6945static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6946 struct intel_crtc_config *pipe_config)
6947{
6948 struct drm_device *dev = crtc->base.dev;
6949 struct drm_i915_private *dev_priv = dev->dev_private;
6950 enum intel_display_power_domain pfit_domain;
6951 uint32_t tmp;
6952
6953 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6954 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6955
6956 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6957 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6958 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006959 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01006960 default:
6961 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006962 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6963 case TRANS_DDI_EDP_INPUT_A_ON:
6964 trans_edp_pipe = PIPE_A;
6965 break;
6966 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6967 trans_edp_pipe = PIPE_B;
6968 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01006969 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006970 trans_edp_pipe = PIPE_C;
6971 break;
6972 }
6973
Chris Wilson6b383a72010-09-13 13:54:26 +01006974 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006975 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6976 }
6977
6978 if (!intel_display_power_enabled(dev,
6979 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6980 return false;
6981
6982 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6983 if (!(tmp & PIPECONF_ENABLE))
6984 return false;
6985
6986 /*
6987 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6988 * DDI E. So just check whether this pipe is wired to DDI E and whether
6989 * the PCH transcoder is on.
6990 */
6991 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6992 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6993 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6994 pipe_config->has_pch_encoder = true;
6995
6996 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6997 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6998 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6999
7000 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7001 }
7002
Chris Wilson560b85b2010-08-07 11:01:38 +01007003 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007004
7005 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7006 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01007007 ironlake_get_pfit_config(crtc, pipe_config);
7008
7009 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7010 (I915_READ(IPS_CTL) & IPS_ENABLE);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007011
7012 pipe_config->pixel_multiplier = 1;
7013
7014 return true;
7015}
Jesse Barnes79e53942008-11-07 14:24:08 -08007016
Chris Wilson05394f32010-11-08 19:18:58 +00007017static int intel_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007018 int x, int y,
7019 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007020{
Daniel Vetter9256aa12012-10-31 19:26:13 +01007021 struct drm_device *dev = crtc->dev;
7022 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07007023 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007025 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007026 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007027 int ret;
7028
Eric Anholt0b701d22011-03-30 13:01:03 -07007029 drm_vblank_pre_modeset(dev, pipe);
7030
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007031 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7032
Jesse Barnes79e53942008-11-07 14:24:08 -08007033 drm_vblank_post_modeset(dev, pipe);
7034
Daniel Vetter9256aa12012-10-31 19:26:13 +01007035 if (ret != 0)
7036 return ret;
7037
7038 for_each_encoder_on_crtc(dev, crtc, encoder) {
7039 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7040 encoder->base.base.id,
7041 drm_get_encoder_name(&encoder->base),
7042 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007043 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007044 }
7045
7046 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007047}
7048
Jani Nikula1a915102013-10-16 12:34:48 +03007049static struct {
7050 int clock;
7051 u32 config;
7052} hdmi_audio_clock[] = {
7053 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7054 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7055 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7056 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7057 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7058 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7059 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7060 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7061 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7062 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7063};
7064
7065/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7066static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7067{
7068 int i;
7069
7070 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7071 if (mode->clock == hdmi_audio_clock[i].clock)
7072 break;
7073 }
7074
7075 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7076 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7077 i = 1;
7078 }
7079
7080 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7081 hdmi_audio_clock[i].clock,
7082 hdmi_audio_clock[i].config);
7083
7084 return hdmi_audio_clock[i].config;
7085}
7086
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007087static bool intel_eld_uptodate(struct drm_connector *connector,
7088 int reg_eldv, uint32_t bits_eldv,
7089 int reg_elda, uint32_t bits_elda,
7090 int reg_edid)
7091{
7092 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7093 uint8_t *eld = connector->eld;
7094 uint32_t i;
7095
7096 i = I915_READ(reg_eldv);
7097 i &= bits_eldv;
7098
7099 if (!eld[0])
7100 return !i;
7101
7102 if (!i)
7103 return false;
7104
7105 i = I915_READ(reg_elda);
7106 i &= ~bits_elda;
7107 I915_WRITE(reg_elda, i);
7108
7109 for (i = 0; i < eld[2]; i++)
7110 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7111 return false;
7112
7113 return true;
7114}
7115
Wu Fengguange0dac652011-09-05 14:25:34 +08007116static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007117 struct drm_crtc *crtc,
7118 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007119{
7120 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7121 uint8_t *eld = connector->eld;
7122 uint32_t eldv;
7123 uint32_t len;
7124 uint32_t i;
7125
7126 i = I915_READ(G4X_AUD_VID_DID);
7127
7128 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7129 eldv = G4X_ELDV_DEVCL_DEVBLC;
7130 else
7131 eldv = G4X_ELDV_DEVCTG;
7132
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007133 if (intel_eld_uptodate(connector,
7134 G4X_AUD_CNTL_ST, eldv,
7135 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7136 G4X_HDMIW_HDMIEDID))
7137 return;
7138
Wu Fengguange0dac652011-09-05 14:25:34 +08007139 i = I915_READ(G4X_AUD_CNTL_ST);
7140 i &= ~(eldv | G4X_ELD_ADDR);
7141 len = (i >> 9) & 0x1f; /* ELD buffer size */
7142 I915_WRITE(G4X_AUD_CNTL_ST, i);
7143
7144 if (!eld[0])
7145 return;
7146
7147 len = min_t(uint8_t, eld[2], len);
7148 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7149 for (i = 0; i < len; i++)
7150 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7151
7152 i = I915_READ(G4X_AUD_CNTL_ST);
7153 i |= eldv;
7154 I915_WRITE(G4X_AUD_CNTL_ST, i);
7155}
7156
Wang Xingchao83358c852012-08-16 22:43:37 +08007157static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007158 struct drm_crtc *crtc,
7159 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007160{
7161 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7162 uint8_t *eld = connector->eld;
7163 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007165 uint32_t eldv;
7166 uint32_t i;
7167 int len;
7168 int pipe = to_intel_crtc(crtc)->pipe;
7169 int tmp;
7170
7171 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7172 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7173 int aud_config = HSW_AUD_CFG(pipe);
7174 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7175
7176
7177 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7178
7179 /* Audio output enable */
7180 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7181 tmp = I915_READ(aud_cntrl_st2);
7182 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7183 I915_WRITE(aud_cntrl_st2, tmp);
7184
7185 /* Wait for 1 vertical blank */
7186 intel_wait_for_vblank(dev, pipe);
7187
7188 /* Set ELD valid state */
7189 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007190 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007191 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7192 I915_WRITE(aud_cntrl_st2, tmp);
7193 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007194 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007195
7196 /* Enable HDMI mode */
7197 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007198 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007199 /* clear N_programing_enable and N_value_index */
7200 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7201 I915_WRITE(aud_config, tmp);
7202
7203 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7204
7205 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007206 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007207
7208 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7209 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7210 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7211 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007212 } else {
7213 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7214 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007215
7216 if (intel_eld_uptodate(connector,
7217 aud_cntrl_st2, eldv,
7218 aud_cntl_st, IBX_ELD_ADDRESS,
7219 hdmiw_hdmiedid))
7220 return;
7221
7222 i = I915_READ(aud_cntrl_st2);
7223 i &= ~eldv;
7224 I915_WRITE(aud_cntrl_st2, i);
7225
7226 if (!eld[0])
7227 return;
7228
7229 i = I915_READ(aud_cntl_st);
7230 i &= ~IBX_ELD_ADDRESS;
7231 I915_WRITE(aud_cntl_st, i);
7232 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7233 DRM_DEBUG_DRIVER("port num:%d\n", i);
7234
7235 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7236 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7237 for (i = 0; i < len; i++)
7238 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7239
7240 i = I915_READ(aud_cntrl_st2);
7241 i |= eldv;
7242 I915_WRITE(aud_cntrl_st2, i);
7243
7244}
7245
Wu Fengguange0dac652011-09-05 14:25:34 +08007246static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007247 struct drm_crtc *crtc,
7248 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007249{
7250 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7251 uint8_t *eld = connector->eld;
7252 uint32_t eldv;
7253 uint32_t i;
7254 int len;
7255 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007256 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007257 int aud_cntl_st;
7258 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007259 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007260
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007261 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007262 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7263 aud_config = IBX_AUD_CFG(pipe);
7264 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007265 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007266 } else if (IS_VALLEYVIEW(connector->dev)) {
7267 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7268 aud_config = VLV_AUD_CFG(pipe);
7269 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7270 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007271 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007272 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7273 aud_config = CPT_AUD_CFG(pipe);
7274 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007275 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007276 }
7277
Wang Xingchao9b138a82012-08-09 16:52:18 +08007278 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007279
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007280 if (IS_VALLEYVIEW(connector->dev)) {
7281 struct intel_encoder *intel_encoder;
7282 struct intel_digital_port *intel_dig_port;
7283
7284 intel_encoder = intel_attached_encoder(connector);
7285 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7286 i = intel_dig_port->port;
7287 } else {
7288 i = I915_READ(aud_cntl_st);
7289 i = (i >> 29) & DIP_PORT_SEL_MASK;
7290 /* DIP_Port_Select, 0x1 = PortB */
7291 }
7292
Wu Fengguange0dac652011-09-05 14:25:34 +08007293 if (!i) {
7294 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7295 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007296 eldv = IBX_ELD_VALIDB;
7297 eldv |= IBX_ELD_VALIDB << 4;
7298 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007299 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007300 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007301 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007302 }
7303
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007304 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7305 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7306 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007307 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007308 } else {
7309 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7310 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007311
7312 if (intel_eld_uptodate(connector,
7313 aud_cntrl_st2, eldv,
7314 aud_cntl_st, IBX_ELD_ADDRESS,
7315 hdmiw_hdmiedid))
7316 return;
7317
Wu Fengguange0dac652011-09-05 14:25:34 +08007318 i = I915_READ(aud_cntrl_st2);
7319 i &= ~eldv;
7320 I915_WRITE(aud_cntrl_st2, i);
7321
7322 if (!eld[0])
7323 return;
7324
Wu Fengguange0dac652011-09-05 14:25:34 +08007325 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007326 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007327 I915_WRITE(aud_cntl_st, i);
7328
7329 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7330 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7331 for (i = 0; i < len; i++)
7332 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7333
7334 i = I915_READ(aud_cntrl_st2);
7335 i |= eldv;
7336 I915_WRITE(aud_cntrl_st2, i);
7337}
7338
7339void intel_write_eld(struct drm_encoder *encoder,
7340 struct drm_display_mode *mode)
7341{
7342 struct drm_crtc *crtc = encoder->crtc;
7343 struct drm_connector *connector;
7344 struct drm_device *dev = encoder->dev;
7345 struct drm_i915_private *dev_priv = dev->dev_private;
7346
7347 connector = drm_select_eld(encoder, mode);
7348 if (!connector)
7349 return;
7350
7351 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7352 connector->base.id,
7353 drm_get_connector_name(connector),
7354 connector->encoder->base.id,
7355 drm_get_encoder_name(connector->encoder));
7356
7357 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7358
7359 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007360 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007361}
7362
Jesse Barnes79e53942008-11-07 14:24:08 -08007363static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7364{
7365 struct drm_device *dev = crtc->dev;
7366 struct drm_i915_private *dev_priv = dev->dev_private;
7367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7368 bool visible = base != 0;
7369 u32 cntl;
7370
7371 if (intel_crtc->cursor_visible == visible)
7372 return;
7373
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007374 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007375 if (visible) {
7376 /* On these chipsets we can only modify the base whilst
7377 * the cursor is disabled.
7378 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007379 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007380
7381 cntl &= ~(CURSOR_FORMAT_MASK);
7382 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7383 cntl |= CURSOR_ENABLE |
7384 CURSOR_GAMMA_ENABLE |
7385 CURSOR_FORMAT_ARGB;
7386 } else
7387 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007388 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007389
7390 intel_crtc->cursor_visible = visible;
7391}
7392
7393static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7394{
7395 struct drm_device *dev = crtc->dev;
7396 struct drm_i915_private *dev_priv = dev->dev_private;
7397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7398 int pipe = intel_crtc->pipe;
7399 bool visible = base != 0;
7400
7401 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007402 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007403 if (base) {
7404 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7405 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7406 cntl |= pipe << 28; /* Connect to correct pipe */
7407 } else {
7408 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7409 cntl |= CURSOR_MODE_DISABLE;
7410 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007411 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007412
7413 intel_crtc->cursor_visible = visible;
7414 }
7415 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007416 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007417 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007418 POSTING_READ(CURBASE(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007419}
7420
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007421static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7422{
7423 struct drm_device *dev = crtc->dev;
7424 struct drm_i915_private *dev_priv = dev->dev_private;
7425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7426 int pipe = intel_crtc->pipe;
7427 bool visible = base != 0;
7428
7429 if (intel_crtc->cursor_visible != visible) {
7430 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7431 if (base) {
7432 cntl &= ~CURSOR_MODE;
7433 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7434 } else {
7435 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7436 cntl |= CURSOR_MODE_DISABLE;
7437 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007438 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007439 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007440 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7441 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007442 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7443
7444 intel_crtc->cursor_visible = visible;
7445 }
7446 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007447 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007448 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007449 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007450}
7451
Jesse Barnes79e53942008-11-07 14:24:08 -08007452/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7453static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7454 bool on)
7455{
7456 struct drm_device *dev = crtc->dev;
7457 struct drm_i915_private *dev_priv = dev->dev_private;
7458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7459 int pipe = intel_crtc->pipe;
7460 int x = intel_crtc->cursor_x;
7461 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007462 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007463 bool visible;
7464
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007465 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08007466 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007467
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007468 if (x >= intel_crtc->config.pipe_src_w)
7469 base = 0;
7470
7471 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08007472 base = 0;
7473
7474 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007475 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007476 base = 0;
7477
7478 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7479 x = -x;
7480 }
7481 pos |= x << CURSOR_X_SHIFT;
7482
7483 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007484 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007485 base = 0;
7486
7487 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7488 y = -y;
7489 }
7490 pos |= y << CURSOR_Y_SHIFT;
7491
7492 visible = base != 0;
7493 if (!visible && !intel_crtc->cursor_visible)
7494 return;
7495
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007496 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007497 I915_WRITE(CURPOS_IVB(pipe), pos);
7498 ivb_update_cursor(crtc, base);
7499 } else {
7500 I915_WRITE(CURPOS(pipe), pos);
7501 if (IS_845G(dev) || IS_I865G(dev))
7502 i845_update_cursor(crtc, base);
7503 else
7504 i9xx_update_cursor(crtc, base);
7505 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007506}
7507
7508static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7509 struct drm_file *file,
7510 uint32_t handle,
7511 uint32_t width, uint32_t height)
7512{
7513 struct drm_device *dev = crtc->dev;
7514 struct drm_i915_private *dev_priv = dev->dev_private;
7515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007516 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007517 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007518 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007519
Jesse Barnes79e53942008-11-07 14:24:08 -08007520 /* if we want to turn off the cursor ignore width and height */
7521 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007522 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007523 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007524 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007525 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007526 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007527 }
7528
7529 /* Currently we only support 64x64 cursors */
7530 if (width != 64 || height != 64) {
7531 DRM_ERROR("we currently only support 64x64 cursors\n");
7532 return -EINVAL;
7533 }
7534
Chris Wilson05394f32010-11-08 19:18:58 +00007535 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007536 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007537 return -ENOENT;
7538
Chris Wilson05394f32010-11-08 19:18:58 +00007539 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007540 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007541 ret = -ENOMEM;
7542 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007543 }
7544
Dave Airlie71acb5e2008-12-30 20:31:46 +10007545 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007546 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007547 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007548 unsigned alignment;
7549
Chris Wilsond9e86c02010-11-10 16:40:20 +00007550 if (obj->tiling_mode) {
7551 DRM_ERROR("cursor cannot be tiled\n");
7552 ret = -EINVAL;
7553 goto fail_locked;
7554 }
7555
Chris Wilson693db182013-03-05 14:52:39 +00007556 /* Note that the w/a also requires 2 PTE of padding following
7557 * the bo. We currently fill all unused PTE with the shadow
7558 * page and so we should always have valid PTE following the
7559 * cursor preventing the VT-d warning.
7560 */
7561 alignment = 0;
7562 if (need_vtd_wa(dev))
7563 alignment = 64*1024;
7564
7565 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007566 if (ret) {
7567 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007568 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007569 }
7570
Chris Wilsond9e86c02010-11-10 16:40:20 +00007571 ret = i915_gem_object_put_fence(obj);
7572 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007573 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007574 goto fail_unpin;
7575 }
7576
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007577 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007578 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007579 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007580 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007581 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7582 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007583 if (ret) {
7584 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007585 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007586 }
Chris Wilson05394f32010-11-08 19:18:58 +00007587 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007588 }
7589
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007590 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007591 I915_WRITE(CURSIZE, (height << 12) | width);
7592
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007593 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007594 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007595 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007596 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007597 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7598 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007599 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007600 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007601 }
Jesse Barnes80824002009-09-10 15:28:06 -07007602
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007603 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007604
7605 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007606 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007607 intel_crtc->cursor_width = width;
7608 intel_crtc->cursor_height = height;
7609
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007610 if (intel_crtc->active)
7611 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007612
Jesse Barnes79e53942008-11-07 14:24:08 -08007613 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007614fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007615 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007616fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007617 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007618fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007619 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007620 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007621}
7622
7623static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7624{
Jesse Barnes79e53942008-11-07 14:24:08 -08007625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007626
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007627 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7628 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007629
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007630 if (intel_crtc->active)
7631 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007632
7633 return 0;
7634}
7635
Jesse Barnes79e53942008-11-07 14:24:08 -08007636static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007637 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007638{
James Simmons72034252010-08-03 01:33:19 +01007639 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007641
James Simmons72034252010-08-03 01:33:19 +01007642 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007643 intel_crtc->lut_r[i] = red[i] >> 8;
7644 intel_crtc->lut_g[i] = green[i] >> 8;
7645 intel_crtc->lut_b[i] = blue[i] >> 8;
7646 }
7647
7648 intel_crtc_load_lut(crtc);
7649}
7650
Jesse Barnes79e53942008-11-07 14:24:08 -08007651/* VESA 640x480x72Hz mode to set on the pipe */
7652static struct drm_display_mode load_detect_mode = {
7653 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7654 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7655};
7656
Chris Wilsond2dff872011-04-19 08:36:26 +01007657static struct drm_framebuffer *
7658intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007659 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007660 struct drm_i915_gem_object *obj)
7661{
7662 struct intel_framebuffer *intel_fb;
7663 int ret;
7664
7665 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7666 if (!intel_fb) {
7667 drm_gem_object_unreference_unlocked(&obj->base);
7668 return ERR_PTR(-ENOMEM);
7669 }
7670
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007671 ret = i915_mutex_lock_interruptible(dev);
7672 if (ret)
7673 goto err;
7674
Chris Wilsond2dff872011-04-19 08:36:26 +01007675 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007676 mutex_unlock(&dev->struct_mutex);
7677 if (ret)
7678 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007679
7680 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007681err:
7682 drm_gem_object_unreference_unlocked(&obj->base);
7683 kfree(intel_fb);
7684
7685 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007686}
7687
7688static u32
7689intel_framebuffer_pitch_for_width(int width, int bpp)
7690{
7691 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7692 return ALIGN(pitch, 64);
7693}
7694
7695static u32
7696intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7697{
7698 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7699 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7700}
7701
7702static struct drm_framebuffer *
7703intel_framebuffer_create_for_mode(struct drm_device *dev,
7704 struct drm_display_mode *mode,
7705 int depth, int bpp)
7706{
7707 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007708 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007709
7710 obj = i915_gem_alloc_object(dev,
7711 intel_framebuffer_size_for_mode(mode, bpp));
7712 if (obj == NULL)
7713 return ERR_PTR(-ENOMEM);
7714
7715 mode_cmd.width = mode->hdisplay;
7716 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007717 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7718 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007719 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007720
7721 return intel_framebuffer_create(dev, &mode_cmd, obj);
7722}
7723
7724static struct drm_framebuffer *
7725mode_fits_in_fbdev(struct drm_device *dev,
7726 struct drm_display_mode *mode)
7727{
Daniel Vetter4520f532013-10-09 09:18:51 +02007728#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007729 struct drm_i915_private *dev_priv = dev->dev_private;
7730 struct drm_i915_gem_object *obj;
7731 struct drm_framebuffer *fb;
7732
7733 if (dev_priv->fbdev == NULL)
7734 return NULL;
7735
7736 obj = dev_priv->fbdev->ifb.obj;
7737 if (obj == NULL)
7738 return NULL;
7739
7740 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007741 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7742 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007743 return NULL;
7744
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007745 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007746 return NULL;
7747
7748 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007749#else
7750 return NULL;
7751#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007752}
7753
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007754bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007755 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007756 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007757{
7758 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007759 struct intel_encoder *intel_encoder =
7760 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007761 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007762 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007763 struct drm_crtc *crtc = NULL;
7764 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007765 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007766 int i = -1;
7767
Chris Wilsond2dff872011-04-19 08:36:26 +01007768 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7769 connector->base.id, drm_get_connector_name(connector),
7770 encoder->base.id, drm_get_encoder_name(encoder));
7771
Jesse Barnes79e53942008-11-07 14:24:08 -08007772 /*
7773 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007774 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007775 * - if the connector already has an assigned crtc, use it (but make
7776 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007777 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007778 * - try to find the first unused crtc that can drive this connector,
7779 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007780 */
7781
7782 /* See if we already have a CRTC for this connector */
7783 if (encoder->crtc) {
7784 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007785
Daniel Vetter7b240562012-12-12 00:35:33 +01007786 mutex_lock(&crtc->mutex);
7787
Daniel Vetter24218aa2012-08-12 19:27:11 +02007788 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007789 old->load_detect_temp = false;
7790
7791 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007792 if (connector->dpms != DRM_MODE_DPMS_ON)
7793 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007794
Chris Wilson71731882011-04-19 23:10:58 +01007795 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007796 }
7797
7798 /* Find an unused one (if possible) */
7799 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7800 i++;
7801 if (!(encoder->possible_crtcs & (1 << i)))
7802 continue;
7803 if (!possible_crtc->enabled) {
7804 crtc = possible_crtc;
7805 break;
7806 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007807 }
7808
7809 /*
7810 * If we didn't find an unused CRTC, don't use any.
7811 */
7812 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007813 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7814 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007815 }
7816
Daniel Vetter7b240562012-12-12 00:35:33 +01007817 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007818 intel_encoder->new_crtc = to_intel_crtc(crtc);
7819 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007820
7821 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007822 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007823 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007824 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007825
Chris Wilson64927112011-04-20 07:25:26 +01007826 if (!mode)
7827 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007828
Chris Wilsond2dff872011-04-19 08:36:26 +01007829 /* We need a framebuffer large enough to accommodate all accesses
7830 * that the plane may generate whilst we perform load detection.
7831 * We can not rely on the fbcon either being present (we get called
7832 * during its initialisation to detect all boot displays, or it may
7833 * not even exist) or that it is large enough to satisfy the
7834 * requested mode.
7835 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007836 fb = mode_fits_in_fbdev(dev, mode);
7837 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007838 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007839 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7840 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007841 } else
7842 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007843 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007844 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007845 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007846 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007847 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007848
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007849 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007850 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007851 if (old->release_fb)
7852 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007853 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007854 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007855 }
Chris Wilson71731882011-04-19 23:10:58 +01007856
Jesse Barnes79e53942008-11-07 14:24:08 -08007857 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007858 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007859 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007860}
7861
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007862void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007863 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007864{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007865 struct intel_encoder *intel_encoder =
7866 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007867 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007868 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007869
Chris Wilsond2dff872011-04-19 08:36:26 +01007870 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7871 connector->base.id, drm_get_connector_name(connector),
7872 encoder->base.id, drm_get_encoder_name(encoder));
7873
Chris Wilson8261b192011-04-19 23:18:09 +01007874 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007875 to_intel_connector(connector)->new_encoder = NULL;
7876 intel_encoder->new_crtc = NULL;
7877 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007878
Daniel Vetter36206362012-12-10 20:42:17 +01007879 if (old->release_fb) {
7880 drm_framebuffer_unregister_private(old->release_fb);
7881 drm_framebuffer_unreference(old->release_fb);
7882 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007883
Daniel Vetter67c96402013-01-23 16:25:09 +00007884 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007885 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007886 }
7887
Eric Anholtc751ce42010-03-25 11:48:48 -07007888 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007889 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7890 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007891
7892 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007893}
7894
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007895static int i9xx_pll_refclk(struct drm_device *dev,
7896 const struct intel_crtc_config *pipe_config)
7897{
7898 struct drm_i915_private *dev_priv = dev->dev_private;
7899 u32 dpll = pipe_config->dpll_hw_state.dpll;
7900
7901 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007902 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007903 else if (HAS_PCH_SPLIT(dev))
7904 return 120000;
7905 else if (!IS_GEN2(dev))
7906 return 96000;
7907 else
7908 return 48000;
7909}
7910
Jesse Barnes79e53942008-11-07 14:24:08 -08007911/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007912static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7913 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007914{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007915 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007916 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007917 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007918 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007919 u32 fp;
7920 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007921 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007922
7923 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007924 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007925 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007926 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007927
7928 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007929 if (IS_PINEVIEW(dev)) {
7930 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7931 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007932 } else {
7933 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7934 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7935 }
7936
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007937 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007938 if (IS_PINEVIEW(dev))
7939 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7940 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007941 else
7942 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007943 DPLL_FPA01_P1_POST_DIV_SHIFT);
7944
7945 switch (dpll & DPLL_MODE_MASK) {
7946 case DPLLB_MODE_DAC_SERIAL:
7947 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7948 5 : 10;
7949 break;
7950 case DPLLB_MODE_LVDS:
7951 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7952 7 : 14;
7953 break;
7954 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007955 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007956 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007957 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007958 }
7959
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007960 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007961 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007962 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007963 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007964 } else {
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02007965 u32 lvds = I915_READ(LVDS);
7966 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08007967
7968 if (is_lvds) {
7969 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7970 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02007971
7972 if (lvds & LVDS_CLKB_POWER_UP)
7973 clock.p2 = 7;
7974 else
7975 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007976 } else {
7977 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7978 clock.p1 = 2;
7979 else {
7980 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7981 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7982 }
7983 if (dpll & PLL_P2_DIVIDE_BY_4)
7984 clock.p2 = 4;
7985 else
7986 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007987 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007988
7989 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007990 }
7991
Ville Syrjälä18442d02013-09-13 16:00:08 +03007992 /*
7993 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01007994 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03007995 * encoder's get_config() function.
7996 */
7997 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007998}
7999
Ville Syrjälä6878da02013-09-13 15:59:11 +03008000int intel_dotclock_calculate(int link_freq,
8001 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008002{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008003 /*
8004 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008005 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008006 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008007 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008008 *
8009 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008010 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008011 */
8012
Ville Syrjälä6878da02013-09-13 15:59:11 +03008013 if (!m_n->link_n)
8014 return 0;
8015
8016 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8017}
8018
Ville Syrjälä18442d02013-09-13 16:00:08 +03008019static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8020 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008021{
8022 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008023
8024 /* read out port_clock from the DPLL */
8025 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008026
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008027 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008028 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008029 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008030 * agree once we know their relationship in the encoder's
8031 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008032 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008033 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008034 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8035 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008036}
8037
8038/** Returns the currently programmed mode of the given pipe. */
8039struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8040 struct drm_crtc *crtc)
8041{
Jesse Barnes548f2452011-02-17 10:40:53 -08008042 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008044 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008045 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008046 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008047 int htot = I915_READ(HTOTAL(cpu_transcoder));
8048 int hsync = I915_READ(HSYNC(cpu_transcoder));
8049 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8050 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008051 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008052
8053 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8054 if (!mode)
8055 return NULL;
8056
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008057 /*
8058 * Construct a pipe_config sufficient for getting the clock info
8059 * back out of crtc_clock_get.
8060 *
8061 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8062 * to use a real value here instead.
8063 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008064 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008065 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008066 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8067 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8068 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008069 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8070
Ville Syrjälä773ae032013-09-23 17:48:20 +03008071 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008072 mode->hdisplay = (htot & 0xffff) + 1;
8073 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8074 mode->hsync_start = (hsync & 0xffff) + 1;
8075 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8076 mode->vdisplay = (vtot & 0xffff) + 1;
8077 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8078 mode->vsync_start = (vsync & 0xffff) + 1;
8079 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8080
8081 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008082
8083 return mode;
8084}
8085
Daniel Vetter3dec0092010-08-20 21:40:52 +02008086static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008087{
8088 struct drm_device *dev = crtc->dev;
8089 drm_i915_private_t *dev_priv = dev->dev_private;
8090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8091 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008092 int dpll_reg = DPLL(pipe);
8093 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008094
Eric Anholtbad720f2009-10-22 16:11:14 -07008095 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008096 return;
8097
8098 if (!dev_priv->lvds_downclock_avail)
8099 return;
8100
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008101 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008102 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008103 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008104
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008105 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008106
8107 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8108 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008109 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008110
Jesse Barnes652c3932009-08-17 13:31:43 -07008111 dpll = I915_READ(dpll_reg);
8112 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008113 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008114 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008115}
8116
8117static void intel_decrease_pllclock(struct drm_crtc *crtc)
8118{
8119 struct drm_device *dev = crtc->dev;
8120 drm_i915_private_t *dev_priv = dev->dev_private;
8121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008122
Eric Anholtbad720f2009-10-22 16:11:14 -07008123 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008124 return;
8125
8126 if (!dev_priv->lvds_downclock_avail)
8127 return;
8128
8129 /*
8130 * Since this is called by a timer, we should never get here in
8131 * the manual case.
8132 */
8133 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008134 int pipe = intel_crtc->pipe;
8135 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008136 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008137
Zhao Yakui44d98a62009-10-09 11:39:40 +08008138 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008139
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008140 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008141
Chris Wilson074b5e12012-05-02 12:07:06 +01008142 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008143 dpll |= DISPLAY_RATE_SELECT_FPA1;
8144 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008145 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008146 dpll = I915_READ(dpll_reg);
8147 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008148 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008149 }
8150
8151}
8152
Chris Wilsonf047e392012-07-21 12:31:41 +01008153void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008154{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008155 struct drm_i915_private *dev_priv = dev->dev_private;
8156
8157 hsw_package_c8_gpu_busy(dev_priv);
8158 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008159}
8160
8161void intel_mark_idle(struct drm_device *dev)
8162{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008163 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008164 struct drm_crtc *crtc;
8165
Paulo Zanonic67a4702013-08-19 13:18:09 -03008166 hsw_package_c8_gpu_idle(dev_priv);
8167
Chris Wilson725a5b52013-01-08 11:02:57 +00008168 if (!i915_powersave)
8169 return;
8170
8171 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8172 if (!crtc->fb)
8173 continue;
8174
8175 intel_decrease_pllclock(crtc);
8176 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008177
8178 if (dev_priv->info->gen >= 6)
8179 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01008180}
8181
Chris Wilsonc65355b2013-06-06 16:53:41 -03008182void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8183 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008184{
8185 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008186 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008187
8188 if (!i915_powersave)
8189 return;
8190
Jesse Barnes652c3932009-08-17 13:31:43 -07008191 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008192 if (!crtc->fb)
8193 continue;
8194
Chris Wilsonc65355b2013-06-06 16:53:41 -03008195 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8196 continue;
8197
8198 intel_increase_pllclock(crtc);
8199 if (ring && intel_fbc_enabled(dev))
8200 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008201 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008202}
8203
Jesse Barnes79e53942008-11-07 14:24:08 -08008204static void intel_crtc_destroy(struct drm_crtc *crtc)
8205{
8206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008207 struct drm_device *dev = crtc->dev;
8208 struct intel_unpin_work *work;
8209 unsigned long flags;
8210
8211 spin_lock_irqsave(&dev->event_lock, flags);
8212 work = intel_crtc->unpin_work;
8213 intel_crtc->unpin_work = NULL;
8214 spin_unlock_irqrestore(&dev->event_lock, flags);
8215
8216 if (work) {
8217 cancel_work_sync(&work->work);
8218 kfree(work);
8219 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008220
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008221 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8222
Jesse Barnes79e53942008-11-07 14:24:08 -08008223 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008224
Jesse Barnes79e53942008-11-07 14:24:08 -08008225 kfree(intel_crtc);
8226}
8227
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008228static void intel_unpin_work_fn(struct work_struct *__work)
8229{
8230 struct intel_unpin_work *work =
8231 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008232 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008233
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008234 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008235 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008236 drm_gem_object_unreference(&work->pending_flip_obj->base);
8237 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008238
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008239 intel_update_fbc(dev);
8240 mutex_unlock(&dev->struct_mutex);
8241
8242 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8243 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8244
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008245 kfree(work);
8246}
8247
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008248static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008249 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008250{
8251 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8253 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008254 unsigned long flags;
8255
8256 /* Ignore early vblank irqs */
8257 if (intel_crtc == NULL)
8258 return;
8259
8260 spin_lock_irqsave(&dev->event_lock, flags);
8261 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008262
8263 /* Ensure we don't miss a work->pending update ... */
8264 smp_rmb();
8265
8266 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008267 spin_unlock_irqrestore(&dev->event_lock, flags);
8268 return;
8269 }
8270
Chris Wilsone7d841c2012-12-03 11:36:30 +00008271 /* and that the unpin work is consistent wrt ->pending. */
8272 smp_rmb();
8273
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008274 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008275
Rob Clark45a066e2012-10-08 14:50:40 -05008276 if (work->event)
8277 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008278
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008279 drm_vblank_put(dev, intel_crtc->pipe);
8280
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008281 spin_unlock_irqrestore(&dev->event_lock, flags);
8282
Daniel Vetter2c10d572012-12-20 21:24:07 +01008283 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008284
8285 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008286
8287 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008288}
8289
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008290void intel_finish_page_flip(struct drm_device *dev, int pipe)
8291{
8292 drm_i915_private_t *dev_priv = dev->dev_private;
8293 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8294
Mario Kleiner49b14a52010-12-09 07:00:07 +01008295 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008296}
8297
8298void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8299{
8300 drm_i915_private_t *dev_priv = dev->dev_private;
8301 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8302
Mario Kleiner49b14a52010-12-09 07:00:07 +01008303 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008304}
8305
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008306void intel_prepare_page_flip(struct drm_device *dev, int plane)
8307{
8308 drm_i915_private_t *dev_priv = dev->dev_private;
8309 struct intel_crtc *intel_crtc =
8310 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8311 unsigned long flags;
8312
Chris Wilsone7d841c2012-12-03 11:36:30 +00008313 /* NB: An MMIO update of the plane base pointer will also
8314 * generate a page-flip completion irq, i.e. every modeset
8315 * is also accompanied by a spurious intel_prepare_page_flip().
8316 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008317 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008318 if (intel_crtc->unpin_work)
8319 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008320 spin_unlock_irqrestore(&dev->event_lock, flags);
8321}
8322
Chris Wilsone7d841c2012-12-03 11:36:30 +00008323inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8324{
8325 /* Ensure that the work item is consistent when activating it ... */
8326 smp_wmb();
8327 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8328 /* and that it is marked active as soon as the irq could fire. */
8329 smp_wmb();
8330}
8331
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008332static int intel_gen2_queue_flip(struct drm_device *dev,
8333 struct drm_crtc *crtc,
8334 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008335 struct drm_i915_gem_object *obj,
8336 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008337{
8338 struct drm_i915_private *dev_priv = dev->dev_private;
8339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008340 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008341 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008342 int ret;
8343
Daniel Vetter6d90c952012-04-26 23:28:05 +02008344 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008345 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008346 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008347
Daniel Vetter6d90c952012-04-26 23:28:05 +02008348 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008349 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008350 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008351
8352 /* Can't queue multiple flips, so wait for the previous
8353 * one to finish before executing the next.
8354 */
8355 if (intel_crtc->plane)
8356 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8357 else
8358 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008359 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8360 intel_ring_emit(ring, MI_NOOP);
8361 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8362 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8363 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008364 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008365 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008366
8367 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008368 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008369 return 0;
8370
8371err_unpin:
8372 intel_unpin_fb_obj(obj);
8373err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008374 return ret;
8375}
8376
8377static int intel_gen3_queue_flip(struct drm_device *dev,
8378 struct drm_crtc *crtc,
8379 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008380 struct drm_i915_gem_object *obj,
8381 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008382{
8383 struct drm_i915_private *dev_priv = dev->dev_private;
8384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008385 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008386 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008387 int ret;
8388
Daniel Vetter6d90c952012-04-26 23:28:05 +02008389 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008390 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008391 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008392
Daniel Vetter6d90c952012-04-26 23:28:05 +02008393 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008394 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008395 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008396
8397 if (intel_crtc->plane)
8398 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8399 else
8400 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008401 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8402 intel_ring_emit(ring, MI_NOOP);
8403 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8404 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8405 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008406 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008407 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008408
Chris Wilsone7d841c2012-12-03 11:36:30 +00008409 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008410 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008411 return 0;
8412
8413err_unpin:
8414 intel_unpin_fb_obj(obj);
8415err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008416 return ret;
8417}
8418
8419static int intel_gen4_queue_flip(struct drm_device *dev,
8420 struct drm_crtc *crtc,
8421 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008422 struct drm_i915_gem_object *obj,
8423 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008424{
8425 struct drm_i915_private *dev_priv = dev->dev_private;
8426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8427 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008428 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008429 int ret;
8430
Daniel Vetter6d90c952012-04-26 23:28:05 +02008431 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008432 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008433 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008434
Daniel Vetter6d90c952012-04-26 23:28:05 +02008435 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008436 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008437 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008438
8439 /* i965+ uses the linear or tiled offsets from the
8440 * Display Registers (which do not change across a page-flip)
8441 * so we need only reprogram the base address.
8442 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008443 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8444 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8445 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008446 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008447 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008448 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008449
8450 /* XXX Enabling the panel-fitter across page-flip is so far
8451 * untested on non-native modes, so ignore it for now.
8452 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8453 */
8454 pf = 0;
8455 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008456 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008457
8458 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008459 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008460 return 0;
8461
8462err_unpin:
8463 intel_unpin_fb_obj(obj);
8464err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008465 return ret;
8466}
8467
8468static int intel_gen6_queue_flip(struct drm_device *dev,
8469 struct drm_crtc *crtc,
8470 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008471 struct drm_i915_gem_object *obj,
8472 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008473{
8474 struct drm_i915_private *dev_priv = dev->dev_private;
8475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008476 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008477 uint32_t pf, pipesrc;
8478 int ret;
8479
Daniel Vetter6d90c952012-04-26 23:28:05 +02008480 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008481 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008482 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008483
Daniel Vetter6d90c952012-04-26 23:28:05 +02008484 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008485 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008486 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008487
Daniel Vetter6d90c952012-04-26 23:28:05 +02008488 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8489 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8490 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008491 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008492
Chris Wilson99d9acd2012-04-17 20:37:00 +01008493 /* Contrary to the suggestions in the documentation,
8494 * "Enable Panel Fitter" does not seem to be required when page
8495 * flipping with a non-native mode, and worse causes a normal
8496 * modeset to fail.
8497 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8498 */
8499 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008500 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008501 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008502
8503 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008504 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008505 return 0;
8506
8507err_unpin:
8508 intel_unpin_fb_obj(obj);
8509err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008510 return ret;
8511}
8512
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008513static int intel_gen7_queue_flip(struct drm_device *dev,
8514 struct drm_crtc *crtc,
8515 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008516 struct drm_i915_gem_object *obj,
8517 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008518{
8519 struct drm_i915_private *dev_priv = dev->dev_private;
8520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008521 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008522 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008523 int len, ret;
8524
8525 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008526 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008527 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008528
8529 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8530 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008531 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008532
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008533 switch(intel_crtc->plane) {
8534 case PLANE_A:
8535 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8536 break;
8537 case PLANE_B:
8538 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8539 break;
8540 case PLANE_C:
8541 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8542 break;
8543 default:
8544 WARN_ONCE(1, "unknown plane in flip command\n");
8545 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008546 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008547 }
8548
Chris Wilsonffe74d72013-08-26 20:58:12 +01008549 len = 4;
8550 if (ring->id == RCS)
8551 len += 6;
8552
8553 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008554 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008555 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008556
Chris Wilsonffe74d72013-08-26 20:58:12 +01008557 /* Unmask the flip-done completion message. Note that the bspec says that
8558 * we should do this for both the BCS and RCS, and that we must not unmask
8559 * more than one flip event at any time (or ensure that one flip message
8560 * can be sent by waiting for flip-done prior to queueing new flips).
8561 * Experimentation says that BCS works despite DERRMR masking all
8562 * flip-done completion events and that unmasking all planes at once
8563 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8564 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8565 */
8566 if (ring->id == RCS) {
8567 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8568 intel_ring_emit(ring, DERRMR);
8569 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8570 DERRMR_PIPEB_PRI_FLIP_DONE |
8571 DERRMR_PIPEC_PRI_FLIP_DONE));
8572 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8573 intel_ring_emit(ring, DERRMR);
8574 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8575 }
8576
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008577 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008578 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008579 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008580 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008581
8582 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008583 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008584 return 0;
8585
8586err_unpin:
8587 intel_unpin_fb_obj(obj);
8588err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008589 return ret;
8590}
8591
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008592static int intel_default_queue_flip(struct drm_device *dev,
8593 struct drm_crtc *crtc,
8594 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008595 struct drm_i915_gem_object *obj,
8596 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008597{
8598 return -ENODEV;
8599}
8600
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008601static int intel_crtc_page_flip(struct drm_crtc *crtc,
8602 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008603 struct drm_pending_vblank_event *event,
8604 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008605{
8606 struct drm_device *dev = crtc->dev;
8607 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008608 struct drm_framebuffer *old_fb = crtc->fb;
8609 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8611 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008612 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008613 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008614
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008615 /* Can't change pixel format via MI display flips. */
8616 if (fb->pixel_format != crtc->fb->pixel_format)
8617 return -EINVAL;
8618
8619 /*
8620 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8621 * Note that pitch changes could also affect these register.
8622 */
8623 if (INTEL_INFO(dev)->gen > 3 &&
8624 (fb->offsets[0] != crtc->fb->offsets[0] ||
8625 fb->pitches[0] != crtc->fb->pitches[0]))
8626 return -EINVAL;
8627
Daniel Vetterb14c5672013-09-19 12:18:32 +02008628 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008629 if (work == NULL)
8630 return -ENOMEM;
8631
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008632 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008633 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008634 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008635 INIT_WORK(&work->work, intel_unpin_work_fn);
8636
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008637 ret = drm_vblank_get(dev, intel_crtc->pipe);
8638 if (ret)
8639 goto free_work;
8640
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008641 /* We borrow the event spin lock for protecting unpin_work */
8642 spin_lock_irqsave(&dev->event_lock, flags);
8643 if (intel_crtc->unpin_work) {
8644 spin_unlock_irqrestore(&dev->event_lock, flags);
8645 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008646 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008647
8648 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008649 return -EBUSY;
8650 }
8651 intel_crtc->unpin_work = work;
8652 spin_unlock_irqrestore(&dev->event_lock, flags);
8653
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008654 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8655 flush_workqueue(dev_priv->wq);
8656
Chris Wilson79158102012-05-23 11:13:58 +01008657 ret = i915_mutex_lock_interruptible(dev);
8658 if (ret)
8659 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008660
Jesse Barnes75dfca82010-02-10 15:09:44 -08008661 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008662 drm_gem_object_reference(&work->old_fb_obj->base);
8663 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008664
8665 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008666
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008667 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008668
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008669 work->enable_stall_check = true;
8670
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008671 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008672 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008673
Keith Packarded8d1972013-07-22 18:49:58 -07008674 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008675 if (ret)
8676 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008677
Chris Wilson7782de32011-07-08 12:22:41 +01008678 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008679 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008680 mutex_unlock(&dev->struct_mutex);
8681
Jesse Barnese5510fa2010-07-01 16:48:37 -07008682 trace_i915_flip_request(intel_crtc->plane, obj);
8683
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008684 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008685
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008686cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008687 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008688 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008689 drm_gem_object_unreference(&work->old_fb_obj->base);
8690 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008691 mutex_unlock(&dev->struct_mutex);
8692
Chris Wilson79158102012-05-23 11:13:58 +01008693cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008694 spin_lock_irqsave(&dev->event_lock, flags);
8695 intel_crtc->unpin_work = NULL;
8696 spin_unlock_irqrestore(&dev->event_lock, flags);
8697
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008698 drm_vblank_put(dev, intel_crtc->pipe);
8699free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008700 kfree(work);
8701
8702 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008703}
8704
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008705static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008706 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8707 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008708};
8709
Daniel Vetter50f56112012-07-02 09:35:43 +02008710static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8711 struct drm_crtc *crtc)
8712{
8713 struct drm_device *dev;
8714 struct drm_crtc *tmp;
8715 int crtc_mask = 1;
8716
8717 WARN(!crtc, "checking null crtc?\n");
8718
8719 dev = crtc->dev;
8720
8721 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8722 if (tmp == crtc)
8723 break;
8724 crtc_mask <<= 1;
8725 }
8726
8727 if (encoder->possible_crtcs & crtc_mask)
8728 return true;
8729 return false;
8730}
8731
Daniel Vetter9a935852012-07-05 22:34:27 +02008732/**
8733 * intel_modeset_update_staged_output_state
8734 *
8735 * Updates the staged output configuration state, e.g. after we've read out the
8736 * current hw state.
8737 */
8738static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8739{
8740 struct intel_encoder *encoder;
8741 struct intel_connector *connector;
8742
8743 list_for_each_entry(connector, &dev->mode_config.connector_list,
8744 base.head) {
8745 connector->new_encoder =
8746 to_intel_encoder(connector->base.encoder);
8747 }
8748
8749 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8750 base.head) {
8751 encoder->new_crtc =
8752 to_intel_crtc(encoder->base.crtc);
8753 }
8754}
8755
8756/**
8757 * intel_modeset_commit_output_state
8758 *
8759 * This function copies the stage display pipe configuration to the real one.
8760 */
8761static void intel_modeset_commit_output_state(struct drm_device *dev)
8762{
8763 struct intel_encoder *encoder;
8764 struct intel_connector *connector;
8765
8766 list_for_each_entry(connector, &dev->mode_config.connector_list,
8767 base.head) {
8768 connector->base.encoder = &connector->new_encoder->base;
8769 }
8770
8771 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8772 base.head) {
8773 encoder->base.crtc = &encoder->new_crtc->base;
8774 }
8775}
8776
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008777static void
8778connected_sink_compute_bpp(struct intel_connector * connector,
8779 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008780{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008781 int bpp = pipe_config->pipe_bpp;
8782
8783 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8784 connector->base.base.id,
8785 drm_get_connector_name(&connector->base));
8786
8787 /* Don't use an invalid EDID bpc value */
8788 if (connector->base.display_info.bpc &&
8789 connector->base.display_info.bpc * 3 < bpp) {
8790 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8791 bpp, connector->base.display_info.bpc*3);
8792 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8793 }
8794
8795 /* Clamp bpp to 8 on screens without EDID 1.4 */
8796 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8797 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8798 bpp);
8799 pipe_config->pipe_bpp = 24;
8800 }
8801}
8802
8803static int
8804compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8805 struct drm_framebuffer *fb,
8806 struct intel_crtc_config *pipe_config)
8807{
8808 struct drm_device *dev = crtc->base.dev;
8809 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008810 int bpp;
8811
Daniel Vetterd42264b2013-03-28 16:38:08 +01008812 switch (fb->pixel_format) {
8813 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008814 bpp = 8*3; /* since we go through a colormap */
8815 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008816 case DRM_FORMAT_XRGB1555:
8817 case DRM_FORMAT_ARGB1555:
8818 /* checked in intel_framebuffer_init already */
8819 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8820 return -EINVAL;
8821 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008822 bpp = 6*3; /* min is 18bpp */
8823 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008824 case DRM_FORMAT_XBGR8888:
8825 case DRM_FORMAT_ABGR8888:
8826 /* checked in intel_framebuffer_init already */
8827 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8828 return -EINVAL;
8829 case DRM_FORMAT_XRGB8888:
8830 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008831 bpp = 8*3;
8832 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008833 case DRM_FORMAT_XRGB2101010:
8834 case DRM_FORMAT_ARGB2101010:
8835 case DRM_FORMAT_XBGR2101010:
8836 case DRM_FORMAT_ABGR2101010:
8837 /* checked in intel_framebuffer_init already */
8838 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008839 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008840 bpp = 10*3;
8841 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008842 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008843 default:
8844 DRM_DEBUG_KMS("unsupported depth\n");
8845 return -EINVAL;
8846 }
8847
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008848 pipe_config->pipe_bpp = bpp;
8849
8850 /* Clamp display bpp to EDID value */
8851 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008852 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008853 if (!connector->new_encoder ||
8854 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008855 continue;
8856
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008857 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008858 }
8859
8860 return bpp;
8861}
8862
Daniel Vetter644db712013-09-19 14:53:58 +02008863static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8864{
8865 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8866 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008867 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008868 mode->crtc_hdisplay, mode->crtc_hsync_start,
8869 mode->crtc_hsync_end, mode->crtc_htotal,
8870 mode->crtc_vdisplay, mode->crtc_vsync_start,
8871 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8872}
8873
Daniel Vetterc0b03412013-05-28 12:05:54 +02008874static void intel_dump_pipe_config(struct intel_crtc *crtc,
8875 struct intel_crtc_config *pipe_config,
8876 const char *context)
8877{
8878 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8879 context, pipe_name(crtc->pipe));
8880
8881 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8882 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8883 pipe_config->pipe_bpp, pipe_config->dither);
8884 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8885 pipe_config->has_pch_encoder,
8886 pipe_config->fdi_lanes,
8887 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8888 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8889 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008890 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8891 pipe_config->has_dp_encoder,
8892 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8893 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8894 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008895 DRM_DEBUG_KMS("requested mode:\n");
8896 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8897 DRM_DEBUG_KMS("adjusted mode:\n");
8898 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008899 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008900 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008901 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8902 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008903 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8904 pipe_config->gmch_pfit.control,
8905 pipe_config->gmch_pfit.pgm_ratios,
8906 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008907 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008908 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008909 pipe_config->pch_pfit.size,
8910 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008911 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008912 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008913}
8914
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008915static bool check_encoder_cloning(struct drm_crtc *crtc)
8916{
8917 int num_encoders = 0;
8918 bool uncloneable_encoders = false;
8919 struct intel_encoder *encoder;
8920
8921 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8922 base.head) {
8923 if (&encoder->new_crtc->base != crtc)
8924 continue;
8925
8926 num_encoders++;
8927 if (!encoder->cloneable)
8928 uncloneable_encoders = true;
8929 }
8930
8931 return !(num_encoders > 1 && uncloneable_encoders);
8932}
8933
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008934static struct intel_crtc_config *
8935intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008936 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008937 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008938{
8939 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008940 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008941 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008942 int plane_bpp, ret = -EINVAL;
8943 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008944
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008945 if (!check_encoder_cloning(crtc)) {
8946 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8947 return ERR_PTR(-EINVAL);
8948 }
8949
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008950 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8951 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008952 return ERR_PTR(-ENOMEM);
8953
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008954 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8955 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008956
Daniel Vettere143a212013-07-04 12:01:15 +02008957 pipe_config->cpu_transcoder =
8958 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008959 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008960
Imre Deak2960bc92013-07-30 13:36:32 +03008961 /*
8962 * Sanitize sync polarity flags based on requested ones. If neither
8963 * positive or negative polarity is requested, treat this as meaning
8964 * negative polarity.
8965 */
8966 if (!(pipe_config->adjusted_mode.flags &
8967 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8968 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8969
8970 if (!(pipe_config->adjusted_mode.flags &
8971 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8972 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8973
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008974 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8975 * plane pixel format and any sink constraints into account. Returns the
8976 * source plane bpp so that dithering can be selected on mismatches
8977 * after encoders and crtc also have had their say. */
8978 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8979 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008980 if (plane_bpp < 0)
8981 goto fail;
8982
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03008983 /*
8984 * Determine the real pipe dimensions. Note that stereo modes can
8985 * increase the actual pipe size due to the frame doubling and
8986 * insertion of additional space for blanks between the frame. This
8987 * is stored in the crtc timings. We use the requested mode to do this
8988 * computation to clearly distinguish it from the adjusted mode, which
8989 * can be changed by the connectors in the below retry loop.
8990 */
8991 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
8992 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
8993 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
8994
Daniel Vettere29c22c2013-02-21 00:00:16 +01008995encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008996 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008997 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008998 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008999
Daniel Vetter135c81b2013-07-21 21:37:09 +02009000 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009001 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009002
Daniel Vetter7758a112012-07-08 19:40:39 +02009003 /* Pass our mode to the connectors and the CRTC to give them a chance to
9004 * adjust it according to limitations or connector properties, and also
9005 * a chance to reject the mode entirely.
9006 */
9007 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9008 base.head) {
9009
9010 if (&encoder->new_crtc->base != crtc)
9011 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009012
Daniel Vetterefea6e82013-07-21 21:36:59 +02009013 if (!(encoder->compute_config(encoder, pipe_config))) {
9014 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009015 goto fail;
9016 }
9017 }
9018
Daniel Vetterff9a6752013-06-01 17:16:21 +02009019 /* Set default port clock if not overwritten by the encoder. Needs to be
9020 * done afterwards in case the encoder adjusts the mode. */
9021 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009022 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9023 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009024
Daniel Vettera43f6e02013-06-07 23:10:32 +02009025 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009026 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009027 DRM_DEBUG_KMS("CRTC fixup failed\n");
9028 goto fail;
9029 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009030
9031 if (ret == RETRY) {
9032 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9033 ret = -EINVAL;
9034 goto fail;
9035 }
9036
9037 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9038 retry = false;
9039 goto encoder_retry;
9040 }
9041
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009042 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9043 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9044 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9045
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009046 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009047fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009048 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009049 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009050}
9051
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009052/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9053 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9054static void
9055intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9056 unsigned *prepare_pipes, unsigned *disable_pipes)
9057{
9058 struct intel_crtc *intel_crtc;
9059 struct drm_device *dev = crtc->dev;
9060 struct intel_encoder *encoder;
9061 struct intel_connector *connector;
9062 struct drm_crtc *tmp_crtc;
9063
9064 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9065
9066 /* Check which crtcs have changed outputs connected to them, these need
9067 * to be part of the prepare_pipes mask. We don't (yet) support global
9068 * modeset across multiple crtcs, so modeset_pipes will only have one
9069 * bit set at most. */
9070 list_for_each_entry(connector, &dev->mode_config.connector_list,
9071 base.head) {
9072 if (connector->base.encoder == &connector->new_encoder->base)
9073 continue;
9074
9075 if (connector->base.encoder) {
9076 tmp_crtc = connector->base.encoder->crtc;
9077
9078 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9079 }
9080
9081 if (connector->new_encoder)
9082 *prepare_pipes |=
9083 1 << connector->new_encoder->new_crtc->pipe;
9084 }
9085
9086 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9087 base.head) {
9088 if (encoder->base.crtc == &encoder->new_crtc->base)
9089 continue;
9090
9091 if (encoder->base.crtc) {
9092 tmp_crtc = encoder->base.crtc;
9093
9094 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9095 }
9096
9097 if (encoder->new_crtc)
9098 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9099 }
9100
9101 /* Check for any pipes that will be fully disabled ... */
9102 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9103 base.head) {
9104 bool used = false;
9105
9106 /* Don't try to disable disabled crtcs. */
9107 if (!intel_crtc->base.enabled)
9108 continue;
9109
9110 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9111 base.head) {
9112 if (encoder->new_crtc == intel_crtc)
9113 used = true;
9114 }
9115
9116 if (!used)
9117 *disable_pipes |= 1 << intel_crtc->pipe;
9118 }
9119
9120
9121 /* set_mode is also used to update properties on life display pipes. */
9122 intel_crtc = to_intel_crtc(crtc);
9123 if (crtc->enabled)
9124 *prepare_pipes |= 1 << intel_crtc->pipe;
9125
Daniel Vetterb6c51642013-04-12 18:48:43 +02009126 /*
9127 * For simplicity do a full modeset on any pipe where the output routing
9128 * changed. We could be more clever, but that would require us to be
9129 * more careful with calling the relevant encoder->mode_set functions.
9130 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009131 if (*prepare_pipes)
9132 *modeset_pipes = *prepare_pipes;
9133
9134 /* ... and mask these out. */
9135 *modeset_pipes &= ~(*disable_pipes);
9136 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009137
9138 /*
9139 * HACK: We don't (yet) fully support global modesets. intel_set_config
9140 * obies this rule, but the modeset restore mode of
9141 * intel_modeset_setup_hw_state does not.
9142 */
9143 *modeset_pipes &= 1 << intel_crtc->pipe;
9144 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009145
9146 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9147 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009148}
9149
Daniel Vetterea9d7582012-07-10 10:42:52 +02009150static bool intel_crtc_in_use(struct drm_crtc *crtc)
9151{
9152 struct drm_encoder *encoder;
9153 struct drm_device *dev = crtc->dev;
9154
9155 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9156 if (encoder->crtc == crtc)
9157 return true;
9158
9159 return false;
9160}
9161
9162static void
9163intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9164{
9165 struct intel_encoder *intel_encoder;
9166 struct intel_crtc *intel_crtc;
9167 struct drm_connector *connector;
9168
9169 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9170 base.head) {
9171 if (!intel_encoder->base.crtc)
9172 continue;
9173
9174 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9175
9176 if (prepare_pipes & (1 << intel_crtc->pipe))
9177 intel_encoder->connectors_active = false;
9178 }
9179
9180 intel_modeset_commit_output_state(dev);
9181
9182 /* Update computed state. */
9183 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9184 base.head) {
9185 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
9186 }
9187
9188 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9189 if (!connector->encoder || !connector->encoder->crtc)
9190 continue;
9191
9192 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9193
9194 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009195 struct drm_property *dpms_property =
9196 dev->mode_config.dpms_property;
9197
Daniel Vetterea9d7582012-07-10 10:42:52 +02009198 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009199 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009200 dpms_property,
9201 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009202
9203 intel_encoder = to_intel_encoder(connector->encoder);
9204 intel_encoder->connectors_active = true;
9205 }
9206 }
9207
9208}
9209
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009210static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009211{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009212 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009213
9214 if (clock1 == clock2)
9215 return true;
9216
9217 if (!clock1 || !clock2)
9218 return false;
9219
9220 diff = abs(clock1 - clock2);
9221
9222 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9223 return true;
9224
9225 return false;
9226}
9227
Daniel Vetter25c5b262012-07-08 22:08:04 +02009228#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9229 list_for_each_entry((intel_crtc), \
9230 &(dev)->mode_config.crtc_list, \
9231 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009232 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009233
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009234static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009235intel_pipe_config_compare(struct drm_device *dev,
9236 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009237 struct intel_crtc_config *pipe_config)
9238{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009239#define PIPE_CONF_CHECK_X(name) \
9240 if (current_config->name != pipe_config->name) { \
9241 DRM_ERROR("mismatch in " #name " " \
9242 "(expected 0x%08x, found 0x%08x)\n", \
9243 current_config->name, \
9244 pipe_config->name); \
9245 return false; \
9246 }
9247
Daniel Vetter08a24032013-04-19 11:25:34 +02009248#define PIPE_CONF_CHECK_I(name) \
9249 if (current_config->name != pipe_config->name) { \
9250 DRM_ERROR("mismatch in " #name " " \
9251 "(expected %i, found %i)\n", \
9252 current_config->name, \
9253 pipe_config->name); \
9254 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009255 }
9256
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009257#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9258 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009259 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009260 "(expected %i, found %i)\n", \
9261 current_config->name & (mask), \
9262 pipe_config->name & (mask)); \
9263 return false; \
9264 }
9265
Ville Syrjälä5e550652013-09-06 23:29:07 +03009266#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9267 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9268 DRM_ERROR("mismatch in " #name " " \
9269 "(expected %i, found %i)\n", \
9270 current_config->name, \
9271 pipe_config->name); \
9272 return false; \
9273 }
9274
Daniel Vetterbb760062013-06-06 14:55:52 +02009275#define PIPE_CONF_QUIRK(quirk) \
9276 ((current_config->quirks | pipe_config->quirks) & (quirk))
9277
Daniel Vettereccb1402013-05-22 00:50:22 +02009278 PIPE_CONF_CHECK_I(cpu_transcoder);
9279
Daniel Vetter08a24032013-04-19 11:25:34 +02009280 PIPE_CONF_CHECK_I(has_pch_encoder);
9281 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009282 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9283 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9284 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9285 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9286 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009287
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009288 PIPE_CONF_CHECK_I(has_dp_encoder);
9289 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9290 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9291 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9292 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9293 PIPE_CONF_CHECK_I(dp_m_n.tu);
9294
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009295 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9296 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9297 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9298 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9299 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9300 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9301
9302 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9303 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9304 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9305 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9306 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9307 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9308
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009309 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009310
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009311 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9312 DRM_MODE_FLAG_INTERLACE);
9313
Daniel Vetterbb760062013-06-06 14:55:52 +02009314 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9315 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9316 DRM_MODE_FLAG_PHSYNC);
9317 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9318 DRM_MODE_FLAG_NHSYNC);
9319 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9320 DRM_MODE_FLAG_PVSYNC);
9321 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9322 DRM_MODE_FLAG_NVSYNC);
9323 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009324
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009325 PIPE_CONF_CHECK_I(pipe_src_w);
9326 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009327
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009328 PIPE_CONF_CHECK_I(gmch_pfit.control);
9329 /* pfit ratios are autocomputed by the hw on gen4+ */
9330 if (INTEL_INFO(dev)->gen < 4)
9331 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9332 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009333 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9334 if (current_config->pch_pfit.enabled) {
9335 PIPE_CONF_CHECK_I(pch_pfit.pos);
9336 PIPE_CONF_CHECK_I(pch_pfit.size);
9337 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009338
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009339 PIPE_CONF_CHECK_I(ips_enabled);
9340
Ville Syrjälä282740f2013-09-04 18:30:03 +03009341 PIPE_CONF_CHECK_I(double_wide);
9342
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009343 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009344 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009345 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009346 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9347 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009348
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009349 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9350 PIPE_CONF_CHECK_I(pipe_bpp);
9351
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009352 if (!IS_HASWELL(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01009353 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009354 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
9355 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03009356
Daniel Vetter66e985c2013-06-05 13:34:20 +02009357#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009358#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009359#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009360#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009361#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009362
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009363 return true;
9364}
9365
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009366static void
9367check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009368{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009369 struct intel_connector *connector;
9370
9371 list_for_each_entry(connector, &dev->mode_config.connector_list,
9372 base.head) {
9373 /* This also checks the encoder/connector hw state with the
9374 * ->get_hw_state callbacks. */
9375 intel_connector_check_state(connector);
9376
9377 WARN(&connector->new_encoder->base != connector->base.encoder,
9378 "connector's staged encoder doesn't match current encoder\n");
9379 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009380}
9381
9382static void
9383check_encoder_state(struct drm_device *dev)
9384{
9385 struct intel_encoder *encoder;
9386 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009387
9388 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9389 base.head) {
9390 bool enabled = false;
9391 bool active = false;
9392 enum pipe pipe, tracked_pipe;
9393
9394 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9395 encoder->base.base.id,
9396 drm_get_encoder_name(&encoder->base));
9397
9398 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9399 "encoder's stage crtc doesn't match current crtc\n");
9400 WARN(encoder->connectors_active && !encoder->base.crtc,
9401 "encoder's active_connectors set, but no crtc\n");
9402
9403 list_for_each_entry(connector, &dev->mode_config.connector_list,
9404 base.head) {
9405 if (connector->base.encoder != &encoder->base)
9406 continue;
9407 enabled = true;
9408 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9409 active = true;
9410 }
9411 WARN(!!encoder->base.crtc != enabled,
9412 "encoder's enabled state mismatch "
9413 "(expected %i, found %i)\n",
9414 !!encoder->base.crtc, enabled);
9415 WARN(active && !encoder->base.crtc,
9416 "active encoder with no crtc\n");
9417
9418 WARN(encoder->connectors_active != active,
9419 "encoder's computed active state doesn't match tracked active state "
9420 "(expected %i, found %i)\n", active, encoder->connectors_active);
9421
9422 active = encoder->get_hw_state(encoder, &pipe);
9423 WARN(active != encoder->connectors_active,
9424 "encoder's hw state doesn't match sw tracking "
9425 "(expected %i, found %i)\n",
9426 encoder->connectors_active, active);
9427
9428 if (!encoder->base.crtc)
9429 continue;
9430
9431 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9432 WARN(active && pipe != tracked_pipe,
9433 "active encoder's pipe doesn't match"
9434 "(expected %i, found %i)\n",
9435 tracked_pipe, pipe);
9436
9437 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009438}
9439
9440static void
9441check_crtc_state(struct drm_device *dev)
9442{
9443 drm_i915_private_t *dev_priv = dev->dev_private;
9444 struct intel_crtc *crtc;
9445 struct intel_encoder *encoder;
9446 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009447
9448 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9449 base.head) {
9450 bool enabled = false;
9451 bool active = false;
9452
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009453 memset(&pipe_config, 0, sizeof(pipe_config));
9454
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009455 DRM_DEBUG_KMS("[CRTC:%d]\n",
9456 crtc->base.base.id);
9457
9458 WARN(crtc->active && !crtc->base.enabled,
9459 "active crtc, but not enabled in sw tracking\n");
9460
9461 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9462 base.head) {
9463 if (encoder->base.crtc != &crtc->base)
9464 continue;
9465 enabled = true;
9466 if (encoder->connectors_active)
9467 active = true;
9468 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009469
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009470 WARN(active != crtc->active,
9471 "crtc's computed active state doesn't match tracked active state "
9472 "(expected %i, found %i)\n", active, crtc->active);
9473 WARN(enabled != crtc->base.enabled,
9474 "crtc's computed enabled state doesn't match tracked enabled state "
9475 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9476
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009477 active = dev_priv->display.get_pipe_config(crtc,
9478 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009479
9480 /* hw state is inconsistent with the pipe A quirk */
9481 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9482 active = crtc->active;
9483
Daniel Vetter6c49f242013-06-06 12:45:25 +02009484 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9485 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009486 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009487 if (encoder->base.crtc != &crtc->base)
9488 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009489 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009490 encoder->get_config(encoder, &pipe_config);
9491 }
9492
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009493 WARN(crtc->active != active,
9494 "crtc active state doesn't match with hw state "
9495 "(expected %i, found %i)\n", crtc->active, active);
9496
Daniel Vetterc0b03412013-05-28 12:05:54 +02009497 if (active &&
9498 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9499 WARN(1, "pipe state doesn't match!\n");
9500 intel_dump_pipe_config(crtc, &pipe_config,
9501 "[hw state]");
9502 intel_dump_pipe_config(crtc, &crtc->config,
9503 "[sw state]");
9504 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009505 }
9506}
9507
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009508static void
9509check_shared_dpll_state(struct drm_device *dev)
9510{
9511 drm_i915_private_t *dev_priv = dev->dev_private;
9512 struct intel_crtc *crtc;
9513 struct intel_dpll_hw_state dpll_hw_state;
9514 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009515
9516 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9517 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9518 int enabled_crtcs = 0, active_crtcs = 0;
9519 bool active;
9520
9521 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9522
9523 DRM_DEBUG_KMS("%s\n", pll->name);
9524
9525 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9526
9527 WARN(pll->active > pll->refcount,
9528 "more active pll users than references: %i vs %i\n",
9529 pll->active, pll->refcount);
9530 WARN(pll->active && !pll->on,
9531 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009532 WARN(pll->on && !pll->active,
9533 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009534 WARN(pll->on != active,
9535 "pll on state mismatch (expected %i, found %i)\n",
9536 pll->on, active);
9537
9538 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9539 base.head) {
9540 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9541 enabled_crtcs++;
9542 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9543 active_crtcs++;
9544 }
9545 WARN(pll->active != active_crtcs,
9546 "pll active crtcs mismatch (expected %i, found %i)\n",
9547 pll->active, active_crtcs);
9548 WARN(pll->refcount != enabled_crtcs,
9549 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9550 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009551
9552 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9553 sizeof(dpll_hw_state)),
9554 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009555 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009556}
9557
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009558void
9559intel_modeset_check_state(struct drm_device *dev)
9560{
9561 check_connector_state(dev);
9562 check_encoder_state(dev);
9563 check_crtc_state(dev);
9564 check_shared_dpll_state(dev);
9565}
9566
Ville Syrjälä18442d02013-09-13 16:00:08 +03009567void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9568 int dotclock)
9569{
9570 /*
9571 * FDI already provided one idea for the dotclock.
9572 * Yell if the encoder disagrees.
9573 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009574 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009575 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009576 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009577}
9578
Daniel Vetterf30da182013-04-11 20:22:50 +02009579static int __intel_set_mode(struct drm_crtc *crtc,
9580 struct drm_display_mode *mode,
9581 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009582{
9583 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009584 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009585 struct drm_display_mode *saved_mode, *saved_hwmode;
9586 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009587 struct intel_crtc *intel_crtc;
9588 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009589 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009590
Daniel Vettera1e22652013-09-21 00:35:38 +02009591 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009592 if (!saved_mode)
9593 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009594 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009595
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009596 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009597 &prepare_pipes, &disable_pipes);
9598
Tim Gardner3ac18232012-12-07 07:54:26 -07009599 *saved_hwmode = crtc->hwmode;
9600 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009601
Daniel Vetter25c5b262012-07-08 22:08:04 +02009602 /* Hack: Because we don't (yet) support global modeset on multiple
9603 * crtcs, we don't keep track of the new mode for more than one crtc.
9604 * Hence simply check whether any bit is set in modeset_pipes in all the
9605 * pieces of code that are not yet converted to deal with mutliple crtcs
9606 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009607 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009608 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009609 if (IS_ERR(pipe_config)) {
9610 ret = PTR_ERR(pipe_config);
9611 pipe_config = NULL;
9612
Tim Gardner3ac18232012-12-07 07:54:26 -07009613 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009614 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009615 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9616 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009617 }
9618
Jesse Barnes30a970c2013-11-04 13:48:12 -08009619 /*
9620 * See if the config requires any additional preparation, e.g.
9621 * to adjust global state with pipes off. We need to do this
9622 * here so we can get the modeset_pipe updated config for the new
9623 * mode set on this crtc. For other crtcs we need to use the
9624 * adjusted_mode bits in the crtc directly.
9625 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009626 if (IS_VALLEYVIEW(dev)) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08009627 valleyview_modeset_global_pipes(dev, &prepare_pipes,
9628 modeset_pipes, pipe_config);
9629
Ville Syrjäläc164f832013-11-05 22:34:12 +02009630 /* may have added more to prepare_pipes than we should */
9631 prepare_pipes &= ~disable_pipes;
9632 }
9633
Daniel Vetter460da9162013-03-27 00:44:51 +01009634 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9635 intel_crtc_disable(&intel_crtc->base);
9636
Daniel Vetterea9d7582012-07-10 10:42:52 +02009637 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9638 if (intel_crtc->base.enabled)
9639 dev_priv->display.crtc_disable(&intel_crtc->base);
9640 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009641
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009642 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9643 * to set it here already despite that we pass it down the callchain.
9644 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009645 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009646 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009647 /* mode_set/enable/disable functions rely on a correct pipe
9648 * config. */
9649 to_intel_crtc(crtc)->config = *pipe_config;
9650 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009651
Daniel Vetterea9d7582012-07-10 10:42:52 +02009652 /* Only after disabling all output pipelines that will be changed can we
9653 * update the the output configuration. */
9654 intel_modeset_update_state(dev, prepare_pipes);
9655
Daniel Vetter47fab732012-10-26 10:58:18 +02009656 if (dev_priv->display.modeset_global_resources)
9657 dev_priv->display.modeset_global_resources(dev);
9658
Daniel Vettera6778b32012-07-02 09:56:42 +02009659 /* Set up the DPLL and any encoders state that needs to adjust or depend
9660 * on the DPLL.
9661 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009662 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009663 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009664 x, y, fb);
9665 if (ret)
9666 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009667 }
9668
9669 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009670 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9671 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009672
Daniel Vetter25c5b262012-07-08 22:08:04 +02009673 if (modeset_pipes) {
9674 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009675 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009676
Daniel Vetter25c5b262012-07-08 22:08:04 +02009677 /* Calculate and store various constants which
9678 * are later needed by vblank and swap-completion
9679 * timestamping. They are derived from true hwmode.
9680 */
9681 drm_calc_timestamping_constants(crtc);
9682 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009683
9684 /* FIXME: add subpixel order */
9685done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009686 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009687 crtc->hwmode = *saved_hwmode;
9688 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009689 }
9690
Tim Gardner3ac18232012-12-07 07:54:26 -07009691out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009692 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009693 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009694 return ret;
9695}
9696
Damien Lespiaue7457a92013-08-08 22:28:59 +01009697static int intel_set_mode(struct drm_crtc *crtc,
9698 struct drm_display_mode *mode,
9699 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009700{
9701 int ret;
9702
9703 ret = __intel_set_mode(crtc, mode, x, y, fb);
9704
9705 if (ret == 0)
9706 intel_modeset_check_state(crtc->dev);
9707
9708 return ret;
9709}
9710
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009711void intel_crtc_restore_mode(struct drm_crtc *crtc)
9712{
9713 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9714}
9715
Daniel Vetter25c5b262012-07-08 22:08:04 +02009716#undef for_each_intel_crtc_masked
9717
Daniel Vetterd9e55602012-07-04 22:16:09 +02009718static void intel_set_config_free(struct intel_set_config *config)
9719{
9720 if (!config)
9721 return;
9722
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009723 kfree(config->save_connector_encoders);
9724 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009725 kfree(config);
9726}
9727
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009728static int intel_set_config_save_state(struct drm_device *dev,
9729 struct intel_set_config *config)
9730{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009731 struct drm_encoder *encoder;
9732 struct drm_connector *connector;
9733 int count;
9734
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009735 config->save_encoder_crtcs =
9736 kcalloc(dev->mode_config.num_encoder,
9737 sizeof(struct drm_crtc *), GFP_KERNEL);
9738 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009739 return -ENOMEM;
9740
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009741 config->save_connector_encoders =
9742 kcalloc(dev->mode_config.num_connector,
9743 sizeof(struct drm_encoder *), GFP_KERNEL);
9744 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009745 return -ENOMEM;
9746
9747 /* Copy data. Note that driver private data is not affected.
9748 * Should anything bad happen only the expected state is
9749 * restored, not the drivers personal bookkeeping.
9750 */
9751 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009752 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009753 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009754 }
9755
9756 count = 0;
9757 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009758 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009759 }
9760
9761 return 0;
9762}
9763
9764static void intel_set_config_restore_state(struct drm_device *dev,
9765 struct intel_set_config *config)
9766{
Daniel Vetter9a935852012-07-05 22:34:27 +02009767 struct intel_encoder *encoder;
9768 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009769 int count;
9770
9771 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009772 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9773 encoder->new_crtc =
9774 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009775 }
9776
9777 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009778 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9779 connector->new_encoder =
9780 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009781 }
9782}
9783
Imre Deake3de42b2013-05-03 19:44:07 +02009784static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009785is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009786{
9787 int i;
9788
Chris Wilson2e57f472013-07-17 12:14:40 +01009789 if (set->num_connectors == 0)
9790 return false;
9791
9792 if (WARN_ON(set->connectors == NULL))
9793 return false;
9794
9795 for (i = 0; i < set->num_connectors; i++)
9796 if (set->connectors[i]->encoder &&
9797 set->connectors[i]->encoder->crtc == set->crtc &&
9798 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009799 return true;
9800
9801 return false;
9802}
9803
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009804static void
9805intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9806 struct intel_set_config *config)
9807{
9808
9809 /* We should be able to check here if the fb has the same properties
9810 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009811 if (is_crtc_connector_off(set)) {
9812 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009813 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009814 /* If we have no fb then treat it as a full mode set */
9815 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009816 struct intel_crtc *intel_crtc =
9817 to_intel_crtc(set->crtc);
9818
9819 if (intel_crtc->active && i915_fastboot) {
9820 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9821 config->fb_changed = true;
9822 } else {
9823 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9824 config->mode_changed = true;
9825 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009826 } else if (set->fb == NULL) {
9827 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009828 } else if (set->fb->pixel_format !=
9829 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009830 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009831 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009832 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009833 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009834 }
9835
Daniel Vetter835c5872012-07-10 18:11:08 +02009836 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009837 config->fb_changed = true;
9838
9839 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9840 DRM_DEBUG_KMS("modes are different, full mode set\n");
9841 drm_mode_debug_printmodeline(&set->crtc->mode);
9842 drm_mode_debug_printmodeline(set->mode);
9843 config->mode_changed = true;
9844 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009845
9846 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9847 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009848}
9849
Daniel Vetter2e431052012-07-04 22:42:15 +02009850static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009851intel_modeset_stage_output_state(struct drm_device *dev,
9852 struct drm_mode_set *set,
9853 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009854{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009855 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009856 struct intel_connector *connector;
9857 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009858 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009859
Damien Lespiau9abdda72013-02-13 13:29:23 +00009860 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009861 * of connectors. For paranoia, double-check this. */
9862 WARN_ON(!set->fb && (set->num_connectors != 0));
9863 WARN_ON(set->fb && (set->num_connectors == 0));
9864
Daniel Vetter9a935852012-07-05 22:34:27 +02009865 list_for_each_entry(connector, &dev->mode_config.connector_list,
9866 base.head) {
9867 /* Otherwise traverse passed in connector list and get encoders
9868 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009869 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009870 if (set->connectors[ro] == &connector->base) {
9871 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009872 break;
9873 }
9874 }
9875
Daniel Vetter9a935852012-07-05 22:34:27 +02009876 /* If we disable the crtc, disable all its connectors. Also, if
9877 * the connector is on the changing crtc but not on the new
9878 * connector list, disable it. */
9879 if ((!set->fb || ro == set->num_connectors) &&
9880 connector->base.encoder &&
9881 connector->base.encoder->crtc == set->crtc) {
9882 connector->new_encoder = NULL;
9883
9884 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9885 connector->base.base.id,
9886 drm_get_connector_name(&connector->base));
9887 }
9888
9889
9890 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009891 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009892 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009893 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009894 }
9895 /* connector->new_encoder is now updated for all connectors. */
9896
9897 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009898 list_for_each_entry(connector, &dev->mode_config.connector_list,
9899 base.head) {
9900 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009901 continue;
9902
Daniel Vetter9a935852012-07-05 22:34:27 +02009903 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009904
9905 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009906 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009907 new_crtc = set->crtc;
9908 }
9909
9910 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009911 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9912 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009913 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009914 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009915 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9916
9917 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9918 connector->base.base.id,
9919 drm_get_connector_name(&connector->base),
9920 new_crtc->base.id);
9921 }
9922
9923 /* Check for any encoders that needs to be disabled. */
9924 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9925 base.head) {
9926 list_for_each_entry(connector,
9927 &dev->mode_config.connector_list,
9928 base.head) {
9929 if (connector->new_encoder == encoder) {
9930 WARN_ON(!connector->new_encoder->new_crtc);
9931
9932 goto next_encoder;
9933 }
9934 }
9935 encoder->new_crtc = NULL;
9936next_encoder:
9937 /* Only now check for crtc changes so we don't miss encoders
9938 * that will be disabled. */
9939 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009940 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009941 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009942 }
9943 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009944 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009945
Daniel Vetter2e431052012-07-04 22:42:15 +02009946 return 0;
9947}
9948
9949static int intel_crtc_set_config(struct drm_mode_set *set)
9950{
9951 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009952 struct drm_mode_set save_set;
9953 struct intel_set_config *config;
9954 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009955
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009956 BUG_ON(!set);
9957 BUG_ON(!set->crtc);
9958 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009959
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009960 /* Enforce sane interface api - has been abused by the fb helper. */
9961 BUG_ON(!set->mode && set->fb);
9962 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009963
Daniel Vetter2e431052012-07-04 22:42:15 +02009964 if (set->fb) {
9965 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9966 set->crtc->base.id, set->fb->base.id,
9967 (int)set->num_connectors, set->x, set->y);
9968 } else {
9969 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009970 }
9971
9972 dev = set->crtc->dev;
9973
9974 ret = -ENOMEM;
9975 config = kzalloc(sizeof(*config), GFP_KERNEL);
9976 if (!config)
9977 goto out_config;
9978
9979 ret = intel_set_config_save_state(dev, config);
9980 if (ret)
9981 goto out_config;
9982
9983 save_set.crtc = set->crtc;
9984 save_set.mode = &set->crtc->mode;
9985 save_set.x = set->crtc->x;
9986 save_set.y = set->crtc->y;
9987 save_set.fb = set->crtc->fb;
9988
9989 /* Compute whether we need a full modeset, only an fb base update or no
9990 * change at all. In the future we might also check whether only the
9991 * mode changed, e.g. for LVDS where we only change the panel fitter in
9992 * such cases. */
9993 intel_set_config_compute_mode_changes(set, config);
9994
Daniel Vetter9a935852012-07-05 22:34:27 +02009995 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009996 if (ret)
9997 goto fail;
9998
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009999 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010000 ret = intel_set_mode(set->crtc, set->mode,
10001 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010002 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010003 intel_crtc_wait_for_pending_flips(set->crtc);
10004
Daniel Vetter4f660f42012-07-02 09:47:37 +020010005 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010006 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010007 /*
10008 * In the fastboot case this may be our only check of the
10009 * state after boot. It would be better to only do it on
10010 * the first update, but we don't have a nice way of doing that
10011 * (and really, set_config isn't used much for high freq page
10012 * flipping, so increasing its cost here shouldn't be a big
10013 * deal).
10014 */
10015 if (i915_fastboot && ret == 0)
10016 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010017 }
10018
Chris Wilson2d05eae2013-05-03 17:36:25 +010010019 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010020 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10021 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010022fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010023 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010024
Chris Wilson2d05eae2013-05-03 17:36:25 +010010025 /* Try to restore the config */
10026 if (config->mode_changed &&
10027 intel_set_mode(save_set.crtc, save_set.mode,
10028 save_set.x, save_set.y, save_set.fb))
10029 DRM_ERROR("failed to restore config after modeset failure\n");
10030 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010031
Daniel Vetterd9e55602012-07-04 22:16:09 +020010032out_config:
10033 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010034 return ret;
10035}
10036
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010037static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010038 .cursor_set = intel_crtc_cursor_set,
10039 .cursor_move = intel_crtc_cursor_move,
10040 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010041 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010042 .destroy = intel_crtc_destroy,
10043 .page_flip = intel_crtc_page_flip,
10044};
10045
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010046static void intel_cpu_pll_init(struct drm_device *dev)
10047{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010048 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010049 intel_ddi_pll_init(dev);
10050}
10051
Daniel Vetter53589012013-06-05 13:34:16 +020010052static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10053 struct intel_shared_dpll *pll,
10054 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010055{
Daniel Vetter53589012013-06-05 13:34:16 +020010056 uint32_t val;
10057
10058 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010059 hw_state->dpll = val;
10060 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10061 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010062
10063 return val & DPLL_VCO_ENABLE;
10064}
10065
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010066static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10067 struct intel_shared_dpll *pll)
10068{
10069 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10070 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10071}
10072
Daniel Vettere7b903d2013-06-05 13:34:14 +020010073static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10074 struct intel_shared_dpll *pll)
10075{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010076 /* PCH refclock must be enabled first */
10077 assert_pch_refclk_enabled(dev_priv);
10078
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010079 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10080
10081 /* Wait for the clocks to stabilize. */
10082 POSTING_READ(PCH_DPLL(pll->id));
10083 udelay(150);
10084
10085 /* The pixel multiplier can only be updated once the
10086 * DPLL is enabled and the clocks are stable.
10087 *
10088 * So write it again.
10089 */
10090 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10091 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010092 udelay(200);
10093}
10094
10095static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10096 struct intel_shared_dpll *pll)
10097{
10098 struct drm_device *dev = dev_priv->dev;
10099 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010100
10101 /* Make sure no transcoder isn't still depending on us. */
10102 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10103 if (intel_crtc_to_shared_dpll(crtc) == pll)
10104 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10105 }
10106
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010107 I915_WRITE(PCH_DPLL(pll->id), 0);
10108 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010109 udelay(200);
10110}
10111
Daniel Vetter46edb022013-06-05 13:34:12 +020010112static char *ibx_pch_dpll_names[] = {
10113 "PCH DPLL A",
10114 "PCH DPLL B",
10115};
10116
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010117static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010118{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010119 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010120 int i;
10121
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010122 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010123
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010124 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010125 dev_priv->shared_dplls[i].id = i;
10126 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010127 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010128 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10129 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010130 dev_priv->shared_dplls[i].get_hw_state =
10131 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010132 }
10133}
10134
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010135static void intel_shared_dpll_init(struct drm_device *dev)
10136{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010137 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010138
10139 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10140 ibx_pch_dpll_init(dev);
10141 else
10142 dev_priv->num_shared_dpll = 0;
10143
10144 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
10145 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
10146 dev_priv->num_shared_dpll);
10147}
10148
Hannes Ederb358d0a2008-12-18 21:18:47 +010010149static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010150{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010151 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010152 struct intel_crtc *intel_crtc;
10153 int i;
10154
Daniel Vetter955382f2013-09-19 14:05:45 +020010155 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010156 if (intel_crtc == NULL)
10157 return;
10158
10159 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10160
10161 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010162 for (i = 0; i < 256; i++) {
10163 intel_crtc->lut_r[i] = i;
10164 intel_crtc->lut_g[i] = i;
10165 intel_crtc->lut_b[i] = i;
10166 }
10167
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010168 /*
10169 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10170 * is hooked to plane B. Hence we want plane A feeding pipe B.
10171 */
Jesse Barnes80824002009-09-10 15:28:06 -070010172 intel_crtc->pipe = pipe;
10173 intel_crtc->plane = pipe;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010174 if (IS_MOBILE(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010175 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010176 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010177 }
10178
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010179 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10180 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10181 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10182 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10183
Jesse Barnes79e53942008-11-07 14:24:08 -080010184 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010185}
10186
Jesse Barnes752aa882013-10-31 18:55:49 +020010187enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10188{
10189 struct drm_encoder *encoder = connector->base.encoder;
10190
10191 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10192
10193 if (!encoder)
10194 return INVALID_PIPE;
10195
10196 return to_intel_crtc(encoder->crtc)->pipe;
10197}
10198
Carl Worth08d7b3d2009-04-29 14:43:54 -070010199int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010200 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010201{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010202 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010203 struct drm_mode_object *drmmode_obj;
10204 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010205
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010206 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10207 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010208
Daniel Vetterc05422d2009-08-11 16:05:30 +020010209 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10210 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010211
Daniel Vetterc05422d2009-08-11 16:05:30 +020010212 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010213 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010214 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010215 }
10216
Daniel Vetterc05422d2009-08-11 16:05:30 +020010217 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10218 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010219
Daniel Vetterc05422d2009-08-11 16:05:30 +020010220 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010221}
10222
Daniel Vetter66a92782012-07-12 20:08:18 +020010223static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010224{
Daniel Vetter66a92782012-07-12 20:08:18 +020010225 struct drm_device *dev = encoder->base.dev;
10226 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010227 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010228 int entry = 0;
10229
Daniel Vetter66a92782012-07-12 20:08:18 +020010230 list_for_each_entry(source_encoder,
10231 &dev->mode_config.encoder_list, base.head) {
10232
10233 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010234 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010235
10236 /* Intel hw has only one MUX where enocoders could be cloned. */
10237 if (encoder->cloneable && source_encoder->cloneable)
10238 index_mask |= (1 << entry);
10239
Jesse Barnes79e53942008-11-07 14:24:08 -080010240 entry++;
10241 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010242
Jesse Barnes79e53942008-11-07 14:24:08 -080010243 return index_mask;
10244}
10245
Chris Wilson4d302442010-12-14 19:21:29 +000010246static bool has_edp_a(struct drm_device *dev)
10247{
10248 struct drm_i915_private *dev_priv = dev->dev_private;
10249
10250 if (!IS_MOBILE(dev))
10251 return false;
10252
10253 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10254 return false;
10255
10256 if (IS_GEN5(dev) &&
10257 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
10258 return false;
10259
10260 return true;
10261}
10262
Jesse Barnes79e53942008-11-07 14:24:08 -080010263static void intel_setup_outputs(struct drm_device *dev)
10264{
Eric Anholt725e30a2009-01-22 13:01:02 -080010265 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010266 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010267 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010268
Daniel Vetterc9093352013-06-06 22:22:47 +020010269 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010270
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010271 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010272 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010273
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010274 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010275 int found;
10276
10277 /* Haswell uses DDI functions to detect digital outputs */
10278 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10279 /* DDI A only supports eDP */
10280 if (found)
10281 intel_ddi_init(dev, PORT_A);
10282
10283 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10284 * register */
10285 found = I915_READ(SFUSE_STRAP);
10286
10287 if (found & SFUSE_STRAP_DDIB_DETECTED)
10288 intel_ddi_init(dev, PORT_B);
10289 if (found & SFUSE_STRAP_DDIC_DETECTED)
10290 intel_ddi_init(dev, PORT_C);
10291 if (found & SFUSE_STRAP_DDID_DETECTED)
10292 intel_ddi_init(dev, PORT_D);
10293 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010294 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +020010295 dpd_is_edp = intel_dpd_is_edp(dev);
10296
10297 if (has_edp_a(dev))
10298 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010299
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010300 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010301 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010302 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010303 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010304 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010305 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010306 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010307 }
10308
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010309 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010310 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010311
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010312 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010313 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010314
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010315 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010316 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010317
Daniel Vetter270b3042012-10-27 15:52:05 +020010318 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010319 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010320 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010321 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10322 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10323 PORT_B);
10324 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10325 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10326 }
10327
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010328 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10329 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10330 PORT_C);
10331 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
10332 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
10333 PORT_C);
10334 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010335
Jani Nikula3cfca972013-08-27 15:12:26 +030010336 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010337 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010338 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010339
Paulo Zanonie2debe92013-02-18 19:00:27 -030010340 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010341 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010342 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010343 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10344 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010345 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010346 }
Ma Ling27185ae2009-08-24 13:50:23 +080010347
Imre Deake7281ea2013-05-08 13:14:08 +030010348 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010349 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010350 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010351
10352 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010353
Paulo Zanonie2debe92013-02-18 19:00:27 -030010354 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010355 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010356 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010357 }
Ma Ling27185ae2009-08-24 13:50:23 +080010358
Paulo Zanonie2debe92013-02-18 19:00:27 -030010359 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010360
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010361 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10362 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010363 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010364 }
Imre Deake7281ea2013-05-08 13:14:08 +030010365 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010366 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010367 }
Ma Ling27185ae2009-08-24 13:50:23 +080010368
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010369 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010370 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010371 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010372 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010373 intel_dvo_init(dev);
10374
Zhenyu Wang103a1962009-11-27 11:44:36 +080010375 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010376 intel_tv_init(dev);
10377
Chris Wilson4ef69c72010-09-09 15:14:28 +010010378 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10379 encoder->base.possible_crtcs = encoder->crtc_mask;
10380 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010381 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010382 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010383
Paulo Zanonidde86e22012-12-01 12:04:25 -020010384 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010385
10386 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010387}
10388
Chris Wilsonddfe1562013-08-06 17:43:07 +010010389void intel_framebuffer_fini(struct intel_framebuffer *fb)
10390{
10391 drm_framebuffer_cleanup(&fb->base);
Daniel Vetter80075d42013-10-09 21:23:52 +020010392 WARN_ON(!fb->obj->framebuffer_references--);
Chris Wilsonddfe1562013-08-06 17:43:07 +010010393 drm_gem_object_unreference_unlocked(&fb->obj->base);
10394}
10395
Jesse Barnes79e53942008-11-07 14:24:08 -080010396static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10397{
10398 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010399
Chris Wilsonddfe1562013-08-06 17:43:07 +010010400 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010401 kfree(intel_fb);
10402}
10403
10404static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010405 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010406 unsigned int *handle)
10407{
10408 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010409 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010410
Chris Wilson05394f32010-11-08 19:18:58 +000010411 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010412}
10413
10414static const struct drm_framebuffer_funcs intel_fb_funcs = {
10415 .destroy = intel_user_framebuffer_destroy,
10416 .create_handle = intel_user_framebuffer_create_handle,
10417};
10418
Dave Airlie38651672010-03-30 05:34:13 +000010419int intel_framebuffer_init(struct drm_device *dev,
10420 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010421 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010422 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010423{
Daniel Vetter53155c02013-10-09 21:55:33 +020010424 int aligned_height, tile_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010425 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010426 int ret;
10427
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010428 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10429
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010430 if (obj->tiling_mode == I915_TILING_Y) {
10431 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010432 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010433 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010434
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010435 if (mode_cmd->pitches[0] & 63) {
10436 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10437 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010438 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010439 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010440
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010441 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10442 pitch_limit = 32*1024;
10443 } else if (INTEL_INFO(dev)->gen >= 4) {
10444 if (obj->tiling_mode)
10445 pitch_limit = 16*1024;
10446 else
10447 pitch_limit = 32*1024;
10448 } else if (INTEL_INFO(dev)->gen >= 3) {
10449 if (obj->tiling_mode)
10450 pitch_limit = 8*1024;
10451 else
10452 pitch_limit = 16*1024;
10453 } else
10454 /* XXX DSPC is limited to 4k tiled */
10455 pitch_limit = 8*1024;
10456
10457 if (mode_cmd->pitches[0] > pitch_limit) {
10458 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10459 obj->tiling_mode ? "tiled" : "linear",
10460 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010461 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010462 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010463
10464 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010465 mode_cmd->pitches[0] != obj->stride) {
10466 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10467 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010468 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010469 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010470
Ville Syrjälä57779d02012-10-31 17:50:14 +020010471 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010472 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010473 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010474 case DRM_FORMAT_RGB565:
10475 case DRM_FORMAT_XRGB8888:
10476 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010477 break;
10478 case DRM_FORMAT_XRGB1555:
10479 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010480 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010481 DRM_DEBUG("unsupported pixel format: %s\n",
10482 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010483 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010484 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010485 break;
10486 case DRM_FORMAT_XBGR8888:
10487 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010488 case DRM_FORMAT_XRGB2101010:
10489 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010490 case DRM_FORMAT_XBGR2101010:
10491 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010492 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010493 DRM_DEBUG("unsupported pixel format: %s\n",
10494 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010495 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010496 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010497 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010498 case DRM_FORMAT_YUYV:
10499 case DRM_FORMAT_UYVY:
10500 case DRM_FORMAT_YVYU:
10501 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010502 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010503 DRM_DEBUG("unsupported pixel format: %s\n",
10504 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010505 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010506 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010507 break;
10508 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010509 DRM_DEBUG("unsupported pixel format: %s\n",
10510 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010511 return -EINVAL;
10512 }
10513
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010514 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10515 if (mode_cmd->offsets[0] != 0)
10516 return -EINVAL;
10517
Daniel Vetter53155c02013-10-09 21:55:33 +020010518 tile_height = IS_GEN2(dev) ? 16 : 8;
10519 aligned_height = ALIGN(mode_cmd->height,
10520 obj->tiling_mode ? tile_height : 1);
10521 /* FIXME drm helper for size checks (especially planar formats)? */
10522 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10523 return -EINVAL;
10524
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010525 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10526 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010527 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010528
Jesse Barnes79e53942008-11-07 14:24:08 -080010529 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10530 if (ret) {
10531 DRM_ERROR("framebuffer init failed %d\n", ret);
10532 return ret;
10533 }
10534
Jesse Barnes79e53942008-11-07 14:24:08 -080010535 return 0;
10536}
10537
Jesse Barnes79e53942008-11-07 14:24:08 -080010538static struct drm_framebuffer *
10539intel_user_framebuffer_create(struct drm_device *dev,
10540 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010541 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010542{
Chris Wilson05394f32010-11-08 19:18:58 +000010543 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010544
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010545 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10546 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010547 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010548 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010549
Chris Wilsond2dff872011-04-19 08:36:26 +010010550 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010551}
10552
Daniel Vetter4520f532013-10-09 09:18:51 +020010553#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010554static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010555{
10556}
10557#endif
10558
Jesse Barnes79e53942008-11-07 14:24:08 -080010559static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010560 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010561 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010562};
10563
Jesse Barnese70236a2009-09-21 10:42:27 -070010564/* Set up chip specific display functions */
10565static void intel_init_display(struct drm_device *dev)
10566{
10567 struct drm_i915_private *dev_priv = dev->dev_private;
10568
Daniel Vetteree9300b2013-06-03 22:40:22 +020010569 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10570 dev_priv->display.find_dpll = g4x_find_best_dpll;
10571 else if (IS_VALLEYVIEW(dev))
10572 dev_priv->display.find_dpll = vlv_find_best_dpll;
10573 else if (IS_PINEVIEW(dev))
10574 dev_priv->display.find_dpll = pnv_find_best_dpll;
10575 else
10576 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10577
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010578 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010579 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010580 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010581 dev_priv->display.crtc_enable = haswell_crtc_enable;
10582 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010583 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010584 dev_priv->display.update_plane = ironlake_update_plane;
10585 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010586 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010587 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010588 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10589 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010590 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010591 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010592 } else if (IS_VALLEYVIEW(dev)) {
10593 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10594 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10595 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10596 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10597 dev_priv->display.off = i9xx_crtc_off;
10598 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010599 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010600 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010601 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010602 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10603 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010604 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010605 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010606 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010607
Jesse Barnese70236a2009-09-21 10:42:27 -070010608 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010609 if (IS_VALLEYVIEW(dev))
10610 dev_priv->display.get_display_clock_speed =
10611 valleyview_get_display_clock_speed;
10612 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010613 dev_priv->display.get_display_clock_speed =
10614 i945_get_display_clock_speed;
10615 else if (IS_I915G(dev))
10616 dev_priv->display.get_display_clock_speed =
10617 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010618 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010619 dev_priv->display.get_display_clock_speed =
10620 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010621 else if (IS_PINEVIEW(dev))
10622 dev_priv->display.get_display_clock_speed =
10623 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010624 else if (IS_I915GM(dev))
10625 dev_priv->display.get_display_clock_speed =
10626 i915gm_get_display_clock_speed;
10627 else if (IS_I865G(dev))
10628 dev_priv->display.get_display_clock_speed =
10629 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010630 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010631 dev_priv->display.get_display_clock_speed =
10632 i855_get_display_clock_speed;
10633 else /* 852, 830 */
10634 dev_priv->display.get_display_clock_speed =
10635 i830_get_display_clock_speed;
10636
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010637 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010638 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010639 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010640 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010641 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010642 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010643 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010644 } else if (IS_IVYBRIDGE(dev)) {
10645 /* FIXME: detect B0+ stepping and use auto training */
10646 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010647 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010648 dev_priv->display.modeset_global_resources =
10649 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010650 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010651 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010652 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010653 dev_priv->display.modeset_global_resources =
10654 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010655 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010656 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010657 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010658 } else if (IS_VALLEYVIEW(dev)) {
10659 dev_priv->display.modeset_global_resources =
10660 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040010661 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010662 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010663
10664 /* Default just returns -ENODEV to indicate unsupported */
10665 dev_priv->display.queue_flip = intel_default_queue_flip;
10666
10667 switch (INTEL_INFO(dev)->gen) {
10668 case 2:
10669 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10670 break;
10671
10672 case 3:
10673 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10674 break;
10675
10676 case 4:
10677 case 5:
10678 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10679 break;
10680
10681 case 6:
10682 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10683 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010684 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010685 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010686 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10687 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010688 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020010689
10690 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010691}
10692
Jesse Barnesb690e962010-07-19 13:53:12 -070010693/*
10694 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10695 * resume, or other times. This quirk makes sure that's the case for
10696 * affected systems.
10697 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010698static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010699{
10700 struct drm_i915_private *dev_priv = dev->dev_private;
10701
10702 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010703 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010704}
10705
Keith Packard435793d2011-07-12 14:56:22 -070010706/*
10707 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10708 */
10709static void quirk_ssc_force_disable(struct drm_device *dev)
10710{
10711 struct drm_i915_private *dev_priv = dev->dev_private;
10712 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010713 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010714}
10715
Carsten Emde4dca20e2012-03-15 15:56:26 +010010716/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010717 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10718 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010719 */
10720static void quirk_invert_brightness(struct drm_device *dev)
10721{
10722 struct drm_i915_private *dev_priv = dev->dev_private;
10723 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010724 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010725}
10726
10727struct intel_quirk {
10728 int device;
10729 int subsystem_vendor;
10730 int subsystem_device;
10731 void (*hook)(struct drm_device *dev);
10732};
10733
Egbert Eich5f85f172012-10-14 15:46:38 +020010734/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10735struct intel_dmi_quirk {
10736 void (*hook)(struct drm_device *dev);
10737 const struct dmi_system_id (*dmi_id_list)[];
10738};
10739
10740static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10741{
10742 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10743 return 1;
10744}
10745
10746static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10747 {
10748 .dmi_id_list = &(const struct dmi_system_id[]) {
10749 {
10750 .callback = intel_dmi_reverse_brightness,
10751 .ident = "NCR Corporation",
10752 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10753 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10754 },
10755 },
10756 { } /* terminating entry */
10757 },
10758 .hook = quirk_invert_brightness,
10759 },
10760};
10761
Ben Widawskyc43b5632012-04-16 14:07:40 -070010762static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010763 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010764 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010765
Jesse Barnesb690e962010-07-19 13:53:12 -070010766 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10767 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10768
Jesse Barnesb690e962010-07-19 13:53:12 -070010769 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10770 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10771
Chris Wilsona4945f92013-10-08 11:16:59 +010010772 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010773 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010774
10775 /* Lenovo U160 cannot use SSC on LVDS */
10776 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010777
10778 /* Sony Vaio Y cannot use SSC on LVDS */
10779 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010780
Jani Nikulaee1452d2013-09-20 15:05:30 +030010781 /*
10782 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10783 * seem to use inverted backlight PWM.
10784 */
10785 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070010786};
10787
10788static void intel_init_quirks(struct drm_device *dev)
10789{
10790 struct pci_dev *d = dev->pdev;
10791 int i;
10792
10793 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10794 struct intel_quirk *q = &intel_quirks[i];
10795
10796 if (d->device == q->device &&
10797 (d->subsystem_vendor == q->subsystem_vendor ||
10798 q->subsystem_vendor == PCI_ANY_ID) &&
10799 (d->subsystem_device == q->subsystem_device ||
10800 q->subsystem_device == PCI_ANY_ID))
10801 q->hook(dev);
10802 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010803 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10804 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10805 intel_dmi_quirks[i].hook(dev);
10806 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010807}
10808
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010809/* Disable the VGA plane that we never use */
10810static void i915_disable_vga(struct drm_device *dev)
10811{
10812 struct drm_i915_private *dev_priv = dev->dev_private;
10813 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010814 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010815
10816 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010817 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010818 sr1 = inb(VGA_SR_DATA);
10819 outb(sr1 | 1<<5, VGA_SR_DATA);
10820 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10821 udelay(300);
10822
10823 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10824 POSTING_READ(vga_reg);
10825}
10826
Daniel Vetterf8175862012-04-10 15:50:11 +020010827void intel_modeset_init_hw(struct drm_device *dev)
10828{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010829 intel_prepare_ddi(dev);
10830
Daniel Vetterf8175862012-04-10 15:50:11 +020010831 intel_init_clock_gating(dev);
10832
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010833 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010834
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010835 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010836 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010837 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010838}
10839
Imre Deak7d708ee2013-04-17 14:04:50 +030010840void intel_modeset_suspend_hw(struct drm_device *dev)
10841{
10842 intel_suspend_hw(dev);
10843}
10844
Jesse Barnes79e53942008-11-07 14:24:08 -080010845void intel_modeset_init(struct drm_device *dev)
10846{
Jesse Barnes652c3932009-08-17 13:31:43 -070010847 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010848 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010849
10850 drm_mode_config_init(dev);
10851
10852 dev->mode_config.min_width = 0;
10853 dev->mode_config.min_height = 0;
10854
Dave Airlie019d96c2011-09-29 16:20:42 +010010855 dev->mode_config.preferred_depth = 24;
10856 dev->mode_config.prefer_shadow = 1;
10857
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010858 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010859
Jesse Barnesb690e962010-07-19 13:53:12 -070010860 intel_init_quirks(dev);
10861
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010862 intel_init_pm(dev);
10863
Ben Widawskye3c74752013-04-05 13:12:39 -070010864 if (INTEL_INFO(dev)->num_pipes == 0)
10865 return;
10866
Jesse Barnese70236a2009-09-21 10:42:27 -070010867 intel_init_display(dev);
10868
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010869 if (IS_GEN2(dev)) {
10870 dev->mode_config.max_width = 2048;
10871 dev->mode_config.max_height = 2048;
10872 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010873 dev->mode_config.max_width = 4096;
10874 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010875 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010876 dev->mode_config.max_width = 8192;
10877 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010878 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010879 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010880
Zhao Yakui28c97732009-10-09 11:39:41 +080010881 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010882 INTEL_INFO(dev)->num_pipes,
10883 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010884
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010885 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010886 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010887 for (j = 0; j < dev_priv->num_plane; j++) {
10888 ret = intel_plane_init(dev, i, j);
10889 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010890 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10891 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010892 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010893 }
10894
Jesse Barnesf42bb702013-12-16 16:34:23 -080010895 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010896 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080010897
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010898 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010899 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010900
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010901 /* Just disable it once at startup */
10902 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010903 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010904
10905 /* Just in case the BIOS is doing something questionable. */
10906 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010907}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010908
Daniel Vetter24929352012-07-02 20:28:59 +020010909static void
10910intel_connector_break_all_links(struct intel_connector *connector)
10911{
10912 connector->base.dpms = DRM_MODE_DPMS_OFF;
10913 connector->base.encoder = NULL;
10914 connector->encoder->connectors_active = false;
10915 connector->encoder->base.crtc = NULL;
10916}
10917
Daniel Vetter7fad7982012-07-04 17:51:47 +020010918static void intel_enable_pipe_a(struct drm_device *dev)
10919{
10920 struct intel_connector *connector;
10921 struct drm_connector *crt = NULL;
10922 struct intel_load_detect_pipe load_detect_temp;
10923
10924 /* We can't just switch on the pipe A, we need to set things up with a
10925 * proper mode and output configuration. As a gross hack, enable pipe A
10926 * by enabling the load detect pipe once. */
10927 list_for_each_entry(connector,
10928 &dev->mode_config.connector_list,
10929 base.head) {
10930 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10931 crt = &connector->base;
10932 break;
10933 }
10934 }
10935
10936 if (!crt)
10937 return;
10938
10939 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10940 intel_release_load_detect_pipe(crt, &load_detect_temp);
10941
10942
10943}
10944
Daniel Vetterfa555832012-10-10 23:14:00 +020010945static bool
10946intel_check_plane_mapping(struct intel_crtc *crtc)
10947{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010948 struct drm_device *dev = crtc->base.dev;
10949 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010950 u32 reg, val;
10951
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010952 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010953 return true;
10954
10955 reg = DSPCNTR(!crtc->plane);
10956 val = I915_READ(reg);
10957
10958 if ((val & DISPLAY_PLANE_ENABLE) &&
10959 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10960 return false;
10961
10962 return true;
10963}
10964
Daniel Vetter24929352012-07-02 20:28:59 +020010965static void intel_sanitize_crtc(struct intel_crtc *crtc)
10966{
10967 struct drm_device *dev = crtc->base.dev;
10968 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010969 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010970
Daniel Vetter24929352012-07-02 20:28:59 +020010971 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010972 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010973 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10974
10975 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010976 * disable the crtc (and hence change the state) if it is wrong. Note
10977 * that gen4+ has a fixed plane -> pipe mapping. */
10978 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010979 struct intel_connector *connector;
10980 bool plane;
10981
Daniel Vetter24929352012-07-02 20:28:59 +020010982 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10983 crtc->base.base.id);
10984
10985 /* Pipe has the wrong plane attached and the plane is active.
10986 * Temporarily change the plane mapping and disable everything
10987 * ... */
10988 plane = crtc->plane;
10989 crtc->plane = !plane;
10990 dev_priv->display.crtc_disable(&crtc->base);
10991 crtc->plane = plane;
10992
10993 /* ... and break all links. */
10994 list_for_each_entry(connector, &dev->mode_config.connector_list,
10995 base.head) {
10996 if (connector->encoder->base.crtc != &crtc->base)
10997 continue;
10998
10999 intel_connector_break_all_links(connector);
11000 }
11001
11002 WARN_ON(crtc->active);
11003 crtc->base.enabled = false;
11004 }
Daniel Vetter24929352012-07-02 20:28:59 +020011005
Daniel Vetter7fad7982012-07-04 17:51:47 +020011006 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11007 crtc->pipe == PIPE_A && !crtc->active) {
11008 /* BIOS forgot to enable pipe A, this mostly happens after
11009 * resume. Force-enable the pipe to fix this, the update_dpms
11010 * call below we restore the pipe to the right state, but leave
11011 * the required bits on. */
11012 intel_enable_pipe_a(dev);
11013 }
11014
Daniel Vetter24929352012-07-02 20:28:59 +020011015 /* Adjust the state of the output pipe according to whether we
11016 * have active connectors/encoders. */
11017 intel_crtc_update_dpms(&crtc->base);
11018
11019 if (crtc->active != crtc->base.enabled) {
11020 struct intel_encoder *encoder;
11021
11022 /* This can happen either due to bugs in the get_hw_state
11023 * functions or because the pipe is force-enabled due to the
11024 * pipe A quirk. */
11025 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11026 crtc->base.base.id,
11027 crtc->base.enabled ? "enabled" : "disabled",
11028 crtc->active ? "enabled" : "disabled");
11029
11030 crtc->base.enabled = crtc->active;
11031
11032 /* Because we only establish the connector -> encoder ->
11033 * crtc links if something is active, this means the
11034 * crtc is now deactivated. Break the links. connector
11035 * -> encoder links are only establish when things are
11036 * actually up, hence no need to break them. */
11037 WARN_ON(crtc->active);
11038
11039 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11040 WARN_ON(encoder->connectors_active);
11041 encoder->base.crtc = NULL;
11042 }
11043 }
11044}
11045
11046static void intel_sanitize_encoder(struct intel_encoder *encoder)
11047{
11048 struct intel_connector *connector;
11049 struct drm_device *dev = encoder->base.dev;
11050
11051 /* We need to check both for a crtc link (meaning that the
11052 * encoder is active and trying to read from a pipe) and the
11053 * pipe itself being active. */
11054 bool has_active_crtc = encoder->base.crtc &&
11055 to_intel_crtc(encoder->base.crtc)->active;
11056
11057 if (encoder->connectors_active && !has_active_crtc) {
11058 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11059 encoder->base.base.id,
11060 drm_get_encoder_name(&encoder->base));
11061
11062 /* Connector is active, but has no active pipe. This is
11063 * fallout from our resume register restoring. Disable
11064 * the encoder manually again. */
11065 if (encoder->base.crtc) {
11066 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11067 encoder->base.base.id,
11068 drm_get_encoder_name(&encoder->base));
11069 encoder->disable(encoder);
11070 }
11071
11072 /* Inconsistent output/port/pipe state happens presumably due to
11073 * a bug in one of the get_hw_state functions. Or someplace else
11074 * in our code, like the register restore mess on resume. Clamp
11075 * things to off as a safer default. */
11076 list_for_each_entry(connector,
11077 &dev->mode_config.connector_list,
11078 base.head) {
11079 if (connector->encoder != encoder)
11080 continue;
11081
11082 intel_connector_break_all_links(connector);
11083 }
11084 }
11085 /* Enabled encoders without active connectors will be fixed in
11086 * the crtc fixup. */
11087}
11088
Daniel Vetter44cec742013-01-25 17:53:21 +010011089void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011090{
11091 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011092 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011093
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011094 /* This function can be called both from intel_modeset_setup_hw_state or
11095 * at a very early point in our resume sequence, where the power well
11096 * structures are not yet restored. Since this function is at a very
11097 * paranoid "someone might have enabled VGA while we were not looking"
11098 * level, just check if the power well is enabled instead of trying to
11099 * follow the "don't touch the power well if we don't need it" policy
11100 * the rest of the driver uses. */
Jesse Barnesf9e711e2013-11-25 17:15:32 +020011101 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030011102 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011103 return;
11104
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030011105 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011106 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020011107 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011108 }
11109}
11110
Daniel Vetter30e984d2013-06-05 13:34:17 +020011111static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011112{
11113 struct drm_i915_private *dev_priv = dev->dev_private;
11114 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011115 struct intel_crtc *crtc;
11116 struct intel_encoder *encoder;
11117 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011118 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011119
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011120 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11121 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011122 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011123
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011124 crtc->active = dev_priv->display.get_pipe_config(crtc,
11125 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011126
11127 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011128 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011129
11130 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11131 crtc->base.base.id,
11132 crtc->active ? "enabled" : "disabled");
11133 }
11134
Daniel Vetter53589012013-06-05 13:34:16 +020011135 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011136 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011137 intel_ddi_setup_hw_pll_state(dev);
11138
Daniel Vetter53589012013-06-05 13:34:16 +020011139 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11140 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11141
11142 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11143 pll->active = 0;
11144 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11145 base.head) {
11146 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11147 pll->active++;
11148 }
11149 pll->refcount = pll->active;
11150
Daniel Vetter35c95372013-07-17 06:55:04 +020011151 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11152 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011153 }
11154
Daniel Vetter24929352012-07-02 20:28:59 +020011155 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11156 base.head) {
11157 pipe = 0;
11158
11159 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011160 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11161 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011162 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011163 } else {
11164 encoder->base.crtc = NULL;
11165 }
11166
11167 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011168 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011169 encoder->base.base.id,
11170 drm_get_encoder_name(&encoder->base),
11171 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011172 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011173 }
11174
11175 list_for_each_entry(connector, &dev->mode_config.connector_list,
11176 base.head) {
11177 if (connector->get_hw_state(connector)) {
11178 connector->base.dpms = DRM_MODE_DPMS_ON;
11179 connector->encoder->connectors_active = true;
11180 connector->base.encoder = &connector->encoder->base;
11181 } else {
11182 connector->base.dpms = DRM_MODE_DPMS_OFF;
11183 connector->base.encoder = NULL;
11184 }
11185 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11186 connector->base.base.id,
11187 drm_get_connector_name(&connector->base),
11188 connector->base.encoder ? "enabled" : "disabled");
11189 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011190}
11191
11192/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11193 * and i915 state tracking structures. */
11194void intel_modeset_setup_hw_state(struct drm_device *dev,
11195 bool force_restore)
11196{
11197 struct drm_i915_private *dev_priv = dev->dev_private;
11198 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011199 struct intel_crtc *crtc;
11200 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011201 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011202
11203 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011204
Jesse Barnesbabea612013-06-26 18:57:38 +030011205 /*
11206 * Now that we have the config, copy it to each CRTC struct
11207 * Note that this could go away if we move to using crtc_config
11208 * checking everywhere.
11209 */
11210 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11211 base.head) {
11212 if (crtc->active && i915_fastboot) {
11213 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11214
11215 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11216 crtc->base.base.id);
11217 drm_mode_debug_printmodeline(&crtc->base.mode);
11218 }
11219 }
11220
Daniel Vetter24929352012-07-02 20:28:59 +020011221 /* HW state is read out, now we need to sanitize this mess. */
11222 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11223 base.head) {
11224 intel_sanitize_encoder(encoder);
11225 }
11226
11227 for_each_pipe(pipe) {
11228 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11229 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011230 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011231 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011232
Daniel Vetter35c95372013-07-17 06:55:04 +020011233 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11234 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11235
11236 if (!pll->on || pll->active)
11237 continue;
11238
11239 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11240
11241 pll->disable(dev_priv, pll);
11242 pll->on = false;
11243 }
11244
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011245 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011246 ilk_wm_get_hw_state(dev);
11247
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011248 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011249 i915_redisable_vga(dev);
11250
Daniel Vetterf30da182013-04-11 20:22:50 +020011251 /*
11252 * We need to use raw interfaces for restoring state to avoid
11253 * checking (bogus) intermediate states.
11254 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011255 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011256 struct drm_crtc *crtc =
11257 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011258
11259 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11260 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011261 }
11262 } else {
11263 intel_modeset_update_staged_output_state(dev);
11264 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011265
11266 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020011267
11268 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011269}
11270
11271void intel_modeset_gem_init(struct drm_device *dev)
11272{
Chris Wilson1833b132012-05-09 11:56:28 +010011273 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011274
11275 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011276
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011277 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080011278}
11279
11280void intel_modeset_cleanup(struct drm_device *dev)
11281{
Jesse Barnes652c3932009-08-17 13:31:43 -070011282 struct drm_i915_private *dev_priv = dev->dev_private;
11283 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011284 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011285
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011286 /*
11287 * Interrupts and polling as the first thing to avoid creating havoc.
11288 * Too much stuff here (turning of rps, connectors, ...) would
11289 * experience fancy races otherwise.
11290 */
11291 drm_irq_uninstall(dev);
11292 cancel_work_sync(&dev_priv->hotplug_work);
11293 /*
11294 * Due to the hpd irq storm handling the hotplug work can re-arm the
11295 * poll handlers. Hence disable polling after hpd handling is shut down.
11296 */
Keith Packardf87ea762010-10-03 19:36:26 -070011297 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011298
Jesse Barnes652c3932009-08-17 13:31:43 -070011299 mutex_lock(&dev->struct_mutex);
11300
Jesse Barnes723bfd72010-10-07 16:01:13 -070011301 intel_unregister_dsm_handler();
11302
Jesse Barnes652c3932009-08-17 13:31:43 -070011303 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11304 /* Skip inactive CRTCs */
11305 if (!crtc->fb)
11306 continue;
11307
Daniel Vetter3dec0092010-08-20 21:40:52 +020011308 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011309 }
11310
Chris Wilson973d04f2011-07-08 12:22:37 +010011311 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011312
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011313 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011314
Daniel Vetter930ebb42012-06-29 23:32:16 +020011315 ironlake_teardown_rc6(dev);
11316
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011317 mutex_unlock(&dev->struct_mutex);
11318
Chris Wilson1630fe72011-07-08 12:22:42 +010011319 /* flush any delayed tasks or pending work */
11320 flush_scheduled_work();
11321
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011322 /* destroy the backlight and sysfs files before encoders/connectors */
11323 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11324 intel_panel_destroy_backlight(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030011325 drm_sysfs_connector_remove(connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011326 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011327
Jesse Barnes79e53942008-11-07 14:24:08 -080011328 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011329
11330 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011331}
11332
Dave Airlie28d52042009-09-21 14:33:58 +100011333/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011334 * Return which encoder is currently attached for connector.
11335 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011336struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011337{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011338 return &intel_attached_encoder(connector)->base;
11339}
Jesse Barnes79e53942008-11-07 14:24:08 -080011340
Chris Wilsondf0e9242010-09-09 16:20:55 +010011341void intel_connector_attach_encoder(struct intel_connector *connector,
11342 struct intel_encoder *encoder)
11343{
11344 connector->encoder = encoder;
11345 drm_mode_connector_attach_encoder(&connector->base,
11346 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011347}
Dave Airlie28d52042009-09-21 14:33:58 +100011348
11349/*
11350 * set vga decode state - true == enable VGA decode
11351 */
11352int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11353{
11354 struct drm_i915_private *dev_priv = dev->dev_private;
11355 u16 gmch_ctrl;
11356
11357 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
11358 if (state)
11359 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11360 else
11361 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
11362 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
11363 return 0;
11364}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011365
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011366struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011367
11368 u32 power_well_driver;
11369
Chris Wilson63b66e52013-08-08 15:12:06 +020011370 int num_transcoders;
11371
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011372 struct intel_cursor_error_state {
11373 u32 control;
11374 u32 position;
11375 u32 base;
11376 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011377 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011378
11379 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011380 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011381 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011382 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011383
11384 struct intel_plane_error_state {
11385 u32 control;
11386 u32 stride;
11387 u32 size;
11388 u32 pos;
11389 u32 addr;
11390 u32 surface;
11391 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011392 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011393
11394 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011395 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011396 enum transcoder cpu_transcoder;
11397
11398 u32 conf;
11399
11400 u32 htotal;
11401 u32 hblank;
11402 u32 hsync;
11403 u32 vtotal;
11404 u32 vblank;
11405 u32 vsync;
11406 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011407};
11408
11409struct intel_display_error_state *
11410intel_display_capture_error_state(struct drm_device *dev)
11411{
Akshay Joshi0206e352011-08-16 15:34:10 -040011412 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011413 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011414 int transcoders[] = {
11415 TRANSCODER_A,
11416 TRANSCODER_B,
11417 TRANSCODER_C,
11418 TRANSCODER_EDP,
11419 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011420 int i;
11421
Chris Wilson63b66e52013-08-08 15:12:06 +020011422 if (INTEL_INFO(dev)->num_pipes == 0)
11423 return NULL;
11424
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011425 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011426 if (error == NULL)
11427 return NULL;
11428
Imre Deak190be112013-11-25 17:15:31 +020011429 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011430 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11431
Damien Lespiau52331302012-08-15 19:23:25 +010011432 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011433 error->pipe[i].power_domain_on =
11434 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11435 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011436 continue;
11437
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011438 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11439 error->cursor[i].control = I915_READ(CURCNTR(i));
11440 error->cursor[i].position = I915_READ(CURPOS(i));
11441 error->cursor[i].base = I915_READ(CURBASE(i));
11442 } else {
11443 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11444 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11445 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11446 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011447
11448 error->plane[i].control = I915_READ(DSPCNTR(i));
11449 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011450 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011451 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011452 error->plane[i].pos = I915_READ(DSPPOS(i));
11453 }
Paulo Zanonica291362013-03-06 20:03:14 -030011454 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11455 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011456 if (INTEL_INFO(dev)->gen >= 4) {
11457 error->plane[i].surface = I915_READ(DSPSURF(i));
11458 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11459 }
11460
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011461 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011462 }
11463
11464 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11465 if (HAS_DDI(dev_priv->dev))
11466 error->num_transcoders++; /* Account for eDP. */
11467
11468 for (i = 0; i < error->num_transcoders; i++) {
11469 enum transcoder cpu_transcoder = transcoders[i];
11470
Imre Deakddf9c532013-11-27 22:02:02 +020011471 error->transcoder[i].power_domain_on =
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011472 intel_display_power_enabled_sw(dev,
11473 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011474 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011475 continue;
11476
Chris Wilson63b66e52013-08-08 15:12:06 +020011477 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11478
11479 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11480 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11481 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11482 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11483 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11484 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11485 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011486 }
11487
11488 return error;
11489}
11490
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011491#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11492
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011493void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011494intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011495 struct drm_device *dev,
11496 struct intel_display_error_state *error)
11497{
11498 int i;
11499
Chris Wilson63b66e52013-08-08 15:12:06 +020011500 if (!error)
11501 return;
11502
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011503 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011504 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011505 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011506 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011507 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011508 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011509 err_printf(m, " Power: %s\n",
11510 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011511 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011512
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011513 err_printf(m, "Plane [%d]:\n", i);
11514 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11515 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011516 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011517 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11518 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011519 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011520 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011521 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011522 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011523 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11524 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011525 }
11526
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011527 err_printf(m, "Cursor [%d]:\n", i);
11528 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11529 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11530 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011531 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011532
11533 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011534 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011535 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011536 err_printf(m, " Power: %s\n",
11537 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011538 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11539 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11540 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11541 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11542 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11543 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11544 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11545 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011546}