blob: c42593fd53a5c89e446650631b33d3d7c17c55ce [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000744 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300745 * properly reconstruct framebuffers.
746 */
Matt Roperf4510a22014-04-01 15:22:40 -0700747 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700768 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
Paulo Zanonid9d82082014-02-27 16:30:56 -03001098 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001169 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001198 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001205 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001211 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001370 /*
1371 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1372 * CHV x1 PHY (DP/HDMI D)
1373 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1374 */
1375 if (IS_CHERRYVIEW(dev)) {
1376 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1377 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1378 } else {
1379 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1380 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001381}
1382
1383static void intel_reset_dpio(struct drm_device *dev)
1384{
1385 struct drm_i915_private *dev_priv = dev->dev_private;
1386
1387 if (!IS_VALLEYVIEW(dev))
1388 return;
1389
Imre Deake5cbfbf2014-01-09 17:08:16 +02001390 /*
1391 * Enable the CRI clock source so we can get at the display and the
1392 * reference clock for VGA hotplug / manual detection.
1393 */
Imre Deak404faab2014-01-09 17:08:15 +02001394 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001395 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001396 DPLL_INTEGRATED_CRI_CLK_VLV);
1397
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001398 /*
1399 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1400 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1401 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1402 * b. The other bits such as sfr settings / modesel may all be set
1403 * to 0.
1404 *
1405 * This should only be done on init and resume from S3 with both
1406 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1407 */
1408 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1409}
1410
Daniel Vetter426115c2013-07-11 22:13:42 +02001411static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001412{
Daniel Vetter426115c2013-07-11 22:13:42 +02001413 struct drm_device *dev = crtc->base.dev;
1414 struct drm_i915_private *dev_priv = dev->dev_private;
1415 int reg = DPLL(crtc->pipe);
1416 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001417
Daniel Vetter426115c2013-07-11 22:13:42 +02001418 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001419
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001420 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001421 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1422
1423 /* PLL is protected by panel, make sure we can write it */
1424 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001425 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
Daniel Vetter426115c2013-07-11 22:13:42 +02001427 I915_WRITE(reg, dpll);
1428 POSTING_READ(reg);
1429 udelay(150);
1430
1431 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1432 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1433
1434 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1435 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001436
1437 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001438 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001439 POSTING_READ(reg);
1440 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001441 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001442 POSTING_READ(reg);
1443 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001444 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001445 POSTING_READ(reg);
1446 udelay(150); /* wait for warmup */
1447}
1448
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001449static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001450{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001451 struct drm_device *dev = crtc->base.dev;
1452 struct drm_i915_private *dev_priv = dev->dev_private;
1453 int reg = DPLL(crtc->pipe);
1454 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001455
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001456 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001457
1458 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001459 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001460
1461 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001462 if (IS_MOBILE(dev) && !IS_I830(dev))
1463 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001464
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001465 I915_WRITE(reg, dpll);
1466
1467 /* Wait for the clocks to stabilize. */
1468 POSTING_READ(reg);
1469 udelay(150);
1470
1471 if (INTEL_INFO(dev)->gen >= 4) {
1472 I915_WRITE(DPLL_MD(crtc->pipe),
1473 crtc->config.dpll_hw_state.dpll_md);
1474 } else {
1475 /* The pixel multiplier can only be updated once the
1476 * DPLL is enabled and the clocks are stable.
1477 *
1478 * So write it again.
1479 */
1480 I915_WRITE(reg, dpll);
1481 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001482
1483 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001484 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001485 POSTING_READ(reg);
1486 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001487 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488 POSTING_READ(reg);
1489 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001490 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001491 POSTING_READ(reg);
1492 udelay(150); /* wait for warmup */
1493}
1494
1495/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001496 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001497 * @dev_priv: i915 private structure
1498 * @pipe: pipe PLL to disable
1499 *
1500 * Disable the PLL for @pipe, making sure the pipe is off first.
1501 *
1502 * Note! This is for pre-ILK only.
1503 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001504static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001506 /* Don't disable pipe A or pipe A PLLs if needed */
1507 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1508 return;
1509
1510 /* Make sure the pipe isn't still relying on us */
1511 assert_pipe_disabled(dev_priv, pipe);
1512
Daniel Vetter50b44a42013-06-05 13:34:33 +02001513 I915_WRITE(DPLL(pipe), 0);
1514 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515}
1516
Jesse Barnesf6071162013-10-01 10:41:38 -07001517static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1518{
1519 u32 val = 0;
1520
1521 /* Make sure the pipe isn't still relying on us */
1522 assert_pipe_disabled(dev_priv, pipe);
1523
Imre Deake5cbfbf2014-01-09 17:08:16 +02001524 /*
1525 * Leave integrated clock source and reference clock enabled for pipe B.
1526 * The latter is needed for VGA hotplug / manual detection.
1527 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001528 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001529 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001530 I915_WRITE(DPLL(pipe), val);
1531 POSTING_READ(DPLL(pipe));
1532}
1533
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001534void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1535 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001536{
1537 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001538 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001540 switch (dport->port) {
1541 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001542 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001543 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001544 break;
1545 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001546 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001547 dpll_reg = DPLL(0);
1548 break;
1549 case PORT_D:
1550 port_mask = DPLL_PORTD_READY_MASK;
1551 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001552 break;
1553 default:
1554 BUG();
1555 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001556
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001557 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001558 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001559 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001560}
1561
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001562/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001563 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001564 * @dev_priv: i915 private structure
1565 * @pipe: pipe PLL to enable
1566 *
1567 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1568 * drives the transcoder clock.
1569 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001570static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001571{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001572 struct drm_device *dev = crtc->base.dev;
1573 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001574 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001575
Chris Wilson48da64a2012-05-13 20:16:12 +01001576 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001577 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001578 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001579 return;
1580
1581 if (WARN_ON(pll->refcount == 0))
1582 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001583
Daniel Vetter46edb022013-06-05 13:34:12 +02001584 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1585 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001586 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001587
Daniel Vettercdbd2312013-06-05 13:34:03 +02001588 if (pll->active++) {
1589 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001590 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591 return;
1592 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001593 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001594
Daniel Vetter46edb022013-06-05 13:34:12 +02001595 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001596 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001597 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001598}
1599
Daniel Vettere2b78262013-06-07 23:10:03 +02001600static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001601{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001604 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001605
Jesse Barnes92f25842011-01-04 15:09:34 -08001606 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001607 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001608 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
1610
Chris Wilson48da64a2012-05-13 20:16:12 +01001611 if (WARN_ON(pll->refcount == 0))
1612 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613
Daniel Vetter46edb022013-06-05 13:34:12 +02001614 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1615 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001616 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001617
Chris Wilson48da64a2012-05-13 20:16:12 +01001618 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001619 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001620 return;
1621 }
1622
Daniel Vettere9d69442013-06-05 13:34:15 +02001623 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001624 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001625 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001626 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001627
Daniel Vetter46edb022013-06-05 13:34:12 +02001628 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001629 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001630 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001631}
1632
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001633static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1634 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001635{
Daniel Vetter23670b322012-11-01 09:15:30 +01001636 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001637 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001639 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001640
1641 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001642 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001643
1644 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001645 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001646 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001647
1648 /* FDI must be feeding us bits for PCH ports */
1649 assert_fdi_tx_enabled(dev_priv, pipe);
1650 assert_fdi_rx_enabled(dev_priv, pipe);
1651
Daniel Vetter23670b322012-11-01 09:15:30 +01001652 if (HAS_PCH_CPT(dev)) {
1653 /* Workaround: Set the timing override bit before enabling the
1654 * pch transcoder. */
1655 reg = TRANS_CHICKEN2(pipe);
1656 val = I915_READ(reg);
1657 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1658 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001659 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001660
Daniel Vetterab9412b2013-05-03 11:49:46 +02001661 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001662 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001663 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001664
1665 if (HAS_PCH_IBX(dev_priv->dev)) {
1666 /*
1667 * make the BPC in transcoder be consistent with
1668 * that in pipeconf reg.
1669 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001670 val &= ~PIPECONF_BPC_MASK;
1671 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001672 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001673
1674 val &= ~TRANS_INTERLACE_MASK;
1675 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001676 if (HAS_PCH_IBX(dev_priv->dev) &&
1677 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1678 val |= TRANS_LEGACY_INTERLACED_ILK;
1679 else
1680 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001681 else
1682 val |= TRANS_PROGRESSIVE;
1683
Jesse Barnes040484a2011-01-03 12:14:26 -08001684 I915_WRITE(reg, val | TRANS_ENABLE);
1685 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001687}
1688
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001689static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001691{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001692 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001693
1694 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001695 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001696
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001697 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001698 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001699 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001700
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001701 /* Workaround: set timing override bit. */
1702 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001703 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001704 I915_WRITE(_TRANSA_CHICKEN2, val);
1705
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001706 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001707 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001708
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001709 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1710 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001711 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001712 else
1713 val |= TRANS_PROGRESSIVE;
1714
Daniel Vetterab9412b2013-05-03 11:49:46 +02001715 I915_WRITE(LPT_TRANSCONF, val);
1716 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001717 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001718}
1719
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001720static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1721 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001722{
Daniel Vetter23670b322012-11-01 09:15:30 +01001723 struct drm_device *dev = dev_priv->dev;
1724 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001725
1726 /* FDI relies on the transcoder */
1727 assert_fdi_tx_disabled(dev_priv, pipe);
1728 assert_fdi_rx_disabled(dev_priv, pipe);
1729
Jesse Barnes291906f2011-02-02 12:28:03 -08001730 /* Ports must be off as well */
1731 assert_pch_ports_disabled(dev_priv, pipe);
1732
Daniel Vetterab9412b2013-05-03 11:49:46 +02001733 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001734 val = I915_READ(reg);
1735 val &= ~TRANS_ENABLE;
1736 I915_WRITE(reg, val);
1737 /* wait for PCH transcoder off, transcoder state */
1738 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001739 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001740
1741 if (!HAS_PCH_IBX(dev)) {
1742 /* Workaround: Clear the timing override chicken bit again. */
1743 reg = TRANS_CHICKEN2(pipe);
1744 val = I915_READ(reg);
1745 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1746 I915_WRITE(reg, val);
1747 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001748}
1749
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001750static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001751{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001752 u32 val;
1753
Daniel Vetterab9412b2013-05-03 11:49:46 +02001754 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001755 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001756 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001757 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001758 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001759 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001760
1761 /* Workaround: clear timing override bit. */
1762 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001763 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001764 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001765}
1766
1767/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001768 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001769 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001770 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001771 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001772 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001774static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001775{
Paulo Zanoni03722642014-01-17 13:51:09 -02001776 struct drm_device *dev = crtc->base.dev;
1777 struct drm_i915_private *dev_priv = dev->dev_private;
1778 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001779 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1780 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001781 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001782 int reg;
1783 u32 val;
1784
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001785 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001786 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001787 assert_sprites_disabled(dev_priv, pipe);
1788
Paulo Zanoni681e5812012-12-06 11:12:38 -02001789 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 pch_transcoder = TRANSCODER_A;
1791 else
1792 pch_transcoder = pipe;
1793
Jesse Barnesb24e7172011-01-04 15:09:30 -08001794 /*
1795 * A pipe without a PLL won't actually be able to drive bits from
1796 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1797 * need the check.
1798 */
1799 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001800 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001801 assert_dsi_pll_enabled(dev_priv);
1802 else
1803 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001804 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001805 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001806 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001807 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001808 assert_fdi_tx_pll_enabled(dev_priv,
1809 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001810 }
1811 /* FIXME: assert CPU port conditions for SNB+ */
1812 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001813
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001814 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001815 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001816 if (val & PIPECONF_ENABLE) {
1817 WARN_ON(!(pipe == PIPE_A &&
1818 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001819 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001820 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001821
1822 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001823 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824}
1825
1826/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001827 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001828 * @dev_priv: i915 private structure
1829 * @pipe: pipe to disable
1830 *
1831 * Disable @pipe, making sure that various hardware specific requirements
1832 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1833 *
1834 * @pipe should be %PIPE_A or %PIPE_B.
1835 *
1836 * Will wait until the pipe has shut down before returning.
1837 */
1838static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1839 enum pipe pipe)
1840{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001841 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1842 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001843 int reg;
1844 u32 val;
1845
1846 /*
1847 * Make sure planes won't keep trying to pump pixels to us,
1848 * or we might hang the display.
1849 */
1850 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001851 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001852 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001853
1854 /* Don't disable pipe A or pipe A PLLs if needed */
1855 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1856 return;
1857
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001858 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001860 if ((val & PIPECONF_ENABLE) == 0)
1861 return;
1862
1863 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001864 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1865}
1866
Keith Packardd74362c2011-07-28 14:47:14 -07001867/*
1868 * Plane regs are double buffered, going from enabled->disabled needs a
1869 * trigger in order to latch. The display address reg provides this.
1870 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001871void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1872 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001873{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001874 struct drm_device *dev = dev_priv->dev;
1875 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001876
1877 I915_WRITE(reg, I915_READ(reg));
1878 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001879}
1880
Jesse Barnesb24e7172011-01-04 15:09:30 -08001881/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001882 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001883 * @dev_priv: i915 private structure
1884 * @plane: plane to enable
1885 * @pipe: pipe being fed
1886 *
1887 * Enable @plane on @pipe, making sure that @pipe is running first.
1888 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001889static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1890 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001892 struct intel_crtc *intel_crtc =
1893 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 int reg;
1895 u32 val;
1896
1897 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1898 assert_pipe_enabled(dev_priv, pipe);
1899
Ville Syrjälä98ec7732014-04-30 17:43:01 +03001900 if (intel_crtc->primary_enabled)
1901 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03001902
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001903 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001904
Jesse Barnesb24e7172011-01-04 15:09:30 -08001905 reg = DSPCNTR(plane);
1906 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03001907 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00001908
1909 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001910 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001911 intel_wait_for_vblank(dev_priv->dev, pipe);
1912}
1913
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001915 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 * @dev_priv: i915 private structure
1917 * @plane: plane to disable
1918 * @pipe: pipe consuming the data
1919 *
1920 * Disable @plane; should be an independent operation.
1921 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001922static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1923 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001924{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001925 struct intel_crtc *intel_crtc =
1926 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 int reg;
1928 u32 val;
1929
Ville Syrjälä98ec7732014-04-30 17:43:01 +03001930 if (!intel_crtc->primary_enabled)
1931 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03001932
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001933 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001934
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 reg = DSPCNTR(plane);
1936 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03001937 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00001938
1939 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001940 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 intel_wait_for_vblank(dev_priv->dev, pipe);
1942}
1943
Chris Wilson693db182013-03-05 14:52:39 +00001944static bool need_vtd_wa(struct drm_device *dev)
1945{
1946#ifdef CONFIG_INTEL_IOMMU
1947 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1948 return true;
1949#endif
1950 return false;
1951}
1952
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001953static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1954{
1955 int tile_height;
1956
1957 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1958 return ALIGN(height, tile_height);
1959}
1960
Chris Wilson127bd2a2010-07-23 23:32:05 +01001961int
Chris Wilson48b956c2010-09-14 12:50:34 +01001962intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001963 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001964 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001965{
Chris Wilsonce453d82011-02-21 14:43:56 +00001966 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001967 u32 alignment;
1968 int ret;
1969
Chris Wilson05394f32010-11-08 19:18:58 +00001970 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001971 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001972 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1973 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001974 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001975 alignment = 4 * 1024;
1976 else
1977 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978 break;
1979 case I915_TILING_X:
1980 /* pin() will align the object as required by fence */
1981 alignment = 0;
1982 break;
1983 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001984 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001985 return -EINVAL;
1986 default:
1987 BUG();
1988 }
1989
Chris Wilson693db182013-03-05 14:52:39 +00001990 /* Note that the w/a also requires 64 PTE of padding following the
1991 * bo. We currently fill all unused PTE with the shadow page and so
1992 * we should always have valid PTE following the scanout preventing
1993 * the VT-d warning.
1994 */
1995 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1996 alignment = 256 * 1024;
1997
Chris Wilsonce453d82011-02-21 14:43:56 +00001998 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001999 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002000 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002001 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002002
2003 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2004 * fence, whereas 965+ only requires a fence if using
2005 * framebuffer compression. For simplicity, we always install
2006 * a fence as the cost is not that onerous.
2007 */
Chris Wilson06d98132012-04-17 15:31:24 +01002008 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002009 if (ret)
2010 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002011
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002012 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002013
Chris Wilsonce453d82011-02-21 14:43:56 +00002014 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002016
2017err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002018 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002019err_interruptible:
2020 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002021 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002022}
2023
Chris Wilson1690e1e2011-12-14 13:57:08 +01002024void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2025{
2026 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002027 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002028}
2029
Daniel Vetterc2c75132012-07-05 12:17:30 +02002030/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2031 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002032unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2033 unsigned int tiling_mode,
2034 unsigned int cpp,
2035 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002036{
Chris Wilsonbc752862013-02-21 20:04:31 +00002037 if (tiling_mode != I915_TILING_NONE) {
2038 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002039
Chris Wilsonbc752862013-02-21 20:04:31 +00002040 tile_rows = *y / 8;
2041 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002042
Chris Wilsonbc752862013-02-21 20:04:31 +00002043 tiles = *x / (512/cpp);
2044 *x %= 512/cpp;
2045
2046 return tile_rows * pitch * 8 + tiles * 4096;
2047 } else {
2048 unsigned int offset;
2049
2050 offset = *y * pitch + *x * cpp;
2051 *y = 0;
2052 *x = (offset & 4095) / cpp;
2053 return offset & -4096;
2054 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002055}
2056
Jesse Barnes46f297f2014-03-07 08:57:48 -08002057int intel_format_to_fourcc(int format)
2058{
2059 switch (format) {
2060 case DISPPLANE_8BPP:
2061 return DRM_FORMAT_C8;
2062 case DISPPLANE_BGRX555:
2063 return DRM_FORMAT_XRGB1555;
2064 case DISPPLANE_BGRX565:
2065 return DRM_FORMAT_RGB565;
2066 default:
2067 case DISPPLANE_BGRX888:
2068 return DRM_FORMAT_XRGB8888;
2069 case DISPPLANE_RGBX888:
2070 return DRM_FORMAT_XBGR8888;
2071 case DISPPLANE_BGRX101010:
2072 return DRM_FORMAT_XRGB2101010;
2073 case DISPPLANE_RGBX101010:
2074 return DRM_FORMAT_XBGR2101010;
2075 }
2076}
2077
Jesse Barnes484b41d2014-03-07 08:57:55 -08002078static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002079 struct intel_plane_config *plane_config)
2080{
2081 struct drm_device *dev = crtc->base.dev;
2082 struct drm_i915_gem_object *obj = NULL;
2083 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2084 u32 base = plane_config->base;
2085
Chris Wilsonff2652e2014-03-10 08:07:02 +00002086 if (plane_config->size == 0)
2087 return false;
2088
Jesse Barnes46f297f2014-03-07 08:57:48 -08002089 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2090 plane_config->size);
2091 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002092 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002093
2094 if (plane_config->tiled) {
2095 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002096 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002097 }
2098
Dave Airlie66e514c2014-04-03 07:51:54 +10002099 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2100 mode_cmd.width = crtc->base.primary->fb->width;
2101 mode_cmd.height = crtc->base.primary->fb->height;
2102 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002103
2104 mutex_lock(&dev->struct_mutex);
2105
Dave Airlie66e514c2014-04-03 07:51:54 +10002106 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002107 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002108 DRM_DEBUG_KMS("intel fb init failed\n");
2109 goto out_unref_obj;
2110 }
2111
2112 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002113
2114 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2115 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002116
2117out_unref_obj:
2118 drm_gem_object_unreference(&obj->base);
2119 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002120 return false;
2121}
2122
2123static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2124 struct intel_plane_config *plane_config)
2125{
2126 struct drm_device *dev = intel_crtc->base.dev;
2127 struct drm_crtc *c;
2128 struct intel_crtc *i;
2129 struct intel_framebuffer *fb;
2130
Dave Airlie66e514c2014-04-03 07:51:54 +10002131 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002132 return;
2133
2134 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2135 return;
2136
Dave Airlie66e514c2014-04-03 07:51:54 +10002137 kfree(intel_crtc->base.primary->fb);
2138 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002139
2140 /*
2141 * Failed to alloc the obj, check to see if we should share
2142 * an fb with another CRTC instead
2143 */
2144 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2145 i = to_intel_crtc(c);
2146
2147 if (c == &intel_crtc->base)
2148 continue;
2149
Dave Airlie66e514c2014-04-03 07:51:54 +10002150 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002151 continue;
2152
Dave Airlie66e514c2014-04-03 07:51:54 +10002153 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002154 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002155 drm_framebuffer_reference(c->primary->fb);
2156 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002157 break;
2158 }
2159 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002160}
2161
Matt Roper262ca2b2014-03-18 17:22:55 -07002162static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2163 struct drm_framebuffer *fb,
2164 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002165{
2166 struct drm_device *dev = crtc->dev;
2167 struct drm_i915_private *dev_priv = dev->dev_private;
2168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2169 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002170 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002171 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002172 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002173 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002174 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002175
Jesse Barnes81255562010-08-02 12:07:50 -07002176 intel_fb = to_intel_framebuffer(fb);
2177 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002178
Chris Wilson5eddb702010-09-11 13:48:45 +01002179 reg = DSPCNTR(plane);
2180 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002181 /* Mask out pixel format bits in case we change it */
2182 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002183 switch (fb->pixel_format) {
2184 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002185 dspcntr |= DISPPLANE_8BPP;
2186 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002187 case DRM_FORMAT_XRGB1555:
2188 case DRM_FORMAT_ARGB1555:
2189 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002190 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002191 case DRM_FORMAT_RGB565:
2192 dspcntr |= DISPPLANE_BGRX565;
2193 break;
2194 case DRM_FORMAT_XRGB8888:
2195 case DRM_FORMAT_ARGB8888:
2196 dspcntr |= DISPPLANE_BGRX888;
2197 break;
2198 case DRM_FORMAT_XBGR8888:
2199 case DRM_FORMAT_ABGR8888:
2200 dspcntr |= DISPPLANE_RGBX888;
2201 break;
2202 case DRM_FORMAT_XRGB2101010:
2203 case DRM_FORMAT_ARGB2101010:
2204 dspcntr |= DISPPLANE_BGRX101010;
2205 break;
2206 case DRM_FORMAT_XBGR2101010:
2207 case DRM_FORMAT_ABGR2101010:
2208 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002209 break;
2210 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002211 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002212 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002213
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002214 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002215 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002216 dspcntr |= DISPPLANE_TILED;
2217 else
2218 dspcntr &= ~DISPPLANE_TILED;
2219 }
2220
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002221 if (IS_G4X(dev))
2222 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2223
Chris Wilson5eddb702010-09-11 13:48:45 +01002224 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002225
Daniel Vettere506a0c2012-07-05 12:17:29 +02002226 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002227
Daniel Vetterc2c75132012-07-05 12:17:30 +02002228 if (INTEL_INFO(dev)->gen >= 4) {
2229 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002230 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2231 fb->bits_per_pixel / 8,
2232 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002233 linear_offset -= intel_crtc->dspaddr_offset;
2234 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002235 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002236 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002237
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002238 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2239 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2240 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002241 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002242 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002243 I915_WRITE(DSPSURF(plane),
2244 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002245 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002246 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002247 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002248 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002249 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002250
Jesse Barnes17638cd2011-06-24 12:19:23 -07002251 return 0;
2252}
2253
Matt Roper262ca2b2014-03-18 17:22:55 -07002254static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2255 struct drm_framebuffer *fb,
2256 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002257{
2258 struct drm_device *dev = crtc->dev;
2259 struct drm_i915_private *dev_priv = dev->dev_private;
2260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2261 struct intel_framebuffer *intel_fb;
2262 struct drm_i915_gem_object *obj;
2263 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002264 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002265 u32 dspcntr;
2266 u32 reg;
2267
Jesse Barnes17638cd2011-06-24 12:19:23 -07002268 intel_fb = to_intel_framebuffer(fb);
2269 obj = intel_fb->obj;
2270
2271 reg = DSPCNTR(plane);
2272 dspcntr = I915_READ(reg);
2273 /* Mask out pixel format bits in case we change it */
2274 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002275 switch (fb->pixel_format) {
2276 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002277 dspcntr |= DISPPLANE_8BPP;
2278 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002279 case DRM_FORMAT_RGB565:
2280 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002281 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002282 case DRM_FORMAT_XRGB8888:
2283 case DRM_FORMAT_ARGB8888:
2284 dspcntr |= DISPPLANE_BGRX888;
2285 break;
2286 case DRM_FORMAT_XBGR8888:
2287 case DRM_FORMAT_ABGR8888:
2288 dspcntr |= DISPPLANE_RGBX888;
2289 break;
2290 case DRM_FORMAT_XRGB2101010:
2291 case DRM_FORMAT_ARGB2101010:
2292 dspcntr |= DISPPLANE_BGRX101010;
2293 break;
2294 case DRM_FORMAT_XBGR2101010:
2295 case DRM_FORMAT_ABGR2101010:
2296 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002297 break;
2298 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002299 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002300 }
2301
2302 if (obj->tiling_mode != I915_TILING_NONE)
2303 dspcntr |= DISPPLANE_TILED;
2304 else
2305 dspcntr &= ~DISPPLANE_TILED;
2306
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002307 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002308 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2309 else
2310 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002311
2312 I915_WRITE(reg, dspcntr);
2313
Daniel Vettere506a0c2012-07-05 12:17:29 +02002314 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002315 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002316 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2317 fb->bits_per_pixel / 8,
2318 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002319 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002320
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002321 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2322 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2323 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002324 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002325 I915_WRITE(DSPSURF(plane),
2326 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002327 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002328 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2329 } else {
2330 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2331 I915_WRITE(DSPLINOFF(plane), linear_offset);
2332 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002333 POSTING_READ(reg);
2334
2335 return 0;
2336}
2337
2338/* Assume fb object is pinned & idle & fenced and just update base pointers */
2339static int
2340intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2341 int x, int y, enum mode_set_atomic state)
2342{
2343 struct drm_device *dev = crtc->dev;
2344 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002345
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002346 if (dev_priv->display.disable_fbc)
2347 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002348 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002349
Matt Roper262ca2b2014-03-18 17:22:55 -07002350 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002351}
2352
Ville Syrjälä96a02912013-02-18 19:08:49 +02002353void intel_display_handle_reset(struct drm_device *dev)
2354{
2355 struct drm_i915_private *dev_priv = dev->dev_private;
2356 struct drm_crtc *crtc;
2357
2358 /*
2359 * Flips in the rings have been nuked by the reset,
2360 * so complete all pending flips so that user space
2361 * will get its events and not get stuck.
2362 *
2363 * Also update the base address of all primary
2364 * planes to the the last fb to make sure we're
2365 * showing the correct fb after a reset.
2366 *
2367 * Need to make two loops over the crtcs so that we
2368 * don't try to grab a crtc mutex before the
2369 * pending_flip_queue really got woken up.
2370 */
2371
2372 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2374 enum plane plane = intel_crtc->plane;
2375
2376 intel_prepare_page_flip(dev, plane);
2377 intel_finish_page_flip_plane(dev, plane);
2378 }
2379
2380 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2382
2383 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002384 /*
2385 * FIXME: Once we have proper support for primary planes (and
2386 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002387 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002388 */
Matt Roperf4510a22014-04-01 15:22:40 -07002389 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002390 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002391 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002392 crtc->x,
2393 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002394 mutex_unlock(&crtc->mutex);
2395 }
2396}
2397
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002398static int
Chris Wilson14667a42012-04-03 17:58:35 +01002399intel_finish_fb(struct drm_framebuffer *old_fb)
2400{
2401 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2402 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2403 bool was_interruptible = dev_priv->mm.interruptible;
2404 int ret;
2405
Chris Wilson14667a42012-04-03 17:58:35 +01002406 /* Big Hammer, we also need to ensure that any pending
2407 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2408 * current scanout is retired before unpinning the old
2409 * framebuffer.
2410 *
2411 * This should only fail upon a hung GPU, in which case we
2412 * can safely continue.
2413 */
2414 dev_priv->mm.interruptible = false;
2415 ret = i915_gem_object_finish_gpu(obj);
2416 dev_priv->mm.interruptible = was_interruptible;
2417
2418 return ret;
2419}
2420
Chris Wilson7d5e3792014-03-04 13:15:08 +00002421static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2422{
2423 struct drm_device *dev = crtc->dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2426 unsigned long flags;
2427 bool pending;
2428
2429 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2430 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2431 return false;
2432
2433 spin_lock_irqsave(&dev->event_lock, flags);
2434 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2435 spin_unlock_irqrestore(&dev->event_lock, flags);
2436
2437 return pending;
2438}
2439
Chris Wilson14667a42012-04-03 17:58:35 +01002440static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002441intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002442 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002443{
2444 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002445 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002447 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002448 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002449
Chris Wilson7d5e3792014-03-04 13:15:08 +00002450 if (intel_crtc_has_pending_flip(crtc)) {
2451 DRM_ERROR("pipe is still busy with an old pageflip\n");
2452 return -EBUSY;
2453 }
2454
Jesse Barnes79e53942008-11-07 14:24:08 -08002455 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002456 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002457 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002458 return 0;
2459 }
2460
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002461 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002462 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2463 plane_name(intel_crtc->plane),
2464 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002465 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002466 }
2467
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002468 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002469 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002470 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002471 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002472 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002473 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002474 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002475 return ret;
2476 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002477
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002478 /*
2479 * Update pipe size and adjust fitter if needed: the reason for this is
2480 * that in compute_mode_changes we check the native mode (not the pfit
2481 * mode) to see if we can flip rather than do a full mode set. In the
2482 * fastboot case, we'll flip, but if we don't update the pipesrc and
2483 * pfit state, we'll end up with a big fb scanned out into the wrong
2484 * sized surface.
2485 *
2486 * To fix this properly, we need to hoist the checks up into
2487 * compute_mode_changes (or above), check the actual pfit state and
2488 * whether the platform allows pfit disable with pipe active, and only
2489 * then update the pipesrc and pfit state, even on the flip path.
2490 */
Jani Nikulad330a952014-01-21 11:24:25 +02002491 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002492 const struct drm_display_mode *adjusted_mode =
2493 &intel_crtc->config.adjusted_mode;
2494
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002495 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002496 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2497 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002498 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002499 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2500 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2501 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2502 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2503 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2504 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002505 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2506 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002507 }
2508
Matt Roper262ca2b2014-03-18 17:22:55 -07002509 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002510 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002511 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002512 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002513 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002514 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002515 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002516 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002517
Matt Roperf4510a22014-04-01 15:22:40 -07002518 old_fb = crtc->primary->fb;
2519 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002520 crtc->x = x;
2521 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002522
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002523 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002524 if (intel_crtc->active && old_fb != fb)
2525 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002526 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002527 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002528 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002529 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002530
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002531 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002532 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002533 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002534 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002535
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002536 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002537}
2538
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002539static void intel_fdi_normal_train(struct drm_crtc *crtc)
2540{
2541 struct drm_device *dev = crtc->dev;
2542 struct drm_i915_private *dev_priv = dev->dev_private;
2543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2544 int pipe = intel_crtc->pipe;
2545 u32 reg, temp;
2546
2547 /* enable normal train */
2548 reg = FDI_TX_CTL(pipe);
2549 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002550 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002551 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2552 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002553 } else {
2554 temp &= ~FDI_LINK_TRAIN_NONE;
2555 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002556 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002557 I915_WRITE(reg, temp);
2558
2559 reg = FDI_RX_CTL(pipe);
2560 temp = I915_READ(reg);
2561 if (HAS_PCH_CPT(dev)) {
2562 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2563 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2564 } else {
2565 temp &= ~FDI_LINK_TRAIN_NONE;
2566 temp |= FDI_LINK_TRAIN_NONE;
2567 }
2568 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2569
2570 /* wait one idle pattern time */
2571 POSTING_READ(reg);
2572 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002573
2574 /* IVB wants error correction enabled */
2575 if (IS_IVYBRIDGE(dev))
2576 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2577 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002578}
2579
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002580static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002581{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002582 return crtc->base.enabled && crtc->active &&
2583 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002584}
2585
Daniel Vetter01a415f2012-10-27 15:58:40 +02002586static void ivb_modeset_global_resources(struct drm_device *dev)
2587{
2588 struct drm_i915_private *dev_priv = dev->dev_private;
2589 struct intel_crtc *pipe_B_crtc =
2590 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2591 struct intel_crtc *pipe_C_crtc =
2592 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2593 uint32_t temp;
2594
Daniel Vetter1e833f42013-02-19 22:31:57 +01002595 /*
2596 * When everything is off disable fdi C so that we could enable fdi B
2597 * with all lanes. Note that we don't care about enabled pipes without
2598 * an enabled pch encoder.
2599 */
2600 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2601 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002602 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2603 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2604
2605 temp = I915_READ(SOUTH_CHICKEN1);
2606 temp &= ~FDI_BC_BIFURCATION_SELECT;
2607 DRM_DEBUG_KMS("disabling fdi C rx\n");
2608 I915_WRITE(SOUTH_CHICKEN1, temp);
2609 }
2610}
2611
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002612/* The FDI link training functions for ILK/Ibexpeak. */
2613static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2614{
2615 struct drm_device *dev = crtc->dev;
2616 struct drm_i915_private *dev_priv = dev->dev_private;
2617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2618 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002620
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002621 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002622 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002623
Adam Jacksone1a44742010-06-25 15:32:14 -04002624 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2625 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 reg = FDI_RX_IMR(pipe);
2627 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002628 temp &= ~FDI_RX_SYMBOL_LOCK;
2629 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002630 I915_WRITE(reg, temp);
2631 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002632 udelay(150);
2633
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002634 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002635 reg = FDI_TX_CTL(pipe);
2636 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002637 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2638 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002639 temp &= ~FDI_LINK_TRAIN_NONE;
2640 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002642
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 reg = FDI_RX_CTL(pipe);
2644 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645 temp &= ~FDI_LINK_TRAIN_NONE;
2646 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2648
2649 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002650 udelay(150);
2651
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002652 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002653 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2654 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2655 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002656
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002658 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2661
2662 if ((temp & FDI_RX_BIT_LOCK)) {
2663 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 break;
2666 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002667 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002668 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002669 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002670
2671 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 reg = FDI_TX_CTL(pipe);
2673 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002674 temp &= ~FDI_LINK_TRAIN_NONE;
2675 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002676 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002677
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 reg = FDI_RX_CTL(pipe);
2679 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 temp &= ~FDI_LINK_TRAIN_NONE;
2681 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 I915_WRITE(reg, temp);
2683
2684 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002685 udelay(150);
2686
Chris Wilson5eddb702010-09-11 13:48:45 +01002687 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002688 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002689 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2691
2692 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002693 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002694 DRM_DEBUG_KMS("FDI train 2 done.\n");
2695 break;
2696 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002697 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002698 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002699 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002700
2701 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002702
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002703}
2704
Akshay Joshi0206e352011-08-16 15:34:10 -04002705static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002706 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2707 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2708 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2709 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2710};
2711
2712/* The FDI link training functions for SNB/Cougarpoint. */
2713static void gen6_fdi_link_train(struct drm_crtc *crtc)
2714{
2715 struct drm_device *dev = crtc->dev;
2716 struct drm_i915_private *dev_priv = dev->dev_private;
2717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2718 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002719 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002720
Adam Jacksone1a44742010-06-25 15:32:14 -04002721 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2722 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002723 reg = FDI_RX_IMR(pipe);
2724 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002725 temp &= ~FDI_RX_SYMBOL_LOCK;
2726 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002727 I915_WRITE(reg, temp);
2728
2729 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002730 udelay(150);
2731
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002732 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002733 reg = FDI_TX_CTL(pipe);
2734 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002735 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2736 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002737 temp &= ~FDI_LINK_TRAIN_NONE;
2738 temp |= FDI_LINK_TRAIN_PATTERN_1;
2739 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2740 /* SNB-B */
2741 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002742 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002743
Daniel Vetterd74cf322012-10-26 10:58:13 +02002744 I915_WRITE(FDI_RX_MISC(pipe),
2745 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2746
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 reg = FDI_RX_CTL(pipe);
2748 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002749 if (HAS_PCH_CPT(dev)) {
2750 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2751 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2752 } else {
2753 temp &= ~FDI_LINK_TRAIN_NONE;
2754 temp |= FDI_LINK_TRAIN_PATTERN_1;
2755 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002756 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2757
2758 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002759 udelay(150);
2760
Akshay Joshi0206e352011-08-16 15:34:10 -04002761 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002762 reg = FDI_TX_CTL(pipe);
2763 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002764 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2765 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002766 I915_WRITE(reg, temp);
2767
2768 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002769 udelay(500);
2770
Sean Paulfa37d392012-03-02 12:53:39 -05002771 for (retry = 0; retry < 5; retry++) {
2772 reg = FDI_RX_IIR(pipe);
2773 temp = I915_READ(reg);
2774 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2775 if (temp & FDI_RX_BIT_LOCK) {
2776 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2777 DRM_DEBUG_KMS("FDI train 1 done.\n");
2778 break;
2779 }
2780 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002781 }
Sean Paulfa37d392012-03-02 12:53:39 -05002782 if (retry < 5)
2783 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002784 }
2785 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002786 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002787
2788 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002789 reg = FDI_TX_CTL(pipe);
2790 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002791 temp &= ~FDI_LINK_TRAIN_NONE;
2792 temp |= FDI_LINK_TRAIN_PATTERN_2;
2793 if (IS_GEN6(dev)) {
2794 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2795 /* SNB-B */
2796 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2797 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002798 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002799
Chris Wilson5eddb702010-09-11 13:48:45 +01002800 reg = FDI_RX_CTL(pipe);
2801 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002802 if (HAS_PCH_CPT(dev)) {
2803 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2804 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2805 } else {
2806 temp &= ~FDI_LINK_TRAIN_NONE;
2807 temp |= FDI_LINK_TRAIN_PATTERN_2;
2808 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002809 I915_WRITE(reg, temp);
2810
2811 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002812 udelay(150);
2813
Akshay Joshi0206e352011-08-16 15:34:10 -04002814 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002815 reg = FDI_TX_CTL(pipe);
2816 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002817 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2818 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002819 I915_WRITE(reg, temp);
2820
2821 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002822 udelay(500);
2823
Sean Paulfa37d392012-03-02 12:53:39 -05002824 for (retry = 0; retry < 5; retry++) {
2825 reg = FDI_RX_IIR(pipe);
2826 temp = I915_READ(reg);
2827 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2828 if (temp & FDI_RX_SYMBOL_LOCK) {
2829 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2830 DRM_DEBUG_KMS("FDI train 2 done.\n");
2831 break;
2832 }
2833 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002834 }
Sean Paulfa37d392012-03-02 12:53:39 -05002835 if (retry < 5)
2836 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002837 }
2838 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002839 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002840
2841 DRM_DEBUG_KMS("FDI train done.\n");
2842}
2843
Jesse Barnes357555c2011-04-28 15:09:55 -07002844/* Manual link training for Ivy Bridge A0 parts */
2845static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2846{
2847 struct drm_device *dev = crtc->dev;
2848 struct drm_i915_private *dev_priv = dev->dev_private;
2849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2850 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002851 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002852
2853 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2854 for train result */
2855 reg = FDI_RX_IMR(pipe);
2856 temp = I915_READ(reg);
2857 temp &= ~FDI_RX_SYMBOL_LOCK;
2858 temp &= ~FDI_RX_BIT_LOCK;
2859 I915_WRITE(reg, temp);
2860
2861 POSTING_READ(reg);
2862 udelay(150);
2863
Daniel Vetter01a415f2012-10-27 15:58:40 +02002864 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2865 I915_READ(FDI_RX_IIR(pipe)));
2866
Jesse Barnes139ccd32013-08-19 11:04:55 -07002867 /* Try each vswing and preemphasis setting twice before moving on */
2868 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2869 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002870 reg = FDI_TX_CTL(pipe);
2871 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002872 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2873 temp &= ~FDI_TX_ENABLE;
2874 I915_WRITE(reg, temp);
2875
2876 reg = FDI_RX_CTL(pipe);
2877 temp = I915_READ(reg);
2878 temp &= ~FDI_LINK_TRAIN_AUTO;
2879 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2880 temp &= ~FDI_RX_ENABLE;
2881 I915_WRITE(reg, temp);
2882
2883 /* enable CPU FDI TX and PCH FDI RX */
2884 reg = FDI_TX_CTL(pipe);
2885 temp = I915_READ(reg);
2886 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2887 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2888 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002889 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002890 temp |= snb_b_fdi_train_param[j/2];
2891 temp |= FDI_COMPOSITE_SYNC;
2892 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2893
2894 I915_WRITE(FDI_RX_MISC(pipe),
2895 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2896
2897 reg = FDI_RX_CTL(pipe);
2898 temp = I915_READ(reg);
2899 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2900 temp |= FDI_COMPOSITE_SYNC;
2901 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2902
2903 POSTING_READ(reg);
2904 udelay(1); /* should be 0.5us */
2905
2906 for (i = 0; i < 4; i++) {
2907 reg = FDI_RX_IIR(pipe);
2908 temp = I915_READ(reg);
2909 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2910
2911 if (temp & FDI_RX_BIT_LOCK ||
2912 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2913 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2914 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2915 i);
2916 break;
2917 }
2918 udelay(1); /* should be 0.5us */
2919 }
2920 if (i == 4) {
2921 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2922 continue;
2923 }
2924
2925 /* Train 2 */
2926 reg = FDI_TX_CTL(pipe);
2927 temp = I915_READ(reg);
2928 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2929 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2930 I915_WRITE(reg, temp);
2931
2932 reg = FDI_RX_CTL(pipe);
2933 temp = I915_READ(reg);
2934 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2935 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002936 I915_WRITE(reg, temp);
2937
2938 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002939 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002940
Jesse Barnes139ccd32013-08-19 11:04:55 -07002941 for (i = 0; i < 4; i++) {
2942 reg = FDI_RX_IIR(pipe);
2943 temp = I915_READ(reg);
2944 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002945
Jesse Barnes139ccd32013-08-19 11:04:55 -07002946 if (temp & FDI_RX_SYMBOL_LOCK ||
2947 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2948 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2949 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2950 i);
2951 goto train_done;
2952 }
2953 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002954 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002955 if (i == 4)
2956 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002957 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002958
Jesse Barnes139ccd32013-08-19 11:04:55 -07002959train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002960 DRM_DEBUG_KMS("FDI train done.\n");
2961}
2962
Daniel Vetter88cefb62012-08-12 19:27:14 +02002963static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002964{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002965 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002966 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002967 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002968 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002969
Jesse Barnesc64e3112010-09-10 11:27:03 -07002970
Jesse Barnes0e23b992010-09-10 11:10:00 -07002971 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002972 reg = FDI_RX_CTL(pipe);
2973 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002974 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2975 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002976 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002977 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2978
2979 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002980 udelay(200);
2981
2982 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002983 temp = I915_READ(reg);
2984 I915_WRITE(reg, temp | FDI_PCDCLK);
2985
2986 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002987 udelay(200);
2988
Paulo Zanoni20749732012-11-23 15:30:38 -02002989 /* Enable CPU FDI TX PLL, always on for Ironlake */
2990 reg = FDI_TX_CTL(pipe);
2991 temp = I915_READ(reg);
2992 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2993 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002994
Paulo Zanoni20749732012-11-23 15:30:38 -02002995 POSTING_READ(reg);
2996 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002997 }
2998}
2999
Daniel Vetter88cefb62012-08-12 19:27:14 +02003000static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3001{
3002 struct drm_device *dev = intel_crtc->base.dev;
3003 struct drm_i915_private *dev_priv = dev->dev_private;
3004 int pipe = intel_crtc->pipe;
3005 u32 reg, temp;
3006
3007 /* Switch from PCDclk to Rawclk */
3008 reg = FDI_RX_CTL(pipe);
3009 temp = I915_READ(reg);
3010 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3011
3012 /* Disable CPU FDI TX PLL */
3013 reg = FDI_TX_CTL(pipe);
3014 temp = I915_READ(reg);
3015 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3016
3017 POSTING_READ(reg);
3018 udelay(100);
3019
3020 reg = FDI_RX_CTL(pipe);
3021 temp = I915_READ(reg);
3022 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3023
3024 /* Wait for the clocks to turn off. */
3025 POSTING_READ(reg);
3026 udelay(100);
3027}
3028
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003029static void ironlake_fdi_disable(struct drm_crtc *crtc)
3030{
3031 struct drm_device *dev = crtc->dev;
3032 struct drm_i915_private *dev_priv = dev->dev_private;
3033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3034 int pipe = intel_crtc->pipe;
3035 u32 reg, temp;
3036
3037 /* disable CPU FDI tx and PCH FDI rx */
3038 reg = FDI_TX_CTL(pipe);
3039 temp = I915_READ(reg);
3040 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3041 POSTING_READ(reg);
3042
3043 reg = FDI_RX_CTL(pipe);
3044 temp = I915_READ(reg);
3045 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003046 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003047 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3048
3049 POSTING_READ(reg);
3050 udelay(100);
3051
3052 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003053 if (HAS_PCH_IBX(dev)) {
3054 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003055 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003056
3057 /* still set train pattern 1 */
3058 reg = FDI_TX_CTL(pipe);
3059 temp = I915_READ(reg);
3060 temp &= ~FDI_LINK_TRAIN_NONE;
3061 temp |= FDI_LINK_TRAIN_PATTERN_1;
3062 I915_WRITE(reg, temp);
3063
3064 reg = FDI_RX_CTL(pipe);
3065 temp = I915_READ(reg);
3066 if (HAS_PCH_CPT(dev)) {
3067 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3068 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3069 } else {
3070 temp &= ~FDI_LINK_TRAIN_NONE;
3071 temp |= FDI_LINK_TRAIN_PATTERN_1;
3072 }
3073 /* BPC in FDI rx is consistent with that in PIPECONF */
3074 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003075 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003076 I915_WRITE(reg, temp);
3077
3078 POSTING_READ(reg);
3079 udelay(100);
3080}
3081
Chris Wilson5dce5b932014-01-20 10:17:36 +00003082bool intel_has_pending_fb_unpin(struct drm_device *dev)
3083{
3084 struct intel_crtc *crtc;
3085
3086 /* Note that we don't need to be called with mode_config.lock here
3087 * as our list of CRTC objects is static for the lifetime of the
3088 * device and so cannot disappear as we iterate. Similarly, we can
3089 * happily treat the predicates as racy, atomic checks as userspace
3090 * cannot claim and pin a new fb without at least acquring the
3091 * struct_mutex and so serialising with us.
3092 */
3093 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3094 if (atomic_read(&crtc->unpin_work_count) == 0)
3095 continue;
3096
3097 if (crtc->unpin_work)
3098 intel_wait_for_vblank(dev, crtc->pipe);
3099
3100 return true;
3101 }
3102
3103 return false;
3104}
3105
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003106static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3107{
Chris Wilson0f911282012-04-17 10:05:38 +01003108 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003109 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003110
Matt Roperf4510a22014-04-01 15:22:40 -07003111 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003112 return;
3113
Daniel Vetter2c10d572012-12-20 21:24:07 +01003114 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3115
Chris Wilson5bb61642012-09-27 21:25:58 +01003116 wait_event(dev_priv->pending_flip_queue,
3117 !intel_crtc_has_pending_flip(crtc));
3118
Chris Wilson0f911282012-04-17 10:05:38 +01003119 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003120 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003121 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003122}
3123
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003124/* Program iCLKIP clock to the desired frequency */
3125static void lpt_program_iclkip(struct drm_crtc *crtc)
3126{
3127 struct drm_device *dev = crtc->dev;
3128 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003129 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003130 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3131 u32 temp;
3132
Daniel Vetter09153002012-12-12 14:06:44 +01003133 mutex_lock(&dev_priv->dpio_lock);
3134
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003135 /* It is necessary to ungate the pixclk gate prior to programming
3136 * the divisors, and gate it back when it is done.
3137 */
3138 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3139
3140 /* Disable SSCCTL */
3141 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003142 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3143 SBI_SSCCTL_DISABLE,
3144 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003145
3146 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003147 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003148 auxdiv = 1;
3149 divsel = 0x41;
3150 phaseinc = 0x20;
3151 } else {
3152 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003153 * but the adjusted_mode->crtc_clock in in KHz. To get the
3154 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003155 * convert the virtual clock precision to KHz here for higher
3156 * precision.
3157 */
3158 u32 iclk_virtual_root_freq = 172800 * 1000;
3159 u32 iclk_pi_range = 64;
3160 u32 desired_divisor, msb_divisor_value, pi_value;
3161
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003162 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003163 msb_divisor_value = desired_divisor / iclk_pi_range;
3164 pi_value = desired_divisor % iclk_pi_range;
3165
3166 auxdiv = 0;
3167 divsel = msb_divisor_value - 2;
3168 phaseinc = pi_value;
3169 }
3170
3171 /* This should not happen with any sane values */
3172 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3173 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3174 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3175 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3176
3177 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003178 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003179 auxdiv,
3180 divsel,
3181 phasedir,
3182 phaseinc);
3183
3184 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003185 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003186 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3187 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3188 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3189 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3190 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3191 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003192 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003193
3194 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003195 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003196 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3197 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003198 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003199
3200 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003201 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003202 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003203 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003204
3205 /* Wait for initialization time */
3206 udelay(24);
3207
3208 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003209
3210 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003211}
3212
Daniel Vetter275f01b22013-05-03 11:49:47 +02003213static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3214 enum pipe pch_transcoder)
3215{
3216 struct drm_device *dev = crtc->base.dev;
3217 struct drm_i915_private *dev_priv = dev->dev_private;
3218 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3219
3220 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3221 I915_READ(HTOTAL(cpu_transcoder)));
3222 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3223 I915_READ(HBLANK(cpu_transcoder)));
3224 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3225 I915_READ(HSYNC(cpu_transcoder)));
3226
3227 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3228 I915_READ(VTOTAL(cpu_transcoder)));
3229 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3230 I915_READ(VBLANK(cpu_transcoder)));
3231 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3232 I915_READ(VSYNC(cpu_transcoder)));
3233 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3234 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3235}
3236
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003237static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3238{
3239 struct drm_i915_private *dev_priv = dev->dev_private;
3240 uint32_t temp;
3241
3242 temp = I915_READ(SOUTH_CHICKEN1);
3243 if (temp & FDI_BC_BIFURCATION_SELECT)
3244 return;
3245
3246 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3247 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3248
3249 temp |= FDI_BC_BIFURCATION_SELECT;
3250 DRM_DEBUG_KMS("enabling fdi C rx\n");
3251 I915_WRITE(SOUTH_CHICKEN1, temp);
3252 POSTING_READ(SOUTH_CHICKEN1);
3253}
3254
3255static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3256{
3257 struct drm_device *dev = intel_crtc->base.dev;
3258 struct drm_i915_private *dev_priv = dev->dev_private;
3259
3260 switch (intel_crtc->pipe) {
3261 case PIPE_A:
3262 break;
3263 case PIPE_B:
3264 if (intel_crtc->config.fdi_lanes > 2)
3265 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3266 else
3267 cpt_enable_fdi_bc_bifurcation(dev);
3268
3269 break;
3270 case PIPE_C:
3271 cpt_enable_fdi_bc_bifurcation(dev);
3272
3273 break;
3274 default:
3275 BUG();
3276 }
3277}
3278
Jesse Barnesf67a5592011-01-05 10:31:48 -08003279/*
3280 * Enable PCH resources required for PCH ports:
3281 * - PCH PLLs
3282 * - FDI training & RX/TX
3283 * - update transcoder timings
3284 * - DP transcoding bits
3285 * - transcoder
3286 */
3287static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003288{
3289 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003290 struct drm_i915_private *dev_priv = dev->dev_private;
3291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3292 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003293 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003294
Daniel Vetterab9412b2013-05-03 11:49:46 +02003295 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003296
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003297 if (IS_IVYBRIDGE(dev))
3298 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3299
Daniel Vettercd986ab2012-10-26 10:58:12 +02003300 /* Write the TU size bits before fdi link training, so that error
3301 * detection works. */
3302 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3303 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3304
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003305 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003306 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003307
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003308 /* We need to program the right clock selection before writing the pixel
3309 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003310 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003311 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003312
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003313 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003314 temp |= TRANS_DPLL_ENABLE(pipe);
3315 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003316 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003317 temp |= sel;
3318 else
3319 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003320 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003321 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003322
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003323 /* XXX: pch pll's can be enabled any time before we enable the PCH
3324 * transcoder, and we actually should do this to not upset any PCH
3325 * transcoder that already use the clock when we share it.
3326 *
3327 * Note that enable_shared_dpll tries to do the right thing, but
3328 * get_shared_dpll unconditionally resets the pll - we need that to have
3329 * the right LVDS enable sequence. */
3330 ironlake_enable_shared_dpll(intel_crtc);
3331
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003332 /* set transcoder timing, panel must allow it */
3333 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003334 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003335
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003336 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003337
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003338 /* For PCH DP, enable TRANS_DP_CTL */
3339 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003340 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3341 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003342 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003343 reg = TRANS_DP_CTL(pipe);
3344 temp = I915_READ(reg);
3345 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003346 TRANS_DP_SYNC_MASK |
3347 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 temp |= (TRANS_DP_OUTPUT_ENABLE |
3349 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003350 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003351
3352 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003353 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003354 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003355 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003356
3357 switch (intel_trans_dp_port_sel(crtc)) {
3358 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003359 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003360 break;
3361 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003362 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003363 break;
3364 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003366 break;
3367 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003368 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003369 }
3370
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003372 }
3373
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003374 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003375}
3376
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003377static void lpt_pch_enable(struct drm_crtc *crtc)
3378{
3379 struct drm_device *dev = crtc->dev;
3380 struct drm_i915_private *dev_priv = dev->dev_private;
3381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003382 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003383
Daniel Vetterab9412b2013-05-03 11:49:46 +02003384 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003385
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003386 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003387
Paulo Zanoni0540e482012-10-31 18:12:40 -02003388 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003389 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003390
Paulo Zanoni937bb612012-10-31 18:12:47 -02003391 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003392}
3393
Daniel Vettere2b78262013-06-07 23:10:03 +02003394static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003395{
Daniel Vettere2b78262013-06-07 23:10:03 +02003396 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003397
3398 if (pll == NULL)
3399 return;
3400
3401 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003402 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003403 return;
3404 }
3405
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003406 if (--pll->refcount == 0) {
3407 WARN_ON(pll->on);
3408 WARN_ON(pll->active);
3409 }
3410
Daniel Vettera43f6e02013-06-07 23:10:32 +02003411 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003412}
3413
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003414static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003415{
Daniel Vettere2b78262013-06-07 23:10:03 +02003416 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3417 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3418 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003419
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003420 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003421 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3422 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003423 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003424 }
3425
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003426 if (HAS_PCH_IBX(dev_priv->dev)) {
3427 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003428 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003429 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003430
Daniel Vetter46edb022013-06-05 13:34:12 +02003431 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3432 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003433
3434 goto found;
3435 }
3436
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003437 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3438 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003439
3440 /* Only want to check enabled timings first */
3441 if (pll->refcount == 0)
3442 continue;
3443
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003444 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3445 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003446 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003447 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003448 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003449
3450 goto found;
3451 }
3452 }
3453
3454 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003455 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3456 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003457 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003458 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3459 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003460 goto found;
3461 }
3462 }
3463
3464 return NULL;
3465
3466found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003467 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003468 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3469 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003470
Daniel Vettercdbd2312013-06-05 13:34:03 +02003471 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003472 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3473 sizeof(pll->hw_state));
3474
Daniel Vetter46edb022013-06-05 13:34:12 +02003475 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003476 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003477 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003478
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003479 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003480 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003481 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003482
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003483 return pll;
3484}
3485
Daniel Vettera1520312013-05-03 11:49:50 +02003486static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003487{
3488 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003489 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003490 u32 temp;
3491
3492 temp = I915_READ(dslreg);
3493 udelay(500);
3494 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003495 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003496 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003497 }
3498}
3499
Jesse Barnesb074cec2013-04-25 12:55:02 -07003500static void ironlake_pfit_enable(struct intel_crtc *crtc)
3501{
3502 struct drm_device *dev = crtc->base.dev;
3503 struct drm_i915_private *dev_priv = dev->dev_private;
3504 int pipe = crtc->pipe;
3505
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003506 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003507 /* Force use of hard-coded filter coefficients
3508 * as some pre-programmed values are broken,
3509 * e.g. x201.
3510 */
3511 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3512 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3513 PF_PIPE_SEL_IVB(pipe));
3514 else
3515 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3516 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3517 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003518 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003519}
3520
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003521static void intel_enable_planes(struct drm_crtc *crtc)
3522{
3523 struct drm_device *dev = crtc->dev;
3524 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003525 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003526 struct intel_plane *intel_plane;
3527
Matt Roperaf2b6532014-04-01 15:22:32 -07003528 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3529 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003530 if (intel_plane->pipe == pipe)
3531 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003532 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003533}
3534
3535static void intel_disable_planes(struct drm_crtc *crtc)
3536{
3537 struct drm_device *dev = crtc->dev;
3538 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003539 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003540 struct intel_plane *intel_plane;
3541
Matt Roperaf2b6532014-04-01 15:22:32 -07003542 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3543 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003544 if (intel_plane->pipe == pipe)
3545 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003546 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003547}
3548
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003549void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003550{
3551 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3552
3553 if (!crtc->config.ips_enabled)
3554 return;
3555
3556 /* We can only enable IPS after we enable a plane and wait for a vblank.
3557 * We guarantee that the plane is enabled by calling intel_enable_ips
3558 * only after intel_enable_plane. And intel_enable_plane already waits
3559 * for a vblank, so all we need to do here is to enable the IPS bit. */
3560 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003561 if (IS_BROADWELL(crtc->base.dev)) {
3562 mutex_lock(&dev_priv->rps.hw_lock);
3563 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3564 mutex_unlock(&dev_priv->rps.hw_lock);
3565 /* Quoting Art Runyan: "its not safe to expect any particular
3566 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003567 * mailbox." Moreover, the mailbox may return a bogus state,
3568 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003569 */
3570 } else {
3571 I915_WRITE(IPS_CTL, IPS_ENABLE);
3572 /* The bit only becomes 1 in the next vblank, so this wait here
3573 * is essentially intel_wait_for_vblank. If we don't have this
3574 * and don't wait for vblanks until the end of crtc_enable, then
3575 * the HW state readout code will complain that the expected
3576 * IPS_CTL value is not the one we read. */
3577 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3578 DRM_ERROR("Timed out waiting for IPS enable\n");
3579 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003580}
3581
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003582void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003583{
3584 struct drm_device *dev = crtc->base.dev;
3585 struct drm_i915_private *dev_priv = dev->dev_private;
3586
3587 if (!crtc->config.ips_enabled)
3588 return;
3589
3590 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003591 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003592 mutex_lock(&dev_priv->rps.hw_lock);
3593 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3594 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003595 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3596 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3597 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003598 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003599 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003600 POSTING_READ(IPS_CTL);
3601 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003602
3603 /* We need to wait for a vblank before we can disable the plane. */
3604 intel_wait_for_vblank(dev, crtc->pipe);
3605}
3606
3607/** Loads the palette/gamma unit for the CRTC with the prepared values */
3608static void intel_crtc_load_lut(struct drm_crtc *crtc)
3609{
3610 struct drm_device *dev = crtc->dev;
3611 struct drm_i915_private *dev_priv = dev->dev_private;
3612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3613 enum pipe pipe = intel_crtc->pipe;
3614 int palreg = PALETTE(pipe);
3615 int i;
3616 bool reenable_ips = false;
3617
3618 /* The clocks have to be on to load the palette. */
3619 if (!crtc->enabled || !intel_crtc->active)
3620 return;
3621
3622 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3623 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3624 assert_dsi_pll_enabled(dev_priv);
3625 else
3626 assert_pll_enabled(dev_priv, pipe);
3627 }
3628
3629 /* use legacy palette for Ironlake */
3630 if (HAS_PCH_SPLIT(dev))
3631 palreg = LGC_PALETTE(pipe);
3632
3633 /* Workaround : Do not read or write the pipe palette/gamma data while
3634 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3635 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003636 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003637 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3638 GAMMA_MODE_MODE_SPLIT)) {
3639 hsw_disable_ips(intel_crtc);
3640 reenable_ips = true;
3641 }
3642
3643 for (i = 0; i < 256; i++) {
3644 I915_WRITE(palreg + 4 * i,
3645 (intel_crtc->lut_r[i] << 16) |
3646 (intel_crtc->lut_g[i] << 8) |
3647 intel_crtc->lut_b[i]);
3648 }
3649
3650 if (reenable_ips)
3651 hsw_enable_ips(intel_crtc);
3652}
3653
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003654static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3655{
3656 if (!enable && intel_crtc->overlay) {
3657 struct drm_device *dev = intel_crtc->base.dev;
3658 struct drm_i915_private *dev_priv = dev->dev_private;
3659
3660 mutex_lock(&dev->struct_mutex);
3661 dev_priv->mm.interruptible = false;
3662 (void) intel_overlay_switch_off(intel_crtc->overlay);
3663 dev_priv->mm.interruptible = true;
3664 mutex_unlock(&dev->struct_mutex);
3665 }
3666
3667 /* Let userspace switch the overlay on again. In most cases userspace
3668 * has to recompute where to put it anyway.
3669 */
3670}
3671
3672/**
3673 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3674 * cursor plane briefly if not already running after enabling the display
3675 * plane.
3676 * This workaround avoids occasional blank screens when self refresh is
3677 * enabled.
3678 */
3679static void
3680g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3681{
3682 u32 cntl = I915_READ(CURCNTR(pipe));
3683
3684 if ((cntl & CURSOR_MODE) == 0) {
3685 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3686
3687 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3688 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3689 intel_wait_for_vblank(dev_priv->dev, pipe);
3690 I915_WRITE(CURCNTR(pipe), cntl);
3691 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3692 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3693 }
3694}
3695
3696static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003697{
3698 struct drm_device *dev = crtc->dev;
3699 struct drm_i915_private *dev_priv = dev->dev_private;
3700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3701 int pipe = intel_crtc->pipe;
3702 int plane = intel_crtc->plane;
3703
3704 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3705 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003706 /* The fixup needs to happen before cursor is enabled */
3707 if (IS_G4X(dev))
3708 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003709 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003710 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003711
3712 hsw_enable_ips(intel_crtc);
3713
3714 mutex_lock(&dev->struct_mutex);
3715 intel_update_fbc(dev);
3716 mutex_unlock(&dev->struct_mutex);
3717}
3718
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003719static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003720{
3721 struct drm_device *dev = crtc->dev;
3722 struct drm_i915_private *dev_priv = dev->dev_private;
3723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3724 int pipe = intel_crtc->pipe;
3725 int plane = intel_crtc->plane;
3726
3727 intel_crtc_wait_for_pending_flips(crtc);
3728 drm_vblank_off(dev, pipe);
3729
3730 if (dev_priv->fbc.plane == plane)
3731 intel_disable_fbc(dev);
3732
3733 hsw_disable_ips(intel_crtc);
3734
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003735 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003736 intel_crtc_update_cursor(crtc, false);
3737 intel_disable_planes(crtc);
3738 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3739}
3740
Jesse Barnesf67a5592011-01-05 10:31:48 -08003741static void ironlake_crtc_enable(struct drm_crtc *crtc)
3742{
3743 struct drm_device *dev = crtc->dev;
3744 struct drm_i915_private *dev_priv = dev->dev_private;
3745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003746 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003747 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003748
Daniel Vetter08a48462012-07-02 11:43:47 +02003749 WARN_ON(!crtc->enabled);
3750
Jesse Barnesf67a5592011-01-05 10:31:48 -08003751 if (intel_crtc->active)
3752 return;
3753
3754 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003755
3756 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3757 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3758
Daniel Vetterf6736a12013-06-05 13:34:30 +02003759 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003760 if (encoder->pre_enable)
3761 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003762
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003763 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003764 /* Note: FDI PLL enabling _must_ be done before we enable the
3765 * cpu pipes, hence this is separate from all the other fdi/pch
3766 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003767 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003768 } else {
3769 assert_fdi_tx_disabled(dev_priv, pipe);
3770 assert_fdi_rx_disabled(dev_priv, pipe);
3771 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003772
Jesse Barnesb074cec2013-04-25 12:55:02 -07003773 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003774
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003775 /*
3776 * On ILK+ LUT must be loaded before the pipe is running but with
3777 * clocks enabled
3778 */
3779 intel_crtc_load_lut(crtc);
3780
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003781 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003782 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003783
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003784 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003785 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003786
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003787 for_each_encoder_on_crtc(dev, crtc, encoder)
3788 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003789
3790 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003791 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003792
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003793 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003794
Daniel Vetter6ce94102012-10-04 19:20:03 +02003795 /*
3796 * There seems to be a race in PCH platform hw (at least on some
3797 * outputs) where an enabled pipe still completes any pageflip right
3798 * away (as if the pipe is off) instead of waiting for vblank. As soon
3799 * as the first vblank happend, everything works as expected. Hence just
3800 * wait for one vblank before returning to avoid strange things
3801 * happening.
3802 */
3803 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003804}
3805
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003806/* IPS only exists on ULT machines and is tied to pipe A. */
3807static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3808{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003809 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003810}
3811
Paulo Zanonie4916942013-09-20 16:21:19 -03003812/*
3813 * This implements the workaround described in the "notes" section of the mode
3814 * set sequence documentation. When going from no pipes or single pipe to
3815 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3816 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3817 */
3818static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3819{
3820 struct drm_device *dev = crtc->base.dev;
3821 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3822
3823 /* We want to get the other_active_crtc only if there's only 1 other
3824 * active crtc. */
3825 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3826 if (!crtc_it->active || crtc_it == crtc)
3827 continue;
3828
3829 if (other_active_crtc)
3830 return;
3831
3832 other_active_crtc = crtc_it;
3833 }
3834 if (!other_active_crtc)
3835 return;
3836
3837 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3838 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3839}
3840
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003841static void haswell_crtc_enable(struct drm_crtc *crtc)
3842{
3843 struct drm_device *dev = crtc->dev;
3844 struct drm_i915_private *dev_priv = dev->dev_private;
3845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3846 struct intel_encoder *encoder;
3847 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003848
3849 WARN_ON(!crtc->enabled);
3850
3851 if (intel_crtc->active)
3852 return;
3853
3854 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003855
3856 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3857 if (intel_crtc->config.has_pch_encoder)
3858 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3859
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003860 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003861 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003862
3863 for_each_encoder_on_crtc(dev, crtc, encoder)
3864 if (encoder->pre_enable)
3865 encoder->pre_enable(encoder);
3866
Paulo Zanoni1f544382012-10-24 11:32:00 -02003867 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003868
Jesse Barnesb074cec2013-04-25 12:55:02 -07003869 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003870
3871 /*
3872 * On ILK+ LUT must be loaded before the pipe is running but with
3873 * clocks enabled
3874 */
3875 intel_crtc_load_lut(crtc);
3876
Paulo Zanoni1f544382012-10-24 11:32:00 -02003877 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003878 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003879
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003880 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003881 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003882
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003883 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003884 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003885
Jani Nikula8807e552013-08-30 19:40:32 +03003886 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003887 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003888 intel_opregion_notify_encoder(encoder, true);
3889 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003890
Paulo Zanonie4916942013-09-20 16:21:19 -03003891 /* If we change the relative order between pipe/planes enabling, we need
3892 * to change the workaround. */
3893 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003894 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003895}
3896
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003897static void ironlake_pfit_disable(struct intel_crtc *crtc)
3898{
3899 struct drm_device *dev = crtc->base.dev;
3900 struct drm_i915_private *dev_priv = dev->dev_private;
3901 int pipe = crtc->pipe;
3902
3903 /* To avoid upsetting the power well on haswell only disable the pfit if
3904 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003905 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003906 I915_WRITE(PF_CTL(pipe), 0);
3907 I915_WRITE(PF_WIN_POS(pipe), 0);
3908 I915_WRITE(PF_WIN_SZ(pipe), 0);
3909 }
3910}
3911
Jesse Barnes6be4a602010-09-10 10:26:01 -07003912static void ironlake_crtc_disable(struct drm_crtc *crtc)
3913{
3914 struct drm_device *dev = crtc->dev;
3915 struct drm_i915_private *dev_priv = dev->dev_private;
3916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003917 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003918 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003919 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003920
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003921 if (!intel_crtc->active)
3922 return;
3923
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003924 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003925
Daniel Vetterea9d7582012-07-10 10:42:52 +02003926 for_each_encoder_on_crtc(dev, crtc, encoder)
3927 encoder->disable(encoder);
3928
Daniel Vetterd925c592013-06-05 13:34:04 +02003929 if (intel_crtc->config.has_pch_encoder)
3930 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3931
Jesse Barnesb24e7172011-01-04 15:09:30 -08003932 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003933
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003934 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003935
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003936 for_each_encoder_on_crtc(dev, crtc, encoder)
3937 if (encoder->post_disable)
3938 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003939
Daniel Vetterd925c592013-06-05 13:34:04 +02003940 if (intel_crtc->config.has_pch_encoder) {
3941 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003942
Daniel Vetterd925c592013-06-05 13:34:04 +02003943 ironlake_disable_pch_transcoder(dev_priv, pipe);
3944 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003945
Daniel Vetterd925c592013-06-05 13:34:04 +02003946 if (HAS_PCH_CPT(dev)) {
3947 /* disable TRANS_DP_CTL */
3948 reg = TRANS_DP_CTL(pipe);
3949 temp = I915_READ(reg);
3950 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3951 TRANS_DP_PORT_SEL_MASK);
3952 temp |= TRANS_DP_PORT_SEL_NONE;
3953 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003954
Daniel Vetterd925c592013-06-05 13:34:04 +02003955 /* disable DPLL_SEL */
3956 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003957 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003958 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003959 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003960
3961 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003962 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003963
3964 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003965 }
3966
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003967 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003968 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003969
3970 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003971 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003972 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003973}
3974
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003975static void haswell_crtc_disable(struct drm_crtc *crtc)
3976{
3977 struct drm_device *dev = crtc->dev;
3978 struct drm_i915_private *dev_priv = dev->dev_private;
3979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3980 struct intel_encoder *encoder;
3981 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003982 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003983
3984 if (!intel_crtc->active)
3985 return;
3986
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003987 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003988
Jani Nikula8807e552013-08-30 19:40:32 +03003989 for_each_encoder_on_crtc(dev, crtc, encoder) {
3990 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003991 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003992 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003993
Paulo Zanoni86642812013-04-12 17:57:57 -03003994 if (intel_crtc->config.has_pch_encoder)
3995 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003996 intel_disable_pipe(dev_priv, pipe);
3997
Paulo Zanoniad80a812012-10-24 16:06:19 -02003998 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003999
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004000 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004001
Paulo Zanoni1f544382012-10-24 11:32:00 -02004002 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004003
4004 for_each_encoder_on_crtc(dev, crtc, encoder)
4005 if (encoder->post_disable)
4006 encoder->post_disable(encoder);
4007
Daniel Vetter88adfff2013-03-28 10:42:01 +01004008 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004009 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004010 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004011 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004012 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004013
4014 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004015 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004016
4017 mutex_lock(&dev->struct_mutex);
4018 intel_update_fbc(dev);
4019 mutex_unlock(&dev->struct_mutex);
4020}
4021
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004022static void ironlake_crtc_off(struct drm_crtc *crtc)
4023{
4024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004025 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004026}
4027
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004028static void haswell_crtc_off(struct drm_crtc *crtc)
4029{
4030 intel_ddi_put_crtc_pll(crtc);
4031}
4032
Jesse Barnes2dd24552013-04-25 12:55:01 -07004033static void i9xx_pfit_enable(struct intel_crtc *crtc)
4034{
4035 struct drm_device *dev = crtc->base.dev;
4036 struct drm_i915_private *dev_priv = dev->dev_private;
4037 struct intel_crtc_config *pipe_config = &crtc->config;
4038
Daniel Vetter328d8e82013-05-08 10:36:31 +02004039 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004040 return;
4041
Daniel Vetterc0b03412013-05-28 12:05:54 +02004042 /*
4043 * The panel fitter should only be adjusted whilst the pipe is disabled,
4044 * according to register description and PRM.
4045 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004046 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4047 assert_pipe_disabled(dev_priv, crtc->pipe);
4048
Jesse Barnesb074cec2013-04-25 12:55:02 -07004049 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4050 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004051
4052 /* Border color in case we don't scale up to the full screen. Black by
4053 * default, change to something else for debugging. */
4054 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004055}
4056
Imre Deak77d22dc2014-03-05 16:20:52 +02004057#define for_each_power_domain(domain, mask) \
4058 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4059 if ((1 << (domain)) & (mask))
4060
Imre Deak319be8a2014-03-04 19:22:57 +02004061enum intel_display_power_domain
4062intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004063{
Imre Deak319be8a2014-03-04 19:22:57 +02004064 struct drm_device *dev = intel_encoder->base.dev;
4065 struct intel_digital_port *intel_dig_port;
4066
4067 switch (intel_encoder->type) {
4068 case INTEL_OUTPUT_UNKNOWN:
4069 /* Only DDI platforms should ever use this output type */
4070 WARN_ON_ONCE(!HAS_DDI(dev));
4071 case INTEL_OUTPUT_DISPLAYPORT:
4072 case INTEL_OUTPUT_HDMI:
4073 case INTEL_OUTPUT_EDP:
4074 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4075 switch (intel_dig_port->port) {
4076 case PORT_A:
4077 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4078 case PORT_B:
4079 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4080 case PORT_C:
4081 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4082 case PORT_D:
4083 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4084 default:
4085 WARN_ON_ONCE(1);
4086 return POWER_DOMAIN_PORT_OTHER;
4087 }
4088 case INTEL_OUTPUT_ANALOG:
4089 return POWER_DOMAIN_PORT_CRT;
4090 case INTEL_OUTPUT_DSI:
4091 return POWER_DOMAIN_PORT_DSI;
4092 default:
4093 return POWER_DOMAIN_PORT_OTHER;
4094 }
4095}
4096
4097static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4098{
4099 struct drm_device *dev = crtc->dev;
4100 struct intel_encoder *intel_encoder;
4101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4102 enum pipe pipe = intel_crtc->pipe;
4103 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004104 unsigned long mask;
4105 enum transcoder transcoder;
4106
4107 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4108
4109 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4110 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4111 if (pfit_enabled)
4112 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4113
Imre Deak319be8a2014-03-04 19:22:57 +02004114 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4115 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4116
Imre Deak77d22dc2014-03-05 16:20:52 +02004117 return mask;
4118}
4119
4120void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4121 bool enable)
4122{
4123 if (dev_priv->power_domains.init_power_on == enable)
4124 return;
4125
4126 if (enable)
4127 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4128 else
4129 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4130
4131 dev_priv->power_domains.init_power_on = enable;
4132}
4133
4134static void modeset_update_crtc_power_domains(struct drm_device *dev)
4135{
4136 struct drm_i915_private *dev_priv = dev->dev_private;
4137 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4138 struct intel_crtc *crtc;
4139
4140 /*
4141 * First get all needed power domains, then put all unneeded, to avoid
4142 * any unnecessary toggling of the power wells.
4143 */
4144 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4145 enum intel_display_power_domain domain;
4146
4147 if (!crtc->base.enabled)
4148 continue;
4149
Imre Deak319be8a2014-03-04 19:22:57 +02004150 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004151
4152 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4153 intel_display_power_get(dev_priv, domain);
4154 }
4155
4156 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4157 enum intel_display_power_domain domain;
4158
4159 for_each_power_domain(domain, crtc->enabled_power_domains)
4160 intel_display_power_put(dev_priv, domain);
4161
4162 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4163 }
4164
4165 intel_display_set_init_power(dev_priv, false);
4166}
4167
Jesse Barnes586f49d2013-11-04 16:06:59 -08004168int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004169{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004170 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004171
Jesse Barnes586f49d2013-11-04 16:06:59 -08004172 /* Obtain SKU information */
4173 mutex_lock(&dev_priv->dpio_lock);
4174 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4175 CCK_FUSE_HPLL_FREQ_MASK;
4176 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004177
Jesse Barnes586f49d2013-11-04 16:06:59 -08004178 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004179}
4180
4181/* Adjust CDclk dividers to allow high res or save power if possible */
4182static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4183{
4184 struct drm_i915_private *dev_priv = dev->dev_private;
4185 u32 val, cmd;
4186
Imre Deakd60c4472014-03-27 17:45:10 +02004187 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4188 dev_priv->vlv_cdclk_freq = cdclk;
4189
Jesse Barnes30a970c2013-11-04 13:48:12 -08004190 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4191 cmd = 2;
4192 else if (cdclk == 266)
4193 cmd = 1;
4194 else
4195 cmd = 0;
4196
4197 mutex_lock(&dev_priv->rps.hw_lock);
4198 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4199 val &= ~DSPFREQGUAR_MASK;
4200 val |= (cmd << DSPFREQGUAR_SHIFT);
4201 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4202 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4203 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4204 50)) {
4205 DRM_ERROR("timed out waiting for CDclk change\n");
4206 }
4207 mutex_unlock(&dev_priv->rps.hw_lock);
4208
4209 if (cdclk == 400) {
4210 u32 divider, vco;
4211
4212 vco = valleyview_get_vco(dev_priv);
4213 divider = ((vco << 1) / cdclk) - 1;
4214
4215 mutex_lock(&dev_priv->dpio_lock);
4216 /* adjust cdclk divider */
4217 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4218 val &= ~0xf;
4219 val |= divider;
4220 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4221 mutex_unlock(&dev_priv->dpio_lock);
4222 }
4223
4224 mutex_lock(&dev_priv->dpio_lock);
4225 /* adjust self-refresh exit latency value */
4226 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4227 val &= ~0x7f;
4228
4229 /*
4230 * For high bandwidth configs, we set a higher latency in the bunit
4231 * so that the core display fetch happens in time to avoid underruns.
4232 */
4233 if (cdclk == 400)
4234 val |= 4500 / 250; /* 4.5 usec */
4235 else
4236 val |= 3000 / 250; /* 3.0 usec */
4237 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4238 mutex_unlock(&dev_priv->dpio_lock);
4239
4240 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4241 intel_i2c_reset(dev);
4242}
4243
Imre Deakd60c4472014-03-27 17:45:10 +02004244int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004245{
4246 int cur_cdclk, vco;
4247 int divider;
4248
4249 vco = valleyview_get_vco(dev_priv);
4250
4251 mutex_lock(&dev_priv->dpio_lock);
4252 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4253 mutex_unlock(&dev_priv->dpio_lock);
4254
4255 divider &= 0xf;
4256
4257 cur_cdclk = (vco << 1) / (divider + 1);
4258
4259 return cur_cdclk;
4260}
4261
4262static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4263 int max_pixclk)
4264{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004265 /*
4266 * Really only a few cases to deal with, as only 4 CDclks are supported:
4267 * 200MHz
4268 * 267MHz
4269 * 320MHz
4270 * 400MHz
4271 * So we check to see whether we're above 90% of the lower bin and
4272 * adjust if needed.
4273 */
4274 if (max_pixclk > 288000) {
4275 return 400;
4276 } else if (max_pixclk > 240000) {
4277 return 320;
4278 } else
4279 return 266;
4280 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4281}
4282
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004283/* compute the max pixel clock for new configuration */
4284static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004285{
4286 struct drm_device *dev = dev_priv->dev;
4287 struct intel_crtc *intel_crtc;
4288 int max_pixclk = 0;
4289
4290 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4291 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004292 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004293 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004294 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004295 }
4296
4297 return max_pixclk;
4298}
4299
4300static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004301 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004302{
4303 struct drm_i915_private *dev_priv = dev->dev_private;
4304 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004305 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004306
Imre Deakd60c4472014-03-27 17:45:10 +02004307 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4308 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004309 return;
4310
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004311 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004312 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4313 base.head)
4314 if (intel_crtc->base.enabled)
4315 *prepare_pipes |= (1 << intel_crtc->pipe);
4316}
4317
4318static void valleyview_modeset_global_resources(struct drm_device *dev)
4319{
4320 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004321 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004322 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4323
Imre Deakd60c4472014-03-27 17:45:10 +02004324 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004325 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004326 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004327}
4328
Jesse Barnes89b667f2013-04-18 14:51:36 -07004329static void valleyview_crtc_enable(struct drm_crtc *crtc)
4330{
4331 struct drm_device *dev = crtc->dev;
4332 struct drm_i915_private *dev_priv = dev->dev_private;
4333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4334 struct intel_encoder *encoder;
4335 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004336 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004337
4338 WARN_ON(!crtc->enabled);
4339
4340 if (intel_crtc->active)
4341 return;
4342
4343 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004344
Jesse Barnes89b667f2013-04-18 14:51:36 -07004345 for_each_encoder_on_crtc(dev, crtc, encoder)
4346 if (encoder->pre_pll_enable)
4347 encoder->pre_pll_enable(encoder);
4348
Jani Nikula23538ef2013-08-27 15:12:22 +03004349 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4350
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004351 if (!is_dsi)
4352 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004353
4354 for_each_encoder_on_crtc(dev, crtc, encoder)
4355 if (encoder->pre_enable)
4356 encoder->pre_enable(encoder);
4357
Jesse Barnes2dd24552013-04-25 12:55:01 -07004358 i9xx_pfit_enable(intel_crtc);
4359
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004360 intel_crtc_load_lut(crtc);
4361
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004362 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004363 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004364 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004365 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004366
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004367 intel_crtc_enable_planes(crtc);
Jani Nikula50049452013-07-30 12:20:32 +03004368
4369 for_each_encoder_on_crtc(dev, crtc, encoder)
4370 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004371}
4372
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004373static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004374{
4375 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004376 struct drm_i915_private *dev_priv = dev->dev_private;
4377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004378 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004379 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004380
Daniel Vetter08a48462012-07-02 11:43:47 +02004381 WARN_ON(!crtc->enabled);
4382
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004383 if (intel_crtc->active)
4384 return;
4385
4386 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004387
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004388 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004389 if (encoder->pre_enable)
4390 encoder->pre_enable(encoder);
4391
Daniel Vetterf6736a12013-06-05 13:34:30 +02004392 i9xx_enable_pll(intel_crtc);
4393
Jesse Barnes2dd24552013-04-25 12:55:01 -07004394 i9xx_pfit_enable(intel_crtc);
4395
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004396 intel_crtc_load_lut(crtc);
4397
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004398 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004399 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004400 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004401 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004402
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004403 intel_crtc_enable_planes(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004404
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004405 for_each_encoder_on_crtc(dev, crtc, encoder)
4406 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004407}
4408
Daniel Vetter87476d62013-04-11 16:29:06 +02004409static void i9xx_pfit_disable(struct intel_crtc *crtc)
4410{
4411 struct drm_device *dev = crtc->base.dev;
4412 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004413
4414 if (!crtc->config.gmch_pfit.control)
4415 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004416
4417 assert_pipe_disabled(dev_priv, crtc->pipe);
4418
Daniel Vetter328d8e82013-05-08 10:36:31 +02004419 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4420 I915_READ(PFIT_CONTROL));
4421 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004422}
4423
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004424static void i9xx_crtc_disable(struct drm_crtc *crtc)
4425{
4426 struct drm_device *dev = crtc->dev;
4427 struct drm_i915_private *dev_priv = dev->dev_private;
4428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004429 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004430 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004431
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004432 if (!intel_crtc->active)
4433 return;
4434
Daniel Vetterea9d7582012-07-10 10:42:52 +02004435 for_each_encoder_on_crtc(dev, crtc, encoder)
4436 encoder->disable(encoder);
4437
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004438 intel_crtc_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004439
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004440 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004441 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004442
Daniel Vetter87476d62013-04-11 16:29:06 +02004443 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004444
Jesse Barnes89b667f2013-04-18 14:51:36 -07004445 for_each_encoder_on_crtc(dev, crtc, encoder)
4446 if (encoder->post_disable)
4447 encoder->post_disable(encoder);
4448
Jesse Barnesf6071162013-10-01 10:41:38 -07004449 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4450 vlv_disable_pll(dev_priv, pipe);
4451 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004452 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004453
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004454 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004455 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004456
Chris Wilson6b383a72010-09-13 13:54:26 +01004457 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004458}
4459
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004460static void i9xx_crtc_off(struct drm_crtc *crtc)
4461{
4462}
4463
Daniel Vetter976f8a22012-07-08 22:34:21 +02004464static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4465 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004466{
4467 struct drm_device *dev = crtc->dev;
4468 struct drm_i915_master_private *master_priv;
4469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4470 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004471
4472 if (!dev->primary->master)
4473 return;
4474
4475 master_priv = dev->primary->master->driver_priv;
4476 if (!master_priv->sarea_priv)
4477 return;
4478
Jesse Barnes79e53942008-11-07 14:24:08 -08004479 switch (pipe) {
4480 case 0:
4481 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4482 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4483 break;
4484 case 1:
4485 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4486 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4487 break;
4488 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004489 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004490 break;
4491 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004492}
4493
Daniel Vetter976f8a22012-07-08 22:34:21 +02004494/**
4495 * Sets the power management mode of the pipe and plane.
4496 */
4497void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004498{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004499 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004500 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004501 struct intel_encoder *intel_encoder;
4502 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004503
Daniel Vetter976f8a22012-07-08 22:34:21 +02004504 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4505 enable |= intel_encoder->connectors_active;
4506
4507 if (enable)
4508 dev_priv->display.crtc_enable(crtc);
4509 else
4510 dev_priv->display.crtc_disable(crtc);
4511
4512 intel_crtc_update_sarea(crtc, enable);
4513}
4514
Daniel Vetter976f8a22012-07-08 22:34:21 +02004515static void intel_crtc_disable(struct drm_crtc *crtc)
4516{
4517 struct drm_device *dev = crtc->dev;
4518 struct drm_connector *connector;
4519 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004521
4522 /* crtc should still be enabled when we disable it. */
4523 WARN_ON(!crtc->enabled);
4524
4525 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004526 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004527 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004528 dev_priv->display.off(crtc);
4529
Chris Wilson931872f2012-01-16 23:01:13 +00004530 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004531 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004532 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004533
Matt Roperf4510a22014-04-01 15:22:40 -07004534 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004535 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004536 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004537 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004538 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004539 }
4540
4541 /* Update computed state. */
4542 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4543 if (!connector->encoder || !connector->encoder->crtc)
4544 continue;
4545
4546 if (connector->encoder->crtc != crtc)
4547 continue;
4548
4549 connector->dpms = DRM_MODE_DPMS_OFF;
4550 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004551 }
4552}
4553
Chris Wilsonea5b2132010-08-04 13:50:23 +01004554void intel_encoder_destroy(struct drm_encoder *encoder)
4555{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004556 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004557
Chris Wilsonea5b2132010-08-04 13:50:23 +01004558 drm_encoder_cleanup(encoder);
4559 kfree(intel_encoder);
4560}
4561
Damien Lespiau92373292013-08-08 22:28:57 +01004562/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004563 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4564 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004565static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004566{
4567 if (mode == DRM_MODE_DPMS_ON) {
4568 encoder->connectors_active = true;
4569
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004570 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004571 } else {
4572 encoder->connectors_active = false;
4573
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004574 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004575 }
4576}
4577
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004578/* Cross check the actual hw state with our own modeset state tracking (and it's
4579 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004580static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004581{
4582 if (connector->get_hw_state(connector)) {
4583 struct intel_encoder *encoder = connector->encoder;
4584 struct drm_crtc *crtc;
4585 bool encoder_enabled;
4586 enum pipe pipe;
4587
4588 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4589 connector->base.base.id,
4590 drm_get_connector_name(&connector->base));
4591
4592 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4593 "wrong connector dpms state\n");
4594 WARN(connector->base.encoder != &encoder->base,
4595 "active connector not linked to encoder\n");
4596 WARN(!encoder->connectors_active,
4597 "encoder->connectors_active not set\n");
4598
4599 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4600 WARN(!encoder_enabled, "encoder not enabled\n");
4601 if (WARN_ON(!encoder->base.crtc))
4602 return;
4603
4604 crtc = encoder->base.crtc;
4605
4606 WARN(!crtc->enabled, "crtc not enabled\n");
4607 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4608 WARN(pipe != to_intel_crtc(crtc)->pipe,
4609 "encoder active on the wrong pipe\n");
4610 }
4611}
4612
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004613/* Even simpler default implementation, if there's really no special case to
4614 * consider. */
4615void intel_connector_dpms(struct drm_connector *connector, int mode)
4616{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004617 /* All the simple cases only support two dpms states. */
4618 if (mode != DRM_MODE_DPMS_ON)
4619 mode = DRM_MODE_DPMS_OFF;
4620
4621 if (mode == connector->dpms)
4622 return;
4623
4624 connector->dpms = mode;
4625
4626 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01004627 if (connector->encoder)
4628 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004629
Daniel Vetterb9805142012-08-31 17:37:33 +02004630 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004631}
4632
Daniel Vetterf0947c32012-07-02 13:10:34 +02004633/* Simple connector->get_hw_state implementation for encoders that support only
4634 * one connector and no cloning and hence the encoder state determines the state
4635 * of the connector. */
4636bool intel_connector_get_hw_state(struct intel_connector *connector)
4637{
Daniel Vetter24929352012-07-02 20:28:59 +02004638 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004639 struct intel_encoder *encoder = connector->encoder;
4640
4641 return encoder->get_hw_state(encoder, &pipe);
4642}
4643
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004644static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4645 struct intel_crtc_config *pipe_config)
4646{
4647 struct drm_i915_private *dev_priv = dev->dev_private;
4648 struct intel_crtc *pipe_B_crtc =
4649 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4650
4651 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4652 pipe_name(pipe), pipe_config->fdi_lanes);
4653 if (pipe_config->fdi_lanes > 4) {
4654 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4655 pipe_name(pipe), pipe_config->fdi_lanes);
4656 return false;
4657 }
4658
Paulo Zanonibafb6552013-11-02 21:07:44 -07004659 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004660 if (pipe_config->fdi_lanes > 2) {
4661 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4662 pipe_config->fdi_lanes);
4663 return false;
4664 } else {
4665 return true;
4666 }
4667 }
4668
4669 if (INTEL_INFO(dev)->num_pipes == 2)
4670 return true;
4671
4672 /* Ivybridge 3 pipe is really complicated */
4673 switch (pipe) {
4674 case PIPE_A:
4675 return true;
4676 case PIPE_B:
4677 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4678 pipe_config->fdi_lanes > 2) {
4679 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4680 pipe_name(pipe), pipe_config->fdi_lanes);
4681 return false;
4682 }
4683 return true;
4684 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004685 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004686 pipe_B_crtc->config.fdi_lanes <= 2) {
4687 if (pipe_config->fdi_lanes > 2) {
4688 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4689 pipe_name(pipe), pipe_config->fdi_lanes);
4690 return false;
4691 }
4692 } else {
4693 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4694 return false;
4695 }
4696 return true;
4697 default:
4698 BUG();
4699 }
4700}
4701
Daniel Vettere29c22c2013-02-21 00:00:16 +01004702#define RETRY 1
4703static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4704 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004705{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004706 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004707 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004708 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004709 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004710
Daniel Vettere29c22c2013-02-21 00:00:16 +01004711retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004712 /* FDI is a binary signal running at ~2.7GHz, encoding
4713 * each output octet as 10 bits. The actual frequency
4714 * is stored as a divider into a 100MHz clock, and the
4715 * mode pixel clock is stored in units of 1KHz.
4716 * Hence the bw of each lane in terms of the mode signal
4717 * is:
4718 */
4719 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4720
Damien Lespiau241bfc32013-09-25 16:45:37 +01004721 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004722
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004723 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004724 pipe_config->pipe_bpp);
4725
4726 pipe_config->fdi_lanes = lane;
4727
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004728 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004729 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004730
Daniel Vettere29c22c2013-02-21 00:00:16 +01004731 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4732 intel_crtc->pipe, pipe_config);
4733 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4734 pipe_config->pipe_bpp -= 2*3;
4735 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4736 pipe_config->pipe_bpp);
4737 needs_recompute = true;
4738 pipe_config->bw_constrained = true;
4739
4740 goto retry;
4741 }
4742
4743 if (needs_recompute)
4744 return RETRY;
4745
4746 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004747}
4748
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004749static void hsw_compute_ips_config(struct intel_crtc *crtc,
4750 struct intel_crtc_config *pipe_config)
4751{
Jani Nikulad330a952014-01-21 11:24:25 +02004752 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004753 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004754 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004755}
4756
Daniel Vettera43f6e02013-06-07 23:10:32 +02004757static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004758 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004759{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004760 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004761 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004762
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004763 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004764 if (INTEL_INFO(dev)->gen < 4) {
4765 struct drm_i915_private *dev_priv = dev->dev_private;
4766 int clock_limit =
4767 dev_priv->display.get_display_clock_speed(dev);
4768
4769 /*
4770 * Enable pixel doubling when the dot clock
4771 * is > 90% of the (display) core speed.
4772 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004773 * GDG double wide on either pipe,
4774 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004775 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004776 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004777 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004778 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004779 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004780 }
4781
Damien Lespiau241bfc32013-09-25 16:45:37 +01004782 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004783 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004784 }
Chris Wilson89749352010-09-12 18:25:19 +01004785
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004786 /*
4787 * Pipe horizontal size must be even in:
4788 * - DVO ganged mode
4789 * - LVDS dual channel mode
4790 * - Double wide pipe
4791 */
4792 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4793 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4794 pipe_config->pipe_src_w &= ~1;
4795
Damien Lespiau8693a822013-05-03 18:48:11 +01004796 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4797 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004798 */
4799 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4800 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004801 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004802
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004803 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004804 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004805 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004806 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4807 * for lvds. */
4808 pipe_config->pipe_bpp = 8*3;
4809 }
4810
Damien Lespiauf5adf942013-06-24 18:29:34 +01004811 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004812 hsw_compute_ips_config(crtc, pipe_config);
4813
4814 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4815 * clock survives for now. */
4816 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4817 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004818
Daniel Vetter877d48d2013-04-19 11:24:43 +02004819 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004820 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004821
Daniel Vettere29c22c2013-02-21 00:00:16 +01004822 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004823}
4824
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004825static int valleyview_get_display_clock_speed(struct drm_device *dev)
4826{
4827 return 400000; /* FIXME */
4828}
4829
Jesse Barnese70236a2009-09-21 10:42:27 -07004830static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004831{
Jesse Barnese70236a2009-09-21 10:42:27 -07004832 return 400000;
4833}
Jesse Barnes79e53942008-11-07 14:24:08 -08004834
Jesse Barnese70236a2009-09-21 10:42:27 -07004835static int i915_get_display_clock_speed(struct drm_device *dev)
4836{
4837 return 333000;
4838}
Jesse Barnes79e53942008-11-07 14:24:08 -08004839
Jesse Barnese70236a2009-09-21 10:42:27 -07004840static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4841{
4842 return 200000;
4843}
Jesse Barnes79e53942008-11-07 14:24:08 -08004844
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004845static int pnv_get_display_clock_speed(struct drm_device *dev)
4846{
4847 u16 gcfgc = 0;
4848
4849 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4850
4851 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4852 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4853 return 267000;
4854 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4855 return 333000;
4856 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4857 return 444000;
4858 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4859 return 200000;
4860 default:
4861 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4862 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4863 return 133000;
4864 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4865 return 167000;
4866 }
4867}
4868
Jesse Barnese70236a2009-09-21 10:42:27 -07004869static int i915gm_get_display_clock_speed(struct drm_device *dev)
4870{
4871 u16 gcfgc = 0;
4872
4873 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4874
4875 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004876 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004877 else {
4878 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4879 case GC_DISPLAY_CLOCK_333_MHZ:
4880 return 333000;
4881 default:
4882 case GC_DISPLAY_CLOCK_190_200_MHZ:
4883 return 190000;
4884 }
4885 }
4886}
Jesse Barnes79e53942008-11-07 14:24:08 -08004887
Jesse Barnese70236a2009-09-21 10:42:27 -07004888static int i865_get_display_clock_speed(struct drm_device *dev)
4889{
4890 return 266000;
4891}
4892
4893static int i855_get_display_clock_speed(struct drm_device *dev)
4894{
4895 u16 hpllcc = 0;
4896 /* Assume that the hardware is in the high speed state. This
4897 * should be the default.
4898 */
4899 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4900 case GC_CLOCK_133_200:
4901 case GC_CLOCK_100_200:
4902 return 200000;
4903 case GC_CLOCK_166_250:
4904 return 250000;
4905 case GC_CLOCK_100_133:
4906 return 133000;
4907 }
4908
4909 /* Shouldn't happen */
4910 return 0;
4911}
4912
4913static int i830_get_display_clock_speed(struct drm_device *dev)
4914{
4915 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004916}
4917
Zhenyu Wang2c072452009-06-05 15:38:42 +08004918static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004919intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004920{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004921 while (*num > DATA_LINK_M_N_MASK ||
4922 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004923 *num >>= 1;
4924 *den >>= 1;
4925 }
4926}
4927
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004928static void compute_m_n(unsigned int m, unsigned int n,
4929 uint32_t *ret_m, uint32_t *ret_n)
4930{
4931 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4932 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4933 intel_reduce_m_n_ratio(ret_m, ret_n);
4934}
4935
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004936void
4937intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4938 int pixel_clock, int link_clock,
4939 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004940{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004941 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004942
4943 compute_m_n(bits_per_pixel * pixel_clock,
4944 link_clock * nlanes * 8,
4945 &m_n->gmch_m, &m_n->gmch_n);
4946
4947 compute_m_n(pixel_clock, link_clock,
4948 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004949}
4950
Chris Wilsona7615032011-01-12 17:04:08 +00004951static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4952{
Jani Nikulad330a952014-01-21 11:24:25 +02004953 if (i915.panel_use_ssc >= 0)
4954 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004955 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004956 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004957}
4958
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004959static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4960{
4961 struct drm_device *dev = crtc->dev;
4962 struct drm_i915_private *dev_priv = dev->dev_private;
4963 int refclk;
4964
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004965 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004966 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004967 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004968 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004969 refclk = dev_priv->vbt.lvds_ssc_freq;
4970 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004971 } else if (!IS_GEN2(dev)) {
4972 refclk = 96000;
4973 } else {
4974 refclk = 48000;
4975 }
4976
4977 return refclk;
4978}
4979
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004980static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004981{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004982 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004983}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004984
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004985static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4986{
4987 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004988}
4989
Daniel Vetterf47709a2013-03-28 10:42:02 +01004990static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004991 intel_clock_t *reduced_clock)
4992{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004993 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004994 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004995 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004996 u32 fp, fp2 = 0;
4997
4998 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004999 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005000 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005001 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005002 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005003 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005004 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005005 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005006 }
5007
5008 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005009 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005010
Daniel Vetterf47709a2013-03-28 10:42:02 +01005011 crtc->lowfreq_avail = false;
5012 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005013 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005014 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005015 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005016 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005017 } else {
5018 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005019 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005020 }
5021}
5022
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005023static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5024 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005025{
5026 u32 reg_val;
5027
5028 /*
5029 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5030 * and set it to a reasonable value instead.
5031 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005032 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005033 reg_val &= 0xffffff00;
5034 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005035 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005036
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005037 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005038 reg_val &= 0x8cffffff;
5039 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005040 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005041
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005042 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005043 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005044 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005045
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005046 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005047 reg_val &= 0x00ffffff;
5048 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005049 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005050}
5051
Daniel Vetterb5518422013-05-03 11:49:48 +02005052static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5053 struct intel_link_m_n *m_n)
5054{
5055 struct drm_device *dev = crtc->base.dev;
5056 struct drm_i915_private *dev_priv = dev->dev_private;
5057 int pipe = crtc->pipe;
5058
Daniel Vettere3b95f12013-05-03 11:49:49 +02005059 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5060 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5061 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5062 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005063}
5064
5065static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5066 struct intel_link_m_n *m_n)
5067{
5068 struct drm_device *dev = crtc->base.dev;
5069 struct drm_i915_private *dev_priv = dev->dev_private;
5070 int pipe = crtc->pipe;
5071 enum transcoder transcoder = crtc->config.cpu_transcoder;
5072
5073 if (INTEL_INFO(dev)->gen >= 5) {
5074 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5075 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5076 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5077 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5078 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005079 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5080 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5081 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5082 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005083 }
5084}
5085
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005086static void intel_dp_set_m_n(struct intel_crtc *crtc)
5087{
5088 if (crtc->config.has_pch_encoder)
5089 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5090 else
5091 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5092}
5093
Daniel Vetterf47709a2013-03-28 10:42:02 +01005094static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005095{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005096 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005097 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005098 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005099 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005100 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005101 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005102
Daniel Vetter09153002012-12-12 14:06:44 +01005103 mutex_lock(&dev_priv->dpio_lock);
5104
Daniel Vetterf47709a2013-03-28 10:42:02 +01005105 bestn = crtc->config.dpll.n;
5106 bestm1 = crtc->config.dpll.m1;
5107 bestm2 = crtc->config.dpll.m2;
5108 bestp1 = crtc->config.dpll.p1;
5109 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005110
Jesse Barnes89b667f2013-04-18 14:51:36 -07005111 /* See eDP HDMI DPIO driver vbios notes doc */
5112
5113 /* PLL B needs special handling */
5114 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005115 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005116
5117 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005118 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005119
5120 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005121 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005122 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005123 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005124
5125 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005126 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005127
5128 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005129 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5130 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5131 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005132 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005133
5134 /*
5135 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5136 * but we don't support that).
5137 * Note: don't use the DAC post divider as it seems unstable.
5138 */
5139 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005140 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005141
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005142 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005143 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005144
Jesse Barnes89b667f2013-04-18 14:51:36 -07005145 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005146 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005147 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005148 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005149 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005150 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005151 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005152 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005153 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005154
Jesse Barnes89b667f2013-04-18 14:51:36 -07005155 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5156 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5157 /* Use SSC source */
5158 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005159 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005160 0x0df40000);
5161 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005162 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005163 0x0df70000);
5164 } else { /* HDMI or VGA */
5165 /* Use bend source */
5166 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005167 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005168 0x0df70000);
5169 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005170 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005171 0x0df40000);
5172 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005173
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005174 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005175 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5176 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5177 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5178 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005179 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005180
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005181 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005182
Imre Deake5cbfbf2014-01-09 17:08:16 +02005183 /*
5184 * Enable DPIO clock input. We should never disable the reference
5185 * clock for pipe B, since VGA hotplug / manual detection depends
5186 * on it.
5187 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005188 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5189 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005190 /* We should never disable this, set it here for state tracking */
5191 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005192 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005193 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005194 crtc->config.dpll_hw_state.dpll = dpll;
5195
Daniel Vetteref1b4602013-06-01 17:17:04 +02005196 dpll_md = (crtc->config.pixel_multiplier - 1)
5197 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005198 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5199
Daniel Vetter09153002012-12-12 14:06:44 +01005200 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005201}
5202
Daniel Vetterf47709a2013-03-28 10:42:02 +01005203static void i9xx_update_pll(struct intel_crtc *crtc,
5204 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005205 int num_connectors)
5206{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005207 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005208 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005209 u32 dpll;
5210 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005211 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005212
Daniel Vetterf47709a2013-03-28 10:42:02 +01005213 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305214
Daniel Vetterf47709a2013-03-28 10:42:02 +01005215 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5216 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005217
5218 dpll = DPLL_VGA_MODE_DIS;
5219
Daniel Vetterf47709a2013-03-28 10:42:02 +01005220 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005221 dpll |= DPLLB_MODE_LVDS;
5222 else
5223 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005224
Daniel Vetteref1b4602013-06-01 17:17:04 +02005225 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005226 dpll |= (crtc->config.pixel_multiplier - 1)
5227 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005228 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005229
5230 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005231 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005232
Daniel Vetterf47709a2013-03-28 10:42:02 +01005233 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005234 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005235
5236 /* compute bitmask from p1 value */
5237 if (IS_PINEVIEW(dev))
5238 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5239 else {
5240 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5241 if (IS_G4X(dev) && reduced_clock)
5242 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5243 }
5244 switch (clock->p2) {
5245 case 5:
5246 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5247 break;
5248 case 7:
5249 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5250 break;
5251 case 10:
5252 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5253 break;
5254 case 14:
5255 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5256 break;
5257 }
5258 if (INTEL_INFO(dev)->gen >= 4)
5259 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5260
Daniel Vetter09ede542013-04-30 14:01:45 +02005261 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005262 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005263 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005264 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5265 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5266 else
5267 dpll |= PLL_REF_INPUT_DREFCLK;
5268
5269 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005270 crtc->config.dpll_hw_state.dpll = dpll;
5271
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005272 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005273 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5274 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005275 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005276 }
5277}
5278
Daniel Vetterf47709a2013-03-28 10:42:02 +01005279static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005280 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005281 int num_connectors)
5282{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005283 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005284 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005285 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005286 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005287
Daniel Vetterf47709a2013-03-28 10:42:02 +01005288 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305289
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005290 dpll = DPLL_VGA_MODE_DIS;
5291
Daniel Vetterf47709a2013-03-28 10:42:02 +01005292 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005293 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5294 } else {
5295 if (clock->p1 == 2)
5296 dpll |= PLL_P1_DIVIDE_BY_TWO;
5297 else
5298 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5299 if (clock->p2 == 4)
5300 dpll |= PLL_P2_DIVIDE_BY_4;
5301 }
5302
Daniel Vetter4a33e482013-07-06 12:52:05 +02005303 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5304 dpll |= DPLL_DVO_2X_MODE;
5305
Daniel Vetterf47709a2013-03-28 10:42:02 +01005306 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005307 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5308 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5309 else
5310 dpll |= PLL_REF_INPUT_DREFCLK;
5311
5312 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005313 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005314}
5315
Daniel Vetter8a654f32013-06-01 17:16:22 +02005316static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005317{
5318 struct drm_device *dev = intel_crtc->base.dev;
5319 struct drm_i915_private *dev_priv = dev->dev_private;
5320 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005321 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005322 struct drm_display_mode *adjusted_mode =
5323 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005324 uint32_t crtc_vtotal, crtc_vblank_end;
5325 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005326
5327 /* We need to be careful not to changed the adjusted mode, for otherwise
5328 * the hw state checker will get angry at the mismatch. */
5329 crtc_vtotal = adjusted_mode->crtc_vtotal;
5330 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005331
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005332 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005333 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005334 crtc_vtotal -= 1;
5335 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005336
5337 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5338 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5339 else
5340 vsyncshift = adjusted_mode->crtc_hsync_start -
5341 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005342 if (vsyncshift < 0)
5343 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005344 }
5345
5346 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005347 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005348
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005349 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005350 (adjusted_mode->crtc_hdisplay - 1) |
5351 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005352 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005353 (adjusted_mode->crtc_hblank_start - 1) |
5354 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005355 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005356 (adjusted_mode->crtc_hsync_start - 1) |
5357 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5358
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005359 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005360 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005361 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005362 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005363 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005364 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005365 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005366 (adjusted_mode->crtc_vsync_start - 1) |
5367 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5368
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005369 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5370 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5371 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5372 * bits. */
5373 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5374 (pipe == PIPE_B || pipe == PIPE_C))
5375 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5376
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005377 /* pipesrc controls the size that is scaled from, which should
5378 * always be the user's requested size.
5379 */
5380 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005381 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5382 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005383}
5384
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005385static void intel_get_pipe_timings(struct intel_crtc *crtc,
5386 struct intel_crtc_config *pipe_config)
5387{
5388 struct drm_device *dev = crtc->base.dev;
5389 struct drm_i915_private *dev_priv = dev->dev_private;
5390 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5391 uint32_t tmp;
5392
5393 tmp = I915_READ(HTOTAL(cpu_transcoder));
5394 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5395 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5396 tmp = I915_READ(HBLANK(cpu_transcoder));
5397 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5398 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5399 tmp = I915_READ(HSYNC(cpu_transcoder));
5400 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5401 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5402
5403 tmp = I915_READ(VTOTAL(cpu_transcoder));
5404 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5405 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5406 tmp = I915_READ(VBLANK(cpu_transcoder));
5407 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5408 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5409 tmp = I915_READ(VSYNC(cpu_transcoder));
5410 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5411 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5412
5413 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5414 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5415 pipe_config->adjusted_mode.crtc_vtotal += 1;
5416 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5417 }
5418
5419 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005420 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5421 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5422
5423 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5424 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005425}
5426
Daniel Vetterf6a83282014-02-11 15:28:57 -08005427void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5428 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005429{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005430 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5431 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5432 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5433 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005434
Daniel Vetterf6a83282014-02-11 15:28:57 -08005435 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5436 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5437 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5438 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005439
Daniel Vetterf6a83282014-02-11 15:28:57 -08005440 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005441
Daniel Vetterf6a83282014-02-11 15:28:57 -08005442 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5443 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005444}
5445
Daniel Vetter84b046f2013-02-19 18:48:54 +01005446static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5447{
5448 struct drm_device *dev = intel_crtc->base.dev;
5449 struct drm_i915_private *dev_priv = dev->dev_private;
5450 uint32_t pipeconf;
5451
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005452 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005453
Daniel Vetter67c72a12013-09-24 11:46:14 +02005454 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5455 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5456 pipeconf |= PIPECONF_ENABLE;
5457
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005458 if (intel_crtc->config.double_wide)
5459 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005460
Daniel Vetterff9ce462013-04-24 14:57:17 +02005461 /* only g4x and later have fancy bpc/dither controls */
5462 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005463 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5464 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5465 pipeconf |= PIPECONF_DITHER_EN |
5466 PIPECONF_DITHER_TYPE_SP;
5467
5468 switch (intel_crtc->config.pipe_bpp) {
5469 case 18:
5470 pipeconf |= PIPECONF_6BPC;
5471 break;
5472 case 24:
5473 pipeconf |= PIPECONF_8BPC;
5474 break;
5475 case 30:
5476 pipeconf |= PIPECONF_10BPC;
5477 break;
5478 default:
5479 /* Case prevented by intel_choose_pipe_bpp_dither. */
5480 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005481 }
5482 }
5483
5484 if (HAS_PIPE_CXSR(dev)) {
5485 if (intel_crtc->lowfreq_avail) {
5486 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5487 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5488 } else {
5489 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005490 }
5491 }
5492
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005493 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5494 if (INTEL_INFO(dev)->gen < 4 ||
5495 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5496 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5497 else
5498 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5499 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005500 pipeconf |= PIPECONF_PROGRESSIVE;
5501
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005502 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5503 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005504
Daniel Vetter84b046f2013-02-19 18:48:54 +01005505 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5506 POSTING_READ(PIPECONF(intel_crtc->pipe));
5507}
5508
Eric Anholtf564048e2011-03-30 13:01:02 -07005509static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005510 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005511 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005512{
5513 struct drm_device *dev = crtc->dev;
5514 struct drm_i915_private *dev_priv = dev->dev_private;
5515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5516 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005517 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005518 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005519 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005520 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005521 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005522 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005523 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005524 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005525 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005526
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005527 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005528 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005529 case INTEL_OUTPUT_LVDS:
5530 is_lvds = true;
5531 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005532 case INTEL_OUTPUT_DSI:
5533 is_dsi = true;
5534 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005535 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005536
Eric Anholtc751ce42010-03-25 11:48:48 -07005537 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005538 }
5539
Jani Nikulaf2335332013-09-13 11:03:09 +03005540 if (is_dsi)
5541 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005542
Jani Nikulaf2335332013-09-13 11:03:09 +03005543 if (!intel_crtc->config.clock_set) {
5544 refclk = i9xx_get_refclk(crtc, num_connectors);
5545
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005546 /*
5547 * Returns a set of divisors for the desired target clock with
5548 * the given refclk, or FALSE. The returned values represent
5549 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5550 * 2) / p1 / p2.
5551 */
5552 limit = intel_limit(crtc, refclk);
5553 ok = dev_priv->display.find_dpll(limit, crtc,
5554 intel_crtc->config.port_clock,
5555 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005556 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005557 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5558 return -EINVAL;
5559 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005560
Jani Nikulaf2335332013-09-13 11:03:09 +03005561 if (is_lvds && dev_priv->lvds_downclock_avail) {
5562 /*
5563 * Ensure we match the reduced clock's P to the target
5564 * clock. If the clocks don't match, we can't switch
5565 * the display clock by using the FP0/FP1. In such case
5566 * we will disable the LVDS downclock feature.
5567 */
5568 has_reduced_clock =
5569 dev_priv->display.find_dpll(limit, crtc,
5570 dev_priv->lvds_downclock,
5571 refclk, &clock,
5572 &reduced_clock);
5573 }
5574 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005575 intel_crtc->config.dpll.n = clock.n;
5576 intel_crtc->config.dpll.m1 = clock.m1;
5577 intel_crtc->config.dpll.m2 = clock.m2;
5578 intel_crtc->config.dpll.p1 = clock.p1;
5579 intel_crtc->config.dpll.p2 = clock.p2;
5580 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005581
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005582 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005583 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305584 has_reduced_clock ? &reduced_clock : NULL,
5585 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005586 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005587 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005588 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005589 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005590 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005591 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005592 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005593
Jani Nikulaf2335332013-09-13 11:03:09 +03005594skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005595 /* Set up the display plane register */
5596 dspcntr = DISPPLANE_GAMMA_ENABLE;
5597
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005598 if (!IS_VALLEYVIEW(dev)) {
5599 if (pipe == 0)
5600 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5601 else
5602 dspcntr |= DISPPLANE_SEL_PIPE_B;
5603 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005604
Ville Syrjälä2070f002014-03-31 18:21:25 +03005605 if (intel_crtc->config.has_dp_encoder)
5606 intel_dp_set_m_n(intel_crtc);
5607
Daniel Vetter8a654f32013-06-01 17:16:22 +02005608 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005609
5610 /* pipesrc and dspsize control the size that is scaled from,
5611 * which should always be the user's requested size.
5612 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005613 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005614 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5615 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005616 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005617
Daniel Vetter84b046f2013-02-19 18:48:54 +01005618 i9xx_set_pipeconf(intel_crtc);
5619
Eric Anholtf564048e2011-03-30 13:01:02 -07005620 I915_WRITE(DSPCNTR(plane), dspcntr);
5621 POSTING_READ(DSPCNTR(plane));
5622
Daniel Vetter94352cf2012-07-05 22:51:56 +02005623 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005624
Eric Anholtf564048e2011-03-30 13:01:02 -07005625 return ret;
5626}
5627
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005628static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5629 struct intel_crtc_config *pipe_config)
5630{
5631 struct drm_device *dev = crtc->base.dev;
5632 struct drm_i915_private *dev_priv = dev->dev_private;
5633 uint32_t tmp;
5634
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005635 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5636 return;
5637
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005638 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005639 if (!(tmp & PFIT_ENABLE))
5640 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005641
Daniel Vetter06922822013-07-11 13:35:40 +02005642 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005643 if (INTEL_INFO(dev)->gen < 4) {
5644 if (crtc->pipe != PIPE_B)
5645 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005646 } else {
5647 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5648 return;
5649 }
5650
Daniel Vetter06922822013-07-11 13:35:40 +02005651 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005652 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5653 if (INTEL_INFO(dev)->gen < 5)
5654 pipe_config->gmch_pfit.lvds_border_bits =
5655 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5656}
5657
Jesse Barnesacbec812013-09-20 11:29:32 -07005658static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5659 struct intel_crtc_config *pipe_config)
5660{
5661 struct drm_device *dev = crtc->base.dev;
5662 struct drm_i915_private *dev_priv = dev->dev_private;
5663 int pipe = pipe_config->cpu_transcoder;
5664 intel_clock_t clock;
5665 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005666 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005667
5668 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005669 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005670 mutex_unlock(&dev_priv->dpio_lock);
5671
5672 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5673 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5674 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5675 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5676 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5677
Ville Syrjäläf6466282013-10-14 14:50:31 +03005678 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005679
Ville Syrjäläf6466282013-10-14 14:50:31 +03005680 /* clock.dot is the fast clock */
5681 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005682}
5683
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005684static void i9xx_get_plane_config(struct intel_crtc *crtc,
5685 struct intel_plane_config *plane_config)
5686{
5687 struct drm_device *dev = crtc->base.dev;
5688 struct drm_i915_private *dev_priv = dev->dev_private;
5689 u32 val, base, offset;
5690 int pipe = crtc->pipe, plane = crtc->plane;
5691 int fourcc, pixel_format;
5692 int aligned_height;
5693
Dave Airlie66e514c2014-04-03 07:51:54 +10005694 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5695 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005696 DRM_DEBUG_KMS("failed to alloc fb\n");
5697 return;
5698 }
5699
5700 val = I915_READ(DSPCNTR(plane));
5701
5702 if (INTEL_INFO(dev)->gen >= 4)
5703 if (val & DISPPLANE_TILED)
5704 plane_config->tiled = true;
5705
5706 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5707 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005708 crtc->base.primary->fb->pixel_format = fourcc;
5709 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005710 drm_format_plane_cpp(fourcc, 0) * 8;
5711
5712 if (INTEL_INFO(dev)->gen >= 4) {
5713 if (plane_config->tiled)
5714 offset = I915_READ(DSPTILEOFF(plane));
5715 else
5716 offset = I915_READ(DSPLINOFF(plane));
5717 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5718 } else {
5719 base = I915_READ(DSPADDR(plane));
5720 }
5721 plane_config->base = base;
5722
5723 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005724 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5725 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005726
5727 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005728 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005729
Dave Airlie66e514c2014-04-03 07:51:54 +10005730 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005731 plane_config->tiled);
5732
Dave Airlie66e514c2014-04-03 07:51:54 +10005733 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005734 aligned_height, PAGE_SIZE);
5735
5736 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005737 pipe, plane, crtc->base.primary->fb->width,
5738 crtc->base.primary->fb->height,
5739 crtc->base.primary->fb->bits_per_pixel, base,
5740 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005741 plane_config->size);
5742
5743}
5744
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005745static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5746 struct intel_crtc_config *pipe_config)
5747{
5748 struct drm_device *dev = crtc->base.dev;
5749 struct drm_i915_private *dev_priv = dev->dev_private;
5750 uint32_t tmp;
5751
Imre Deakb5482bd2014-03-05 16:20:55 +02005752 if (!intel_display_power_enabled(dev_priv,
5753 POWER_DOMAIN_PIPE(crtc->pipe)))
5754 return false;
5755
Daniel Vettere143a212013-07-04 12:01:15 +02005756 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005757 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005758
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005759 tmp = I915_READ(PIPECONF(crtc->pipe));
5760 if (!(tmp & PIPECONF_ENABLE))
5761 return false;
5762
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005763 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5764 switch (tmp & PIPECONF_BPC_MASK) {
5765 case PIPECONF_6BPC:
5766 pipe_config->pipe_bpp = 18;
5767 break;
5768 case PIPECONF_8BPC:
5769 pipe_config->pipe_bpp = 24;
5770 break;
5771 case PIPECONF_10BPC:
5772 pipe_config->pipe_bpp = 30;
5773 break;
5774 default:
5775 break;
5776 }
5777 }
5778
Ville Syrjälä282740f2013-09-04 18:30:03 +03005779 if (INTEL_INFO(dev)->gen < 4)
5780 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5781
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005782 intel_get_pipe_timings(crtc, pipe_config);
5783
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005784 i9xx_get_pfit_config(crtc, pipe_config);
5785
Daniel Vetter6c49f242013-06-06 12:45:25 +02005786 if (INTEL_INFO(dev)->gen >= 4) {
5787 tmp = I915_READ(DPLL_MD(crtc->pipe));
5788 pipe_config->pixel_multiplier =
5789 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5790 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005791 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005792 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5793 tmp = I915_READ(DPLL(crtc->pipe));
5794 pipe_config->pixel_multiplier =
5795 ((tmp & SDVO_MULTIPLIER_MASK)
5796 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5797 } else {
5798 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5799 * port and will be fixed up in the encoder->get_config
5800 * function. */
5801 pipe_config->pixel_multiplier = 1;
5802 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005803 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5804 if (!IS_VALLEYVIEW(dev)) {
5805 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5806 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005807 } else {
5808 /* Mask out read-only status bits. */
5809 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5810 DPLL_PORTC_READY_MASK |
5811 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005812 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005813
Jesse Barnesacbec812013-09-20 11:29:32 -07005814 if (IS_VALLEYVIEW(dev))
5815 vlv_crtc_clock_get(crtc, pipe_config);
5816 else
5817 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005818
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005819 return true;
5820}
5821
Paulo Zanonidde86e22012-12-01 12:04:25 -02005822static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005823{
5824 struct drm_i915_private *dev_priv = dev->dev_private;
5825 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005826 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005827 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005828 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005829 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005830 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005831 bool has_ck505 = false;
5832 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005833
5834 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005835 list_for_each_entry(encoder, &mode_config->encoder_list,
5836 base.head) {
5837 switch (encoder->type) {
5838 case INTEL_OUTPUT_LVDS:
5839 has_panel = true;
5840 has_lvds = true;
5841 break;
5842 case INTEL_OUTPUT_EDP:
5843 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005844 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005845 has_cpu_edp = true;
5846 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005847 }
5848 }
5849
Keith Packard99eb6a02011-09-26 14:29:12 -07005850 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005851 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005852 can_ssc = has_ck505;
5853 } else {
5854 has_ck505 = false;
5855 can_ssc = true;
5856 }
5857
Imre Deak2de69052013-05-08 13:14:04 +03005858 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5859 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005860
5861 /* Ironlake: try to setup display ref clock before DPLL
5862 * enabling. This is only under driver's control after
5863 * PCH B stepping, previous chipset stepping should be
5864 * ignoring this setting.
5865 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005866 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005867
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005868 /* As we must carefully and slowly disable/enable each source in turn,
5869 * compute the final state we want first and check if we need to
5870 * make any changes at all.
5871 */
5872 final = val;
5873 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005874 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005875 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005876 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005877 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5878
5879 final &= ~DREF_SSC_SOURCE_MASK;
5880 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5881 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005882
Keith Packard199e5d72011-09-22 12:01:57 -07005883 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005884 final |= DREF_SSC_SOURCE_ENABLE;
5885
5886 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5887 final |= DREF_SSC1_ENABLE;
5888
5889 if (has_cpu_edp) {
5890 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5891 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5892 else
5893 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5894 } else
5895 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5896 } else {
5897 final |= DREF_SSC_SOURCE_DISABLE;
5898 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5899 }
5900
5901 if (final == val)
5902 return;
5903
5904 /* Always enable nonspread source */
5905 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5906
5907 if (has_ck505)
5908 val |= DREF_NONSPREAD_CK505_ENABLE;
5909 else
5910 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5911
5912 if (has_panel) {
5913 val &= ~DREF_SSC_SOURCE_MASK;
5914 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005915
Keith Packard199e5d72011-09-22 12:01:57 -07005916 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005917 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005918 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005919 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005920 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005921 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005922
5923 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005924 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005925 POSTING_READ(PCH_DREF_CONTROL);
5926 udelay(200);
5927
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005928 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005929
5930 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005931 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005932 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005933 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005934 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005935 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005936 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005937 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005938 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005939 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005940
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005941 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005942 POSTING_READ(PCH_DREF_CONTROL);
5943 udelay(200);
5944 } else {
5945 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5946
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005947 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005948
5949 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005950 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005951
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005952 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005953 POSTING_READ(PCH_DREF_CONTROL);
5954 udelay(200);
5955
5956 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005957 val &= ~DREF_SSC_SOURCE_MASK;
5958 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005959
5960 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005961 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005962
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005963 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005964 POSTING_READ(PCH_DREF_CONTROL);
5965 udelay(200);
5966 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005967
5968 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005969}
5970
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005971static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005972{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005973 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005974
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005975 tmp = I915_READ(SOUTH_CHICKEN2);
5976 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5977 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005978
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005979 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5980 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5981 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005982
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005983 tmp = I915_READ(SOUTH_CHICKEN2);
5984 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5985 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005986
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005987 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5988 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5989 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005990}
5991
5992/* WaMPhyProgramming:hsw */
5993static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5994{
5995 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005996
5997 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5998 tmp &= ~(0xFF << 24);
5999 tmp |= (0x12 << 24);
6000 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6001
Paulo Zanonidde86e22012-12-01 12:04:25 -02006002 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6003 tmp |= (1 << 11);
6004 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6005
6006 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6007 tmp |= (1 << 11);
6008 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6009
Paulo Zanonidde86e22012-12-01 12:04:25 -02006010 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6011 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6012 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6013
6014 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6015 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6016 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6017
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006018 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6019 tmp &= ~(7 << 13);
6020 tmp |= (5 << 13);
6021 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006022
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006023 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6024 tmp &= ~(7 << 13);
6025 tmp |= (5 << 13);
6026 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006027
6028 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6029 tmp &= ~0xFF;
6030 tmp |= 0x1C;
6031 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6032
6033 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6034 tmp &= ~0xFF;
6035 tmp |= 0x1C;
6036 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6037
6038 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6039 tmp &= ~(0xFF << 16);
6040 tmp |= (0x1C << 16);
6041 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6042
6043 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6044 tmp &= ~(0xFF << 16);
6045 tmp |= (0x1C << 16);
6046 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6047
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006048 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6049 tmp |= (1 << 27);
6050 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006051
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006052 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6053 tmp |= (1 << 27);
6054 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006055
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006056 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6057 tmp &= ~(0xF << 28);
6058 tmp |= (4 << 28);
6059 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006060
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006061 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6062 tmp &= ~(0xF << 28);
6063 tmp |= (4 << 28);
6064 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006065}
6066
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006067/* Implements 3 different sequences from BSpec chapter "Display iCLK
6068 * Programming" based on the parameters passed:
6069 * - Sequence to enable CLKOUT_DP
6070 * - Sequence to enable CLKOUT_DP without spread
6071 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6072 */
6073static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6074 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006075{
6076 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006077 uint32_t reg, tmp;
6078
6079 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6080 with_spread = true;
6081 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6082 with_fdi, "LP PCH doesn't have FDI\n"))
6083 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006084
6085 mutex_lock(&dev_priv->dpio_lock);
6086
6087 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6088 tmp &= ~SBI_SSCCTL_DISABLE;
6089 tmp |= SBI_SSCCTL_PATHALT;
6090 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6091
6092 udelay(24);
6093
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006094 if (with_spread) {
6095 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6096 tmp &= ~SBI_SSCCTL_PATHALT;
6097 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006098
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006099 if (with_fdi) {
6100 lpt_reset_fdi_mphy(dev_priv);
6101 lpt_program_fdi_mphy(dev_priv);
6102 }
6103 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006104
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006105 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6106 SBI_GEN0 : SBI_DBUFF0;
6107 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6108 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6109 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006110
6111 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006112}
6113
Paulo Zanoni47701c32013-07-23 11:19:25 -03006114/* Sequence to disable CLKOUT_DP */
6115static void lpt_disable_clkout_dp(struct drm_device *dev)
6116{
6117 struct drm_i915_private *dev_priv = dev->dev_private;
6118 uint32_t reg, tmp;
6119
6120 mutex_lock(&dev_priv->dpio_lock);
6121
6122 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6123 SBI_GEN0 : SBI_DBUFF0;
6124 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6125 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6126 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6127
6128 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6129 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6130 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6131 tmp |= SBI_SSCCTL_PATHALT;
6132 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6133 udelay(32);
6134 }
6135 tmp |= SBI_SSCCTL_DISABLE;
6136 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6137 }
6138
6139 mutex_unlock(&dev_priv->dpio_lock);
6140}
6141
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006142static void lpt_init_pch_refclk(struct drm_device *dev)
6143{
6144 struct drm_mode_config *mode_config = &dev->mode_config;
6145 struct intel_encoder *encoder;
6146 bool has_vga = false;
6147
6148 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6149 switch (encoder->type) {
6150 case INTEL_OUTPUT_ANALOG:
6151 has_vga = true;
6152 break;
6153 }
6154 }
6155
Paulo Zanoni47701c32013-07-23 11:19:25 -03006156 if (has_vga)
6157 lpt_enable_clkout_dp(dev, true, true);
6158 else
6159 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006160}
6161
Paulo Zanonidde86e22012-12-01 12:04:25 -02006162/*
6163 * Initialize reference clocks when the driver loads
6164 */
6165void intel_init_pch_refclk(struct drm_device *dev)
6166{
6167 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6168 ironlake_init_pch_refclk(dev);
6169 else if (HAS_PCH_LPT(dev))
6170 lpt_init_pch_refclk(dev);
6171}
6172
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006173static int ironlake_get_refclk(struct drm_crtc *crtc)
6174{
6175 struct drm_device *dev = crtc->dev;
6176 struct drm_i915_private *dev_priv = dev->dev_private;
6177 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006178 int num_connectors = 0;
6179 bool is_lvds = false;
6180
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006181 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006182 switch (encoder->type) {
6183 case INTEL_OUTPUT_LVDS:
6184 is_lvds = true;
6185 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006186 }
6187 num_connectors++;
6188 }
6189
6190 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006191 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006192 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006193 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006194 }
6195
6196 return 120000;
6197}
6198
Daniel Vetter6ff93602013-04-19 11:24:36 +02006199static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006200{
6201 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6203 int pipe = intel_crtc->pipe;
6204 uint32_t val;
6205
Daniel Vetter78114072013-06-13 00:54:57 +02006206 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006207
Daniel Vetter965e0c42013-03-27 00:44:57 +01006208 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006209 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006210 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006211 break;
6212 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006213 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006214 break;
6215 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006216 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006217 break;
6218 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006219 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006220 break;
6221 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006222 /* Case prevented by intel_choose_pipe_bpp_dither. */
6223 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006224 }
6225
Daniel Vetterd8b32242013-04-25 17:54:44 +02006226 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006227 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6228
Daniel Vetter6ff93602013-04-19 11:24:36 +02006229 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006230 val |= PIPECONF_INTERLACED_ILK;
6231 else
6232 val |= PIPECONF_PROGRESSIVE;
6233
Daniel Vetter50f3b012013-03-27 00:44:56 +01006234 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006235 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006236
Paulo Zanonic8203562012-09-12 10:06:29 -03006237 I915_WRITE(PIPECONF(pipe), val);
6238 POSTING_READ(PIPECONF(pipe));
6239}
6240
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006241/*
6242 * Set up the pipe CSC unit.
6243 *
6244 * Currently only full range RGB to limited range RGB conversion
6245 * is supported, but eventually this should handle various
6246 * RGB<->YCbCr scenarios as well.
6247 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006248static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006249{
6250 struct drm_device *dev = crtc->dev;
6251 struct drm_i915_private *dev_priv = dev->dev_private;
6252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6253 int pipe = intel_crtc->pipe;
6254 uint16_t coeff = 0x7800; /* 1.0 */
6255
6256 /*
6257 * TODO: Check what kind of values actually come out of the pipe
6258 * with these coeff/postoff values and adjust to get the best
6259 * accuracy. Perhaps we even need to take the bpc value into
6260 * consideration.
6261 */
6262
Daniel Vetter50f3b012013-03-27 00:44:56 +01006263 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006264 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6265
6266 /*
6267 * GY/GU and RY/RU should be the other way around according
6268 * to BSpec, but reality doesn't agree. Just set them up in
6269 * a way that results in the correct picture.
6270 */
6271 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6272 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6273
6274 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6275 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6276
6277 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6278 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6279
6280 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6281 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6282 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6283
6284 if (INTEL_INFO(dev)->gen > 6) {
6285 uint16_t postoff = 0;
6286
Daniel Vetter50f3b012013-03-27 00:44:56 +01006287 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006288 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006289
6290 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6291 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6292 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6293
6294 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6295 } else {
6296 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6297
Daniel Vetter50f3b012013-03-27 00:44:56 +01006298 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006299 mode |= CSC_BLACK_SCREEN_OFFSET;
6300
6301 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6302 }
6303}
6304
Daniel Vetter6ff93602013-04-19 11:24:36 +02006305static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006306{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006307 struct drm_device *dev = crtc->dev;
6308 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006310 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006311 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006312 uint32_t val;
6313
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006314 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006315
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006316 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006317 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6318
Daniel Vetter6ff93602013-04-19 11:24:36 +02006319 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006320 val |= PIPECONF_INTERLACED_ILK;
6321 else
6322 val |= PIPECONF_PROGRESSIVE;
6323
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006324 I915_WRITE(PIPECONF(cpu_transcoder), val);
6325 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006326
6327 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6328 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006329
6330 if (IS_BROADWELL(dev)) {
6331 val = 0;
6332
6333 switch (intel_crtc->config.pipe_bpp) {
6334 case 18:
6335 val |= PIPEMISC_DITHER_6_BPC;
6336 break;
6337 case 24:
6338 val |= PIPEMISC_DITHER_8_BPC;
6339 break;
6340 case 30:
6341 val |= PIPEMISC_DITHER_10_BPC;
6342 break;
6343 case 36:
6344 val |= PIPEMISC_DITHER_12_BPC;
6345 break;
6346 default:
6347 /* Case prevented by pipe_config_set_bpp. */
6348 BUG();
6349 }
6350
6351 if (intel_crtc->config.dither)
6352 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6353
6354 I915_WRITE(PIPEMISC(pipe), val);
6355 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006356}
6357
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006358static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006359 intel_clock_t *clock,
6360 bool *has_reduced_clock,
6361 intel_clock_t *reduced_clock)
6362{
6363 struct drm_device *dev = crtc->dev;
6364 struct drm_i915_private *dev_priv = dev->dev_private;
6365 struct intel_encoder *intel_encoder;
6366 int refclk;
6367 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006368 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006369
6370 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6371 switch (intel_encoder->type) {
6372 case INTEL_OUTPUT_LVDS:
6373 is_lvds = true;
6374 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006375 }
6376 }
6377
6378 refclk = ironlake_get_refclk(crtc);
6379
6380 /*
6381 * Returns a set of divisors for the desired target clock with the given
6382 * refclk, or FALSE. The returned values represent the clock equation:
6383 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6384 */
6385 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006386 ret = dev_priv->display.find_dpll(limit, crtc,
6387 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006388 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006389 if (!ret)
6390 return false;
6391
6392 if (is_lvds && dev_priv->lvds_downclock_avail) {
6393 /*
6394 * Ensure we match the reduced clock's P to the target clock.
6395 * If the clocks don't match, we can't switch the display clock
6396 * by using the FP0/FP1. In such case we will disable the LVDS
6397 * downclock feature.
6398 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006399 *has_reduced_clock =
6400 dev_priv->display.find_dpll(limit, crtc,
6401 dev_priv->lvds_downclock,
6402 refclk, clock,
6403 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006404 }
6405
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006406 return true;
6407}
6408
Paulo Zanonid4b19312012-11-29 11:29:32 -02006409int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6410{
6411 /*
6412 * Account for spread spectrum to avoid
6413 * oversubscribing the link. Max center spread
6414 * is 2.5%; use 5% for safety's sake.
6415 */
6416 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006417 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006418}
6419
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006420static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006421{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006422 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006423}
6424
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006425static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006426 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006427 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006428{
6429 struct drm_crtc *crtc = &intel_crtc->base;
6430 struct drm_device *dev = crtc->dev;
6431 struct drm_i915_private *dev_priv = dev->dev_private;
6432 struct intel_encoder *intel_encoder;
6433 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006434 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006435 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006436
6437 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6438 switch (intel_encoder->type) {
6439 case INTEL_OUTPUT_LVDS:
6440 is_lvds = true;
6441 break;
6442 case INTEL_OUTPUT_SDVO:
6443 case INTEL_OUTPUT_HDMI:
6444 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006445 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006446 }
6447
6448 num_connectors++;
6449 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006450
Chris Wilsonc1858122010-12-03 21:35:48 +00006451 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006452 factor = 21;
6453 if (is_lvds) {
6454 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006455 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006456 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006457 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006458 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006459 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006460
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006461 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006462 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006463
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006464 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6465 *fp2 |= FP_CB_TUNE;
6466
Chris Wilson5eddb702010-09-11 13:48:45 +01006467 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006468
Eric Anholta07d6782011-03-30 13:01:08 -07006469 if (is_lvds)
6470 dpll |= DPLLB_MODE_LVDS;
6471 else
6472 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006473
Daniel Vetteref1b4602013-06-01 17:17:04 +02006474 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6475 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006476
6477 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006478 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006479 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006480 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006481
Eric Anholta07d6782011-03-30 13:01:08 -07006482 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006483 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006484 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006485 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006486
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006487 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006488 case 5:
6489 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6490 break;
6491 case 7:
6492 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6493 break;
6494 case 10:
6495 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6496 break;
6497 case 14:
6498 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6499 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006500 }
6501
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006502 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006503 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006504 else
6505 dpll |= PLL_REF_INPUT_DREFCLK;
6506
Daniel Vetter959e16d2013-06-05 13:34:21 +02006507 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006508}
6509
Jesse Barnes79e53942008-11-07 14:24:08 -08006510static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006511 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006512 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006513{
6514 struct drm_device *dev = crtc->dev;
6515 struct drm_i915_private *dev_priv = dev->dev_private;
6516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6517 int pipe = intel_crtc->pipe;
6518 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006519 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006520 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006521 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006522 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006523 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006524 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006525 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006526 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006527
6528 for_each_encoder_on_crtc(dev, crtc, encoder) {
6529 switch (encoder->type) {
6530 case INTEL_OUTPUT_LVDS:
6531 is_lvds = true;
6532 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006533 }
6534
6535 num_connectors++;
6536 }
6537
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006538 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6539 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6540
Daniel Vetterff9a6752013-06-01 17:16:21 +02006541 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006542 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006543 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006544 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6545 return -EINVAL;
6546 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006547 /* Compat-code for transition, will disappear. */
6548 if (!intel_crtc->config.clock_set) {
6549 intel_crtc->config.dpll.n = clock.n;
6550 intel_crtc->config.dpll.m1 = clock.m1;
6551 intel_crtc->config.dpll.m2 = clock.m2;
6552 intel_crtc->config.dpll.p1 = clock.p1;
6553 intel_crtc->config.dpll.p2 = clock.p2;
6554 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006555
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006556 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006557 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006558 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006559 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006560 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006561
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006562 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006563 &fp, &reduced_clock,
6564 has_reduced_clock ? &fp2 : NULL);
6565
Daniel Vetter959e16d2013-06-05 13:34:21 +02006566 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006567 intel_crtc->config.dpll_hw_state.fp0 = fp;
6568 if (has_reduced_clock)
6569 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6570 else
6571 intel_crtc->config.dpll_hw_state.fp1 = fp;
6572
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006573 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006574 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006575 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6576 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006577 return -EINVAL;
6578 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006579 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006580 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006581
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006582 if (intel_crtc->config.has_dp_encoder)
6583 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006584
Jani Nikulad330a952014-01-21 11:24:25 +02006585 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006586 intel_crtc->lowfreq_avail = true;
6587 else
6588 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006589
Daniel Vetter8a654f32013-06-01 17:16:22 +02006590 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006591
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006592 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006593 intel_cpu_transcoder_set_m_n(intel_crtc,
6594 &intel_crtc->config.fdi_m_n);
6595 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006596
Daniel Vetter6ff93602013-04-19 11:24:36 +02006597 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006598
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006599 /* Set up the display plane register */
6600 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006601 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006602
Daniel Vetter94352cf2012-07-05 22:51:56 +02006603 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006604
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006605 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006606}
6607
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006608static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6609 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006610{
6611 struct drm_device *dev = crtc->base.dev;
6612 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006613 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006614
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006615 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6616 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6617 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6618 & ~TU_SIZE_MASK;
6619 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6620 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6621 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6622}
6623
6624static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6625 enum transcoder transcoder,
6626 struct intel_link_m_n *m_n)
6627{
6628 struct drm_device *dev = crtc->base.dev;
6629 struct drm_i915_private *dev_priv = dev->dev_private;
6630 enum pipe pipe = crtc->pipe;
6631
6632 if (INTEL_INFO(dev)->gen >= 5) {
6633 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6634 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6635 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6636 & ~TU_SIZE_MASK;
6637 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6638 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6639 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6640 } else {
6641 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6642 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6643 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6644 & ~TU_SIZE_MASK;
6645 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6646 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6647 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6648 }
6649}
6650
6651void intel_dp_get_m_n(struct intel_crtc *crtc,
6652 struct intel_crtc_config *pipe_config)
6653{
6654 if (crtc->config.has_pch_encoder)
6655 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6656 else
6657 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6658 &pipe_config->dp_m_n);
6659}
6660
Daniel Vetter72419202013-04-04 13:28:53 +02006661static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6662 struct intel_crtc_config *pipe_config)
6663{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006664 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6665 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006666}
6667
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006668static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6669 struct intel_crtc_config *pipe_config)
6670{
6671 struct drm_device *dev = crtc->base.dev;
6672 struct drm_i915_private *dev_priv = dev->dev_private;
6673 uint32_t tmp;
6674
6675 tmp = I915_READ(PF_CTL(crtc->pipe));
6676
6677 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006678 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006679 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6680 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006681
6682 /* We currently do not free assignements of panel fitters on
6683 * ivb/hsw (since we don't use the higher upscaling modes which
6684 * differentiates them) so just WARN about this case for now. */
6685 if (IS_GEN7(dev)) {
6686 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6687 PF_PIPE_SEL_IVB(crtc->pipe));
6688 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006689 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006690}
6691
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006692static void ironlake_get_plane_config(struct intel_crtc *crtc,
6693 struct intel_plane_config *plane_config)
6694{
6695 struct drm_device *dev = crtc->base.dev;
6696 struct drm_i915_private *dev_priv = dev->dev_private;
6697 u32 val, base, offset;
6698 int pipe = crtc->pipe, plane = crtc->plane;
6699 int fourcc, pixel_format;
6700 int aligned_height;
6701
Dave Airlie66e514c2014-04-03 07:51:54 +10006702 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6703 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006704 DRM_DEBUG_KMS("failed to alloc fb\n");
6705 return;
6706 }
6707
6708 val = I915_READ(DSPCNTR(plane));
6709
6710 if (INTEL_INFO(dev)->gen >= 4)
6711 if (val & DISPPLANE_TILED)
6712 plane_config->tiled = true;
6713
6714 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6715 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006716 crtc->base.primary->fb->pixel_format = fourcc;
6717 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006718 drm_format_plane_cpp(fourcc, 0) * 8;
6719
6720 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6721 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6722 offset = I915_READ(DSPOFFSET(plane));
6723 } else {
6724 if (plane_config->tiled)
6725 offset = I915_READ(DSPTILEOFF(plane));
6726 else
6727 offset = I915_READ(DSPLINOFF(plane));
6728 }
6729 plane_config->base = base;
6730
6731 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006732 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6733 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006734
6735 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006736 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006737
Dave Airlie66e514c2014-04-03 07:51:54 +10006738 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006739 plane_config->tiled);
6740
Dave Airlie66e514c2014-04-03 07:51:54 +10006741 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006742 aligned_height, PAGE_SIZE);
6743
6744 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006745 pipe, plane, crtc->base.primary->fb->width,
6746 crtc->base.primary->fb->height,
6747 crtc->base.primary->fb->bits_per_pixel, base,
6748 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006749 plane_config->size);
6750}
6751
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006752static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6753 struct intel_crtc_config *pipe_config)
6754{
6755 struct drm_device *dev = crtc->base.dev;
6756 struct drm_i915_private *dev_priv = dev->dev_private;
6757 uint32_t tmp;
6758
Daniel Vettere143a212013-07-04 12:01:15 +02006759 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006760 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006761
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006762 tmp = I915_READ(PIPECONF(crtc->pipe));
6763 if (!(tmp & PIPECONF_ENABLE))
6764 return false;
6765
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006766 switch (tmp & PIPECONF_BPC_MASK) {
6767 case PIPECONF_6BPC:
6768 pipe_config->pipe_bpp = 18;
6769 break;
6770 case PIPECONF_8BPC:
6771 pipe_config->pipe_bpp = 24;
6772 break;
6773 case PIPECONF_10BPC:
6774 pipe_config->pipe_bpp = 30;
6775 break;
6776 case PIPECONF_12BPC:
6777 pipe_config->pipe_bpp = 36;
6778 break;
6779 default:
6780 break;
6781 }
6782
Daniel Vetterab9412b2013-05-03 11:49:46 +02006783 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006784 struct intel_shared_dpll *pll;
6785
Daniel Vetter88adfff2013-03-28 10:42:01 +01006786 pipe_config->has_pch_encoder = true;
6787
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006788 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6789 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6790 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006791
6792 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006793
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006794 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006795 pipe_config->shared_dpll =
6796 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006797 } else {
6798 tmp = I915_READ(PCH_DPLL_SEL);
6799 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6800 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6801 else
6802 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6803 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006804
6805 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6806
6807 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6808 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006809
6810 tmp = pipe_config->dpll_hw_state.dpll;
6811 pipe_config->pixel_multiplier =
6812 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6813 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006814
6815 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006816 } else {
6817 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006818 }
6819
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006820 intel_get_pipe_timings(crtc, pipe_config);
6821
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006822 ironlake_get_pfit_config(crtc, pipe_config);
6823
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006824 return true;
6825}
6826
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006827static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6828{
6829 struct drm_device *dev = dev_priv->dev;
6830 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6831 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006832
6833 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006834 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006835 pipe_name(crtc->pipe));
6836
6837 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6838 WARN(plls->spll_refcount, "SPLL enabled\n");
6839 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6840 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6841 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6842 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6843 "CPU PWM1 enabled\n");
6844 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6845 "CPU PWM2 enabled\n");
6846 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6847 "PCH PWM1 enabled\n");
6848 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6849 "Utility pin enabled\n");
6850 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6851
Paulo Zanoni9926ada2014-04-01 19:39:47 -03006852 /*
6853 * In theory we can still leave IRQs enabled, as long as only the HPD
6854 * interrupts remain enabled. We used to check for that, but since it's
6855 * gen-specific and since we only disable LCPLL after we fully disable
6856 * the interrupts, the check below should be enough.
6857 */
6858 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006859}
6860
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006861static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
6862{
6863 struct drm_device *dev = dev_priv->dev;
6864
6865 if (IS_HASWELL(dev)) {
6866 mutex_lock(&dev_priv->rps.hw_lock);
6867 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
6868 val))
6869 DRM_ERROR("Failed to disable D_COMP\n");
6870 mutex_unlock(&dev_priv->rps.hw_lock);
6871 } else {
6872 I915_WRITE(D_COMP, val);
6873 }
6874 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006875}
6876
6877/*
6878 * This function implements pieces of two sequences from BSpec:
6879 * - Sequence for display software to disable LCPLL
6880 * - Sequence for display software to allow package C8+
6881 * The steps implemented here are just the steps that actually touch the LCPLL
6882 * register. Callers should take care of disabling all the display engine
6883 * functions, doing the mode unset, fixing interrupts, etc.
6884 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006885static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6886 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006887{
6888 uint32_t val;
6889
6890 assert_can_disable_lcpll(dev_priv);
6891
6892 val = I915_READ(LCPLL_CTL);
6893
6894 if (switch_to_fclk) {
6895 val |= LCPLL_CD_SOURCE_FCLK;
6896 I915_WRITE(LCPLL_CTL, val);
6897
6898 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6899 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6900 DRM_ERROR("Switching to FCLK failed\n");
6901
6902 val = I915_READ(LCPLL_CTL);
6903 }
6904
6905 val |= LCPLL_PLL_DISABLE;
6906 I915_WRITE(LCPLL_CTL, val);
6907 POSTING_READ(LCPLL_CTL);
6908
6909 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6910 DRM_ERROR("LCPLL still locked\n");
6911
6912 val = I915_READ(D_COMP);
6913 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006914 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006915 ndelay(100);
6916
6917 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6918 DRM_ERROR("D_COMP RCOMP still in progress\n");
6919
6920 if (allow_power_down) {
6921 val = I915_READ(LCPLL_CTL);
6922 val |= LCPLL_POWER_DOWN_ALLOW;
6923 I915_WRITE(LCPLL_CTL, val);
6924 POSTING_READ(LCPLL_CTL);
6925 }
6926}
6927
6928/*
6929 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6930 * source.
6931 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006932static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006933{
6934 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006935 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006936
6937 val = I915_READ(LCPLL_CTL);
6938
6939 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6940 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6941 return;
6942
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006943 /*
6944 * Make sure we're not on PC8 state before disabling PC8, otherwise
6945 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6946 *
6947 * The other problem is that hsw_restore_lcpll() is called as part of
6948 * the runtime PM resume sequence, so we can't just call
6949 * gen6_gt_force_wake_get() because that function calls
6950 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6951 * while we are on the resume sequence. So to solve this problem we have
6952 * to call special forcewake code that doesn't touch runtime PM and
6953 * doesn't enable the forcewake delayed work.
6954 */
6955 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6956 if (dev_priv->uncore.forcewake_count++ == 0)
6957 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6958 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006959
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006960 if (val & LCPLL_POWER_DOWN_ALLOW) {
6961 val &= ~LCPLL_POWER_DOWN_ALLOW;
6962 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006963 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006964 }
6965
6966 val = I915_READ(D_COMP);
6967 val |= D_COMP_COMP_FORCE;
6968 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006969 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006970
6971 val = I915_READ(LCPLL_CTL);
6972 val &= ~LCPLL_PLL_DISABLE;
6973 I915_WRITE(LCPLL_CTL, val);
6974
6975 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6976 DRM_ERROR("LCPLL not locked yet\n");
6977
6978 if (val & LCPLL_CD_SOURCE_FCLK) {
6979 val = I915_READ(LCPLL_CTL);
6980 val &= ~LCPLL_CD_SOURCE_FCLK;
6981 I915_WRITE(LCPLL_CTL, val);
6982
6983 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6984 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6985 DRM_ERROR("Switching back to LCPLL failed\n");
6986 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006987
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006988 /* See the big comment above. */
6989 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6990 if (--dev_priv->uncore.forcewake_count == 0)
6991 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
6992 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006993}
6994
Paulo Zanoni765dab672014-03-07 20:08:18 -03006995/*
6996 * Package states C8 and deeper are really deep PC states that can only be
6997 * reached when all the devices on the system allow it, so even if the graphics
6998 * device allows PC8+, it doesn't mean the system will actually get to these
6999 * states. Our driver only allows PC8+ when going into runtime PM.
7000 *
7001 * The requirements for PC8+ are that all the outputs are disabled, the power
7002 * well is disabled and most interrupts are disabled, and these are also
7003 * requirements for runtime PM. When these conditions are met, we manually do
7004 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7005 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7006 * hang the machine.
7007 *
7008 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7009 * the state of some registers, so when we come back from PC8+ we need to
7010 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7011 * need to take care of the registers kept by RC6. Notice that this happens even
7012 * if we don't put the device in PCI D3 state (which is what currently happens
7013 * because of the runtime PM support).
7014 *
7015 * For more, read "Display Sequences for Package C8" on the hardware
7016 * documentation.
7017 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007018void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007019{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007020 struct drm_device *dev = dev_priv->dev;
7021 uint32_t val;
7022
Paulo Zanonic67a4702013-08-19 13:18:09 -03007023 DRM_DEBUG_KMS("Enabling package C8+\n");
7024
Paulo Zanonic67a4702013-08-19 13:18:09 -03007025 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7026 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7027 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7028 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7029 }
7030
7031 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007032 hsw_disable_lcpll(dev_priv, true, true);
7033}
7034
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007035void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007036{
7037 struct drm_device *dev = dev_priv->dev;
7038 uint32_t val;
7039
Paulo Zanonic67a4702013-08-19 13:18:09 -03007040 DRM_DEBUG_KMS("Disabling package C8+\n");
7041
7042 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007043 lpt_init_pch_refclk(dev);
7044
7045 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7046 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7047 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7048 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7049 }
7050
7051 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007052}
7053
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007054static void snb_modeset_global_resources(struct drm_device *dev)
7055{
7056 modeset_update_crtc_power_domains(dev);
7057}
7058
Imre Deak4f074122013-10-16 17:25:51 +03007059static void haswell_modeset_global_resources(struct drm_device *dev)
7060{
Paulo Zanonida723562013-12-19 11:54:51 -02007061 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007062}
7063
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007064static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007065 int x, int y,
7066 struct drm_framebuffer *fb)
7067{
7068 struct drm_device *dev = crtc->dev;
7069 struct drm_i915_private *dev_priv = dev->dev_private;
7070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007071 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007072 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007073
Paulo Zanoni566b7342013-11-25 15:27:08 -02007074 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007075 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007076 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007077
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007078 if (intel_crtc->config.has_dp_encoder)
7079 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007080
7081 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007082
Daniel Vetter8a654f32013-06-01 17:16:22 +02007083 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007084
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007085 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007086 intel_cpu_transcoder_set_m_n(intel_crtc,
7087 &intel_crtc->config.fdi_m_n);
7088 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007089
Daniel Vetter6ff93602013-04-19 11:24:36 +02007090 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007091
Daniel Vetter50f3b012013-03-27 00:44:56 +01007092 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007093
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007094 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007095 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007096 POSTING_READ(DSPCNTR(plane));
7097
7098 ret = intel_pipe_set_base(crtc, x, y, fb);
7099
Jesse Barnes79e53942008-11-07 14:24:08 -08007100 return ret;
7101}
7102
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007103static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7104 struct intel_crtc_config *pipe_config)
7105{
7106 struct drm_device *dev = crtc->base.dev;
7107 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007108 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007109 uint32_t tmp;
7110
Imre Deakb5482bd2014-03-05 16:20:55 +02007111 if (!intel_display_power_enabled(dev_priv,
7112 POWER_DOMAIN_PIPE(crtc->pipe)))
7113 return false;
7114
Daniel Vettere143a212013-07-04 12:01:15 +02007115 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007116 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7117
Daniel Vettereccb1402013-05-22 00:50:22 +02007118 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7119 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7120 enum pipe trans_edp_pipe;
7121 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7122 default:
7123 WARN(1, "unknown pipe linked to edp transcoder\n");
7124 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7125 case TRANS_DDI_EDP_INPUT_A_ON:
7126 trans_edp_pipe = PIPE_A;
7127 break;
7128 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7129 trans_edp_pipe = PIPE_B;
7130 break;
7131 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7132 trans_edp_pipe = PIPE_C;
7133 break;
7134 }
7135
7136 if (trans_edp_pipe == crtc->pipe)
7137 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7138 }
7139
Imre Deakda7e29b2014-02-18 00:02:02 +02007140 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007141 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007142 return false;
7143
Daniel Vettereccb1402013-05-22 00:50:22 +02007144 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007145 if (!(tmp & PIPECONF_ENABLE))
7146 return false;
7147
Daniel Vetter88adfff2013-03-28 10:42:01 +01007148 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007149 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007150 * DDI E. So just check whether this pipe is wired to DDI E and whether
7151 * the PCH transcoder is on.
7152 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007153 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007154 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007155 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007156 pipe_config->has_pch_encoder = true;
7157
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007158 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7159 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7160 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007161
7162 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007163 }
7164
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007165 intel_get_pipe_timings(crtc, pipe_config);
7166
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007167 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007168 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007169 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007170
Jesse Barnese59150d2014-01-07 13:30:45 -08007171 if (IS_HASWELL(dev))
7172 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7173 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007174
Daniel Vetter6c49f242013-06-06 12:45:25 +02007175 pipe_config->pixel_multiplier = 1;
7176
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007177 return true;
7178}
7179
Eric Anholtf564048e2011-03-30 13:01:02 -07007180static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007181 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007182 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007183{
7184 struct drm_device *dev = crtc->dev;
7185 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007186 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007188 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007189 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007190 int ret;
7191
Eric Anholt0b701d22011-03-30 13:01:03 -07007192 drm_vblank_pre_modeset(dev, pipe);
7193
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007194 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7195
Jesse Barnes79e53942008-11-07 14:24:08 -08007196 drm_vblank_post_modeset(dev, pipe);
7197
Daniel Vetter9256aa12012-10-31 19:26:13 +01007198 if (ret != 0)
7199 return ret;
7200
7201 for_each_encoder_on_crtc(dev, crtc, encoder) {
7202 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7203 encoder->base.base.id,
7204 drm_get_encoder_name(&encoder->base),
7205 mode->base.id, mode->name);
Daniel Vetter0d56bf02014-04-24 23:54:37 +02007206
7207 if (encoder->mode_set)
7208 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007209 }
7210
7211 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007212}
7213
Jani Nikula1a915102013-10-16 12:34:48 +03007214static struct {
7215 int clock;
7216 u32 config;
7217} hdmi_audio_clock[] = {
7218 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7219 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7220 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7221 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7222 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7223 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7224 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7225 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7226 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7227 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7228};
7229
7230/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7231static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7232{
7233 int i;
7234
7235 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7236 if (mode->clock == hdmi_audio_clock[i].clock)
7237 break;
7238 }
7239
7240 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7241 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7242 i = 1;
7243 }
7244
7245 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7246 hdmi_audio_clock[i].clock,
7247 hdmi_audio_clock[i].config);
7248
7249 return hdmi_audio_clock[i].config;
7250}
7251
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007252static bool intel_eld_uptodate(struct drm_connector *connector,
7253 int reg_eldv, uint32_t bits_eldv,
7254 int reg_elda, uint32_t bits_elda,
7255 int reg_edid)
7256{
7257 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7258 uint8_t *eld = connector->eld;
7259 uint32_t i;
7260
7261 i = I915_READ(reg_eldv);
7262 i &= bits_eldv;
7263
7264 if (!eld[0])
7265 return !i;
7266
7267 if (!i)
7268 return false;
7269
7270 i = I915_READ(reg_elda);
7271 i &= ~bits_elda;
7272 I915_WRITE(reg_elda, i);
7273
7274 for (i = 0; i < eld[2]; i++)
7275 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7276 return false;
7277
7278 return true;
7279}
7280
Wu Fengguange0dac652011-09-05 14:25:34 +08007281static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007282 struct drm_crtc *crtc,
7283 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007284{
7285 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7286 uint8_t *eld = connector->eld;
7287 uint32_t eldv;
7288 uint32_t len;
7289 uint32_t i;
7290
7291 i = I915_READ(G4X_AUD_VID_DID);
7292
7293 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7294 eldv = G4X_ELDV_DEVCL_DEVBLC;
7295 else
7296 eldv = G4X_ELDV_DEVCTG;
7297
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007298 if (intel_eld_uptodate(connector,
7299 G4X_AUD_CNTL_ST, eldv,
7300 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7301 G4X_HDMIW_HDMIEDID))
7302 return;
7303
Wu Fengguange0dac652011-09-05 14:25:34 +08007304 i = I915_READ(G4X_AUD_CNTL_ST);
7305 i &= ~(eldv | G4X_ELD_ADDR);
7306 len = (i >> 9) & 0x1f; /* ELD buffer size */
7307 I915_WRITE(G4X_AUD_CNTL_ST, i);
7308
7309 if (!eld[0])
7310 return;
7311
7312 len = min_t(uint8_t, eld[2], len);
7313 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7314 for (i = 0; i < len; i++)
7315 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7316
7317 i = I915_READ(G4X_AUD_CNTL_ST);
7318 i |= eldv;
7319 I915_WRITE(G4X_AUD_CNTL_ST, i);
7320}
7321
Wang Xingchao83358c852012-08-16 22:43:37 +08007322static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007323 struct drm_crtc *crtc,
7324 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007325{
7326 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7327 uint8_t *eld = connector->eld;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007329 uint32_t eldv;
7330 uint32_t i;
7331 int len;
7332 int pipe = to_intel_crtc(crtc)->pipe;
7333 int tmp;
7334
7335 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7336 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7337 int aud_config = HSW_AUD_CFG(pipe);
7338 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7339
Wang Xingchao83358c852012-08-16 22:43:37 +08007340 /* Audio output enable */
7341 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7342 tmp = I915_READ(aud_cntrl_st2);
7343 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7344 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007345 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007346
Daniel Vetterc7905792014-04-16 16:56:09 +02007347 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007348
7349 /* Set ELD valid state */
7350 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007351 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007352 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7353 I915_WRITE(aud_cntrl_st2, tmp);
7354 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007355 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007356
7357 /* Enable HDMI mode */
7358 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007359 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007360 /* clear N_programing_enable and N_value_index */
7361 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7362 I915_WRITE(aud_config, tmp);
7363
7364 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7365
7366 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007367 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007368
7369 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7370 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7371 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7372 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007373 } else {
7374 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7375 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007376
7377 if (intel_eld_uptodate(connector,
7378 aud_cntrl_st2, eldv,
7379 aud_cntl_st, IBX_ELD_ADDRESS,
7380 hdmiw_hdmiedid))
7381 return;
7382
7383 i = I915_READ(aud_cntrl_st2);
7384 i &= ~eldv;
7385 I915_WRITE(aud_cntrl_st2, i);
7386
7387 if (!eld[0])
7388 return;
7389
7390 i = I915_READ(aud_cntl_st);
7391 i &= ~IBX_ELD_ADDRESS;
7392 I915_WRITE(aud_cntl_st, i);
7393 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7394 DRM_DEBUG_DRIVER("port num:%d\n", i);
7395
7396 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7397 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7398 for (i = 0; i < len; i++)
7399 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7400
7401 i = I915_READ(aud_cntrl_st2);
7402 i |= eldv;
7403 I915_WRITE(aud_cntrl_st2, i);
7404
7405}
7406
Wu Fengguange0dac652011-09-05 14:25:34 +08007407static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007408 struct drm_crtc *crtc,
7409 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007410{
7411 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7412 uint8_t *eld = connector->eld;
7413 uint32_t eldv;
7414 uint32_t i;
7415 int len;
7416 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007417 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007418 int aud_cntl_st;
7419 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007420 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007421
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007422 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007423 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7424 aud_config = IBX_AUD_CFG(pipe);
7425 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007426 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007427 } else if (IS_VALLEYVIEW(connector->dev)) {
7428 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7429 aud_config = VLV_AUD_CFG(pipe);
7430 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7431 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007432 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007433 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7434 aud_config = CPT_AUD_CFG(pipe);
7435 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007436 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007437 }
7438
Wang Xingchao9b138a82012-08-09 16:52:18 +08007439 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007440
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007441 if (IS_VALLEYVIEW(connector->dev)) {
7442 struct intel_encoder *intel_encoder;
7443 struct intel_digital_port *intel_dig_port;
7444
7445 intel_encoder = intel_attached_encoder(connector);
7446 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7447 i = intel_dig_port->port;
7448 } else {
7449 i = I915_READ(aud_cntl_st);
7450 i = (i >> 29) & DIP_PORT_SEL_MASK;
7451 /* DIP_Port_Select, 0x1 = PortB */
7452 }
7453
Wu Fengguange0dac652011-09-05 14:25:34 +08007454 if (!i) {
7455 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7456 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007457 eldv = IBX_ELD_VALIDB;
7458 eldv |= IBX_ELD_VALIDB << 4;
7459 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007460 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007461 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007462 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007463 }
7464
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007465 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7466 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7467 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007468 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007469 } else {
7470 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7471 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007472
7473 if (intel_eld_uptodate(connector,
7474 aud_cntrl_st2, eldv,
7475 aud_cntl_st, IBX_ELD_ADDRESS,
7476 hdmiw_hdmiedid))
7477 return;
7478
Wu Fengguange0dac652011-09-05 14:25:34 +08007479 i = I915_READ(aud_cntrl_st2);
7480 i &= ~eldv;
7481 I915_WRITE(aud_cntrl_st2, i);
7482
7483 if (!eld[0])
7484 return;
7485
Wu Fengguange0dac652011-09-05 14:25:34 +08007486 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007487 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007488 I915_WRITE(aud_cntl_st, i);
7489
7490 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7491 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7492 for (i = 0; i < len; i++)
7493 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7494
7495 i = I915_READ(aud_cntrl_st2);
7496 i |= eldv;
7497 I915_WRITE(aud_cntrl_st2, i);
7498}
7499
7500void intel_write_eld(struct drm_encoder *encoder,
7501 struct drm_display_mode *mode)
7502{
7503 struct drm_crtc *crtc = encoder->crtc;
7504 struct drm_connector *connector;
7505 struct drm_device *dev = encoder->dev;
7506 struct drm_i915_private *dev_priv = dev->dev_private;
7507
7508 connector = drm_select_eld(encoder, mode);
7509 if (!connector)
7510 return;
7511
7512 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7513 connector->base.id,
7514 drm_get_connector_name(connector),
7515 connector->encoder->base.id,
7516 drm_get_encoder_name(connector->encoder));
7517
7518 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7519
7520 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007521 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007522}
7523
Chris Wilson560b85b2010-08-07 11:01:38 +01007524static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7525{
7526 struct drm_device *dev = crtc->dev;
7527 struct drm_i915_private *dev_priv = dev->dev_private;
7528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7529 bool visible = base != 0;
7530 u32 cntl;
7531
7532 if (intel_crtc->cursor_visible == visible)
7533 return;
7534
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007535 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007536 if (visible) {
7537 /* On these chipsets we can only modify the base whilst
7538 * the cursor is disabled.
7539 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007540 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007541
7542 cntl &= ~(CURSOR_FORMAT_MASK);
7543 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7544 cntl |= CURSOR_ENABLE |
7545 CURSOR_GAMMA_ENABLE |
7546 CURSOR_FORMAT_ARGB;
7547 } else
7548 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007549 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007550
7551 intel_crtc->cursor_visible = visible;
7552}
7553
7554static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7555{
7556 struct drm_device *dev = crtc->dev;
7557 struct drm_i915_private *dev_priv = dev->dev_private;
7558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7559 int pipe = intel_crtc->pipe;
7560 bool visible = base != 0;
7561
7562 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307563 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007564 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007565 if (base) {
7566 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307567 cntl |= MCURSOR_GAMMA_ENABLE;
7568
7569 switch (width) {
7570 case 64:
7571 cntl |= CURSOR_MODE_64_ARGB_AX;
7572 break;
7573 case 128:
7574 cntl |= CURSOR_MODE_128_ARGB_AX;
7575 break;
7576 case 256:
7577 cntl |= CURSOR_MODE_256_ARGB_AX;
7578 break;
7579 default:
7580 WARN_ON(1);
7581 return;
7582 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007583 cntl |= pipe << 28; /* Connect to correct pipe */
7584 } else {
7585 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7586 cntl |= CURSOR_MODE_DISABLE;
7587 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007588 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007589
7590 intel_crtc->cursor_visible = visible;
7591 }
7592 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007593 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007594 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007595 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007596}
7597
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007598static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7599{
7600 struct drm_device *dev = crtc->dev;
7601 struct drm_i915_private *dev_priv = dev->dev_private;
7602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7603 int pipe = intel_crtc->pipe;
7604 bool visible = base != 0;
7605
7606 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307607 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007608 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7609 if (base) {
7610 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307611 cntl |= MCURSOR_GAMMA_ENABLE;
7612 switch (width) {
7613 case 64:
7614 cntl |= CURSOR_MODE_64_ARGB_AX;
7615 break;
7616 case 128:
7617 cntl |= CURSOR_MODE_128_ARGB_AX;
7618 break;
7619 case 256:
7620 cntl |= CURSOR_MODE_256_ARGB_AX;
7621 break;
7622 default:
7623 WARN_ON(1);
7624 return;
7625 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007626 } else {
7627 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7628 cntl |= CURSOR_MODE_DISABLE;
7629 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007630 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007631 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007632 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7633 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007634 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7635
7636 intel_crtc->cursor_visible = visible;
7637 }
7638 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007639 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007640 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007641 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007642}
7643
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007644/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007645static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7646 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007647{
7648 struct drm_device *dev = crtc->dev;
7649 struct drm_i915_private *dev_priv = dev->dev_private;
7650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7651 int pipe = intel_crtc->pipe;
7652 int x = intel_crtc->cursor_x;
7653 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007654 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007655 bool visible;
7656
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007657 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007658 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007659
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007660 if (x >= intel_crtc->config.pipe_src_w)
7661 base = 0;
7662
7663 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007664 base = 0;
7665
7666 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007667 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007668 base = 0;
7669
7670 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7671 x = -x;
7672 }
7673 pos |= x << CURSOR_X_SHIFT;
7674
7675 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007676 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007677 base = 0;
7678
7679 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7680 y = -y;
7681 }
7682 pos |= y << CURSOR_Y_SHIFT;
7683
7684 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007685 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007686 return;
7687
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007688 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007689 I915_WRITE(CURPOS_IVB(pipe), pos);
7690 ivb_update_cursor(crtc, base);
7691 } else {
7692 I915_WRITE(CURPOS(pipe), pos);
7693 if (IS_845G(dev) || IS_I865G(dev))
7694 i845_update_cursor(crtc, base);
7695 else
7696 i9xx_update_cursor(crtc, base);
7697 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007698}
7699
Jesse Barnes79e53942008-11-07 14:24:08 -08007700static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007701 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007702 uint32_t handle,
7703 uint32_t width, uint32_t height)
7704{
7705 struct drm_device *dev = crtc->dev;
7706 struct drm_i915_private *dev_priv = dev->dev_private;
7707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007708 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007709 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007710 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007711 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007712
Jesse Barnes79e53942008-11-07 14:24:08 -08007713 /* if we want to turn off the cursor ignore width and height */
7714 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007715 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007716 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007717 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007718 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007719 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007720 }
7721
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307722 /* Check for which cursor types we support */
7723 if (!((width == 64 && height == 64) ||
7724 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7725 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7726 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007727 return -EINVAL;
7728 }
7729
Chris Wilson05394f32010-11-08 19:18:58 +00007730 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007731 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007732 return -ENOENT;
7733
Chris Wilson05394f32010-11-08 19:18:58 +00007734 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007735 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007736 ret = -ENOMEM;
7737 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007738 }
7739
Dave Airlie71acb5e2008-12-30 20:31:46 +10007740 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007741 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007742 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007743 unsigned alignment;
7744
Chris Wilsond9e86c02010-11-10 16:40:20 +00007745 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007746 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007747 ret = -EINVAL;
7748 goto fail_locked;
7749 }
7750
Chris Wilson693db182013-03-05 14:52:39 +00007751 /* Note that the w/a also requires 2 PTE of padding following
7752 * the bo. We currently fill all unused PTE with the shadow
7753 * page and so we should always have valid PTE following the
7754 * cursor preventing the VT-d warning.
7755 */
7756 alignment = 0;
7757 if (need_vtd_wa(dev))
7758 alignment = 64*1024;
7759
7760 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007761 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007762 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007763 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007764 }
7765
Chris Wilsond9e86c02010-11-10 16:40:20 +00007766 ret = i915_gem_object_put_fence(obj);
7767 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007768 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007769 goto fail_unpin;
7770 }
7771
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007772 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007773 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007774 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007775 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007776 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7777 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007778 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007779 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007780 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007781 }
Chris Wilson05394f32010-11-08 19:18:58 +00007782 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007783 }
7784
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007785 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007786 I915_WRITE(CURSIZE, (height << 12) | width);
7787
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007788 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007789 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007790 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007791 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007792 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7793 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007794 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007795 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007796 }
Jesse Barnes80824002009-09-10 15:28:06 -07007797
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007798 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007799
Chris Wilson64f962e2014-03-26 12:38:15 +00007800 old_width = intel_crtc->cursor_width;
7801
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007802 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007803 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007804 intel_crtc->cursor_width = width;
7805 intel_crtc->cursor_height = height;
7806
Chris Wilson64f962e2014-03-26 12:38:15 +00007807 if (intel_crtc->active) {
7808 if (old_width != width)
7809 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007810 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00007811 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007812
Jesse Barnes79e53942008-11-07 14:24:08 -08007813 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007814fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007815 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007816fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007817 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007818fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007819 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007820 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007821}
7822
7823static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7824{
Jesse Barnes79e53942008-11-07 14:24:08 -08007825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007826
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007827 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7828 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007829
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007830 if (intel_crtc->active)
7831 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007832
7833 return 0;
7834}
7835
Jesse Barnes79e53942008-11-07 14:24:08 -08007836static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007837 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007838{
James Simmons72034252010-08-03 01:33:19 +01007839 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007841
James Simmons72034252010-08-03 01:33:19 +01007842 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007843 intel_crtc->lut_r[i] = red[i] >> 8;
7844 intel_crtc->lut_g[i] = green[i] >> 8;
7845 intel_crtc->lut_b[i] = blue[i] >> 8;
7846 }
7847
7848 intel_crtc_load_lut(crtc);
7849}
7850
Jesse Barnes79e53942008-11-07 14:24:08 -08007851/* VESA 640x480x72Hz mode to set on the pipe */
7852static struct drm_display_mode load_detect_mode = {
7853 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7854 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7855};
7856
Daniel Vettera8bb6812014-02-10 18:00:39 +01007857struct drm_framebuffer *
7858__intel_framebuffer_create(struct drm_device *dev,
7859 struct drm_mode_fb_cmd2 *mode_cmd,
7860 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007861{
7862 struct intel_framebuffer *intel_fb;
7863 int ret;
7864
7865 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7866 if (!intel_fb) {
7867 drm_gem_object_unreference_unlocked(&obj->base);
7868 return ERR_PTR(-ENOMEM);
7869 }
7870
7871 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007872 if (ret)
7873 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007874
7875 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007876err:
7877 drm_gem_object_unreference_unlocked(&obj->base);
7878 kfree(intel_fb);
7879
7880 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007881}
7882
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007883static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007884intel_framebuffer_create(struct drm_device *dev,
7885 struct drm_mode_fb_cmd2 *mode_cmd,
7886 struct drm_i915_gem_object *obj)
7887{
7888 struct drm_framebuffer *fb;
7889 int ret;
7890
7891 ret = i915_mutex_lock_interruptible(dev);
7892 if (ret)
7893 return ERR_PTR(ret);
7894 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7895 mutex_unlock(&dev->struct_mutex);
7896
7897 return fb;
7898}
7899
Chris Wilsond2dff872011-04-19 08:36:26 +01007900static u32
7901intel_framebuffer_pitch_for_width(int width, int bpp)
7902{
7903 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7904 return ALIGN(pitch, 64);
7905}
7906
7907static u32
7908intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7909{
7910 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7911 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7912}
7913
7914static struct drm_framebuffer *
7915intel_framebuffer_create_for_mode(struct drm_device *dev,
7916 struct drm_display_mode *mode,
7917 int depth, int bpp)
7918{
7919 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007920 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007921
7922 obj = i915_gem_alloc_object(dev,
7923 intel_framebuffer_size_for_mode(mode, bpp));
7924 if (obj == NULL)
7925 return ERR_PTR(-ENOMEM);
7926
7927 mode_cmd.width = mode->hdisplay;
7928 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007929 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7930 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007931 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007932
7933 return intel_framebuffer_create(dev, &mode_cmd, obj);
7934}
7935
7936static struct drm_framebuffer *
7937mode_fits_in_fbdev(struct drm_device *dev,
7938 struct drm_display_mode *mode)
7939{
Daniel Vetter4520f532013-10-09 09:18:51 +02007940#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007941 struct drm_i915_private *dev_priv = dev->dev_private;
7942 struct drm_i915_gem_object *obj;
7943 struct drm_framebuffer *fb;
7944
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007945 if (!dev_priv->fbdev)
7946 return NULL;
7947
7948 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007949 return NULL;
7950
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007951 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007952 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01007953
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007954 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007955 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7956 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007957 return NULL;
7958
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007959 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007960 return NULL;
7961
7962 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007963#else
7964 return NULL;
7965#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007966}
7967
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007968bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007969 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007970 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007971{
7972 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007973 struct intel_encoder *intel_encoder =
7974 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007975 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007976 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007977 struct drm_crtc *crtc = NULL;
7978 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007979 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007980 int i = -1;
7981
Chris Wilsond2dff872011-04-19 08:36:26 +01007982 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7983 connector->base.id, drm_get_connector_name(connector),
7984 encoder->base.id, drm_get_encoder_name(encoder));
7985
Jesse Barnes79e53942008-11-07 14:24:08 -08007986 /*
7987 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007988 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007989 * - if the connector already has an assigned crtc, use it (but make
7990 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007991 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007992 * - try to find the first unused crtc that can drive this connector,
7993 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007994 */
7995
7996 /* See if we already have a CRTC for this connector */
7997 if (encoder->crtc) {
7998 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007999
Daniel Vetter7b240562012-12-12 00:35:33 +01008000 mutex_lock(&crtc->mutex);
8001
Daniel Vetter24218aa2012-08-12 19:27:11 +02008002 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008003 old->load_detect_temp = false;
8004
8005 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008006 if (connector->dpms != DRM_MODE_DPMS_ON)
8007 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008008
Chris Wilson71731882011-04-19 23:10:58 +01008009 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008010 }
8011
8012 /* Find an unused one (if possible) */
8013 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8014 i++;
8015 if (!(encoder->possible_crtcs & (1 << i)))
8016 continue;
8017 if (!possible_crtc->enabled) {
8018 crtc = possible_crtc;
8019 break;
8020 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008021 }
8022
8023 /*
8024 * If we didn't find an unused CRTC, don't use any.
8025 */
8026 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008027 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8028 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008029 }
8030
Daniel Vetter7b240562012-12-12 00:35:33 +01008031 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008032 intel_encoder->new_crtc = to_intel_crtc(crtc);
8033 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008034
8035 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008036 intel_crtc->new_enabled = true;
8037 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008038 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008039 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008040 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008041
Chris Wilson64927112011-04-20 07:25:26 +01008042 if (!mode)
8043 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008044
Chris Wilsond2dff872011-04-19 08:36:26 +01008045 /* We need a framebuffer large enough to accommodate all accesses
8046 * that the plane may generate whilst we perform load detection.
8047 * We can not rely on the fbcon either being present (we get called
8048 * during its initialisation to detect all boot displays, or it may
8049 * not even exist) or that it is large enough to satisfy the
8050 * requested mode.
8051 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008052 fb = mode_fits_in_fbdev(dev, mode);
8053 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008054 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008055 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8056 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008057 } else
8058 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008059 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008060 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008061 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008062 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008063
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008064 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008065 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008066 if (old->release_fb)
8067 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008068 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008069 }
Chris Wilson71731882011-04-19 23:10:58 +01008070
Jesse Barnes79e53942008-11-07 14:24:08 -08008071 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008072 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008073 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008074
8075 fail:
8076 intel_crtc->new_enabled = crtc->enabled;
8077 if (intel_crtc->new_enabled)
8078 intel_crtc->new_config = &intel_crtc->config;
8079 else
8080 intel_crtc->new_config = NULL;
8081 mutex_unlock(&crtc->mutex);
8082 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008083}
8084
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008085void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008086 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008087{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008088 struct intel_encoder *intel_encoder =
8089 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008090 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008091 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008093
Chris Wilsond2dff872011-04-19 08:36:26 +01008094 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8095 connector->base.id, drm_get_connector_name(connector),
8096 encoder->base.id, drm_get_encoder_name(encoder));
8097
Chris Wilson8261b192011-04-19 23:18:09 +01008098 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008099 to_intel_connector(connector)->new_encoder = NULL;
8100 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008101 intel_crtc->new_enabled = false;
8102 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008103 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008104
Daniel Vetter36206362012-12-10 20:42:17 +01008105 if (old->release_fb) {
8106 drm_framebuffer_unregister_private(old->release_fb);
8107 drm_framebuffer_unreference(old->release_fb);
8108 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008109
Daniel Vetter67c96402013-01-23 16:25:09 +00008110 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008111 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008112 }
8113
Eric Anholtc751ce42010-03-25 11:48:48 -07008114 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008115 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8116 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008117
8118 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008119}
8120
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008121static int i9xx_pll_refclk(struct drm_device *dev,
8122 const struct intel_crtc_config *pipe_config)
8123{
8124 struct drm_i915_private *dev_priv = dev->dev_private;
8125 u32 dpll = pipe_config->dpll_hw_state.dpll;
8126
8127 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008128 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008129 else if (HAS_PCH_SPLIT(dev))
8130 return 120000;
8131 else if (!IS_GEN2(dev))
8132 return 96000;
8133 else
8134 return 48000;
8135}
8136
Jesse Barnes79e53942008-11-07 14:24:08 -08008137/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008138static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8139 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008140{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008141 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008142 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008143 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008144 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008145 u32 fp;
8146 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008147 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008148
8149 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008150 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008151 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008152 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008153
8154 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008155 if (IS_PINEVIEW(dev)) {
8156 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8157 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008158 } else {
8159 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8160 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8161 }
8162
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008163 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008164 if (IS_PINEVIEW(dev))
8165 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8166 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008167 else
8168 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008169 DPLL_FPA01_P1_POST_DIV_SHIFT);
8170
8171 switch (dpll & DPLL_MODE_MASK) {
8172 case DPLLB_MODE_DAC_SERIAL:
8173 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8174 5 : 10;
8175 break;
8176 case DPLLB_MODE_LVDS:
8177 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8178 7 : 14;
8179 break;
8180 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008181 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008182 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008183 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008184 }
8185
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008186 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008187 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008188 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008189 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008190 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008191 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008192 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008193
8194 if (is_lvds) {
8195 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8196 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008197
8198 if (lvds & LVDS_CLKB_POWER_UP)
8199 clock.p2 = 7;
8200 else
8201 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008202 } else {
8203 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8204 clock.p1 = 2;
8205 else {
8206 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8207 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8208 }
8209 if (dpll & PLL_P2_DIVIDE_BY_4)
8210 clock.p2 = 4;
8211 else
8212 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008213 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008214
8215 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008216 }
8217
Ville Syrjälä18442d02013-09-13 16:00:08 +03008218 /*
8219 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008220 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008221 * encoder's get_config() function.
8222 */
8223 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008224}
8225
Ville Syrjälä6878da02013-09-13 15:59:11 +03008226int intel_dotclock_calculate(int link_freq,
8227 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008228{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008229 /*
8230 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008231 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008232 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008233 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008234 *
8235 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008236 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008237 */
8238
Ville Syrjälä6878da02013-09-13 15:59:11 +03008239 if (!m_n->link_n)
8240 return 0;
8241
8242 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8243}
8244
Ville Syrjälä18442d02013-09-13 16:00:08 +03008245static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8246 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008247{
8248 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008249
8250 /* read out port_clock from the DPLL */
8251 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008252
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008253 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008254 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008255 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008256 * agree once we know their relationship in the encoder's
8257 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008258 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008259 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008260 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8261 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008262}
8263
8264/** Returns the currently programmed mode of the given pipe. */
8265struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8266 struct drm_crtc *crtc)
8267{
Jesse Barnes548f2452011-02-17 10:40:53 -08008268 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008270 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008271 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008272 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008273 int htot = I915_READ(HTOTAL(cpu_transcoder));
8274 int hsync = I915_READ(HSYNC(cpu_transcoder));
8275 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8276 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008277 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008278
8279 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8280 if (!mode)
8281 return NULL;
8282
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008283 /*
8284 * Construct a pipe_config sufficient for getting the clock info
8285 * back out of crtc_clock_get.
8286 *
8287 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8288 * to use a real value here instead.
8289 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008290 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008291 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008292 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8293 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8294 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008295 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8296
Ville Syrjälä773ae032013-09-23 17:48:20 +03008297 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008298 mode->hdisplay = (htot & 0xffff) + 1;
8299 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8300 mode->hsync_start = (hsync & 0xffff) + 1;
8301 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8302 mode->vdisplay = (vtot & 0xffff) + 1;
8303 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8304 mode->vsync_start = (vsync & 0xffff) + 1;
8305 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8306
8307 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008308
8309 return mode;
8310}
8311
Daniel Vetter3dec0092010-08-20 21:40:52 +02008312static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008313{
8314 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008315 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8317 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008318 int dpll_reg = DPLL(pipe);
8319 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008320
Eric Anholtbad720f2009-10-22 16:11:14 -07008321 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008322 return;
8323
8324 if (!dev_priv->lvds_downclock_avail)
8325 return;
8326
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008327 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008328 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008329 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008330
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008331 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008332
8333 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8334 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008335 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008336
Jesse Barnes652c3932009-08-17 13:31:43 -07008337 dpll = I915_READ(dpll_reg);
8338 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008339 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008340 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008341}
8342
8343static void intel_decrease_pllclock(struct drm_crtc *crtc)
8344{
8345 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008346 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008348
Eric Anholtbad720f2009-10-22 16:11:14 -07008349 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008350 return;
8351
8352 if (!dev_priv->lvds_downclock_avail)
8353 return;
8354
8355 /*
8356 * Since this is called by a timer, we should never get here in
8357 * the manual case.
8358 */
8359 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008360 int pipe = intel_crtc->pipe;
8361 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008362 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008363
Zhao Yakui44d98a62009-10-09 11:39:40 +08008364 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008365
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008366 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008367
Chris Wilson074b5e12012-05-02 12:07:06 +01008368 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008369 dpll |= DISPLAY_RATE_SELECT_FPA1;
8370 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008371 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008372 dpll = I915_READ(dpll_reg);
8373 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008374 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008375 }
8376
8377}
8378
Chris Wilsonf047e392012-07-21 12:31:41 +01008379void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008380{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008381 struct drm_i915_private *dev_priv = dev->dev_private;
8382
Chris Wilsonf62a0072014-02-21 17:55:39 +00008383 if (dev_priv->mm.busy)
8384 return;
8385
Paulo Zanoni43694d62014-03-07 20:08:08 -03008386 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008387 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008388 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008389}
8390
8391void intel_mark_idle(struct drm_device *dev)
8392{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008393 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008394 struct drm_crtc *crtc;
8395
Chris Wilsonf62a0072014-02-21 17:55:39 +00008396 if (!dev_priv->mm.busy)
8397 return;
8398
8399 dev_priv->mm.busy = false;
8400
Jani Nikulad330a952014-01-21 11:24:25 +02008401 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008402 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008403
8404 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008405 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008406 continue;
8407
8408 intel_decrease_pllclock(crtc);
8409 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008410
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008411 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008412 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008413
8414out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008415 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008416}
8417
Chris Wilsonc65355b2013-06-06 16:53:41 -03008418void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8419 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008420{
8421 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008422 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008423
Jani Nikulad330a952014-01-21 11:24:25 +02008424 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008425 return;
8426
Jesse Barnes652c3932009-08-17 13:31:43 -07008427 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008428 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008429 continue;
8430
Matt Roperf4510a22014-04-01 15:22:40 -07008431 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008432 continue;
8433
8434 intel_increase_pllclock(crtc);
8435 if (ring && intel_fbc_enabled(dev))
8436 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008437 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008438}
8439
Jesse Barnes79e53942008-11-07 14:24:08 -08008440static void intel_crtc_destroy(struct drm_crtc *crtc)
8441{
8442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008443 struct drm_device *dev = crtc->dev;
8444 struct intel_unpin_work *work;
8445 unsigned long flags;
8446
8447 spin_lock_irqsave(&dev->event_lock, flags);
8448 work = intel_crtc->unpin_work;
8449 intel_crtc->unpin_work = NULL;
8450 spin_unlock_irqrestore(&dev->event_lock, flags);
8451
8452 if (work) {
8453 cancel_work_sync(&work->work);
8454 kfree(work);
8455 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008456
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008457 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8458
Jesse Barnes79e53942008-11-07 14:24:08 -08008459 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008460
Jesse Barnes79e53942008-11-07 14:24:08 -08008461 kfree(intel_crtc);
8462}
8463
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008464static void intel_unpin_work_fn(struct work_struct *__work)
8465{
8466 struct intel_unpin_work *work =
8467 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008468 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008469
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008470 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008471 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008472 drm_gem_object_unreference(&work->pending_flip_obj->base);
8473 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008474
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008475 intel_update_fbc(dev);
8476 mutex_unlock(&dev->struct_mutex);
8477
8478 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8479 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8480
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008481 kfree(work);
8482}
8483
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008484static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008485 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008486{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008487 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8489 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008490 unsigned long flags;
8491
8492 /* Ignore early vblank irqs */
8493 if (intel_crtc == NULL)
8494 return;
8495
8496 spin_lock_irqsave(&dev->event_lock, flags);
8497 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008498
8499 /* Ensure we don't miss a work->pending update ... */
8500 smp_rmb();
8501
8502 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008503 spin_unlock_irqrestore(&dev->event_lock, flags);
8504 return;
8505 }
8506
Chris Wilsone7d841c2012-12-03 11:36:30 +00008507 /* and that the unpin work is consistent wrt ->pending. */
8508 smp_rmb();
8509
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008510 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008511
Rob Clark45a066e2012-10-08 14:50:40 -05008512 if (work->event)
8513 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008514
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008515 drm_vblank_put(dev, intel_crtc->pipe);
8516
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008517 spin_unlock_irqrestore(&dev->event_lock, flags);
8518
Daniel Vetter2c10d572012-12-20 21:24:07 +01008519 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008520
8521 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008522
8523 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008524}
8525
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008526void intel_finish_page_flip(struct drm_device *dev, int pipe)
8527{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008528 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008529 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8530
Mario Kleiner49b14a52010-12-09 07:00:07 +01008531 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008532}
8533
8534void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8535{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008536 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008537 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8538
Mario Kleiner49b14a52010-12-09 07:00:07 +01008539 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008540}
8541
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008542void intel_prepare_page_flip(struct drm_device *dev, int plane)
8543{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008544 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008545 struct intel_crtc *intel_crtc =
8546 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8547 unsigned long flags;
8548
Chris Wilsone7d841c2012-12-03 11:36:30 +00008549 /* NB: An MMIO update of the plane base pointer will also
8550 * generate a page-flip completion irq, i.e. every modeset
8551 * is also accompanied by a spurious intel_prepare_page_flip().
8552 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008553 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008554 if (intel_crtc->unpin_work)
8555 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008556 spin_unlock_irqrestore(&dev->event_lock, flags);
8557}
8558
Chris Wilsone7d841c2012-12-03 11:36:30 +00008559inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8560{
8561 /* Ensure that the work item is consistent when activating it ... */
8562 smp_wmb();
8563 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8564 /* and that it is marked active as soon as the irq could fire. */
8565 smp_wmb();
8566}
8567
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008568static int intel_gen2_queue_flip(struct drm_device *dev,
8569 struct drm_crtc *crtc,
8570 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008571 struct drm_i915_gem_object *obj,
8572 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008573{
8574 struct drm_i915_private *dev_priv = dev->dev_private;
8575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008576 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008577 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008578 int ret;
8579
Daniel Vetter6d90c952012-04-26 23:28:05 +02008580 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008581 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008582 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008583
Daniel Vetter6d90c952012-04-26 23:28:05 +02008584 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008585 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008586 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008587
8588 /* Can't queue multiple flips, so wait for the previous
8589 * one to finish before executing the next.
8590 */
8591 if (intel_crtc->plane)
8592 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8593 else
8594 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008595 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8596 intel_ring_emit(ring, MI_NOOP);
8597 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8598 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8599 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008600 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008601 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008602
8603 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008604 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008605 return 0;
8606
8607err_unpin:
8608 intel_unpin_fb_obj(obj);
8609err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008610 return ret;
8611}
8612
8613static int intel_gen3_queue_flip(struct drm_device *dev,
8614 struct drm_crtc *crtc,
8615 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008616 struct drm_i915_gem_object *obj,
8617 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008618{
8619 struct drm_i915_private *dev_priv = dev->dev_private;
8620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008621 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008622 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008623 int ret;
8624
Daniel Vetter6d90c952012-04-26 23:28:05 +02008625 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008626 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008627 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008628
Daniel Vetter6d90c952012-04-26 23:28:05 +02008629 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008630 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008631 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008632
8633 if (intel_crtc->plane)
8634 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8635 else
8636 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008637 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8638 intel_ring_emit(ring, MI_NOOP);
8639 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8640 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8641 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008642 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008643 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008644
Chris Wilsone7d841c2012-12-03 11:36:30 +00008645 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008646 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008647 return 0;
8648
8649err_unpin:
8650 intel_unpin_fb_obj(obj);
8651err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008652 return ret;
8653}
8654
8655static int intel_gen4_queue_flip(struct drm_device *dev,
8656 struct drm_crtc *crtc,
8657 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008658 struct drm_i915_gem_object *obj,
8659 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008660{
8661 struct drm_i915_private *dev_priv = dev->dev_private;
8662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8663 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008664 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008665 int ret;
8666
Daniel Vetter6d90c952012-04-26 23:28:05 +02008667 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008668 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008669 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008670
Daniel Vetter6d90c952012-04-26 23:28:05 +02008671 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008672 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008673 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008674
8675 /* i965+ uses the linear or tiled offsets from the
8676 * Display Registers (which do not change across a page-flip)
8677 * so we need only reprogram the base address.
8678 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008679 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8680 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8681 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008682 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008683 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008684 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008685
8686 /* XXX Enabling the panel-fitter across page-flip is so far
8687 * untested on non-native modes, so ignore it for now.
8688 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8689 */
8690 pf = 0;
8691 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008692 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008693
8694 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008695 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008696 return 0;
8697
8698err_unpin:
8699 intel_unpin_fb_obj(obj);
8700err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008701 return ret;
8702}
8703
8704static int intel_gen6_queue_flip(struct drm_device *dev,
8705 struct drm_crtc *crtc,
8706 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008707 struct drm_i915_gem_object *obj,
8708 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008709{
8710 struct drm_i915_private *dev_priv = dev->dev_private;
8711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008712 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008713 uint32_t pf, pipesrc;
8714 int ret;
8715
Daniel Vetter6d90c952012-04-26 23:28:05 +02008716 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008717 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008718 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008719
Daniel Vetter6d90c952012-04-26 23:28:05 +02008720 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008721 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008722 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008723
Daniel Vetter6d90c952012-04-26 23:28:05 +02008724 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8725 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8726 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008727 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008728
Chris Wilson99d9acd2012-04-17 20:37:00 +01008729 /* Contrary to the suggestions in the documentation,
8730 * "Enable Panel Fitter" does not seem to be required when page
8731 * flipping with a non-native mode, and worse causes a normal
8732 * modeset to fail.
8733 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8734 */
8735 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008736 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008737 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008738
8739 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008740 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008741 return 0;
8742
8743err_unpin:
8744 intel_unpin_fb_obj(obj);
8745err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008746 return ret;
8747}
8748
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008749static int intel_gen7_queue_flip(struct drm_device *dev,
8750 struct drm_crtc *crtc,
8751 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008752 struct drm_i915_gem_object *obj,
8753 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008754{
8755 struct drm_i915_private *dev_priv = dev->dev_private;
8756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008757 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008758 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008759 int len, ret;
8760
8761 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008762 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008763 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008764
8765 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8766 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008767 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008768
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008769 switch(intel_crtc->plane) {
8770 case PLANE_A:
8771 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8772 break;
8773 case PLANE_B:
8774 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8775 break;
8776 case PLANE_C:
8777 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8778 break;
8779 default:
8780 WARN_ONCE(1, "unknown plane in flip command\n");
8781 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008782 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008783 }
8784
Chris Wilsonffe74d72013-08-26 20:58:12 +01008785 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01008786 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01008787 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01008788 /*
8789 * On Gen 8, SRM is now taking an extra dword to accommodate
8790 * 48bits addresses, and we need a NOOP for the batch size to
8791 * stay even.
8792 */
8793 if (IS_GEN8(dev))
8794 len += 2;
8795 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008796
Ville Syrjäläf66fab82014-02-11 19:52:06 +02008797 /*
8798 * BSpec MI_DISPLAY_FLIP for IVB:
8799 * "The full packet must be contained within the same cache line."
8800 *
8801 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8802 * cacheline, if we ever start emitting more commands before
8803 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8804 * then do the cacheline alignment, and finally emit the
8805 * MI_DISPLAY_FLIP.
8806 */
8807 ret = intel_ring_cacheline_align(ring);
8808 if (ret)
8809 goto err_unpin;
8810
Chris Wilsonffe74d72013-08-26 20:58:12 +01008811 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008812 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008813 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008814
Chris Wilsonffe74d72013-08-26 20:58:12 +01008815 /* Unmask the flip-done completion message. Note that the bspec says that
8816 * we should do this for both the BCS and RCS, and that we must not unmask
8817 * more than one flip event at any time (or ensure that one flip message
8818 * can be sent by waiting for flip-done prior to queueing new flips).
8819 * Experimentation says that BCS works despite DERRMR masking all
8820 * flip-done completion events and that unmasking all planes at once
8821 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8822 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8823 */
8824 if (ring->id == RCS) {
8825 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8826 intel_ring_emit(ring, DERRMR);
8827 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8828 DERRMR_PIPEB_PRI_FLIP_DONE |
8829 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01008830 if (IS_GEN8(dev))
8831 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
8832 MI_SRM_LRM_GLOBAL_GTT);
8833 else
8834 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8835 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008836 intel_ring_emit(ring, DERRMR);
8837 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01008838 if (IS_GEN8(dev)) {
8839 intel_ring_emit(ring, 0);
8840 intel_ring_emit(ring, MI_NOOP);
8841 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008842 }
8843
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008844 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008845 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008846 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008847 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008848
8849 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008850 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008851 return 0;
8852
8853err_unpin:
8854 intel_unpin_fb_obj(obj);
8855err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008856 return ret;
8857}
8858
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008859static int intel_default_queue_flip(struct drm_device *dev,
8860 struct drm_crtc *crtc,
8861 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008862 struct drm_i915_gem_object *obj,
8863 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008864{
8865 return -ENODEV;
8866}
8867
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008868static int intel_crtc_page_flip(struct drm_crtc *crtc,
8869 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008870 struct drm_pending_vblank_event *event,
8871 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008872{
8873 struct drm_device *dev = crtc->dev;
8874 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07008875 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008876 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8878 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008879 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008880 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008881
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008882 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07008883 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008884 return -EINVAL;
8885
8886 /*
8887 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8888 * Note that pitch changes could also affect these register.
8889 */
8890 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07008891 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
8892 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008893 return -EINVAL;
8894
Chris Wilsonf900db42014-02-20 09:26:13 +00008895 if (i915_terminally_wedged(&dev_priv->gpu_error))
8896 goto out_hang;
8897
Daniel Vetterb14c5672013-09-19 12:18:32 +02008898 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008899 if (work == NULL)
8900 return -ENOMEM;
8901
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008902 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008903 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008904 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008905 INIT_WORK(&work->work, intel_unpin_work_fn);
8906
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008907 ret = drm_vblank_get(dev, intel_crtc->pipe);
8908 if (ret)
8909 goto free_work;
8910
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008911 /* We borrow the event spin lock for protecting unpin_work */
8912 spin_lock_irqsave(&dev->event_lock, flags);
8913 if (intel_crtc->unpin_work) {
8914 spin_unlock_irqrestore(&dev->event_lock, flags);
8915 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008916 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008917
8918 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008919 return -EBUSY;
8920 }
8921 intel_crtc->unpin_work = work;
8922 spin_unlock_irqrestore(&dev->event_lock, flags);
8923
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008924 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8925 flush_workqueue(dev_priv->wq);
8926
Chris Wilson79158102012-05-23 11:13:58 +01008927 ret = i915_mutex_lock_interruptible(dev);
8928 if (ret)
8929 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008930
Jesse Barnes75dfca82010-02-10 15:09:44 -08008931 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008932 drm_gem_object_reference(&work->old_fb_obj->base);
8933 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008934
Matt Roperf4510a22014-04-01 15:22:40 -07008935 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008936
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008937 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008938
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008939 work->enable_stall_check = true;
8940
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008941 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008942 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008943
Keith Packarded8d1972013-07-22 18:49:58 -07008944 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008945 if (ret)
8946 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008947
Chris Wilson7782de32011-07-08 12:22:41 +01008948 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008949 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008950 mutex_unlock(&dev->struct_mutex);
8951
Jesse Barnese5510fa2010-07-01 16:48:37 -07008952 trace_i915_flip_request(intel_crtc->plane, obj);
8953
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008954 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008955
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008956cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008957 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07008958 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008959 drm_gem_object_unreference(&work->old_fb_obj->base);
8960 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008961 mutex_unlock(&dev->struct_mutex);
8962
Chris Wilson79158102012-05-23 11:13:58 +01008963cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008964 spin_lock_irqsave(&dev->event_lock, flags);
8965 intel_crtc->unpin_work = NULL;
8966 spin_unlock_irqrestore(&dev->event_lock, flags);
8967
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008968 drm_vblank_put(dev, intel_crtc->pipe);
8969free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008970 kfree(work);
8971
Chris Wilsonf900db42014-02-20 09:26:13 +00008972 if (ret == -EIO) {
8973out_hang:
8974 intel_crtc_wait_for_pending_flips(crtc);
8975 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8976 if (ret == 0 && event)
8977 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8978 }
Chris Wilson96b099f2010-06-07 14:03:04 +01008979 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008980}
8981
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008982static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008983 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8984 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008985};
8986
Daniel Vetter9a935852012-07-05 22:34:27 +02008987/**
8988 * intel_modeset_update_staged_output_state
8989 *
8990 * Updates the staged output configuration state, e.g. after we've read out the
8991 * current hw state.
8992 */
8993static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8994{
Ville Syrjälä76688512014-01-10 11:28:06 +02008995 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008996 struct intel_encoder *encoder;
8997 struct intel_connector *connector;
8998
8999 list_for_each_entry(connector, &dev->mode_config.connector_list,
9000 base.head) {
9001 connector->new_encoder =
9002 to_intel_encoder(connector->base.encoder);
9003 }
9004
9005 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9006 base.head) {
9007 encoder->new_crtc =
9008 to_intel_crtc(encoder->base.crtc);
9009 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009010
9011 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9012 base.head) {
9013 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009014
9015 if (crtc->new_enabled)
9016 crtc->new_config = &crtc->config;
9017 else
9018 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009019 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009020}
9021
9022/**
9023 * intel_modeset_commit_output_state
9024 *
9025 * This function copies the stage display pipe configuration to the real one.
9026 */
9027static void intel_modeset_commit_output_state(struct drm_device *dev)
9028{
Ville Syrjälä76688512014-01-10 11:28:06 +02009029 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009030 struct intel_encoder *encoder;
9031 struct intel_connector *connector;
9032
9033 list_for_each_entry(connector, &dev->mode_config.connector_list,
9034 base.head) {
9035 connector->base.encoder = &connector->new_encoder->base;
9036 }
9037
9038 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9039 base.head) {
9040 encoder->base.crtc = &encoder->new_crtc->base;
9041 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009042
9043 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9044 base.head) {
9045 crtc->base.enabled = crtc->new_enabled;
9046 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009047}
9048
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009049static void
9050connected_sink_compute_bpp(struct intel_connector * connector,
9051 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009052{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009053 int bpp = pipe_config->pipe_bpp;
9054
9055 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9056 connector->base.base.id,
9057 drm_get_connector_name(&connector->base));
9058
9059 /* Don't use an invalid EDID bpc value */
9060 if (connector->base.display_info.bpc &&
9061 connector->base.display_info.bpc * 3 < bpp) {
9062 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9063 bpp, connector->base.display_info.bpc*3);
9064 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9065 }
9066
9067 /* Clamp bpp to 8 on screens without EDID 1.4 */
9068 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9069 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9070 bpp);
9071 pipe_config->pipe_bpp = 24;
9072 }
9073}
9074
9075static int
9076compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9077 struct drm_framebuffer *fb,
9078 struct intel_crtc_config *pipe_config)
9079{
9080 struct drm_device *dev = crtc->base.dev;
9081 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009082 int bpp;
9083
Daniel Vetterd42264b2013-03-28 16:38:08 +01009084 switch (fb->pixel_format) {
9085 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009086 bpp = 8*3; /* since we go through a colormap */
9087 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009088 case DRM_FORMAT_XRGB1555:
9089 case DRM_FORMAT_ARGB1555:
9090 /* checked in intel_framebuffer_init already */
9091 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9092 return -EINVAL;
9093 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009094 bpp = 6*3; /* min is 18bpp */
9095 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009096 case DRM_FORMAT_XBGR8888:
9097 case DRM_FORMAT_ABGR8888:
9098 /* checked in intel_framebuffer_init already */
9099 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9100 return -EINVAL;
9101 case DRM_FORMAT_XRGB8888:
9102 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009103 bpp = 8*3;
9104 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009105 case DRM_FORMAT_XRGB2101010:
9106 case DRM_FORMAT_ARGB2101010:
9107 case DRM_FORMAT_XBGR2101010:
9108 case DRM_FORMAT_ABGR2101010:
9109 /* checked in intel_framebuffer_init already */
9110 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009111 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009112 bpp = 10*3;
9113 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009114 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009115 default:
9116 DRM_DEBUG_KMS("unsupported depth\n");
9117 return -EINVAL;
9118 }
9119
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009120 pipe_config->pipe_bpp = bpp;
9121
9122 /* Clamp display bpp to EDID value */
9123 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009124 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009125 if (!connector->new_encoder ||
9126 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009127 continue;
9128
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009129 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009130 }
9131
9132 return bpp;
9133}
9134
Daniel Vetter644db712013-09-19 14:53:58 +02009135static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9136{
9137 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9138 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009139 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009140 mode->crtc_hdisplay, mode->crtc_hsync_start,
9141 mode->crtc_hsync_end, mode->crtc_htotal,
9142 mode->crtc_vdisplay, mode->crtc_vsync_start,
9143 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9144}
9145
Daniel Vetterc0b03412013-05-28 12:05:54 +02009146static void intel_dump_pipe_config(struct intel_crtc *crtc,
9147 struct intel_crtc_config *pipe_config,
9148 const char *context)
9149{
9150 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9151 context, pipe_name(crtc->pipe));
9152
9153 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9154 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9155 pipe_config->pipe_bpp, pipe_config->dither);
9156 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9157 pipe_config->has_pch_encoder,
9158 pipe_config->fdi_lanes,
9159 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9160 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9161 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009162 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9163 pipe_config->has_dp_encoder,
9164 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9165 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9166 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009167 DRM_DEBUG_KMS("requested mode:\n");
9168 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9169 DRM_DEBUG_KMS("adjusted mode:\n");
9170 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009171 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009172 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009173 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9174 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009175 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9176 pipe_config->gmch_pfit.control,
9177 pipe_config->gmch_pfit.pgm_ratios,
9178 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009179 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009180 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009181 pipe_config->pch_pfit.size,
9182 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009183 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009184 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009185}
9186
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009187static bool encoders_cloneable(const struct intel_encoder *a,
9188 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009189{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009190 /* masks could be asymmetric, so check both ways */
9191 return a == b || (a->cloneable & (1 << b->type) &&
9192 b->cloneable & (1 << a->type));
9193}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009194
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009195static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9196 struct intel_encoder *encoder)
9197{
9198 struct drm_device *dev = crtc->base.dev;
9199 struct intel_encoder *source_encoder;
9200
9201 list_for_each_entry(source_encoder,
9202 &dev->mode_config.encoder_list, base.head) {
9203 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009204 continue;
9205
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009206 if (!encoders_cloneable(encoder, source_encoder))
9207 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009208 }
9209
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009210 return true;
9211}
9212
9213static bool check_encoder_cloning(struct intel_crtc *crtc)
9214{
9215 struct drm_device *dev = crtc->base.dev;
9216 struct intel_encoder *encoder;
9217
9218 list_for_each_entry(encoder,
9219 &dev->mode_config.encoder_list, base.head) {
9220 if (encoder->new_crtc != crtc)
9221 continue;
9222
9223 if (!check_single_encoder_cloning(crtc, encoder))
9224 return false;
9225 }
9226
9227 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009228}
9229
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009230static struct intel_crtc_config *
9231intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009232 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009233 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009234{
9235 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009236 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009237 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009238 int plane_bpp, ret = -EINVAL;
9239 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009240
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009241 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009242 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9243 return ERR_PTR(-EINVAL);
9244 }
9245
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009246 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9247 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009248 return ERR_PTR(-ENOMEM);
9249
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009250 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9251 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009252
Daniel Vettere143a212013-07-04 12:01:15 +02009253 pipe_config->cpu_transcoder =
9254 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009255 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009256
Imre Deak2960bc92013-07-30 13:36:32 +03009257 /*
9258 * Sanitize sync polarity flags based on requested ones. If neither
9259 * positive or negative polarity is requested, treat this as meaning
9260 * negative polarity.
9261 */
9262 if (!(pipe_config->adjusted_mode.flags &
9263 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9264 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9265
9266 if (!(pipe_config->adjusted_mode.flags &
9267 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9268 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9269
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009270 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9271 * plane pixel format and any sink constraints into account. Returns the
9272 * source plane bpp so that dithering can be selected on mismatches
9273 * after encoders and crtc also have had their say. */
9274 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9275 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009276 if (plane_bpp < 0)
9277 goto fail;
9278
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009279 /*
9280 * Determine the real pipe dimensions. Note that stereo modes can
9281 * increase the actual pipe size due to the frame doubling and
9282 * insertion of additional space for blanks between the frame. This
9283 * is stored in the crtc timings. We use the requested mode to do this
9284 * computation to clearly distinguish it from the adjusted mode, which
9285 * can be changed by the connectors in the below retry loop.
9286 */
9287 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9288 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9289 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9290
Daniel Vettere29c22c2013-02-21 00:00:16 +01009291encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009292 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009293 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009294 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009295
Daniel Vetter135c81b2013-07-21 21:37:09 +02009296 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009297 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009298
Daniel Vetter7758a112012-07-08 19:40:39 +02009299 /* Pass our mode to the connectors and the CRTC to give them a chance to
9300 * adjust it according to limitations or connector properties, and also
9301 * a chance to reject the mode entirely.
9302 */
9303 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9304 base.head) {
9305
9306 if (&encoder->new_crtc->base != crtc)
9307 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009308
Daniel Vetterefea6e82013-07-21 21:36:59 +02009309 if (!(encoder->compute_config(encoder, pipe_config))) {
9310 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009311 goto fail;
9312 }
9313 }
9314
Daniel Vetterff9a6752013-06-01 17:16:21 +02009315 /* Set default port clock if not overwritten by the encoder. Needs to be
9316 * done afterwards in case the encoder adjusts the mode. */
9317 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009318 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9319 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009320
Daniel Vettera43f6e02013-06-07 23:10:32 +02009321 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009322 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009323 DRM_DEBUG_KMS("CRTC fixup failed\n");
9324 goto fail;
9325 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009326
9327 if (ret == RETRY) {
9328 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9329 ret = -EINVAL;
9330 goto fail;
9331 }
9332
9333 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9334 retry = false;
9335 goto encoder_retry;
9336 }
9337
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009338 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9339 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9340 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9341
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009342 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009343fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009344 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009345 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009346}
9347
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009348/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9349 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9350static void
9351intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9352 unsigned *prepare_pipes, unsigned *disable_pipes)
9353{
9354 struct intel_crtc *intel_crtc;
9355 struct drm_device *dev = crtc->dev;
9356 struct intel_encoder *encoder;
9357 struct intel_connector *connector;
9358 struct drm_crtc *tmp_crtc;
9359
9360 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9361
9362 /* Check which crtcs have changed outputs connected to them, these need
9363 * to be part of the prepare_pipes mask. We don't (yet) support global
9364 * modeset across multiple crtcs, so modeset_pipes will only have one
9365 * bit set at most. */
9366 list_for_each_entry(connector, &dev->mode_config.connector_list,
9367 base.head) {
9368 if (connector->base.encoder == &connector->new_encoder->base)
9369 continue;
9370
9371 if (connector->base.encoder) {
9372 tmp_crtc = connector->base.encoder->crtc;
9373
9374 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9375 }
9376
9377 if (connector->new_encoder)
9378 *prepare_pipes |=
9379 1 << connector->new_encoder->new_crtc->pipe;
9380 }
9381
9382 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9383 base.head) {
9384 if (encoder->base.crtc == &encoder->new_crtc->base)
9385 continue;
9386
9387 if (encoder->base.crtc) {
9388 tmp_crtc = encoder->base.crtc;
9389
9390 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9391 }
9392
9393 if (encoder->new_crtc)
9394 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9395 }
9396
Ville Syrjälä76688512014-01-10 11:28:06 +02009397 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009398 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9399 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009400 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009401 continue;
9402
Ville Syrjälä76688512014-01-10 11:28:06 +02009403 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009404 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009405 else
9406 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009407 }
9408
9409
9410 /* set_mode is also used to update properties on life display pipes. */
9411 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009412 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009413 *prepare_pipes |= 1 << intel_crtc->pipe;
9414
Daniel Vetterb6c51642013-04-12 18:48:43 +02009415 /*
9416 * For simplicity do a full modeset on any pipe where the output routing
9417 * changed. We could be more clever, but that would require us to be
9418 * more careful with calling the relevant encoder->mode_set functions.
9419 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009420 if (*prepare_pipes)
9421 *modeset_pipes = *prepare_pipes;
9422
9423 /* ... and mask these out. */
9424 *modeset_pipes &= ~(*disable_pipes);
9425 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009426
9427 /*
9428 * HACK: We don't (yet) fully support global modesets. intel_set_config
9429 * obies this rule, but the modeset restore mode of
9430 * intel_modeset_setup_hw_state does not.
9431 */
9432 *modeset_pipes &= 1 << intel_crtc->pipe;
9433 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009434
9435 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9436 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009437}
9438
Daniel Vetterea9d7582012-07-10 10:42:52 +02009439static bool intel_crtc_in_use(struct drm_crtc *crtc)
9440{
9441 struct drm_encoder *encoder;
9442 struct drm_device *dev = crtc->dev;
9443
9444 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9445 if (encoder->crtc == crtc)
9446 return true;
9447
9448 return false;
9449}
9450
9451static void
9452intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9453{
9454 struct intel_encoder *intel_encoder;
9455 struct intel_crtc *intel_crtc;
9456 struct drm_connector *connector;
9457
9458 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9459 base.head) {
9460 if (!intel_encoder->base.crtc)
9461 continue;
9462
9463 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9464
9465 if (prepare_pipes & (1 << intel_crtc->pipe))
9466 intel_encoder->connectors_active = false;
9467 }
9468
9469 intel_modeset_commit_output_state(dev);
9470
Ville Syrjälä76688512014-01-10 11:28:06 +02009471 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009472 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9473 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009474 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009475 WARN_ON(intel_crtc->new_config &&
9476 intel_crtc->new_config != &intel_crtc->config);
9477 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009478 }
9479
9480 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9481 if (!connector->encoder || !connector->encoder->crtc)
9482 continue;
9483
9484 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9485
9486 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009487 struct drm_property *dpms_property =
9488 dev->mode_config.dpms_property;
9489
Daniel Vetterea9d7582012-07-10 10:42:52 +02009490 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009491 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009492 dpms_property,
9493 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009494
9495 intel_encoder = to_intel_encoder(connector->encoder);
9496 intel_encoder->connectors_active = true;
9497 }
9498 }
9499
9500}
9501
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009502static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009503{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009504 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009505
9506 if (clock1 == clock2)
9507 return true;
9508
9509 if (!clock1 || !clock2)
9510 return false;
9511
9512 diff = abs(clock1 - clock2);
9513
9514 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9515 return true;
9516
9517 return false;
9518}
9519
Daniel Vetter25c5b262012-07-08 22:08:04 +02009520#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9521 list_for_each_entry((intel_crtc), \
9522 &(dev)->mode_config.crtc_list, \
9523 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009524 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009525
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009526static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009527intel_pipe_config_compare(struct drm_device *dev,
9528 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009529 struct intel_crtc_config *pipe_config)
9530{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009531#define PIPE_CONF_CHECK_X(name) \
9532 if (current_config->name != pipe_config->name) { \
9533 DRM_ERROR("mismatch in " #name " " \
9534 "(expected 0x%08x, found 0x%08x)\n", \
9535 current_config->name, \
9536 pipe_config->name); \
9537 return false; \
9538 }
9539
Daniel Vetter08a24032013-04-19 11:25:34 +02009540#define PIPE_CONF_CHECK_I(name) \
9541 if (current_config->name != pipe_config->name) { \
9542 DRM_ERROR("mismatch in " #name " " \
9543 "(expected %i, found %i)\n", \
9544 current_config->name, \
9545 pipe_config->name); \
9546 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009547 }
9548
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009549#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9550 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009551 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009552 "(expected %i, found %i)\n", \
9553 current_config->name & (mask), \
9554 pipe_config->name & (mask)); \
9555 return false; \
9556 }
9557
Ville Syrjälä5e550652013-09-06 23:29:07 +03009558#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9559 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9560 DRM_ERROR("mismatch in " #name " " \
9561 "(expected %i, found %i)\n", \
9562 current_config->name, \
9563 pipe_config->name); \
9564 return false; \
9565 }
9566
Daniel Vetterbb760062013-06-06 14:55:52 +02009567#define PIPE_CONF_QUIRK(quirk) \
9568 ((current_config->quirks | pipe_config->quirks) & (quirk))
9569
Daniel Vettereccb1402013-05-22 00:50:22 +02009570 PIPE_CONF_CHECK_I(cpu_transcoder);
9571
Daniel Vetter08a24032013-04-19 11:25:34 +02009572 PIPE_CONF_CHECK_I(has_pch_encoder);
9573 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009574 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9575 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9576 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9577 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9578 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009579
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009580 PIPE_CONF_CHECK_I(has_dp_encoder);
9581 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9582 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9583 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9584 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9585 PIPE_CONF_CHECK_I(dp_m_n.tu);
9586
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009587 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9588 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9589 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9590 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9591 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9592 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9593
9594 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9595 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9596 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9597 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9598 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9599 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9600
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009601 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009602
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009603 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9604 DRM_MODE_FLAG_INTERLACE);
9605
Daniel Vetterbb760062013-06-06 14:55:52 +02009606 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9607 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9608 DRM_MODE_FLAG_PHSYNC);
9609 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9610 DRM_MODE_FLAG_NHSYNC);
9611 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9612 DRM_MODE_FLAG_PVSYNC);
9613 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9614 DRM_MODE_FLAG_NVSYNC);
9615 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009616
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009617 PIPE_CONF_CHECK_I(pipe_src_w);
9618 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009619
Daniel Vetter99535992014-04-13 12:00:33 +02009620 /*
9621 * FIXME: BIOS likes to set up a cloned config with lvds+external
9622 * screen. Since we don't yet re-compute the pipe config when moving
9623 * just the lvds port away to another pipe the sw tracking won't match.
9624 *
9625 * Proper atomic modesets with recomputed global state will fix this.
9626 * Until then just don't check gmch state for inherited modes.
9627 */
9628 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9629 PIPE_CONF_CHECK_I(gmch_pfit.control);
9630 /* pfit ratios are autocomputed by the hw on gen4+ */
9631 if (INTEL_INFO(dev)->gen < 4)
9632 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9633 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9634 }
9635
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009636 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9637 if (current_config->pch_pfit.enabled) {
9638 PIPE_CONF_CHECK_I(pch_pfit.pos);
9639 PIPE_CONF_CHECK_I(pch_pfit.size);
9640 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009641
Jesse Barnese59150d2014-01-07 13:30:45 -08009642 /* BDW+ don't expose a synchronous way to read the state */
9643 if (IS_HASWELL(dev))
9644 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009645
Ville Syrjälä282740f2013-09-04 18:30:03 +03009646 PIPE_CONF_CHECK_I(double_wide);
9647
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009648 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009649 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009650 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009651 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9652 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009653
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009654 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9655 PIPE_CONF_CHECK_I(pipe_bpp);
9656
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009657 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9658 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009659
Daniel Vetter66e985c2013-06-05 13:34:20 +02009660#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009661#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009662#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009663#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009664#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009665
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009666 return true;
9667}
9668
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009669static void
9670check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009671{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009672 struct intel_connector *connector;
9673
9674 list_for_each_entry(connector, &dev->mode_config.connector_list,
9675 base.head) {
9676 /* This also checks the encoder/connector hw state with the
9677 * ->get_hw_state callbacks. */
9678 intel_connector_check_state(connector);
9679
9680 WARN(&connector->new_encoder->base != connector->base.encoder,
9681 "connector's staged encoder doesn't match current encoder\n");
9682 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009683}
9684
9685static void
9686check_encoder_state(struct drm_device *dev)
9687{
9688 struct intel_encoder *encoder;
9689 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009690
9691 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9692 base.head) {
9693 bool enabled = false;
9694 bool active = false;
9695 enum pipe pipe, tracked_pipe;
9696
9697 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9698 encoder->base.base.id,
9699 drm_get_encoder_name(&encoder->base));
9700
9701 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9702 "encoder's stage crtc doesn't match current crtc\n");
9703 WARN(encoder->connectors_active && !encoder->base.crtc,
9704 "encoder's active_connectors set, but no crtc\n");
9705
9706 list_for_each_entry(connector, &dev->mode_config.connector_list,
9707 base.head) {
9708 if (connector->base.encoder != &encoder->base)
9709 continue;
9710 enabled = true;
9711 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9712 active = true;
9713 }
9714 WARN(!!encoder->base.crtc != enabled,
9715 "encoder's enabled state mismatch "
9716 "(expected %i, found %i)\n",
9717 !!encoder->base.crtc, enabled);
9718 WARN(active && !encoder->base.crtc,
9719 "active encoder with no crtc\n");
9720
9721 WARN(encoder->connectors_active != active,
9722 "encoder's computed active state doesn't match tracked active state "
9723 "(expected %i, found %i)\n", active, encoder->connectors_active);
9724
9725 active = encoder->get_hw_state(encoder, &pipe);
9726 WARN(active != encoder->connectors_active,
9727 "encoder's hw state doesn't match sw tracking "
9728 "(expected %i, found %i)\n",
9729 encoder->connectors_active, active);
9730
9731 if (!encoder->base.crtc)
9732 continue;
9733
9734 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9735 WARN(active && pipe != tracked_pipe,
9736 "active encoder's pipe doesn't match"
9737 "(expected %i, found %i)\n",
9738 tracked_pipe, pipe);
9739
9740 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009741}
9742
9743static void
9744check_crtc_state(struct drm_device *dev)
9745{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009746 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009747 struct intel_crtc *crtc;
9748 struct intel_encoder *encoder;
9749 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009750
9751 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9752 base.head) {
9753 bool enabled = false;
9754 bool active = false;
9755
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009756 memset(&pipe_config, 0, sizeof(pipe_config));
9757
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009758 DRM_DEBUG_KMS("[CRTC:%d]\n",
9759 crtc->base.base.id);
9760
9761 WARN(crtc->active && !crtc->base.enabled,
9762 "active crtc, but not enabled in sw tracking\n");
9763
9764 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9765 base.head) {
9766 if (encoder->base.crtc != &crtc->base)
9767 continue;
9768 enabled = true;
9769 if (encoder->connectors_active)
9770 active = true;
9771 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009772
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009773 WARN(active != crtc->active,
9774 "crtc's computed active state doesn't match tracked active state "
9775 "(expected %i, found %i)\n", active, crtc->active);
9776 WARN(enabled != crtc->base.enabled,
9777 "crtc's computed enabled state doesn't match tracked enabled state "
9778 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9779
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009780 active = dev_priv->display.get_pipe_config(crtc,
9781 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009782
9783 /* hw state is inconsistent with the pipe A quirk */
9784 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9785 active = crtc->active;
9786
Daniel Vetter6c49f242013-06-06 12:45:25 +02009787 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9788 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009789 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009790 if (encoder->base.crtc != &crtc->base)
9791 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009792 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009793 encoder->get_config(encoder, &pipe_config);
9794 }
9795
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009796 WARN(crtc->active != active,
9797 "crtc active state doesn't match with hw state "
9798 "(expected %i, found %i)\n", crtc->active, active);
9799
Daniel Vetterc0b03412013-05-28 12:05:54 +02009800 if (active &&
9801 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9802 WARN(1, "pipe state doesn't match!\n");
9803 intel_dump_pipe_config(crtc, &pipe_config,
9804 "[hw state]");
9805 intel_dump_pipe_config(crtc, &crtc->config,
9806 "[sw state]");
9807 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009808 }
9809}
9810
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009811static void
9812check_shared_dpll_state(struct drm_device *dev)
9813{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009814 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009815 struct intel_crtc *crtc;
9816 struct intel_dpll_hw_state dpll_hw_state;
9817 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009818
9819 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9820 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9821 int enabled_crtcs = 0, active_crtcs = 0;
9822 bool active;
9823
9824 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9825
9826 DRM_DEBUG_KMS("%s\n", pll->name);
9827
9828 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9829
9830 WARN(pll->active > pll->refcount,
9831 "more active pll users than references: %i vs %i\n",
9832 pll->active, pll->refcount);
9833 WARN(pll->active && !pll->on,
9834 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009835 WARN(pll->on && !pll->active,
9836 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009837 WARN(pll->on != active,
9838 "pll on state mismatch (expected %i, found %i)\n",
9839 pll->on, active);
9840
9841 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9842 base.head) {
9843 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9844 enabled_crtcs++;
9845 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9846 active_crtcs++;
9847 }
9848 WARN(pll->active != active_crtcs,
9849 "pll active crtcs mismatch (expected %i, found %i)\n",
9850 pll->active, active_crtcs);
9851 WARN(pll->refcount != enabled_crtcs,
9852 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9853 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009854
9855 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9856 sizeof(dpll_hw_state)),
9857 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009858 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009859}
9860
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009861void
9862intel_modeset_check_state(struct drm_device *dev)
9863{
9864 check_connector_state(dev);
9865 check_encoder_state(dev);
9866 check_crtc_state(dev);
9867 check_shared_dpll_state(dev);
9868}
9869
Ville Syrjälä18442d02013-09-13 16:00:08 +03009870void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9871 int dotclock)
9872{
9873 /*
9874 * FDI already provided one idea for the dotclock.
9875 * Yell if the encoder disagrees.
9876 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009877 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009878 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009879 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009880}
9881
Daniel Vetterf30da182013-04-11 20:22:50 +02009882static int __intel_set_mode(struct drm_crtc *crtc,
9883 struct drm_display_mode *mode,
9884 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009885{
9886 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009887 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009888 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009889 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009890 struct intel_crtc *intel_crtc;
9891 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009892 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009893
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009894 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009895 if (!saved_mode)
9896 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009897
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009898 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009899 &prepare_pipes, &disable_pipes);
9900
Tim Gardner3ac18232012-12-07 07:54:26 -07009901 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009902
Daniel Vetter25c5b262012-07-08 22:08:04 +02009903 /* Hack: Because we don't (yet) support global modeset on multiple
9904 * crtcs, we don't keep track of the new mode for more than one crtc.
9905 * Hence simply check whether any bit is set in modeset_pipes in all the
9906 * pieces of code that are not yet converted to deal with mutliple crtcs
9907 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009908 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009909 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009910 if (IS_ERR(pipe_config)) {
9911 ret = PTR_ERR(pipe_config);
9912 pipe_config = NULL;
9913
Tim Gardner3ac18232012-12-07 07:54:26 -07009914 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009915 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009916 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9917 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009918 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009919 }
9920
Jesse Barnes30a970c2013-11-04 13:48:12 -08009921 /*
9922 * See if the config requires any additional preparation, e.g.
9923 * to adjust global state with pipes off. We need to do this
9924 * here so we can get the modeset_pipe updated config for the new
9925 * mode set on this crtc. For other crtcs we need to use the
9926 * adjusted_mode bits in the crtc directly.
9927 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009928 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009929 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009930
Ville Syrjäläc164f832013-11-05 22:34:12 +02009931 /* may have added more to prepare_pipes than we should */
9932 prepare_pipes &= ~disable_pipes;
9933 }
9934
Daniel Vetter460da9162013-03-27 00:44:51 +01009935 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9936 intel_crtc_disable(&intel_crtc->base);
9937
Daniel Vetterea9d7582012-07-10 10:42:52 +02009938 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9939 if (intel_crtc->base.enabled)
9940 dev_priv->display.crtc_disable(&intel_crtc->base);
9941 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009942
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009943 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9944 * to set it here already despite that we pass it down the callchain.
9945 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009946 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009947 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009948 /* mode_set/enable/disable functions rely on a correct pipe
9949 * config. */
9950 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009951 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009952
9953 /*
9954 * Calculate and store various constants which
9955 * are later needed by vblank and swap-completion
9956 * timestamping. They are derived from true hwmode.
9957 */
9958 drm_calc_timestamping_constants(crtc,
9959 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009960 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009961
Daniel Vetterea9d7582012-07-10 10:42:52 +02009962 /* Only after disabling all output pipelines that will be changed can we
9963 * update the the output configuration. */
9964 intel_modeset_update_state(dev, prepare_pipes);
9965
Daniel Vetter47fab732012-10-26 10:58:18 +02009966 if (dev_priv->display.modeset_global_resources)
9967 dev_priv->display.modeset_global_resources(dev);
9968
Daniel Vettera6778b32012-07-02 09:56:42 +02009969 /* Set up the DPLL and any encoders state that needs to adjust or depend
9970 * on the DPLL.
9971 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009972 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009973 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009974 x, y, fb);
9975 if (ret)
9976 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009977 }
9978
9979 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009980 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9981 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009982
Daniel Vettera6778b32012-07-02 09:56:42 +02009983 /* FIXME: add subpixel order */
9984done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009985 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009986 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009987
Tim Gardner3ac18232012-12-07 07:54:26 -07009988out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009989 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009990 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009991 return ret;
9992}
9993
Damien Lespiaue7457a92013-08-08 22:28:59 +01009994static int intel_set_mode(struct drm_crtc *crtc,
9995 struct drm_display_mode *mode,
9996 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009997{
9998 int ret;
9999
10000 ret = __intel_set_mode(crtc, mode, x, y, fb);
10001
10002 if (ret == 0)
10003 intel_modeset_check_state(crtc->dev);
10004
10005 return ret;
10006}
10007
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010008void intel_crtc_restore_mode(struct drm_crtc *crtc)
10009{
Matt Roperf4510a22014-04-01 15:22:40 -070010010 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010011}
10012
Daniel Vetter25c5b262012-07-08 22:08:04 +020010013#undef for_each_intel_crtc_masked
10014
Daniel Vetterd9e55602012-07-04 22:16:09 +020010015static void intel_set_config_free(struct intel_set_config *config)
10016{
10017 if (!config)
10018 return;
10019
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010020 kfree(config->save_connector_encoders);
10021 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010022 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010023 kfree(config);
10024}
10025
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010026static int intel_set_config_save_state(struct drm_device *dev,
10027 struct intel_set_config *config)
10028{
Ville Syrjälä76688512014-01-10 11:28:06 +020010029 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010030 struct drm_encoder *encoder;
10031 struct drm_connector *connector;
10032 int count;
10033
Ville Syrjälä76688512014-01-10 11:28:06 +020010034 config->save_crtc_enabled =
10035 kcalloc(dev->mode_config.num_crtc,
10036 sizeof(bool), GFP_KERNEL);
10037 if (!config->save_crtc_enabled)
10038 return -ENOMEM;
10039
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010040 config->save_encoder_crtcs =
10041 kcalloc(dev->mode_config.num_encoder,
10042 sizeof(struct drm_crtc *), GFP_KERNEL);
10043 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010044 return -ENOMEM;
10045
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010046 config->save_connector_encoders =
10047 kcalloc(dev->mode_config.num_connector,
10048 sizeof(struct drm_encoder *), GFP_KERNEL);
10049 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010050 return -ENOMEM;
10051
10052 /* Copy data. Note that driver private data is not affected.
10053 * Should anything bad happen only the expected state is
10054 * restored, not the drivers personal bookkeeping.
10055 */
10056 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010057 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10058 config->save_crtc_enabled[count++] = crtc->enabled;
10059 }
10060
10061 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010062 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010063 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010064 }
10065
10066 count = 0;
10067 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010068 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010069 }
10070
10071 return 0;
10072}
10073
10074static void intel_set_config_restore_state(struct drm_device *dev,
10075 struct intel_set_config *config)
10076{
Ville Syrjälä76688512014-01-10 11:28:06 +020010077 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010078 struct intel_encoder *encoder;
10079 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010080 int count;
10081
10082 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010083 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10084 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010085
10086 if (crtc->new_enabled)
10087 crtc->new_config = &crtc->config;
10088 else
10089 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010090 }
10091
10092 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010093 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10094 encoder->new_crtc =
10095 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010096 }
10097
10098 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010099 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10100 connector->new_encoder =
10101 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010102 }
10103}
10104
Imre Deake3de42b2013-05-03 19:44:07 +020010105static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010106is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010107{
10108 int i;
10109
Chris Wilson2e57f472013-07-17 12:14:40 +010010110 if (set->num_connectors == 0)
10111 return false;
10112
10113 if (WARN_ON(set->connectors == NULL))
10114 return false;
10115
10116 for (i = 0; i < set->num_connectors; i++)
10117 if (set->connectors[i]->encoder &&
10118 set->connectors[i]->encoder->crtc == set->crtc &&
10119 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010120 return true;
10121
10122 return false;
10123}
10124
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010125static void
10126intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10127 struct intel_set_config *config)
10128{
10129
10130 /* We should be able to check here if the fb has the same properties
10131 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010132 if (is_crtc_connector_off(set)) {
10133 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010134 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010135 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010136 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010137 struct intel_crtc *intel_crtc =
10138 to_intel_crtc(set->crtc);
10139
Jani Nikulad330a952014-01-21 11:24:25 +020010140 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010141 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10142 config->fb_changed = true;
10143 } else {
10144 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10145 config->mode_changed = true;
10146 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010147 } else if (set->fb == NULL) {
10148 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010149 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010150 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010151 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010152 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010153 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010154 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010155 }
10156
Daniel Vetter835c5872012-07-10 18:11:08 +020010157 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010158 config->fb_changed = true;
10159
10160 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10161 DRM_DEBUG_KMS("modes are different, full mode set\n");
10162 drm_mode_debug_printmodeline(&set->crtc->mode);
10163 drm_mode_debug_printmodeline(set->mode);
10164 config->mode_changed = true;
10165 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010166
10167 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10168 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010169}
10170
Daniel Vetter2e431052012-07-04 22:42:15 +020010171static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010172intel_modeset_stage_output_state(struct drm_device *dev,
10173 struct drm_mode_set *set,
10174 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010175{
Daniel Vetter9a935852012-07-05 22:34:27 +020010176 struct intel_connector *connector;
10177 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010178 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010179 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010180
Damien Lespiau9abdda72013-02-13 13:29:23 +000010181 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010182 * of connectors. For paranoia, double-check this. */
10183 WARN_ON(!set->fb && (set->num_connectors != 0));
10184 WARN_ON(set->fb && (set->num_connectors == 0));
10185
Daniel Vetter9a935852012-07-05 22:34:27 +020010186 list_for_each_entry(connector, &dev->mode_config.connector_list,
10187 base.head) {
10188 /* Otherwise traverse passed in connector list and get encoders
10189 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010190 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010191 if (set->connectors[ro] == &connector->base) {
10192 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010193 break;
10194 }
10195 }
10196
Daniel Vetter9a935852012-07-05 22:34:27 +020010197 /* If we disable the crtc, disable all its connectors. Also, if
10198 * the connector is on the changing crtc but not on the new
10199 * connector list, disable it. */
10200 if ((!set->fb || ro == set->num_connectors) &&
10201 connector->base.encoder &&
10202 connector->base.encoder->crtc == set->crtc) {
10203 connector->new_encoder = NULL;
10204
10205 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10206 connector->base.base.id,
10207 drm_get_connector_name(&connector->base));
10208 }
10209
10210
10211 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010212 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010213 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010214 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010215 }
10216 /* connector->new_encoder is now updated for all connectors. */
10217
10218 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010219 list_for_each_entry(connector, &dev->mode_config.connector_list,
10220 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010221 struct drm_crtc *new_crtc;
10222
Daniel Vetter9a935852012-07-05 22:34:27 +020010223 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010224 continue;
10225
Daniel Vetter9a935852012-07-05 22:34:27 +020010226 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010227
10228 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010229 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010230 new_crtc = set->crtc;
10231 }
10232
10233 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010234 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10235 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010236 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010237 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010238 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10239
10240 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10241 connector->base.base.id,
10242 drm_get_connector_name(&connector->base),
10243 new_crtc->base.id);
10244 }
10245
10246 /* Check for any encoders that needs to be disabled. */
10247 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10248 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010249 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010250 list_for_each_entry(connector,
10251 &dev->mode_config.connector_list,
10252 base.head) {
10253 if (connector->new_encoder == encoder) {
10254 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010255 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010256 }
10257 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010258
10259 if (num_connectors == 0)
10260 encoder->new_crtc = NULL;
10261 else if (num_connectors > 1)
10262 return -EINVAL;
10263
Daniel Vetter9a935852012-07-05 22:34:27 +020010264 /* Only now check for crtc changes so we don't miss encoders
10265 * that will be disabled. */
10266 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010267 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010268 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010269 }
10270 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010271 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010272
Ville Syrjälä76688512014-01-10 11:28:06 +020010273 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10274 base.head) {
10275 crtc->new_enabled = false;
10276
10277 list_for_each_entry(encoder,
10278 &dev->mode_config.encoder_list,
10279 base.head) {
10280 if (encoder->new_crtc == crtc) {
10281 crtc->new_enabled = true;
10282 break;
10283 }
10284 }
10285
10286 if (crtc->new_enabled != crtc->base.enabled) {
10287 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10288 crtc->new_enabled ? "en" : "dis");
10289 config->mode_changed = true;
10290 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010291
10292 if (crtc->new_enabled)
10293 crtc->new_config = &crtc->config;
10294 else
10295 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010296 }
10297
Daniel Vetter2e431052012-07-04 22:42:15 +020010298 return 0;
10299}
10300
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010301static void disable_crtc_nofb(struct intel_crtc *crtc)
10302{
10303 struct drm_device *dev = crtc->base.dev;
10304 struct intel_encoder *encoder;
10305 struct intel_connector *connector;
10306
10307 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10308 pipe_name(crtc->pipe));
10309
10310 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10311 if (connector->new_encoder &&
10312 connector->new_encoder->new_crtc == crtc)
10313 connector->new_encoder = NULL;
10314 }
10315
10316 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10317 if (encoder->new_crtc == crtc)
10318 encoder->new_crtc = NULL;
10319 }
10320
10321 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010322 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010323}
10324
Daniel Vetter2e431052012-07-04 22:42:15 +020010325static int intel_crtc_set_config(struct drm_mode_set *set)
10326{
10327 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010328 struct drm_mode_set save_set;
10329 struct intel_set_config *config;
10330 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010331
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010332 BUG_ON(!set);
10333 BUG_ON(!set->crtc);
10334 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010335
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010336 /* Enforce sane interface api - has been abused by the fb helper. */
10337 BUG_ON(!set->mode && set->fb);
10338 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010339
Daniel Vetter2e431052012-07-04 22:42:15 +020010340 if (set->fb) {
10341 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10342 set->crtc->base.id, set->fb->base.id,
10343 (int)set->num_connectors, set->x, set->y);
10344 } else {
10345 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010346 }
10347
10348 dev = set->crtc->dev;
10349
10350 ret = -ENOMEM;
10351 config = kzalloc(sizeof(*config), GFP_KERNEL);
10352 if (!config)
10353 goto out_config;
10354
10355 ret = intel_set_config_save_state(dev, config);
10356 if (ret)
10357 goto out_config;
10358
10359 save_set.crtc = set->crtc;
10360 save_set.mode = &set->crtc->mode;
10361 save_set.x = set->crtc->x;
10362 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010363 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010364
10365 /* Compute whether we need a full modeset, only an fb base update or no
10366 * change at all. In the future we might also check whether only the
10367 * mode changed, e.g. for LVDS where we only change the panel fitter in
10368 * such cases. */
10369 intel_set_config_compute_mode_changes(set, config);
10370
Daniel Vetter9a935852012-07-05 22:34:27 +020010371 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010372 if (ret)
10373 goto fail;
10374
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010375 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010376 ret = intel_set_mode(set->crtc, set->mode,
10377 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010378 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010379 intel_crtc_wait_for_pending_flips(set->crtc);
10380
Daniel Vetter4f660f42012-07-02 09:47:37 +020010381 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010382 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010383 /*
10384 * In the fastboot case this may be our only check of the
10385 * state after boot. It would be better to only do it on
10386 * the first update, but we don't have a nice way of doing that
10387 * (and really, set_config isn't used much for high freq page
10388 * flipping, so increasing its cost here shouldn't be a big
10389 * deal).
10390 */
Jani Nikulad330a952014-01-21 11:24:25 +020010391 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010392 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010393 }
10394
Chris Wilson2d05eae2013-05-03 17:36:25 +010010395 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010396 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10397 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010398fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010399 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010400
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010401 /*
10402 * HACK: if the pipe was on, but we didn't have a framebuffer,
10403 * force the pipe off to avoid oopsing in the modeset code
10404 * due to fb==NULL. This should only happen during boot since
10405 * we don't yet reconstruct the FB from the hardware state.
10406 */
10407 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10408 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10409
Chris Wilson2d05eae2013-05-03 17:36:25 +010010410 /* Try to restore the config */
10411 if (config->mode_changed &&
10412 intel_set_mode(save_set.crtc, save_set.mode,
10413 save_set.x, save_set.y, save_set.fb))
10414 DRM_ERROR("failed to restore config after modeset failure\n");
10415 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010416
Daniel Vetterd9e55602012-07-04 22:16:09 +020010417out_config:
10418 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010419 return ret;
10420}
10421
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010422static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010423 .cursor_set = intel_crtc_cursor_set,
10424 .cursor_move = intel_crtc_cursor_move,
10425 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010426 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010427 .destroy = intel_crtc_destroy,
10428 .page_flip = intel_crtc_page_flip,
10429};
10430
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010431static void intel_cpu_pll_init(struct drm_device *dev)
10432{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010433 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010434 intel_ddi_pll_init(dev);
10435}
10436
Daniel Vetter53589012013-06-05 13:34:16 +020010437static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10438 struct intel_shared_dpll *pll,
10439 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010440{
Daniel Vetter53589012013-06-05 13:34:16 +020010441 uint32_t val;
10442
10443 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010444 hw_state->dpll = val;
10445 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10446 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010447
10448 return val & DPLL_VCO_ENABLE;
10449}
10450
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010451static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10452 struct intel_shared_dpll *pll)
10453{
10454 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10455 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10456}
10457
Daniel Vettere7b903d2013-06-05 13:34:14 +020010458static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10459 struct intel_shared_dpll *pll)
10460{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010461 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010462 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010463
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010464 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10465
10466 /* Wait for the clocks to stabilize. */
10467 POSTING_READ(PCH_DPLL(pll->id));
10468 udelay(150);
10469
10470 /* The pixel multiplier can only be updated once the
10471 * DPLL is enabled and the clocks are stable.
10472 *
10473 * So write it again.
10474 */
10475 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10476 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010477 udelay(200);
10478}
10479
10480static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10481 struct intel_shared_dpll *pll)
10482{
10483 struct drm_device *dev = dev_priv->dev;
10484 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010485
10486 /* Make sure no transcoder isn't still depending on us. */
10487 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10488 if (intel_crtc_to_shared_dpll(crtc) == pll)
10489 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10490 }
10491
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010492 I915_WRITE(PCH_DPLL(pll->id), 0);
10493 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010494 udelay(200);
10495}
10496
Daniel Vetter46edb022013-06-05 13:34:12 +020010497static char *ibx_pch_dpll_names[] = {
10498 "PCH DPLL A",
10499 "PCH DPLL B",
10500};
10501
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010502static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010503{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010504 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010505 int i;
10506
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010507 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010508
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010509 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010510 dev_priv->shared_dplls[i].id = i;
10511 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010512 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010513 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10514 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010515 dev_priv->shared_dplls[i].get_hw_state =
10516 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010517 }
10518}
10519
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010520static void intel_shared_dpll_init(struct drm_device *dev)
10521{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010522 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010523
10524 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10525 ibx_pch_dpll_init(dev);
10526 else
10527 dev_priv->num_shared_dpll = 0;
10528
10529 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010530}
10531
Hannes Ederb358d0a2008-12-18 21:18:47 +010010532static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010533{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010534 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010535 struct intel_crtc *intel_crtc;
10536 int i;
10537
Daniel Vetter955382f2013-09-19 14:05:45 +020010538 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010539 if (intel_crtc == NULL)
10540 return;
10541
10542 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10543
10544 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010545 for (i = 0; i < 256; i++) {
10546 intel_crtc->lut_r[i] = i;
10547 intel_crtc->lut_g[i] = i;
10548 intel_crtc->lut_b[i] = i;
10549 }
10550
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010551 /*
10552 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10553 * is hooked to plane B. Hence we want plane A feeding pipe B.
10554 */
Jesse Barnes80824002009-09-10 15:28:06 -070010555 intel_crtc->pipe = pipe;
10556 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010557 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010558 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010559 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010560 }
10561
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010562 init_waitqueue_head(&intel_crtc->vbl_wait);
10563
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010564 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10565 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10566 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10567 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10568
Jesse Barnes79e53942008-11-07 14:24:08 -080010569 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010570}
10571
Jesse Barnes752aa882013-10-31 18:55:49 +020010572enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10573{
10574 struct drm_encoder *encoder = connector->base.encoder;
10575
10576 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10577
10578 if (!encoder)
10579 return INVALID_PIPE;
10580
10581 return to_intel_crtc(encoder->crtc)->pipe;
10582}
10583
Carl Worth08d7b3d2009-04-29 14:43:54 -070010584int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010585 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010586{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010587 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010588 struct drm_mode_object *drmmode_obj;
10589 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010590
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010591 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10592 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010593
Daniel Vetterc05422d2009-08-11 16:05:30 +020010594 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10595 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010596
Daniel Vetterc05422d2009-08-11 16:05:30 +020010597 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010598 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010599 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010600 }
10601
Daniel Vetterc05422d2009-08-11 16:05:30 +020010602 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10603 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010604
Daniel Vetterc05422d2009-08-11 16:05:30 +020010605 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010606}
10607
Daniel Vetter66a92782012-07-12 20:08:18 +020010608static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010609{
Daniel Vetter66a92782012-07-12 20:08:18 +020010610 struct drm_device *dev = encoder->base.dev;
10611 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010612 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010613 int entry = 0;
10614
Daniel Vetter66a92782012-07-12 20:08:18 +020010615 list_for_each_entry(source_encoder,
10616 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010617 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010618 index_mask |= (1 << entry);
10619
Jesse Barnes79e53942008-11-07 14:24:08 -080010620 entry++;
10621 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010622
Jesse Barnes79e53942008-11-07 14:24:08 -080010623 return index_mask;
10624}
10625
Chris Wilson4d302442010-12-14 19:21:29 +000010626static bool has_edp_a(struct drm_device *dev)
10627{
10628 struct drm_i915_private *dev_priv = dev->dev_private;
10629
10630 if (!IS_MOBILE(dev))
10631 return false;
10632
10633 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10634 return false;
10635
Damien Lespiaue3589902014-02-07 19:12:50 +000010636 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010637 return false;
10638
10639 return true;
10640}
10641
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010642const char *intel_output_name(int output)
10643{
10644 static const char *names[] = {
10645 [INTEL_OUTPUT_UNUSED] = "Unused",
10646 [INTEL_OUTPUT_ANALOG] = "Analog",
10647 [INTEL_OUTPUT_DVO] = "DVO",
10648 [INTEL_OUTPUT_SDVO] = "SDVO",
10649 [INTEL_OUTPUT_LVDS] = "LVDS",
10650 [INTEL_OUTPUT_TVOUT] = "TV",
10651 [INTEL_OUTPUT_HDMI] = "HDMI",
10652 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10653 [INTEL_OUTPUT_EDP] = "eDP",
10654 [INTEL_OUTPUT_DSI] = "DSI",
10655 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10656 };
10657
10658 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10659 return "Invalid";
10660
10661 return names[output];
10662}
10663
Jesse Barnes79e53942008-11-07 14:24:08 -080010664static void intel_setup_outputs(struct drm_device *dev)
10665{
Eric Anholt725e30a2009-01-22 13:01:02 -080010666 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010667 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010668 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010669
Daniel Vetterc9093352013-06-06 22:22:47 +020010670 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010671
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010672 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010673 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010674
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010675 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010676 int found;
10677
10678 /* Haswell uses DDI functions to detect digital outputs */
10679 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10680 /* DDI A only supports eDP */
10681 if (found)
10682 intel_ddi_init(dev, PORT_A);
10683
10684 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10685 * register */
10686 found = I915_READ(SFUSE_STRAP);
10687
10688 if (found & SFUSE_STRAP_DDIB_DETECTED)
10689 intel_ddi_init(dev, PORT_B);
10690 if (found & SFUSE_STRAP_DDIC_DETECTED)
10691 intel_ddi_init(dev, PORT_C);
10692 if (found & SFUSE_STRAP_DDID_DETECTED)
10693 intel_ddi_init(dev, PORT_D);
10694 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010695 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010696 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010697
10698 if (has_edp_a(dev))
10699 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010700
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010701 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010702 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010703 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010704 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010705 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010706 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010707 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010708 }
10709
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010710 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010711 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010712
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010713 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010714 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010715
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010716 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010717 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010718
Daniel Vetter270b3042012-10-27 15:52:05 +020010719 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010720 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010721 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010722 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10723 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10724 PORT_B);
10725 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10726 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10727 }
10728
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010729 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10730 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10731 PORT_C);
10732 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010733 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010734 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010735
Jani Nikula3cfca972013-08-27 15:12:26 +030010736 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010737 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010738 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010739
Paulo Zanonie2debe92013-02-18 19:00:27 -030010740 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010741 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010742 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010743 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10744 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010745 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010746 }
Ma Ling27185ae2009-08-24 13:50:23 +080010747
Imre Deake7281ea2013-05-08 13:14:08 +030010748 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010749 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010750 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010751
10752 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010753
Paulo Zanonie2debe92013-02-18 19:00:27 -030010754 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010755 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010756 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010757 }
Ma Ling27185ae2009-08-24 13:50:23 +080010758
Paulo Zanonie2debe92013-02-18 19:00:27 -030010759 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010760
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010761 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10762 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010763 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010764 }
Imre Deake7281ea2013-05-08 13:14:08 +030010765 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010766 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010767 }
Ma Ling27185ae2009-08-24 13:50:23 +080010768
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010769 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010770 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010771 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010772 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010773 intel_dvo_init(dev);
10774
Zhenyu Wang103a1962009-11-27 11:44:36 +080010775 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010776 intel_tv_init(dev);
10777
Chris Wilson4ef69c72010-09-09 15:14:28 +010010778 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10779 encoder->base.possible_crtcs = encoder->crtc_mask;
10780 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010781 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010782 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010783
Paulo Zanonidde86e22012-12-01 12:04:25 -020010784 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010785
10786 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010787}
10788
10789static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10790{
10791 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010792
Daniel Vetteref2d6332014-02-10 18:00:38 +010010793 drm_framebuffer_cleanup(fb);
10794 WARN_ON(!intel_fb->obj->framebuffer_references--);
10795 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010796 kfree(intel_fb);
10797}
10798
10799static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010800 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010801 unsigned int *handle)
10802{
10803 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010804 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010805
Chris Wilson05394f32010-11-08 19:18:58 +000010806 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010807}
10808
10809static const struct drm_framebuffer_funcs intel_fb_funcs = {
10810 .destroy = intel_user_framebuffer_destroy,
10811 .create_handle = intel_user_framebuffer_create_handle,
10812};
10813
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010814static int intel_framebuffer_init(struct drm_device *dev,
10815 struct intel_framebuffer *intel_fb,
10816 struct drm_mode_fb_cmd2 *mode_cmd,
10817 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010818{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010819 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010820 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010821 int ret;
10822
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010823 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10824
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010825 if (obj->tiling_mode == I915_TILING_Y) {
10826 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010827 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010828 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010829
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010830 if (mode_cmd->pitches[0] & 63) {
10831 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10832 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010833 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010834 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010835
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010836 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10837 pitch_limit = 32*1024;
10838 } else if (INTEL_INFO(dev)->gen >= 4) {
10839 if (obj->tiling_mode)
10840 pitch_limit = 16*1024;
10841 else
10842 pitch_limit = 32*1024;
10843 } else if (INTEL_INFO(dev)->gen >= 3) {
10844 if (obj->tiling_mode)
10845 pitch_limit = 8*1024;
10846 else
10847 pitch_limit = 16*1024;
10848 } else
10849 /* XXX DSPC is limited to 4k tiled */
10850 pitch_limit = 8*1024;
10851
10852 if (mode_cmd->pitches[0] > pitch_limit) {
10853 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10854 obj->tiling_mode ? "tiled" : "linear",
10855 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010856 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010857 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010858
10859 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010860 mode_cmd->pitches[0] != obj->stride) {
10861 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10862 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010863 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010864 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010865
Ville Syrjälä57779d02012-10-31 17:50:14 +020010866 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010867 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010868 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010869 case DRM_FORMAT_RGB565:
10870 case DRM_FORMAT_XRGB8888:
10871 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010872 break;
10873 case DRM_FORMAT_XRGB1555:
10874 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010875 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010876 DRM_DEBUG("unsupported pixel format: %s\n",
10877 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010878 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010879 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010880 break;
10881 case DRM_FORMAT_XBGR8888:
10882 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010883 case DRM_FORMAT_XRGB2101010:
10884 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010885 case DRM_FORMAT_XBGR2101010:
10886 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010887 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010888 DRM_DEBUG("unsupported pixel format: %s\n",
10889 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010890 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010891 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010892 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010893 case DRM_FORMAT_YUYV:
10894 case DRM_FORMAT_UYVY:
10895 case DRM_FORMAT_YVYU:
10896 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010897 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010898 DRM_DEBUG("unsupported pixel format: %s\n",
10899 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010900 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010901 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010902 break;
10903 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010904 DRM_DEBUG("unsupported pixel format: %s\n",
10905 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010906 return -EINVAL;
10907 }
10908
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010909 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10910 if (mode_cmd->offsets[0] != 0)
10911 return -EINVAL;
10912
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010913 aligned_height = intel_align_height(dev, mode_cmd->height,
10914 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010915 /* FIXME drm helper for size checks (especially planar formats)? */
10916 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10917 return -EINVAL;
10918
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010919 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10920 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010921 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010922
Jesse Barnes79e53942008-11-07 14:24:08 -080010923 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10924 if (ret) {
10925 DRM_ERROR("framebuffer init failed %d\n", ret);
10926 return ret;
10927 }
10928
Jesse Barnes79e53942008-11-07 14:24:08 -080010929 return 0;
10930}
10931
Jesse Barnes79e53942008-11-07 14:24:08 -080010932static struct drm_framebuffer *
10933intel_user_framebuffer_create(struct drm_device *dev,
10934 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010935 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010936{
Chris Wilson05394f32010-11-08 19:18:58 +000010937 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010938
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010939 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10940 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010941 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010942 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010943
Chris Wilsond2dff872011-04-19 08:36:26 +010010944 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010945}
10946
Daniel Vetter4520f532013-10-09 09:18:51 +020010947#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010948static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010949{
10950}
10951#endif
10952
Jesse Barnes79e53942008-11-07 14:24:08 -080010953static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010954 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010955 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010956};
10957
Jesse Barnese70236a2009-09-21 10:42:27 -070010958/* Set up chip specific display functions */
10959static void intel_init_display(struct drm_device *dev)
10960{
10961 struct drm_i915_private *dev_priv = dev->dev_private;
10962
Daniel Vetteree9300b2013-06-03 22:40:22 +020010963 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10964 dev_priv->display.find_dpll = g4x_find_best_dpll;
10965 else if (IS_VALLEYVIEW(dev))
10966 dev_priv->display.find_dpll = vlv_find_best_dpll;
10967 else if (IS_PINEVIEW(dev))
10968 dev_priv->display.find_dpll = pnv_find_best_dpll;
10969 else
10970 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10971
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010972 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010973 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010974 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010975 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010976 dev_priv->display.crtc_enable = haswell_crtc_enable;
10977 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010978 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010979 dev_priv->display.update_primary_plane =
10980 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010981 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010982 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010983 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010984 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010985 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10986 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010987 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010988 dev_priv->display.update_primary_plane =
10989 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010990 } else if (IS_VALLEYVIEW(dev)) {
10991 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010992 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010993 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10994 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10995 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10996 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010997 dev_priv->display.update_primary_plane =
10998 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010999 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011000 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011001 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011002 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011003 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11004 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011005 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011006 dev_priv->display.update_primary_plane =
11007 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011008 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011009
Jesse Barnese70236a2009-09-21 10:42:27 -070011010 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011011 if (IS_VALLEYVIEW(dev))
11012 dev_priv->display.get_display_clock_speed =
11013 valleyview_get_display_clock_speed;
11014 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011015 dev_priv->display.get_display_clock_speed =
11016 i945_get_display_clock_speed;
11017 else if (IS_I915G(dev))
11018 dev_priv->display.get_display_clock_speed =
11019 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011020 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011021 dev_priv->display.get_display_clock_speed =
11022 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011023 else if (IS_PINEVIEW(dev))
11024 dev_priv->display.get_display_clock_speed =
11025 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011026 else if (IS_I915GM(dev))
11027 dev_priv->display.get_display_clock_speed =
11028 i915gm_get_display_clock_speed;
11029 else if (IS_I865G(dev))
11030 dev_priv->display.get_display_clock_speed =
11031 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011032 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011033 dev_priv->display.get_display_clock_speed =
11034 i855_get_display_clock_speed;
11035 else /* 852, 830 */
11036 dev_priv->display.get_display_clock_speed =
11037 i830_get_display_clock_speed;
11038
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011039 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011040 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011041 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011042 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011043 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011044 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011045 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011046 dev_priv->display.modeset_global_resources =
11047 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011048 } else if (IS_IVYBRIDGE(dev)) {
11049 /* FIXME: detect B0+ stepping and use auto training */
11050 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011051 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011052 dev_priv->display.modeset_global_resources =
11053 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011054 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011055 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011056 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011057 dev_priv->display.modeset_global_resources =
11058 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011059 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011060 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011061 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011062 } else if (IS_VALLEYVIEW(dev)) {
11063 dev_priv->display.modeset_global_resources =
11064 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011065 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011066 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011067
11068 /* Default just returns -ENODEV to indicate unsupported */
11069 dev_priv->display.queue_flip = intel_default_queue_flip;
11070
11071 switch (INTEL_INFO(dev)->gen) {
11072 case 2:
11073 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11074 break;
11075
11076 case 3:
11077 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11078 break;
11079
11080 case 4:
11081 case 5:
11082 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11083 break;
11084
11085 case 6:
11086 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11087 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011088 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011089 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011090 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11091 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011092 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011093
11094 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011095}
11096
Jesse Barnesb690e962010-07-19 13:53:12 -070011097/*
11098 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11099 * resume, or other times. This quirk makes sure that's the case for
11100 * affected systems.
11101 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011102static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011103{
11104 struct drm_i915_private *dev_priv = dev->dev_private;
11105
11106 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011107 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011108}
11109
Keith Packard435793d2011-07-12 14:56:22 -070011110/*
11111 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11112 */
11113static void quirk_ssc_force_disable(struct drm_device *dev)
11114{
11115 struct drm_i915_private *dev_priv = dev->dev_private;
11116 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011117 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011118}
11119
Carsten Emde4dca20e2012-03-15 15:56:26 +010011120/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011121 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11122 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011123 */
11124static void quirk_invert_brightness(struct drm_device *dev)
11125{
11126 struct drm_i915_private *dev_priv = dev->dev_private;
11127 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011128 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011129}
11130
11131struct intel_quirk {
11132 int device;
11133 int subsystem_vendor;
11134 int subsystem_device;
11135 void (*hook)(struct drm_device *dev);
11136};
11137
Egbert Eich5f85f172012-10-14 15:46:38 +020011138/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11139struct intel_dmi_quirk {
11140 void (*hook)(struct drm_device *dev);
11141 const struct dmi_system_id (*dmi_id_list)[];
11142};
11143
11144static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11145{
11146 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11147 return 1;
11148}
11149
11150static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11151 {
11152 .dmi_id_list = &(const struct dmi_system_id[]) {
11153 {
11154 .callback = intel_dmi_reverse_brightness,
11155 .ident = "NCR Corporation",
11156 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11157 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11158 },
11159 },
11160 { } /* terminating entry */
11161 },
11162 .hook = quirk_invert_brightness,
11163 },
11164};
11165
Ben Widawskyc43b5632012-04-16 14:07:40 -070011166static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011167 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011168 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011169
Jesse Barnesb690e962010-07-19 13:53:12 -070011170 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11171 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11172
Jesse Barnesb690e962010-07-19 13:53:12 -070011173 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11174 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11175
Chris Wilsona4945f92013-10-08 11:16:59 +010011176 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011177 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011178
11179 /* Lenovo U160 cannot use SSC on LVDS */
11180 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011181
11182 /* Sony Vaio Y cannot use SSC on LVDS */
11183 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011184
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011185 /* Acer Aspire 5734Z must invert backlight brightness */
11186 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11187
11188 /* Acer/eMachines G725 */
11189 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11190
11191 /* Acer/eMachines e725 */
11192 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11193
11194 /* Acer/Packard Bell NCL20 */
11195 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11196
11197 /* Acer Aspire 4736Z */
11198 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011199
11200 /* Acer Aspire 5336 */
11201 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011202};
11203
11204static void intel_init_quirks(struct drm_device *dev)
11205{
11206 struct pci_dev *d = dev->pdev;
11207 int i;
11208
11209 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11210 struct intel_quirk *q = &intel_quirks[i];
11211
11212 if (d->device == q->device &&
11213 (d->subsystem_vendor == q->subsystem_vendor ||
11214 q->subsystem_vendor == PCI_ANY_ID) &&
11215 (d->subsystem_device == q->subsystem_device ||
11216 q->subsystem_device == PCI_ANY_ID))
11217 q->hook(dev);
11218 }
Egbert Eich5f85f172012-10-14 15:46:38 +020011219 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11220 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11221 intel_dmi_quirks[i].hook(dev);
11222 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011223}
11224
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011225/* Disable the VGA plane that we never use */
11226static void i915_disable_vga(struct drm_device *dev)
11227{
11228 struct drm_i915_private *dev_priv = dev->dev_private;
11229 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011230 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011231
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011232 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011233 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011234 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011235 sr1 = inb(VGA_SR_DATA);
11236 outb(sr1 | 1<<5, VGA_SR_DATA);
11237 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11238 udelay(300);
11239
11240 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11241 POSTING_READ(vga_reg);
11242}
11243
Daniel Vetterf8175862012-04-10 15:50:11 +020011244void intel_modeset_init_hw(struct drm_device *dev)
11245{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011246 intel_prepare_ddi(dev);
11247
Daniel Vetterf8175862012-04-10 15:50:11 +020011248 intel_init_clock_gating(dev);
11249
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011250 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011251
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011252 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011253}
11254
Imre Deak7d708ee2013-04-17 14:04:50 +030011255void intel_modeset_suspend_hw(struct drm_device *dev)
11256{
11257 intel_suspend_hw(dev);
11258}
11259
Jesse Barnes79e53942008-11-07 14:24:08 -080011260void intel_modeset_init(struct drm_device *dev)
11261{
Jesse Barnes652c3932009-08-17 13:31:43 -070011262 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011263 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011264 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011265 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011266
11267 drm_mode_config_init(dev);
11268
11269 dev->mode_config.min_width = 0;
11270 dev->mode_config.min_height = 0;
11271
Dave Airlie019d96c2011-09-29 16:20:42 +010011272 dev->mode_config.preferred_depth = 24;
11273 dev->mode_config.prefer_shadow = 1;
11274
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011275 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011276
Jesse Barnesb690e962010-07-19 13:53:12 -070011277 intel_init_quirks(dev);
11278
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011279 intel_init_pm(dev);
11280
Ben Widawskye3c74752013-04-05 13:12:39 -070011281 if (INTEL_INFO(dev)->num_pipes == 0)
11282 return;
11283
Jesse Barnese70236a2009-09-21 10:42:27 -070011284 intel_init_display(dev);
11285
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011286 if (IS_GEN2(dev)) {
11287 dev->mode_config.max_width = 2048;
11288 dev->mode_config.max_height = 2048;
11289 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011290 dev->mode_config.max_width = 4096;
11291 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011292 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011293 dev->mode_config.max_width = 8192;
11294 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011295 }
Damien Lespiau068be562014-03-28 14:17:49 +000011296
11297 if (IS_GEN2(dev)) {
11298 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11299 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11300 } else {
11301 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11302 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11303 }
11304
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011305 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011306
Zhao Yakui28c97732009-10-09 11:39:41 +080011307 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011308 INTEL_INFO(dev)->num_pipes,
11309 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011310
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011311 for_each_pipe(pipe) {
11312 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011313 for_each_sprite(pipe, sprite) {
11314 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011315 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011316 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011317 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011318 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011319 }
11320
Jesse Barnesf42bb702013-12-16 16:34:23 -080011321 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011322 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011323
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011324 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011325 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011326
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011327 /* Just disable it once at startup */
11328 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011329 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011330
11331 /* Just in case the BIOS is doing something questionable. */
11332 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011333
Jesse Barnes8b687df2014-02-21 13:13:39 -080011334 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011335 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011336 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011337
11338 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11339 base.head) {
11340 if (!crtc->active)
11341 continue;
11342
Jesse Barnes46f297f2014-03-07 08:57:48 -080011343 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011344 * Note that reserving the BIOS fb up front prevents us
11345 * from stuffing other stolen allocations like the ring
11346 * on top. This prevents some ugliness at boot time, and
11347 * can even allow for smooth boot transitions if the BIOS
11348 * fb is large enough for the active pipe configuration.
11349 */
11350 if (dev_priv->display.get_plane_config) {
11351 dev_priv->display.get_plane_config(crtc,
11352 &crtc->plane_config);
11353 /*
11354 * If the fb is shared between multiple heads, we'll
11355 * just get the first one.
11356 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011357 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011358 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011359 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011360}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011361
Daniel Vetter24929352012-07-02 20:28:59 +020011362static void
11363intel_connector_break_all_links(struct intel_connector *connector)
11364{
11365 connector->base.dpms = DRM_MODE_DPMS_OFF;
11366 connector->base.encoder = NULL;
11367 connector->encoder->connectors_active = false;
11368 connector->encoder->base.crtc = NULL;
11369}
11370
Daniel Vetter7fad7982012-07-04 17:51:47 +020011371static void intel_enable_pipe_a(struct drm_device *dev)
11372{
11373 struct intel_connector *connector;
11374 struct drm_connector *crt = NULL;
11375 struct intel_load_detect_pipe load_detect_temp;
11376
11377 /* We can't just switch on the pipe A, we need to set things up with a
11378 * proper mode and output configuration. As a gross hack, enable pipe A
11379 * by enabling the load detect pipe once. */
11380 list_for_each_entry(connector,
11381 &dev->mode_config.connector_list,
11382 base.head) {
11383 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11384 crt = &connector->base;
11385 break;
11386 }
11387 }
11388
11389 if (!crt)
11390 return;
11391
11392 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11393 intel_release_load_detect_pipe(crt, &load_detect_temp);
11394
11395
11396}
11397
Daniel Vetterfa555832012-10-10 23:14:00 +020011398static bool
11399intel_check_plane_mapping(struct intel_crtc *crtc)
11400{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011401 struct drm_device *dev = crtc->base.dev;
11402 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011403 u32 reg, val;
11404
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011405 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011406 return true;
11407
11408 reg = DSPCNTR(!crtc->plane);
11409 val = I915_READ(reg);
11410
11411 if ((val & DISPLAY_PLANE_ENABLE) &&
11412 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11413 return false;
11414
11415 return true;
11416}
11417
Daniel Vetter24929352012-07-02 20:28:59 +020011418static void intel_sanitize_crtc(struct intel_crtc *crtc)
11419{
11420 struct drm_device *dev = crtc->base.dev;
11421 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011422 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011423
Daniel Vetter24929352012-07-02 20:28:59 +020011424 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011425 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011426 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11427
11428 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011429 * disable the crtc (and hence change the state) if it is wrong. Note
11430 * that gen4+ has a fixed plane -> pipe mapping. */
11431 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011432 struct intel_connector *connector;
11433 bool plane;
11434
Daniel Vetter24929352012-07-02 20:28:59 +020011435 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11436 crtc->base.base.id);
11437
11438 /* Pipe has the wrong plane attached and the plane is active.
11439 * Temporarily change the plane mapping and disable everything
11440 * ... */
11441 plane = crtc->plane;
11442 crtc->plane = !plane;
11443 dev_priv->display.crtc_disable(&crtc->base);
11444 crtc->plane = plane;
11445
11446 /* ... and break all links. */
11447 list_for_each_entry(connector, &dev->mode_config.connector_list,
11448 base.head) {
11449 if (connector->encoder->base.crtc != &crtc->base)
11450 continue;
11451
11452 intel_connector_break_all_links(connector);
11453 }
11454
11455 WARN_ON(crtc->active);
11456 crtc->base.enabled = false;
11457 }
Daniel Vetter24929352012-07-02 20:28:59 +020011458
Daniel Vetter7fad7982012-07-04 17:51:47 +020011459 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11460 crtc->pipe == PIPE_A && !crtc->active) {
11461 /* BIOS forgot to enable pipe A, this mostly happens after
11462 * resume. Force-enable the pipe to fix this, the update_dpms
11463 * call below we restore the pipe to the right state, but leave
11464 * the required bits on. */
11465 intel_enable_pipe_a(dev);
11466 }
11467
Daniel Vetter24929352012-07-02 20:28:59 +020011468 /* Adjust the state of the output pipe according to whether we
11469 * have active connectors/encoders. */
11470 intel_crtc_update_dpms(&crtc->base);
11471
11472 if (crtc->active != crtc->base.enabled) {
11473 struct intel_encoder *encoder;
11474
11475 /* This can happen either due to bugs in the get_hw_state
11476 * functions or because the pipe is force-enabled due to the
11477 * pipe A quirk. */
11478 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11479 crtc->base.base.id,
11480 crtc->base.enabled ? "enabled" : "disabled",
11481 crtc->active ? "enabled" : "disabled");
11482
11483 crtc->base.enabled = crtc->active;
11484
11485 /* Because we only establish the connector -> encoder ->
11486 * crtc links if something is active, this means the
11487 * crtc is now deactivated. Break the links. connector
11488 * -> encoder links are only establish when things are
11489 * actually up, hence no need to break them. */
11490 WARN_ON(crtc->active);
11491
11492 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11493 WARN_ON(encoder->connectors_active);
11494 encoder->base.crtc = NULL;
11495 }
11496 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011497 if (crtc->active) {
11498 /*
11499 * We start out with underrun reporting disabled to avoid races.
11500 * For correct bookkeeping mark this on active crtcs.
11501 *
11502 * No protection against concurrent access is required - at
11503 * worst a fifo underrun happens which also sets this to false.
11504 */
11505 crtc->cpu_fifo_underrun_disabled = true;
11506 crtc->pch_fifo_underrun_disabled = true;
11507 }
Daniel Vetter24929352012-07-02 20:28:59 +020011508}
11509
11510static void intel_sanitize_encoder(struct intel_encoder *encoder)
11511{
11512 struct intel_connector *connector;
11513 struct drm_device *dev = encoder->base.dev;
11514
11515 /* We need to check both for a crtc link (meaning that the
11516 * encoder is active and trying to read from a pipe) and the
11517 * pipe itself being active. */
11518 bool has_active_crtc = encoder->base.crtc &&
11519 to_intel_crtc(encoder->base.crtc)->active;
11520
11521 if (encoder->connectors_active && !has_active_crtc) {
11522 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11523 encoder->base.base.id,
11524 drm_get_encoder_name(&encoder->base));
11525
11526 /* Connector is active, but has no active pipe. This is
11527 * fallout from our resume register restoring. Disable
11528 * the encoder manually again. */
11529 if (encoder->base.crtc) {
11530 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11531 encoder->base.base.id,
11532 drm_get_encoder_name(&encoder->base));
11533 encoder->disable(encoder);
11534 }
11535
11536 /* Inconsistent output/port/pipe state happens presumably due to
11537 * a bug in one of the get_hw_state functions. Or someplace else
11538 * in our code, like the register restore mess on resume. Clamp
11539 * things to off as a safer default. */
11540 list_for_each_entry(connector,
11541 &dev->mode_config.connector_list,
11542 base.head) {
11543 if (connector->encoder != encoder)
11544 continue;
11545
11546 intel_connector_break_all_links(connector);
11547 }
11548 }
11549 /* Enabled encoders without active connectors will be fixed in
11550 * the crtc fixup. */
11551}
11552
Imre Deak04098752014-02-18 00:02:16 +020011553void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011554{
11555 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011556 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011557
Imre Deak04098752014-02-18 00:02:16 +020011558 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11559 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11560 i915_disable_vga(dev);
11561 }
11562}
11563
11564void i915_redisable_vga(struct drm_device *dev)
11565{
11566 struct drm_i915_private *dev_priv = dev->dev_private;
11567
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011568 /* This function can be called both from intel_modeset_setup_hw_state or
11569 * at a very early point in our resume sequence, where the power well
11570 * structures are not yet restored. Since this function is at a very
11571 * paranoid "someone might have enabled VGA while we were not looking"
11572 * level, just check if the power well is enabled instead of trying to
11573 * follow the "don't touch the power well if we don't need it" policy
11574 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011575 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011576 return;
11577
Imre Deak04098752014-02-18 00:02:16 +020011578 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011579}
11580
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011581static bool primary_get_hw_state(struct intel_crtc *crtc)
11582{
11583 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11584
11585 if (!crtc->active)
11586 return false;
11587
11588 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11589}
11590
Daniel Vetter30e984d2013-06-05 13:34:17 +020011591static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011592{
11593 struct drm_i915_private *dev_priv = dev->dev_private;
11594 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011595 struct intel_crtc *crtc;
11596 struct intel_encoder *encoder;
11597 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011598 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011599
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011600 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11601 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011602 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011603
Daniel Vetter99535992014-04-13 12:00:33 +020011604 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11605
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011606 crtc->active = dev_priv->display.get_pipe_config(crtc,
11607 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011608
11609 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011610 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011611
11612 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11613 crtc->base.base.id,
11614 crtc->active ? "enabled" : "disabled");
11615 }
11616
Daniel Vetter53589012013-06-05 13:34:16 +020011617 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011618 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011619 intel_ddi_setup_hw_pll_state(dev);
11620
Daniel Vetter53589012013-06-05 13:34:16 +020011621 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11622 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11623
11624 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11625 pll->active = 0;
11626 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11627 base.head) {
11628 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11629 pll->active++;
11630 }
11631 pll->refcount = pll->active;
11632
Daniel Vetter35c95372013-07-17 06:55:04 +020011633 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11634 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011635 }
11636
Daniel Vetter24929352012-07-02 20:28:59 +020011637 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11638 base.head) {
11639 pipe = 0;
11640
11641 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011642 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11643 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011644 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011645 } else {
11646 encoder->base.crtc = NULL;
11647 }
11648
11649 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011650 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011651 encoder->base.base.id,
11652 drm_get_encoder_name(&encoder->base),
11653 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011654 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011655 }
11656
11657 list_for_each_entry(connector, &dev->mode_config.connector_list,
11658 base.head) {
11659 if (connector->get_hw_state(connector)) {
11660 connector->base.dpms = DRM_MODE_DPMS_ON;
11661 connector->encoder->connectors_active = true;
11662 connector->base.encoder = &connector->encoder->base;
11663 } else {
11664 connector->base.dpms = DRM_MODE_DPMS_OFF;
11665 connector->base.encoder = NULL;
11666 }
11667 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11668 connector->base.base.id,
11669 drm_get_connector_name(&connector->base),
11670 connector->base.encoder ? "enabled" : "disabled");
11671 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011672}
11673
11674/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11675 * and i915 state tracking structures. */
11676void intel_modeset_setup_hw_state(struct drm_device *dev,
11677 bool force_restore)
11678{
11679 struct drm_i915_private *dev_priv = dev->dev_private;
11680 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011681 struct intel_crtc *crtc;
11682 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011683 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011684
11685 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011686
Jesse Barnesbabea612013-06-26 18:57:38 +030011687 /*
11688 * Now that we have the config, copy it to each CRTC struct
11689 * Note that this could go away if we move to using crtc_config
11690 * checking everywhere.
11691 */
11692 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11693 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011694 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011695 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011696 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11697 crtc->base.base.id);
11698 drm_mode_debug_printmodeline(&crtc->base.mode);
11699 }
11700 }
11701
Daniel Vetter24929352012-07-02 20:28:59 +020011702 /* HW state is read out, now we need to sanitize this mess. */
11703 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11704 base.head) {
11705 intel_sanitize_encoder(encoder);
11706 }
11707
11708 for_each_pipe(pipe) {
11709 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11710 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011711 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011712 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011713
Daniel Vetter35c95372013-07-17 06:55:04 +020011714 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11715 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11716
11717 if (!pll->on || pll->active)
11718 continue;
11719
11720 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11721
11722 pll->disable(dev_priv, pll);
11723 pll->on = false;
11724 }
11725
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011726 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011727 ilk_wm_get_hw_state(dev);
11728
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011729 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011730 i915_redisable_vga(dev);
11731
Daniel Vetterf30da182013-04-11 20:22:50 +020011732 /*
11733 * We need to use raw interfaces for restoring state to avoid
11734 * checking (bogus) intermediate states.
11735 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011736 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011737 struct drm_crtc *crtc =
11738 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011739
11740 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070011741 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011742 }
11743 } else {
11744 intel_modeset_update_staged_output_state(dev);
11745 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011746
11747 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011748}
11749
11750void intel_modeset_gem_init(struct drm_device *dev)
11751{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011752 struct drm_crtc *c;
11753 struct intel_framebuffer *fb;
11754
Imre Deakae484342014-03-31 15:10:44 +030011755 mutex_lock(&dev->struct_mutex);
11756 intel_init_gt_powersave(dev);
11757 mutex_unlock(&dev->struct_mutex);
11758
Chris Wilson1833b132012-05-09 11:56:28 +010011759 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011760
11761 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011762
11763 /*
11764 * Make sure any fbs we allocated at startup are properly
11765 * pinned & fenced. When we do the allocation it's too early
11766 * for this.
11767 */
11768 mutex_lock(&dev->struct_mutex);
11769 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
Dave Airlie66e514c2014-04-03 07:51:54 +100011770 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080011771 continue;
11772
Dave Airlie66e514c2014-04-03 07:51:54 +100011773 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011774 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11775 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11776 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100011777 drm_framebuffer_unreference(c->primary->fb);
11778 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080011779 }
11780 }
11781 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011782}
11783
Imre Deak4932e2c2014-02-11 17:12:48 +020011784void intel_connector_unregister(struct intel_connector *intel_connector)
11785{
11786 struct drm_connector *connector = &intel_connector->base;
11787
11788 intel_panel_destroy_backlight(connector);
11789 drm_sysfs_connector_remove(connector);
11790}
11791
Jesse Barnes79e53942008-11-07 14:24:08 -080011792void intel_modeset_cleanup(struct drm_device *dev)
11793{
Jesse Barnes652c3932009-08-17 13:31:43 -070011794 struct drm_i915_private *dev_priv = dev->dev_private;
11795 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011796 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011797
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011798 /*
11799 * Interrupts and polling as the first thing to avoid creating havoc.
11800 * Too much stuff here (turning of rps, connectors, ...) would
11801 * experience fancy races otherwise.
11802 */
11803 drm_irq_uninstall(dev);
11804 cancel_work_sync(&dev_priv->hotplug_work);
11805 /*
11806 * Due to the hpd irq storm handling the hotplug work can re-arm the
11807 * poll handlers. Hence disable polling after hpd handling is shut down.
11808 */
Keith Packardf87ea762010-10-03 19:36:26 -070011809 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011810
Jesse Barnes652c3932009-08-17 13:31:43 -070011811 mutex_lock(&dev->struct_mutex);
11812
Jesse Barnes723bfd72010-10-07 16:01:13 -070011813 intel_unregister_dsm_handler();
11814
Jesse Barnes652c3932009-08-17 13:31:43 -070011815 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11816 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070011817 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070011818 continue;
11819
Daniel Vetter3dec0092010-08-20 21:40:52 +020011820 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011821 }
11822
Chris Wilson973d04f2011-07-08 12:22:37 +010011823 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011824
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011825 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011826
Daniel Vetter930ebb42012-06-29 23:32:16 +020011827 ironlake_teardown_rc6(dev);
11828
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011829 mutex_unlock(&dev->struct_mutex);
11830
Chris Wilson1630fe72011-07-08 12:22:42 +010011831 /* flush any delayed tasks or pending work */
11832 flush_scheduled_work();
11833
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011834 /* destroy the backlight and sysfs files before encoders/connectors */
11835 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011836 struct intel_connector *intel_connector;
11837
11838 intel_connector = to_intel_connector(connector);
11839 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011840 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011841
Jesse Barnes79e53942008-11-07 14:24:08 -080011842 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011843
11844 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030011845
11846 mutex_lock(&dev->struct_mutex);
11847 intel_cleanup_gt_powersave(dev);
11848 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011849}
11850
Dave Airlie28d52042009-09-21 14:33:58 +100011851/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011852 * Return which encoder is currently attached for connector.
11853 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011854struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011855{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011856 return &intel_attached_encoder(connector)->base;
11857}
Jesse Barnes79e53942008-11-07 14:24:08 -080011858
Chris Wilsondf0e9242010-09-09 16:20:55 +010011859void intel_connector_attach_encoder(struct intel_connector *connector,
11860 struct intel_encoder *encoder)
11861{
11862 connector->encoder = encoder;
11863 drm_mode_connector_attach_encoder(&connector->base,
11864 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011865}
Dave Airlie28d52042009-09-21 14:33:58 +100011866
11867/*
11868 * set vga decode state - true == enable VGA decode
11869 */
11870int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11871{
11872 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011873 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011874 u16 gmch_ctrl;
11875
Chris Wilson75fa0412014-02-07 18:37:02 -020011876 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11877 DRM_ERROR("failed to read control word\n");
11878 return -EIO;
11879 }
11880
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011881 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11882 return 0;
11883
Dave Airlie28d52042009-09-21 14:33:58 +100011884 if (state)
11885 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11886 else
11887 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011888
11889 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11890 DRM_ERROR("failed to write control word\n");
11891 return -EIO;
11892 }
11893
Dave Airlie28d52042009-09-21 14:33:58 +100011894 return 0;
11895}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011896
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011897struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011898
11899 u32 power_well_driver;
11900
Chris Wilson63b66e52013-08-08 15:12:06 +020011901 int num_transcoders;
11902
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011903 struct intel_cursor_error_state {
11904 u32 control;
11905 u32 position;
11906 u32 base;
11907 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011908 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011909
11910 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011911 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011912 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030011913 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010011914 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011915
11916 struct intel_plane_error_state {
11917 u32 control;
11918 u32 stride;
11919 u32 size;
11920 u32 pos;
11921 u32 addr;
11922 u32 surface;
11923 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011924 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011925
11926 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011927 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011928 enum transcoder cpu_transcoder;
11929
11930 u32 conf;
11931
11932 u32 htotal;
11933 u32 hblank;
11934 u32 hsync;
11935 u32 vtotal;
11936 u32 vblank;
11937 u32 vsync;
11938 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011939};
11940
11941struct intel_display_error_state *
11942intel_display_capture_error_state(struct drm_device *dev)
11943{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011944 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011945 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011946 int transcoders[] = {
11947 TRANSCODER_A,
11948 TRANSCODER_B,
11949 TRANSCODER_C,
11950 TRANSCODER_EDP,
11951 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011952 int i;
11953
Chris Wilson63b66e52013-08-08 15:12:06 +020011954 if (INTEL_INFO(dev)->num_pipes == 0)
11955 return NULL;
11956
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011957 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011958 if (error == NULL)
11959 return NULL;
11960
Imre Deak190be112013-11-25 17:15:31 +020011961 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011962 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11963
Damien Lespiau52331302012-08-15 19:23:25 +010011964 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011965 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011966 intel_display_power_enabled_sw(dev_priv,
11967 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011968 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011969 continue;
11970
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011971 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11972 error->cursor[i].control = I915_READ(CURCNTR(i));
11973 error->cursor[i].position = I915_READ(CURPOS(i));
11974 error->cursor[i].base = I915_READ(CURBASE(i));
11975 } else {
11976 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11977 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11978 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11979 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011980
11981 error->plane[i].control = I915_READ(DSPCNTR(i));
11982 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011983 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011984 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011985 error->plane[i].pos = I915_READ(DSPPOS(i));
11986 }
Paulo Zanonica291362013-03-06 20:03:14 -030011987 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11988 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011989 if (INTEL_INFO(dev)->gen >= 4) {
11990 error->plane[i].surface = I915_READ(DSPSURF(i));
11991 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11992 }
11993
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011994 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030011995
11996 if (!HAS_PCH_SPLIT(dev))
11997 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011998 }
11999
12000 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12001 if (HAS_DDI(dev_priv->dev))
12002 error->num_transcoders++; /* Account for eDP. */
12003
12004 for (i = 0; i < error->num_transcoders; i++) {
12005 enum transcoder cpu_transcoder = transcoders[i];
12006
Imre Deakddf9c532013-11-27 22:02:02 +020012007 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012008 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012009 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012010 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012011 continue;
12012
Chris Wilson63b66e52013-08-08 15:12:06 +020012013 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12014
12015 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12016 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12017 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12018 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12019 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12020 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12021 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012022 }
12023
12024 return error;
12025}
12026
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012027#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12028
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012029void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012030intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012031 struct drm_device *dev,
12032 struct intel_display_error_state *error)
12033{
12034 int i;
12035
Chris Wilson63b66e52013-08-08 15:12:06 +020012036 if (!error)
12037 return;
12038
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012039 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012040 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012041 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012042 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012043 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012044 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012045 err_printf(m, " Power: %s\n",
12046 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012047 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030012048 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012049
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012050 err_printf(m, "Plane [%d]:\n", i);
12051 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12052 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012053 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012054 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12055 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012056 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012057 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012058 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012059 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012060 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12061 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012062 }
12063
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012064 err_printf(m, "Cursor [%d]:\n", i);
12065 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12066 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12067 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012068 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012069
12070 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012071 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012072 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012073 err_printf(m, " Power: %s\n",
12074 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012075 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12076 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12077 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12078 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12079 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12080 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12081 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12082 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012083}