blob: 16350eefa66c893c0843836aa7f595e51369fb03 [file] [log] [blame]
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -07001/*
2 * OMAP4 specific common source file.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Author:
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 *
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/io.h>
Colin Crosscd8ce152012-10-18 12:20:08 +030017#include <linux/irq.h>
Rob Herring0529e3152012-11-05 16:18:28 -060018#include <linux/irqchip.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070019#include <linux/platform_device.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070020#include <linux/memblock.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070021#include <linux/of_irq.h>
22#include <linux/of_platform.h>
23#include <linux/export.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060024#include <linux/irqchip/arm-gic.h>
Santosh Shilimkarfd1c0782013-02-25 14:12:58 +053025#include <linux/of_address.h>
Robin Holt7b6d8642013-07-08 16:01:40 -070026#include <linux/reboot.h>
Rajendra Nayak1306c082014-09-10 11:04:04 -050027#include <linux/genalloc.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070028
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070029#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070030#include <asm/mach/map.h>
Russell King716a3dc2012-01-13 15:00:51 +000031#include <asm/memblock.h>
Colin Crosscd8ce152012-10-18 12:20:08 +030032#include <asm/smp_twd.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070033
Tony Lindgren732231a2012-09-20 11:41:16 -070034#include "omap-wakeupgen.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070035#include "soc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060036#include "iomap.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010037#include "common.h"
Paul Walmsley2f334a32012-10-29 20:56:07 -060038#include "prminst44xx.h"
Paul Walmsleyd9a16f92012-10-29 20:57:39 -060039#include "prcm_mpu44xx.h"
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053040#include "omap4-sar-layout.h"
Lokesh Vutlaf7a9b8a2012-10-02 00:17:06 +053041#include "omap-secure.h"
Tony Lindgrenbb772092012-10-29 09:35:35 -070042#include "sram.h"
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070043
44#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053045static void __iomem *l2cache_base;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070046#endif
47
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053048static void __iomem *sar_ram_base;
Santosh Shilimkarff999b82012-10-18 12:20:05 +030049static void __iomem *gic_dist_base_addr;
Colin Crosscd8ce152012-10-18 12:20:08 +030050static void __iomem *twd_base;
51
52#define IRQ_LOCALTIMER 29
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053053
Santosh Shilimkarff999b82012-10-18 12:20:05 +030054void gic_dist_disable(void)
55{
56 if (gic_dist_base_addr)
Victor Kamenskyedfaf052014-04-15 20:37:46 +030057 writel_relaxed(0x0, gic_dist_base_addr + GIC_DIST_CTRL);
Santosh Shilimkarff999b82012-10-18 12:20:05 +030058}
59
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +030060void gic_dist_enable(void)
61{
62 if (gic_dist_base_addr)
Victor Kamenskyedfaf052014-04-15 20:37:46 +030063 writel_relaxed(0x1, gic_dist_base_addr + GIC_DIST_CTRL);
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +030064}
65
Colin Crosscd8ce152012-10-18 12:20:08 +030066bool gic_dist_disabled(void)
67{
Victor Kamenskyedfaf052014-04-15 20:37:46 +030068 return !(readl_relaxed(gic_dist_base_addr + GIC_DIST_CTRL) & 0x1);
Colin Crosscd8ce152012-10-18 12:20:08 +030069}
70
71void gic_timer_retrigger(void)
72{
Victor Kamenskyedfaf052014-04-15 20:37:46 +030073 u32 twd_int = readl_relaxed(twd_base + TWD_TIMER_INTSTAT);
74 u32 gic_int = readl_relaxed(gic_dist_base_addr + GIC_DIST_PENDING_SET);
75 u32 twd_ctrl = readl_relaxed(twd_base + TWD_TIMER_CONTROL);
Colin Crosscd8ce152012-10-18 12:20:08 +030076
77 if (twd_int && !(gic_int & BIT(IRQ_LOCALTIMER))) {
78 /*
79 * The local timer interrupt got lost while the distributor was
80 * disabled. Ack the pending interrupt, and retrigger it.
81 */
82 pr_warn("%s: lost localtimer interrupt\n", __func__);
Victor Kamenskyedfaf052014-04-15 20:37:46 +030083 writel_relaxed(1, twd_base + TWD_TIMER_INTSTAT);
Colin Crosscd8ce152012-10-18 12:20:08 +030084 if (!(twd_ctrl & TWD_TIMER_CONTROL_PERIODIC)) {
Victor Kamenskyedfaf052014-04-15 20:37:46 +030085 writel_relaxed(1, twd_base + TWD_TIMER_COUNTER);
Colin Crosscd8ce152012-10-18 12:20:08 +030086 twd_ctrl |= TWD_TIMER_CONTROL_ENABLE;
Victor Kamenskyedfaf052014-04-15 20:37:46 +030087 writel_relaxed(twd_ctrl, twd_base + TWD_TIMER_CONTROL);
Colin Crosscd8ce152012-10-18 12:20:08 +030088 }
89 }
90}
91
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070092#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar4e803c42010-07-31 21:40:10 +053093
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053094void __iomem *omap4_get_l2cache_base(void)
95{
96 return l2cache_base;
97}
98
Marek Szyprowski944e9df2015-01-08 07:48:58 +010099void omap4_l2c310_write_sec(unsigned long val, unsigned reg)
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530100{
Russell King36827ed2014-03-16 17:45:56 +0000101 unsigned smc_op;
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530102
Russell King36827ed2014-03-16 17:45:56 +0000103 switch (reg) {
104 case L2X0_CTRL:
105 smc_op = OMAP4_MON_L2X0_CTRL_INDEX;
106 break;
107
108 case L2X0_AUX_CTRL:
109 smc_op = OMAP4_MON_L2X0_AUXCTRL_INDEX;
110 break;
111
112 case L2X0_DEBUG_CTRL:
113 smc_op = OMAP4_MON_L2X0_DBG_CTRL_INDEX;
114 break;
115
116 case L310_PREFETCH_CTRL:
117 smc_op = OMAP4_MON_L2X0_PREFETCH_INDEX;
118 break;
119
Sekhar Noriba394f02014-07-14 18:43:46 +0530120 case L310_POWER_CTRL:
121 pr_info_once("OMAP L2C310: ROM does not support power control setting\n");
122 return;
123
Russell King36827ed2014-03-16 17:45:56 +0000124 default:
125 WARN_ONCE(1, "OMAP L2C310: ignoring write to reg 0x%x\n", reg);
126 return;
127 }
128
129 omap_smc1(smc_op, val);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700130}
131
Sekhar Norib39b14e2014-04-22 13:58:01 +0530132int __init omap_l2_cache_init(void)
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100133{
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700134 /* Static mapping, never released */
135 l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
Santosh Shilimkar0db18032011-03-03 17:36:52 +0530136 if (WARN_ON(!l2cache_base))
137 return -ENOMEM;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700138 return 0;
139}
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700140#endif
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530141
142void __iomem *omap4_get_sar_ram_base(void)
143{
144 return sar_ram_base;
145}
146
147/*
148 * SAR RAM used to save and restore the HW
149 * context in low power modes
150 */
151static int __init omap4_sar_ram_init(void)
152{
Santosh Shilimkarda0e02a2013-02-06 17:54:39 +0530153 unsigned long sar_base;
154
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530155 /*
156 * To avoid code running on other OMAPs in
157 * multi-omap builds
158 */
Santosh Shilimkarda0e02a2013-02-06 17:54:39 +0530159 if (cpu_is_omap44xx())
160 sar_base = OMAP44XX_SAR_RAM_BASE;
161 else if (soc_is_omap54xx())
162 sar_base = OMAP54XX_SAR_RAM_BASE;
163 else
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530164 return -ENOMEM;
165
166 /* Static mapping, never released */
Santosh Shilimkarda0e02a2013-02-06 17:54:39 +0530167 sar_ram_base = ioremap(sar_base, SZ_16K);
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530168 if (WARN_ON(!sar_ram_base))
169 return -ENOMEM;
170
171 return 0;
172}
Tony Lindgrenb76c8b192013-01-11 11:24:18 -0800173omap_early_initcall(omap4_sar_ram_init);
Balaji T K1ee47b02012-04-25 17:27:46 +0530174
Marc Zyngier7136d452015-03-11 15:43:49 +0000175static const struct of_device_id intc_match[] = {
176 { .compatible = "ti,omap4-wugen-mpu", },
177 { .compatible = "ti,omap5-wugen-mpu", },
Marc Zyngier0fb22a82015-01-17 10:21:08 +0000178 { },
179};
180
Marc Zyngier7136d452015-03-11 15:43:49 +0000181static struct device_node *intc_node;
Marc Zyngier0fb22a82015-01-17 10:21:08 +0000182
183unsigned int omap4_xlate_irq(unsigned int hwirq)
184{
185 struct of_phandle_args irq_data;
186 unsigned int irq;
187
Marc Zyngier7136d452015-03-11 15:43:49 +0000188 if (!intc_node)
189 intc_node = of_find_matching_node(NULL, intc_match);
Marc Zyngier0fb22a82015-01-17 10:21:08 +0000190
Marc Zyngier7136d452015-03-11 15:43:49 +0000191 if (WARN_ON(!intc_node))
Marc Zyngier0fb22a82015-01-17 10:21:08 +0000192 return hwirq;
193
Marc Zyngier7136d452015-03-11 15:43:49 +0000194 irq_data.np = intc_node;
Marc Zyngier0fb22a82015-01-17 10:21:08 +0000195 irq_data.args_count = 3;
196 irq_data.args[0] = 0;
197 irq_data.args[1] = hwirq - OMAP44XX_IRQ_GIC_START;
198 irq_data.args[2] = IRQ_TYPE_LEVEL_HIGH;
199
200 irq = irq_create_of_mapping(&irq_data);
201 if (WARN_ON(!irq))
202 irq = hwirq;
203
204 return irq;
205}
206
R Sricharanc4082d42012-06-05 16:31:06 +0530207void __init omap_gic_of_init(void)
208{
Santosh Shilimkarfd1c0782013-02-25 14:12:58 +0530209 struct device_node *np;
210
Marc Zyngier7136d452015-03-11 15:43:49 +0000211 intc_node = of_find_matching_node(NULL, intc_match);
212 if (WARN_ON(!intc_node)) {
213 pr_err("No WUGEN found in DT, system will misbehave.\n");
214 pr_err("UPDATE YOUR DEVICE TREE!\n");
215 }
216
Santosh Shilimkarfd1c0782013-02-25 14:12:58 +0530217 /* Extract GIC distributor and TWD bases for OMAP4460 ROM Errata WA */
218 if (!cpu_is_omap446x())
219 goto skip_errata_init;
220
221 np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-gic");
222 gic_dist_base_addr = of_iomap(np, 0);
223 WARN_ON(!gic_dist_base_addr);
224
225 np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-twd-timer");
226 twd_base = of_iomap(np, 0);
227 WARN_ON(!twd_base);
228
229skip_errata_init:
Rob Herring0529e3152012-11-05 16:18:28 -0600230 irqchip_init();
R Sricharanc4082d42012-06-05 16:31:06 +0530231}