Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 1 | /* |
| 2 | * OMAP4 specific common source file. |
| 3 | * |
| 4 | * Copyright (C) 2010 Texas Instruments, Inc. |
| 5 | * Author: |
| 6 | * Santosh Shilimkar <santosh.shilimkar@ti.com> |
| 7 | * |
| 8 | * |
| 9 | * This program is free software,you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/kernel.h> |
| 15 | #include <linux/init.h> |
| 16 | #include <linux/io.h> |
Colin Cross | cd8ce15 | 2012-10-18 12:20:08 +0300 | [diff] [blame] | 17 | #include <linux/irq.h> |
Rob Herring | 0529e315 | 2012-11-05 16:18:28 -0600 | [diff] [blame] | 18 | #include <linux/irqchip.h> |
Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 19 | #include <linux/platform_device.h> |
Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 20 | #include <linux/memblock.h> |
Tony Lindgren | 7d7e1eb | 2012-08-27 17:43:01 -0700 | [diff] [blame] | 21 | #include <linux/of_irq.h> |
| 22 | #include <linux/of_platform.h> |
| 23 | #include <linux/export.h> |
Rob Herring | 520f7bd | 2012-12-27 13:10:24 -0600 | [diff] [blame] | 24 | #include <linux/irqchip/arm-gic.h> |
Santosh Shilimkar | fd1c078 | 2013-02-25 14:12:58 +0530 | [diff] [blame] | 25 | #include <linux/of_address.h> |
Robin Holt | 7b6d864 | 2013-07-08 16:01:40 -0700 | [diff] [blame] | 26 | #include <linux/reboot.h> |
Rajendra Nayak | 1306c08 | 2014-09-10 11:04:04 -0500 | [diff] [blame] | 27 | #include <linux/genalloc.h> |
Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 28 | |
Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 29 | #include <asm/hardware/cache-l2x0.h> |
Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 30 | #include <asm/mach/map.h> |
Russell King | 716a3dc | 2012-01-13 15:00:51 +0000 | [diff] [blame] | 31 | #include <asm/memblock.h> |
Colin Cross | cd8ce15 | 2012-10-18 12:20:08 +0300 | [diff] [blame] | 32 | #include <asm/smp_twd.h> |
Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 33 | |
Tony Lindgren | 732231a | 2012-09-20 11:41:16 -0700 | [diff] [blame] | 34 | #include "omap-wakeupgen.h" |
Tony Lindgren | dbc0416 | 2012-08-31 10:59:07 -0700 | [diff] [blame] | 35 | #include "soc.h" |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 36 | #include "iomap.h" |
Tony Lindgren | 4e65331 | 2011-11-10 22:45:17 +0100 | [diff] [blame] | 37 | #include "common.h" |
Paul Walmsley | 2f334a3 | 2012-10-29 20:56:07 -0600 | [diff] [blame] | 38 | #include "prminst44xx.h" |
Paul Walmsley | d9a16f9 | 2012-10-29 20:57:39 -0600 | [diff] [blame] | 39 | #include "prcm_mpu44xx.h" |
Santosh Shilimkar | 501f0c7 | 2011-01-01 19:56:04 +0530 | [diff] [blame] | 40 | #include "omap4-sar-layout.h" |
Lokesh Vutla | f7a9b8a | 2012-10-02 00:17:06 +0530 | [diff] [blame] | 41 | #include "omap-secure.h" |
Tony Lindgren | bb77209 | 2012-10-29 09:35:35 -0700 | [diff] [blame] | 42 | #include "sram.h" |
Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 43 | |
| 44 | #ifdef CONFIG_CACHE_L2X0 |
Santosh Shilimkar | 02afe8a | 2011-03-03 18:03:25 +0530 | [diff] [blame] | 45 | static void __iomem *l2cache_base; |
Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 46 | #endif |
| 47 | |
Santosh Shilimkar | 501f0c7 | 2011-01-01 19:56:04 +0530 | [diff] [blame] | 48 | static void __iomem *sar_ram_base; |
Santosh Shilimkar | ff999b8 | 2012-10-18 12:20:05 +0300 | [diff] [blame] | 49 | static void __iomem *gic_dist_base_addr; |
Colin Cross | cd8ce15 | 2012-10-18 12:20:08 +0300 | [diff] [blame] | 50 | static void __iomem *twd_base; |
| 51 | |
| 52 | #define IRQ_LOCALTIMER 29 |
Santosh Shilimkar | 501f0c7 | 2011-01-01 19:56:04 +0530 | [diff] [blame] | 53 | |
Santosh Shilimkar | ff999b8 | 2012-10-18 12:20:05 +0300 | [diff] [blame] | 54 | void gic_dist_disable(void) |
| 55 | { |
| 56 | if (gic_dist_base_addr) |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 57 | writel_relaxed(0x0, gic_dist_base_addr + GIC_DIST_CTRL); |
Santosh Shilimkar | ff999b8 | 2012-10-18 12:20:05 +0300 | [diff] [blame] | 58 | } |
| 59 | |
Strashko, Grygorii | 74ed7bd | 2013-10-22 22:07:15 +0300 | [diff] [blame] | 60 | void gic_dist_enable(void) |
| 61 | { |
| 62 | if (gic_dist_base_addr) |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 63 | writel_relaxed(0x1, gic_dist_base_addr + GIC_DIST_CTRL); |
Strashko, Grygorii | 74ed7bd | 2013-10-22 22:07:15 +0300 | [diff] [blame] | 64 | } |
| 65 | |
Colin Cross | cd8ce15 | 2012-10-18 12:20:08 +0300 | [diff] [blame] | 66 | bool gic_dist_disabled(void) |
| 67 | { |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 68 | return !(readl_relaxed(gic_dist_base_addr + GIC_DIST_CTRL) & 0x1); |
Colin Cross | cd8ce15 | 2012-10-18 12:20:08 +0300 | [diff] [blame] | 69 | } |
| 70 | |
| 71 | void gic_timer_retrigger(void) |
| 72 | { |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 73 | u32 twd_int = readl_relaxed(twd_base + TWD_TIMER_INTSTAT); |
| 74 | u32 gic_int = readl_relaxed(gic_dist_base_addr + GIC_DIST_PENDING_SET); |
| 75 | u32 twd_ctrl = readl_relaxed(twd_base + TWD_TIMER_CONTROL); |
Colin Cross | cd8ce15 | 2012-10-18 12:20:08 +0300 | [diff] [blame] | 76 | |
| 77 | if (twd_int && !(gic_int & BIT(IRQ_LOCALTIMER))) { |
| 78 | /* |
| 79 | * The local timer interrupt got lost while the distributor was |
| 80 | * disabled. Ack the pending interrupt, and retrigger it. |
| 81 | */ |
| 82 | pr_warn("%s: lost localtimer interrupt\n", __func__); |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 83 | writel_relaxed(1, twd_base + TWD_TIMER_INTSTAT); |
Colin Cross | cd8ce15 | 2012-10-18 12:20:08 +0300 | [diff] [blame] | 84 | if (!(twd_ctrl & TWD_TIMER_CONTROL_PERIODIC)) { |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 85 | writel_relaxed(1, twd_base + TWD_TIMER_COUNTER); |
Colin Cross | cd8ce15 | 2012-10-18 12:20:08 +0300 | [diff] [blame] | 86 | twd_ctrl |= TWD_TIMER_CONTROL_ENABLE; |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 87 | writel_relaxed(twd_ctrl, twd_base + TWD_TIMER_CONTROL); |
Colin Cross | cd8ce15 | 2012-10-18 12:20:08 +0300 | [diff] [blame] | 88 | } |
| 89 | } |
| 90 | } |
| 91 | |
Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 92 | #ifdef CONFIG_CACHE_L2X0 |
Santosh Shilimkar | 4e803c4 | 2010-07-31 21:40:10 +0530 | [diff] [blame] | 93 | |
Santosh Shilimkar | 02afe8a | 2011-03-03 18:03:25 +0530 | [diff] [blame] | 94 | void __iomem *omap4_get_l2cache_base(void) |
| 95 | { |
| 96 | return l2cache_base; |
| 97 | } |
| 98 | |
Marek Szyprowski | 944e9df | 2015-01-08 07:48:58 +0100 | [diff] [blame] | 99 | void omap4_l2c310_write_sec(unsigned long val, unsigned reg) |
Santosh Shilimkar | 4e803c4 | 2010-07-31 21:40:10 +0530 | [diff] [blame] | 100 | { |
Russell King | 36827ed | 2014-03-16 17:45:56 +0000 | [diff] [blame] | 101 | unsigned smc_op; |
Santosh Shilimkar | 4e803c4 | 2010-07-31 21:40:10 +0530 | [diff] [blame] | 102 | |
Russell King | 36827ed | 2014-03-16 17:45:56 +0000 | [diff] [blame] | 103 | switch (reg) { |
| 104 | case L2X0_CTRL: |
| 105 | smc_op = OMAP4_MON_L2X0_CTRL_INDEX; |
| 106 | break; |
| 107 | |
| 108 | case L2X0_AUX_CTRL: |
| 109 | smc_op = OMAP4_MON_L2X0_AUXCTRL_INDEX; |
| 110 | break; |
| 111 | |
| 112 | case L2X0_DEBUG_CTRL: |
| 113 | smc_op = OMAP4_MON_L2X0_DBG_CTRL_INDEX; |
| 114 | break; |
| 115 | |
| 116 | case L310_PREFETCH_CTRL: |
| 117 | smc_op = OMAP4_MON_L2X0_PREFETCH_INDEX; |
| 118 | break; |
| 119 | |
Sekhar Nori | ba394f0 | 2014-07-14 18:43:46 +0530 | [diff] [blame] | 120 | case L310_POWER_CTRL: |
| 121 | pr_info_once("OMAP L2C310: ROM does not support power control setting\n"); |
| 122 | return; |
| 123 | |
Russell King | 36827ed | 2014-03-16 17:45:56 +0000 | [diff] [blame] | 124 | default: |
| 125 | WARN_ONCE(1, "OMAP L2C310: ignoring write to reg 0x%x\n", reg); |
| 126 | return; |
| 127 | } |
| 128 | |
| 129 | omap_smc1(smc_op, val); |
Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 130 | } |
| 131 | |
Sekhar Nori | b39b14e | 2014-04-22 13:58:01 +0530 | [diff] [blame] | 132 | int __init omap_l2_cache_init(void) |
Santosh Shilimkar | 4bdb157 | 2011-02-22 10:00:44 +0100 | [diff] [blame] | 133 | { |
Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 134 | /* Static mapping, never released */ |
| 135 | l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K); |
Santosh Shilimkar | 0db1803 | 2011-03-03 17:36:52 +0530 | [diff] [blame] | 136 | if (WARN_ON(!l2cache_base)) |
| 137 | return -ENOMEM; |
Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 138 | return 0; |
| 139 | } |
Santosh Shilimkar | fbc9be1 | 2010-05-14 12:05:26 -0700 | [diff] [blame] | 140 | #endif |
Santosh Shilimkar | 501f0c7 | 2011-01-01 19:56:04 +0530 | [diff] [blame] | 141 | |
| 142 | void __iomem *omap4_get_sar_ram_base(void) |
| 143 | { |
| 144 | return sar_ram_base; |
| 145 | } |
| 146 | |
| 147 | /* |
| 148 | * SAR RAM used to save and restore the HW |
| 149 | * context in low power modes |
| 150 | */ |
| 151 | static int __init omap4_sar_ram_init(void) |
| 152 | { |
Santosh Shilimkar | da0e02a | 2013-02-06 17:54:39 +0530 | [diff] [blame] | 153 | unsigned long sar_base; |
| 154 | |
Santosh Shilimkar | 501f0c7 | 2011-01-01 19:56:04 +0530 | [diff] [blame] | 155 | /* |
| 156 | * To avoid code running on other OMAPs in |
| 157 | * multi-omap builds |
| 158 | */ |
Santosh Shilimkar | da0e02a | 2013-02-06 17:54:39 +0530 | [diff] [blame] | 159 | if (cpu_is_omap44xx()) |
| 160 | sar_base = OMAP44XX_SAR_RAM_BASE; |
| 161 | else if (soc_is_omap54xx()) |
| 162 | sar_base = OMAP54XX_SAR_RAM_BASE; |
| 163 | else |
Santosh Shilimkar | 501f0c7 | 2011-01-01 19:56:04 +0530 | [diff] [blame] | 164 | return -ENOMEM; |
| 165 | |
| 166 | /* Static mapping, never released */ |
Santosh Shilimkar | da0e02a | 2013-02-06 17:54:39 +0530 | [diff] [blame] | 167 | sar_ram_base = ioremap(sar_base, SZ_16K); |
Santosh Shilimkar | 501f0c7 | 2011-01-01 19:56:04 +0530 | [diff] [blame] | 168 | if (WARN_ON(!sar_ram_base)) |
| 169 | return -ENOMEM; |
| 170 | |
| 171 | return 0; |
| 172 | } |
Tony Lindgren | b76c8b19 | 2013-01-11 11:24:18 -0800 | [diff] [blame] | 173 | omap_early_initcall(omap4_sar_ram_init); |
Balaji T K | 1ee47b0 | 2012-04-25 17:27:46 +0530 | [diff] [blame] | 174 | |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 175 | static const struct of_device_id intc_match[] = { |
| 176 | { .compatible = "ti,omap4-wugen-mpu", }, |
| 177 | { .compatible = "ti,omap5-wugen-mpu", }, |
Marc Zyngier | 0fb22a8 | 2015-01-17 10:21:08 +0000 | [diff] [blame] | 178 | { }, |
| 179 | }; |
| 180 | |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 181 | static struct device_node *intc_node; |
Marc Zyngier | 0fb22a8 | 2015-01-17 10:21:08 +0000 | [diff] [blame] | 182 | |
| 183 | unsigned int omap4_xlate_irq(unsigned int hwirq) |
| 184 | { |
| 185 | struct of_phandle_args irq_data; |
| 186 | unsigned int irq; |
| 187 | |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 188 | if (!intc_node) |
| 189 | intc_node = of_find_matching_node(NULL, intc_match); |
Marc Zyngier | 0fb22a8 | 2015-01-17 10:21:08 +0000 | [diff] [blame] | 190 | |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 191 | if (WARN_ON(!intc_node)) |
Marc Zyngier | 0fb22a8 | 2015-01-17 10:21:08 +0000 | [diff] [blame] | 192 | return hwirq; |
| 193 | |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 194 | irq_data.np = intc_node; |
Marc Zyngier | 0fb22a8 | 2015-01-17 10:21:08 +0000 | [diff] [blame] | 195 | irq_data.args_count = 3; |
| 196 | irq_data.args[0] = 0; |
| 197 | irq_data.args[1] = hwirq - OMAP44XX_IRQ_GIC_START; |
| 198 | irq_data.args[2] = IRQ_TYPE_LEVEL_HIGH; |
| 199 | |
| 200 | irq = irq_create_of_mapping(&irq_data); |
| 201 | if (WARN_ON(!irq)) |
| 202 | irq = hwirq; |
| 203 | |
| 204 | return irq; |
| 205 | } |
| 206 | |
R Sricharan | c4082d4 | 2012-06-05 16:31:06 +0530 | [diff] [blame] | 207 | void __init omap_gic_of_init(void) |
| 208 | { |
Santosh Shilimkar | fd1c078 | 2013-02-25 14:12:58 +0530 | [diff] [blame] | 209 | struct device_node *np; |
| 210 | |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 211 | intc_node = of_find_matching_node(NULL, intc_match); |
| 212 | if (WARN_ON(!intc_node)) { |
| 213 | pr_err("No WUGEN found in DT, system will misbehave.\n"); |
| 214 | pr_err("UPDATE YOUR DEVICE TREE!\n"); |
| 215 | } |
| 216 | |
Santosh Shilimkar | fd1c078 | 2013-02-25 14:12:58 +0530 | [diff] [blame] | 217 | /* Extract GIC distributor and TWD bases for OMAP4460 ROM Errata WA */ |
| 218 | if (!cpu_is_omap446x()) |
| 219 | goto skip_errata_init; |
| 220 | |
| 221 | np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-gic"); |
| 222 | gic_dist_base_addr = of_iomap(np, 0); |
| 223 | WARN_ON(!gic_dist_base_addr); |
| 224 | |
| 225 | np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-twd-timer"); |
| 226 | twd_base = of_iomap(np, 0); |
| 227 | WARN_ON(!twd_base); |
| 228 | |
| 229 | skip_errata_init: |
Rob Herring | 0529e315 | 2012-11-05 16:18:28 -0600 | [diff] [blame] | 230 | irqchip_init(); |
R Sricharan | c4082d4 | 2012-06-05 16:31:06 +0530 | [diff] [blame] | 231 | } |