blob: b47dad15fa3ec844479f3dae38521f2a6a9247fd [file] [log] [blame]
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001/*
2 * Freescale eSDHC i.MX controller driver for the platform bus.
3 *
4 * derived from the OF-version.
5 *
6 * Copyright (c) 2010 Pengutronix e.K.
Wolfram Sang035ff832015-04-20 15:51:42 +02007 * Author: Wolfram Sang <kernel@pengutronix.de>
Wolfram Sang95f25ef2010-10-15 12:21:04 +02008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 */
13
14#include <linux/io.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Wolfram Sang0c6d49c2011-02-26 14:44:39 +010018#include <linux/gpio.h>
Shawn Guo66506f72011-08-15 10:28:18 +080019#include <linux/module.h>
Richard Zhue1498602011-03-25 09:18:27 -040020#include <linux/slab.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020021#include <linux/mmc/host.h>
Richard Zhu58ac8172011-03-21 13:22:16 +080022#include <linux/mmc/mmc.h>
23#include <linux/mmc/sdio.h>
Shawn Guofbe5fdd2012-12-11 22:32:20 +080024#include <linux/mmc/slot-gpio.h>
Shawn Guoabfafc22011-06-30 15:44:44 +080025#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/of_gpio.h>
Dong Aishenge62d8b82012-05-11 14:56:01 +080028#include <linux/pinctrl/consumer.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020029#include <linux/platform_data/mmc-esdhc-imx.h>
Dong Aisheng89d7e5c2013-11-04 16:38:29 +080030#include <linux/pm_runtime.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020031#include "sdhci-pltfm.h"
32#include "sdhci-esdhc.h"
33
Shawn Guo60bf6392013-01-15 23:36:53 +080034#define ESDHC_CTRL_D3CD 0x08
Haibo Chenfd449542015-08-11 19:38:30 +080035#define ESDHC_BURST_LEN_EN_INCR (1 << 27)
Richard Zhu58ac8172011-03-21 13:22:16 +080036/* VENDOR SPEC register */
Shawn Guo60bf6392013-01-15 23:36:53 +080037#define ESDHC_VENDOR_SPEC 0xc0
38#define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1)
Dong Aisheng03221912013-09-13 19:11:34 +080039#define ESDHC_VENDOR_SPEC_VSELECT (1 << 1)
Dong Aishengfed2f6e2013-09-13 19:11:33 +080040#define ESDHC_VENDOR_SPEC_FRC_SDCLK_ON (1 << 8)
Shawn Guo60bf6392013-01-15 23:36:53 +080041#define ESDHC_WTMK_LVL 0x44
Dong Aishengcc17e122016-07-12 15:46:13 +080042#define ESDHC_WTMK_DEFAULT_VAL 0x10401040
Shawn Guo60bf6392013-01-15 23:36:53 +080043#define ESDHC_MIX_CTRL 0x48
Dong Aishengde5bdbf2013-10-18 19:48:46 +080044#define ESDHC_MIX_CTRL_DDREN (1 << 3)
Shawn Guo2a15f982013-01-21 19:02:26 +080045#define ESDHC_MIX_CTRL_AC23EN (1 << 7)
Dong Aisheng03221912013-09-13 19:11:34 +080046#define ESDHC_MIX_CTRL_EXE_TUNE (1 << 22)
47#define ESDHC_MIX_CTRL_SMPCLK_SEL (1 << 23)
48#define ESDHC_MIX_CTRL_FBCLK_SEL (1 << 25)
Haibo Chen28b07672015-08-11 19:38:26 +080049#define ESDHC_MIX_CTRL_HS400_EN (1 << 26)
Shawn Guo2a15f982013-01-21 19:02:26 +080050/* Bits 3 and 6 are not SDHCI standard definitions */
51#define ESDHC_MIX_CTRL_SDHCI_MASK 0xb7
Dong Aishengd131a712013-11-04 16:38:26 +080052/* Tuning bits */
53#define ESDHC_MIX_CTRL_TUNING_MASK 0x03c00000
Richard Zhu58ac8172011-03-21 13:22:16 +080054
Dong Aisheng602519b2013-10-18 19:48:47 +080055/* dll control register */
56#define ESDHC_DLL_CTRL 0x60
57#define ESDHC_DLL_OVERRIDE_VAL_SHIFT 9
58#define ESDHC_DLL_OVERRIDE_EN_SHIFT 8
59
Dong Aisheng03221912013-09-13 19:11:34 +080060/* tune control register */
61#define ESDHC_TUNE_CTRL_STATUS 0x68
62#define ESDHC_TUNE_CTRL_STEP 1
63#define ESDHC_TUNE_CTRL_MIN 0
64#define ESDHC_TUNE_CTRL_MAX ((1 << 7) - 1)
65
Haibo Chen28b07672015-08-11 19:38:26 +080066/* strobe dll register */
67#define ESDHC_STROBE_DLL_CTRL 0x70
68#define ESDHC_STROBE_DLL_CTRL_ENABLE (1 << 0)
69#define ESDHC_STROBE_DLL_CTRL_RESET (1 << 1)
70#define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT 3
71
72#define ESDHC_STROBE_DLL_STATUS 0x74
73#define ESDHC_STROBE_DLL_STS_REF_LOCK (1 << 1)
74#define ESDHC_STROBE_DLL_STS_SLV_LOCK 0x1
75
Dong Aisheng6e9fd282013-10-18 19:48:43 +080076#define ESDHC_TUNING_CTRL 0xcc
77#define ESDHC_STD_TUNING_EN (1 << 24)
78/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
Dong Aishengd87fc962016-07-12 15:46:15 +080079#define ESDHC_TUNING_START_TAP_DEFAULT 0x1
80#define ESDHC_TUNING_START_TAP_MASK 0xff
Haibo Chen260ecb32015-11-10 17:43:30 +080081#define ESDHC_TUNING_STEP_MASK 0x00070000
Haibo Chend407e30ba2015-08-11 19:38:27 +080082#define ESDHC_TUNING_STEP_SHIFT 16
Dong Aisheng6e9fd282013-10-18 19:48:43 +080083
Dong Aishengad932202013-09-13 19:11:35 +080084/* pinctrl state */
85#define ESDHC_PINCTRL_STATE_100MHZ "state_100mhz"
86#define ESDHC_PINCTRL_STATE_200MHZ "state_200mhz"
87
Richard Zhu58ac8172011-03-21 13:22:16 +080088/*
Sascha Haueraf510792013-01-21 19:02:28 +080089 * Our interpretation of the SDHCI_HOST_CONTROL register
90 */
91#define ESDHC_CTRL_4BITBUS (0x1 << 1)
92#define ESDHC_CTRL_8BITBUS (0x2 << 1)
93#define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1)
94
95/*
Richard Zhu97e4ba62011-08-11 16:51:46 -040096 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
97 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
98 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
99 * Define this macro DMA error INT for fsl eSDHC
100 */
Shawn Guo60bf6392013-01-15 23:36:53 +0800101#define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28)
Richard Zhu97e4ba62011-08-11 16:51:46 -0400102
103/*
Richard Zhu58ac8172011-03-21 13:22:16 +0800104 * The CMDTYPE of the CMD register (offset 0xE) should be set to
105 * "11" when the STOP CMD12 is issued on imx53 to abort one
106 * open ended multi-blk IO. Otherwise the TC INT wouldn't
107 * be generated.
108 * In exact block transfer, the controller doesn't complete the
109 * operations automatically as required at the end of the
110 * transfer and remains on hold if the abort command is not sent.
111 * As a result, the TC flag is not asserted and SW received timeout
112 * exeception. Bit1 of Vendor Spec registor is used to fix it.
113 */
Shawn Guo31fbb302013-10-17 15:19:44 +0800114#define ESDHC_FLAG_MULTIBLK_NO_INT BIT(1)
115/*
116 * The flag enables the workaround for ESDHC errata ENGcm07207 which
117 * affects i.MX25 and i.MX35.
118 */
119#define ESDHC_FLAG_ENGCM07207 BIT(2)
Shawn Guo9d61c002013-10-17 15:19:45 +0800120/*
121 * The flag tells that the ESDHC controller is an USDHC block that is
122 * integrated on the i.MX6 series.
123 */
124#define ESDHC_FLAG_USDHC BIT(3)
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800125/* The IP supports manual tuning process */
126#define ESDHC_FLAG_MAN_TUNING BIT(4)
127/* The IP supports standard tuning process */
128#define ESDHC_FLAG_STD_TUNING BIT(5)
129/* The IP has SDHCI_CAPABILITIES_1 register */
130#define ESDHC_FLAG_HAVE_CAP1 BIT(6)
Dong Aisheng18094432015-05-27 18:13:28 +0800131/*
132 * The IP has errata ERR004536
133 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
134 * when reading data from the card
135 */
136#define ESDHC_FLAG_ERR004536 BIT(7)
Dong Aisheng4245aff2015-05-27 18:13:31 +0800137/* The IP supports HS200 mode */
138#define ESDHC_FLAG_HS200 BIT(8)
Haibo Chen28b07672015-08-11 19:38:26 +0800139/* The IP supports HS400 mode */
140#define ESDHC_FLAG_HS400 BIT(9)
141
142/* A higher clock ferquency than this rate requires strobell dll control */
143#define ESDHC_STROBE_DLL_CLK_FREQ 100000000
Richard Zhue1498602011-03-25 09:18:27 -0400144
Shawn Guof47c4bb2013-10-17 15:19:47 +0800145struct esdhc_soc_data {
146 u32 flags;
147};
148
149static struct esdhc_soc_data esdhc_imx25_data = {
150 .flags = ESDHC_FLAG_ENGCM07207,
151};
152
153static struct esdhc_soc_data esdhc_imx35_data = {
154 .flags = ESDHC_FLAG_ENGCM07207,
155};
156
157static struct esdhc_soc_data esdhc_imx51_data = {
158 .flags = 0,
159};
160
161static struct esdhc_soc_data esdhc_imx53_data = {
162 .flags = ESDHC_FLAG_MULTIBLK_NO_INT,
163};
164
165static struct esdhc_soc_data usdhc_imx6q_data = {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800166 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
167};
168
169static struct esdhc_soc_data usdhc_imx6sl_data = {
170 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
Dong Aisheng4245aff2015-05-27 18:13:31 +0800171 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
172 | ESDHC_FLAG_HS200,
Shawn Guo57ed3312011-06-30 09:24:26 +0800173};
174
Dong Aisheng913d4952015-05-27 18:13:30 +0800175static struct esdhc_soc_data usdhc_imx6sx_data = {
176 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
Dong Aisheng4245aff2015-05-27 18:13:31 +0800177 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
Dong Aisheng913d4952015-05-27 18:13:30 +0800178};
179
Haibo Chen28b07672015-08-11 19:38:26 +0800180static struct esdhc_soc_data usdhc_imx7d_data = {
181 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
182 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
183 | ESDHC_FLAG_HS400,
184};
185
Richard Zhue1498602011-03-25 09:18:27 -0400186struct pltfm_imx_data {
Richard Zhue1498602011-03-25 09:18:27 -0400187 u32 scratchpad;
Dong Aishenge62d8b82012-05-11 14:56:01 +0800188 struct pinctrl *pinctrl;
Dong Aishengad932202013-09-13 19:11:35 +0800189 struct pinctrl_state *pins_default;
190 struct pinctrl_state *pins_100mhz;
191 struct pinctrl_state *pins_200mhz;
Shawn Guof47c4bb2013-10-17 15:19:47 +0800192 const struct esdhc_soc_data *socdata;
Shawn Guo842afc02011-07-06 22:57:48 +0800193 struct esdhc_platform_data boarddata;
Sascha Hauer52dac612012-03-07 09:31:34 +0100194 struct clk *clk_ipg;
195 struct clk *clk_ahb;
196 struct clk *clk_per;
Lucas Stach361b8482013-03-15 09:49:26 +0100197 enum {
198 NO_CMD_PENDING, /* no multiblock command pending*/
199 MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
200 WAIT_FOR_INT, /* sent CMD12, waiting for response INT */
201 } multiblock_status;
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800202 u32 is_ddr;
Richard Zhue1498602011-03-25 09:18:27 -0400203};
204
Krzysztof Kozlowskif8cbf462015-05-02 00:49:21 +0900205static const struct platform_device_id imx_esdhc_devtype[] = {
Shawn Guo57ed3312011-06-30 09:24:26 +0800206 {
207 .name = "sdhci-esdhc-imx25",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800208 .driver_data = (kernel_ulong_t) &esdhc_imx25_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800209 }, {
210 .name = "sdhci-esdhc-imx35",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800211 .driver_data = (kernel_ulong_t) &esdhc_imx35_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800212 }, {
213 .name = "sdhci-esdhc-imx51",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800214 .driver_data = (kernel_ulong_t) &esdhc_imx51_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800215 }, {
Shawn Guo57ed3312011-06-30 09:24:26 +0800216 /* sentinel */
217 }
218};
219MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
220
Shawn Guoabfafc22011-06-30 15:44:44 +0800221static const struct of_device_id imx_esdhc_dt_ids[] = {
Shawn Guof47c4bb2013-10-17 15:19:47 +0800222 { .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
223 { .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
224 { .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
225 { .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
Dong Aisheng913d4952015-05-27 18:13:30 +0800226 { .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800227 { .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
Shawn Guof47c4bb2013-10-17 15:19:47 +0800228 { .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
Haibo Chen28b07672015-08-11 19:38:26 +0800229 { .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
Shawn Guoabfafc22011-06-30 15:44:44 +0800230 { /* sentinel */ }
231};
232MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
233
Shawn Guo57ed3312011-06-30 09:24:26 +0800234static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
235{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800236 return data->socdata == &esdhc_imx25_data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800237}
238
239static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
240{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800241 return data->socdata == &esdhc_imx53_data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800242}
243
Shawn Guo95a24822011-09-19 17:32:21 +0800244static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
245{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800246 return data->socdata == &usdhc_imx6q_data;
Shawn Guo95a24822011-09-19 17:32:21 +0800247}
248
Shawn Guo9d61c002013-10-17 15:19:45 +0800249static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
250{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800251 return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
Shawn Guo9d61c002013-10-17 15:19:45 +0800252}
253
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200254static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
255{
256 void __iomem *base = host->ioaddr + (reg & ~0x3);
257 u32 shift = (reg & 0x3) * 8;
258
259 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
260}
261
Wolfram Sang7e29c302011-02-26 14:44:41 +0100262static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
263{
Lucas Stach361b8482013-03-15 09:49:26 +0100264 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800265 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Wolfram Sang7e29c302011-02-26 14:44:41 +0100266 u32 val = readl(host->ioaddr + reg);
267
Dong Aisheng03221912013-09-13 19:11:34 +0800268 if (unlikely(reg == SDHCI_PRESENT_STATE)) {
269 u32 fsl_prss = val;
270 /* save the least 20 bits */
271 val = fsl_prss & 0x000FFFFF;
272 /* move dat[0-3] bits */
273 val |= (fsl_prss & 0x0F000000) >> 4;
274 /* move cmd line bit */
275 val |= (fsl_prss & 0x00800000) << 1;
276 }
277
Richard Zhu97e4ba62011-08-11 16:51:46 -0400278 if (unlikely(reg == SDHCI_CAPABILITIES)) {
Dong Aisheng6b4fb6712a2013-10-18 19:48:44 +0800279 /* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
280 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
281 val &= 0xffff0000;
282
Richard Zhu97e4ba62011-08-11 16:51:46 -0400283 /* In FSL esdhc IC module, only bit20 is used to indicate the
284 * ADMA2 capability of esdhc, but this bit is messed up on
285 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
286 * don't actually support ADMA2). So set the BROKEN_ADMA
287 * uirk on MX25/35 platforms.
288 */
289
290 if (val & SDHCI_CAN_DO_ADMA1) {
291 val &= ~SDHCI_CAN_DO_ADMA1;
292 val |= SDHCI_CAN_DO_ADMA2;
293 }
294 }
295
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800296 if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
297 if (esdhc_is_usdhc(imx_data)) {
298 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
299 val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
300 else
301 /* imx6q/dl does not have cap_1 register, fake one */
302 val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
Dong Aisheng888824b2013-10-18 19:48:48 +0800303 | SDHCI_SUPPORT_SDR50
304 | SDHCI_USE_SDR50_TUNING;
Haibo Chen28b07672015-08-11 19:38:26 +0800305
306 if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
307 val |= SDHCI_SUPPORT_HS400;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800308 }
309 }
Dong Aisheng03221912013-09-13 19:11:34 +0800310
Shawn Guo9d61c002013-10-17 15:19:45 +0800311 if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
Dong Aisheng03221912013-09-13 19:11:34 +0800312 val = 0;
313 val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
314 val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
315 val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
316 }
317
Richard Zhu97e4ba62011-08-11 16:51:46 -0400318 if (unlikely(reg == SDHCI_INT_STATUS)) {
Shawn Guo60bf6392013-01-15 23:36:53 +0800319 if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
320 val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
Richard Zhu97e4ba62011-08-11 16:51:46 -0400321 val |= SDHCI_INT_ADMA_ERROR;
322 }
Lucas Stach361b8482013-03-15 09:49:26 +0100323
324 /*
325 * mask off the interrupt we get in response to the manually
326 * sent CMD12
327 */
328 if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
329 ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
330 val &= ~SDHCI_INT_RESPONSE;
331 writel(SDHCI_INT_RESPONSE, host->ioaddr +
332 SDHCI_INT_STATUS);
333 imx_data->multiblock_status = NO_CMD_PENDING;
334 }
Richard Zhu97e4ba62011-08-11 16:51:46 -0400335 }
336
Wolfram Sang7e29c302011-02-26 14:44:41 +0100337 return val;
338}
339
340static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
341{
Richard Zhue1498602011-03-25 09:18:27 -0400342 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800343 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Tony Lin0d588642011-08-11 16:45:59 -0400344 u32 data;
Richard Zhue1498602011-03-25 09:18:27 -0400345
Tony Lin0d588642011-08-11 16:45:59 -0400346 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
Dong Aishengb7321042015-05-27 18:13:27 +0800347 if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
Tony Lin0d588642011-08-11 16:45:59 -0400348 /*
349 * Clear and then set D3CD bit to avoid missing the
350 * card interrupt. This is a eSDHC controller problem
351 * so we need to apply the following workaround: clear
352 * and set D3CD bit will make eSDHC re-sample the card
353 * interrupt. In case a card interrupt was lost,
354 * re-sample it by the following steps.
355 */
356 data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800357 data &= ~ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400358 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800359 data |= ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400360 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
361 }
Dong Aisheng915be4852015-05-27 18:13:26 +0800362
363 if (val & SDHCI_INT_ADMA_ERROR) {
364 val &= ~SDHCI_INT_ADMA_ERROR;
365 val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
366 }
Tony Lin0d588642011-08-11 16:45:59 -0400367 }
Wolfram Sang7e29c302011-02-26 14:44:41 +0100368
Shawn Guof47c4bb2013-10-17 15:19:47 +0800369 if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
Richard Zhu58ac8172011-03-21 13:22:16 +0800370 && (reg == SDHCI_INT_STATUS)
371 && (val & SDHCI_INT_DATA_END))) {
372 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800373 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
374 v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
375 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Lucas Stach361b8482013-03-15 09:49:26 +0100376
377 if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
378 {
379 /* send a manual CMD12 with RESPTYP=none */
380 data = MMC_STOP_TRANSMISSION << 24 |
381 SDHCI_CMD_ABORTCMD << 16;
382 writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
383 imx_data->multiblock_status = WAIT_FOR_INT;
384 }
Richard Zhu58ac8172011-03-21 13:22:16 +0800385 }
386
Wolfram Sang7e29c302011-02-26 14:44:41 +0100387 writel(val, host->ioaddr + reg);
388}
389
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200390static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
391{
Shawn Guoef4d0882013-01-15 23:30:27 +0800392 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800393 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aisheng03221912013-09-13 19:11:34 +0800394 u16 ret = 0;
395 u32 val;
Shawn Guoef4d0882013-01-15 23:30:27 +0800396
Shawn Guo95a24822011-09-19 17:32:21 +0800397 if (unlikely(reg == SDHCI_HOST_VERSION)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800398 reg ^= 2;
Shawn Guo9d61c002013-10-17 15:19:45 +0800399 if (esdhc_is_usdhc(imx_data)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800400 /*
401 * The usdhc register returns a wrong host version.
402 * Correct it here.
403 */
404 return SDHCI_SPEC_300;
405 }
Shawn Guo95a24822011-09-19 17:32:21 +0800406 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200407
Dong Aisheng03221912013-09-13 19:11:34 +0800408 if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
409 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
410 if (val & ESDHC_VENDOR_SPEC_VSELECT)
411 ret |= SDHCI_CTRL_VDD_180;
412
Shawn Guo9d61c002013-10-17 15:19:45 +0800413 if (esdhc_is_usdhc(imx_data)) {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800414 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
415 val = readl(host->ioaddr + ESDHC_MIX_CTRL);
416 else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
417 /* the std tuning bits is in ACMD12_ERR for imx6sl */
418 val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
Dong Aisheng03221912013-09-13 19:11:34 +0800419 }
420
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800421 if (val & ESDHC_MIX_CTRL_EXE_TUNE)
422 ret |= SDHCI_CTRL_EXEC_TUNING;
423 if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
424 ret |= SDHCI_CTRL_TUNED_CLK;
425
Dong Aisheng03221912013-09-13 19:11:34 +0800426 ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
427
428 return ret;
429 }
430
Dong Aisheng7dd109e2013-10-30 22:09:49 +0800431 if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
432 if (esdhc_is_usdhc(imx_data)) {
433 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
434 ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
435 /* Swap AC23 bit */
436 if (m & ESDHC_MIX_CTRL_AC23EN) {
437 ret &= ~ESDHC_MIX_CTRL_AC23EN;
438 ret |= SDHCI_TRNS_AUTO_CMD23;
439 }
440 } else {
441 ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
442 }
443
444 return ret;
445 }
446
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200447 return readw(host->ioaddr + reg);
448}
449
450static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
451{
452 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800453 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aisheng03221912013-09-13 19:11:34 +0800454 u32 new_val = 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200455
456 switch (reg) {
Dong Aisheng03221912013-09-13 19:11:34 +0800457 case SDHCI_CLOCK_CONTROL:
458 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
459 if (val & SDHCI_CLOCK_CARD_EN)
460 new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
461 else
462 new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
Dan Carpentereeed7022015-02-26 23:37:55 +0300463 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
Dong Aisheng03221912013-09-13 19:11:34 +0800464 return;
465 case SDHCI_HOST_CONTROL2:
466 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
467 if (val & SDHCI_CTRL_VDD_180)
468 new_val |= ESDHC_VENDOR_SPEC_VSELECT;
469 else
470 new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
471 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800472 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
473 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
474 if (val & SDHCI_CTRL_TUNED_CLK)
475 new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
476 else
477 new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
478 writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
479 } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
480 u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
481 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Haibo Chend407e30ba2015-08-11 19:38:27 +0800482 u32 tuning_ctrl;
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800483 if (val & SDHCI_CTRL_TUNED_CLK) {
484 v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800485 } else {
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800486 v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800487 m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
488 }
489
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800490 if (val & SDHCI_CTRL_EXEC_TUNING) {
491 v |= ESDHC_MIX_CTRL_EXE_TUNE;
492 m |= ESDHC_MIX_CTRL_FBCLK_SEL;
Haibo Chend407e30ba2015-08-11 19:38:27 +0800493 tuning_ctrl = readl(host->ioaddr + ESDHC_TUNING_CTRL);
Dong Aishengd87fc962016-07-12 15:46:15 +0800494 tuning_ctrl |= ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP_DEFAULT;
495 if (imx_data->boarddata.tuning_start_tap) {
496 tuning_ctrl &= ~ESDHC_TUNING_START_TAP_MASK;
497 tuning_ctrl |= imx_data->boarddata.tuning_start_tap;
498 }
499
Haibo Chen260ecb32015-11-10 17:43:30 +0800500 if (imx_data->boarddata.tuning_step) {
501 tuning_ctrl &= ~ESDHC_TUNING_STEP_MASK;
Haibo Chend407e30ba2015-08-11 19:38:27 +0800502 tuning_ctrl |= imx_data->boarddata.tuning_step << ESDHC_TUNING_STEP_SHIFT;
Haibo Chen260ecb32015-11-10 17:43:30 +0800503 }
504 writel(tuning_ctrl, host->ioaddr + ESDHC_TUNING_CTRL);
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800505 } else {
506 v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
507 }
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800508
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800509 writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
510 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
511 }
Dong Aisheng03221912013-09-13 19:11:34 +0800512 return;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200513 case SDHCI_TRANSFER_MODE:
Shawn Guof47c4bb2013-10-17 15:19:47 +0800514 if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
Richard Zhu58ac8172011-03-21 13:22:16 +0800515 && (host->cmd->opcode == SD_IO_RW_EXTENDED)
516 && (host->cmd->data->blocks > 1)
517 && (host->cmd->data->flags & MMC_DATA_READ)) {
518 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800519 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
520 v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
521 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Richard Zhu58ac8172011-03-21 13:22:16 +0800522 }
Shawn Guo69f54692013-01-21 19:02:24 +0800523
Shawn Guo9d61c002013-10-17 15:19:45 +0800524 if (esdhc_is_usdhc(imx_data)) {
Shawn Guo69f54692013-01-21 19:02:24 +0800525 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Shawn Guo2a15f982013-01-21 19:02:26 +0800526 /* Swap AC23 bit */
527 if (val & SDHCI_TRNS_AUTO_CMD23) {
528 val &= ~SDHCI_TRNS_AUTO_CMD23;
529 val |= ESDHC_MIX_CTRL_AC23EN;
530 }
531 m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
Shawn Guo69f54692013-01-21 19:02:24 +0800532 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
533 } else {
534 /*
535 * Postpone this write, we must do it together with a
536 * command write that is down below.
537 */
538 imx_data->scratchpad = val;
539 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200540 return;
541 case SDHCI_COMMAND:
Lucas Stach361b8482013-03-15 09:49:26 +0100542 if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
Richard Zhu58ac8172011-03-21 13:22:16 +0800543 val |= SDHCI_CMD_ABORTCMD;
Shawn Guo95a24822011-09-19 17:32:21 +0800544
Lucas Stach361b8482013-03-15 09:49:26 +0100545 if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
Shawn Guof47c4bb2013-10-17 15:19:47 +0800546 (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
Lucas Stach361b8482013-03-15 09:49:26 +0100547 imx_data->multiblock_status = MULTIBLK_IN_PROCESS;
548
Shawn Guo9d61c002013-10-17 15:19:45 +0800549 if (esdhc_is_usdhc(imx_data))
Shawn Guo95a24822011-09-19 17:32:21 +0800550 writel(val << 16,
551 host->ioaddr + SDHCI_TRANSFER_MODE);
Shawn Guo69f54692013-01-21 19:02:24 +0800552 else
Shawn Guo95a24822011-09-19 17:32:21 +0800553 writel(val << 16 | imx_data->scratchpad,
554 host->ioaddr + SDHCI_TRANSFER_MODE);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200555 return;
556 case SDHCI_BLOCK_SIZE:
557 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
558 break;
559 }
560 esdhc_clrset_le(host, 0xffff, val, reg);
561}
562
563static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
564{
Wilson Callan9a0985b2012-07-19 02:49:16 -0400565 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800566 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200567 u32 new_val;
Sascha Haueraf510792013-01-21 19:02:28 +0800568 u32 mask;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200569
570 switch (reg) {
571 case SDHCI_POWER_CONTROL:
572 /*
573 * FSL put some DMA bits here
574 * If your board has a regulator, code should be here
575 */
576 return;
577 case SDHCI_HOST_CONTROL:
Shawn Guo6b40d182013-01-15 23:36:52 +0800578 /* FSL messed up here, so we need to manually compose it. */
Sascha Haueraf510792013-01-21 19:02:28 +0800579 new_val = val & SDHCI_CTRL_LED;
Masanari Iida7122bbb2012-08-05 23:25:40 +0900580 /* ensure the endianness */
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200581 new_val |= ESDHC_HOST_CONTROL_LE;
Wilson Callan9a0985b2012-07-19 02:49:16 -0400582 /* bits 8&9 are reserved on mx25 */
583 if (!is_imx25_esdhc(imx_data)) {
584 /* DMA mode bits are shifted */
585 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
586 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200587
Sascha Haueraf510792013-01-21 19:02:28 +0800588 /*
589 * Do not touch buswidth bits here. This is done in
590 * esdhc_pltfm_bus_width.
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200591 * Do not touch the D3CD bit either which is used for the
592 * SDIO interrupt errata workaround.
Sascha Haueraf510792013-01-21 19:02:28 +0800593 */
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200594 mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
Sascha Haueraf510792013-01-21 19:02:28 +0800595
596 esdhc_clrset_le(host, mask, new_val, reg);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200597 return;
598 }
599 esdhc_clrset_le(host, 0xff, val, reg);
Shawn Guo913413c2011-06-21 22:41:51 +0800600
601 /*
602 * The esdhc has a design violation to SDHC spec which tells
603 * that software reset should not affect card detection circuit.
604 * But esdhc clears its SYSCTL register bits [0..2] during the
605 * software reset. This will stop those clocks that card detection
606 * circuit relies on. To work around it, we turn the clocks on back
607 * to keep card detection circuit functional.
608 */
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800609 if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
Shawn Guo913413c2011-06-21 22:41:51 +0800610 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800611 /*
612 * The reset on usdhc fails to clear MIX_CTRL register.
613 * Do it manually here.
614 */
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800615 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengd131a712013-11-04 16:38:26 +0800616 /* the tuning bits should be kept during reset */
617 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
618 writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
619 host->ioaddr + ESDHC_MIX_CTRL);
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800620 imx_data->is_ddr = 0;
621 }
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800622 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200623}
624
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200625static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
626{
627 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200628
Dong Aishenga3bd4f92015-07-22 20:53:09 +0800629 return pltfm_host->clock;
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200630}
631
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200632static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
633{
634 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
635
Dong Aishenga9748622013-12-26 15:23:53 +0800636 return pltfm_host->clock / 256 / 16;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200637}
638
Lucas Stach8ba95802013-06-05 15:13:25 +0200639static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
640 unsigned int clock)
641{
642 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800643 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aishenga9748622013-12-26 15:23:53 +0800644 unsigned int host_clock = pltfm_host->clock;
Dong Aishengd31fc002013-09-13 19:11:32 +0800645 int pre_div = 2;
646 int div = 1;
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800647 u32 temp, val;
Lucas Stach8ba95802013-06-05 15:13:25 +0200648
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800649 if (clock == 0) {
Russell King1650d0c2014-04-25 12:58:50 +0100650 host->mmc->actual_clock = 0;
651
Shawn Guo9d61c002013-10-17 15:19:45 +0800652 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800653 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
654 writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
655 host->ioaddr + ESDHC_VENDOR_SPEC);
656 }
Russell King373073e2014-04-25 12:58:45 +0100657 return;
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800658 }
Dong Aishengd31fc002013-09-13 19:11:32 +0800659
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800660 if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
Dong Aisheng5f7886c2013-09-13 19:11:36 +0800661 pre_div = 1;
662
Dong Aishengd31fc002013-09-13 19:11:32 +0800663 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
664 temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
665 | ESDHC_CLOCK_MASK);
666 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
667
668 while (host_clock / pre_div / 16 > clock && pre_div < 256)
669 pre_div *= 2;
670
671 while (host_clock / pre_div / div > clock && div < 16)
672 div++;
673
Dong Aishenge76b8552013-09-13 19:11:37 +0800674 host->mmc->actual_clock = host_clock / pre_div / div;
Dong Aishengd31fc002013-09-13 19:11:32 +0800675 dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
Dong Aishenge76b8552013-09-13 19:11:37 +0800676 clock, host->mmc->actual_clock);
Dong Aishengd31fc002013-09-13 19:11:32 +0800677
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800678 if (imx_data->is_ddr)
679 pre_div >>= 2;
680 else
681 pre_div >>= 1;
Dong Aishengd31fc002013-09-13 19:11:32 +0800682 div--;
683
684 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
685 temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
686 | (div << ESDHC_DIVIDER_SHIFT)
687 | (pre_div << ESDHC_PREDIV_SHIFT));
688 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800689
Shawn Guo9d61c002013-10-17 15:19:45 +0800690 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800691 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
692 writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
693 host->ioaddr + ESDHC_VENDOR_SPEC);
694 }
695
Dong Aishengd31fc002013-09-13 19:11:32 +0800696 mdelay(1);
Lucas Stach8ba95802013-06-05 15:13:25 +0200697}
698
Shawn Guo913413c2011-06-21 22:41:51 +0800699static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
700{
Shawn Guo842afc02011-07-06 22:57:48 +0800701 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800702 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Shawn Guo842afc02011-07-06 22:57:48 +0800703 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Shawn Guo913413c2011-06-21 22:41:51 +0800704
705 switch (boarddata->wp_type) {
706 case ESDHC_WP_GPIO:
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800707 return mmc_gpio_get_ro(host->mmc);
Shawn Guo913413c2011-06-21 22:41:51 +0800708 case ESDHC_WP_CONTROLLER:
709 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
710 SDHCI_WRITE_PROTECT);
711 case ESDHC_WP_NONE:
712 break;
713 }
714
715 return -ENOSYS;
716}
717
Russell King2317f562014-04-25 12:57:07 +0100718static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
Sascha Haueraf510792013-01-21 19:02:28 +0800719{
720 u32 ctrl;
721
722 switch (width) {
723 case MMC_BUS_WIDTH_8:
724 ctrl = ESDHC_CTRL_8BITBUS;
725 break;
726 case MMC_BUS_WIDTH_4:
727 ctrl = ESDHC_CTRL_4BITBUS;
728 break;
729 default:
730 ctrl = 0;
731 break;
732 }
733
734 esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
735 SDHCI_HOST_CONTROL);
Sascha Haueraf510792013-01-21 19:02:28 +0800736}
737
Dong Aisheng03221912013-09-13 19:11:34 +0800738static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
739{
740 u32 reg;
741
742 /* FIXME: delay a bit for card to be ready for next tuning due to errors */
743 mdelay(1);
744
745 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
746 reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
747 ESDHC_MIX_CTRL_FBCLK_SEL;
748 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
749 writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
750 dev_dbg(mmc_dev(host->mmc),
751 "tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
752 val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
753}
754
Dong Aisheng03221912013-09-13 19:11:34 +0800755static void esdhc_post_tuning(struct sdhci_host *host)
756{
757 u32 reg;
758
759 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
760 reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
761 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
762}
763
764static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
765{
766 int min, max, avg, ret;
767
768 /* find the mininum delay first which can pass tuning */
769 min = ESDHC_TUNE_CTRL_MIN;
770 while (min < ESDHC_TUNE_CTRL_MAX) {
771 esdhc_prepare_tuning(host, min);
Chaotian Jing9979dbe2015-10-27 14:24:28 +0800772 if (!mmc_send_tuning(host->mmc, opcode, NULL))
Dong Aisheng03221912013-09-13 19:11:34 +0800773 break;
774 min += ESDHC_TUNE_CTRL_STEP;
775 }
776
777 /* find the maxinum delay which can not pass tuning */
778 max = min + ESDHC_TUNE_CTRL_STEP;
779 while (max < ESDHC_TUNE_CTRL_MAX) {
780 esdhc_prepare_tuning(host, max);
Chaotian Jing9979dbe2015-10-27 14:24:28 +0800781 if (mmc_send_tuning(host->mmc, opcode, NULL)) {
Dong Aisheng03221912013-09-13 19:11:34 +0800782 max -= ESDHC_TUNE_CTRL_STEP;
783 break;
784 }
785 max += ESDHC_TUNE_CTRL_STEP;
786 }
787
788 /* use average delay to get the best timing */
789 avg = (min + max) / 2;
790 esdhc_prepare_tuning(host, avg);
Chaotian Jing9979dbe2015-10-27 14:24:28 +0800791 ret = mmc_send_tuning(host->mmc, opcode, NULL);
Dong Aisheng03221912013-09-13 19:11:34 +0800792 esdhc_post_tuning(host);
793
794 dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
795 ret ? "failed" : "passed", avg, ret);
796
797 return ret;
798}
799
Dong Aishengad932202013-09-13 19:11:35 +0800800static int esdhc_change_pinstate(struct sdhci_host *host,
801 unsigned int uhs)
802{
803 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800804 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aishengad932202013-09-13 19:11:35 +0800805 struct pinctrl_state *pinctrl;
806
807 dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);
808
809 if (IS_ERR(imx_data->pinctrl) ||
810 IS_ERR(imx_data->pins_default) ||
811 IS_ERR(imx_data->pins_100mhz) ||
812 IS_ERR(imx_data->pins_200mhz))
813 return -EINVAL;
814
815 switch (uhs) {
816 case MMC_TIMING_UHS_SDR50:
817 pinctrl = imx_data->pins_100mhz;
818 break;
819 case MMC_TIMING_UHS_SDR104:
Dong Aisheng429a5b42013-10-30 22:10:42 +0800820 case MMC_TIMING_MMC_HS200:
Haibo Chen28b07672015-08-11 19:38:26 +0800821 case MMC_TIMING_MMC_HS400:
Dong Aishengad932202013-09-13 19:11:35 +0800822 pinctrl = imx_data->pins_200mhz;
823 break;
824 default:
825 /* back to default state for other legacy timing */
826 pinctrl = imx_data->pins_default;
827 }
828
829 return pinctrl_select_state(imx_data->pinctrl, pinctrl);
830}
831
Haibo Chen28b07672015-08-11 19:38:26 +0800832/*
833 * For HS400 eMMC, there is a data_strobe line, this signal is generated
834 * by the device and used for data output and CRC status response output
835 * in HS400 mode. The frequency of this signal follows the frequency of
836 * CLK generated by host. Host receive the data which is aligned to the
837 * edge of data_strobe line. Due to the time delay between CLK line and
838 * data_strobe line, if the delay time is larger than one clock cycle,
839 * then CLK and data_strobe line will misaligned, read error shows up.
840 * So when the CLK is higher than 100MHz, each clock cycle is short enough,
841 * host should config the delay target.
842 */
843static void esdhc_set_strobe_dll(struct sdhci_host *host)
844{
845 u32 v;
846
847 if (host->mmc->actual_clock > ESDHC_STROBE_DLL_CLK_FREQ) {
848 /* force a reset on strobe dll */
849 writel(ESDHC_STROBE_DLL_CTRL_RESET,
850 host->ioaddr + ESDHC_STROBE_DLL_CTRL);
851 /*
852 * enable strobe dll ctrl and adjust the delay target
853 * for the uSDHC loopback read clock
854 */
855 v = ESDHC_STROBE_DLL_CTRL_ENABLE |
856 (7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
857 writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
858 /* wait 1us to make sure strobe dll status register stable */
859 udelay(1);
860 v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS);
861 if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK))
862 dev_warn(mmc_dev(host->mmc),
863 "warning! HS400 strobe DLL status REF not lock!\n");
864 if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK))
865 dev_warn(mmc_dev(host->mmc),
866 "warning! HS400 strobe DLL status SLV not lock!\n");
867 }
868}
869
Russell King850a29b2014-04-25 12:59:41 +0100870static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
Dong Aishengad932202013-09-13 19:11:35 +0800871{
Haibo Chen28b07672015-08-11 19:38:26 +0800872 u32 m;
Dong Aishengad932202013-09-13 19:11:35 +0800873 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800874 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aisheng602519b2013-10-18 19:48:47 +0800875 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Dong Aishengad932202013-09-13 19:11:35 +0800876
Haibo Chen28b07672015-08-11 19:38:26 +0800877 /* disable ddr mode and disable HS400 mode */
878 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
879 m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
880 imx_data->is_ddr = 0;
881
Russell King850a29b2014-04-25 12:59:41 +0100882 switch (timing) {
Dong Aishengad932202013-09-13 19:11:35 +0800883 case MMC_TIMING_UHS_SDR12:
Dong Aishengad932202013-09-13 19:11:35 +0800884 case MMC_TIMING_UHS_SDR25:
Dong Aishengad932202013-09-13 19:11:35 +0800885 case MMC_TIMING_UHS_SDR50:
Dong Aishengad932202013-09-13 19:11:35 +0800886 case MMC_TIMING_UHS_SDR104:
Dong Aisheng429a5b42013-10-30 22:10:42 +0800887 case MMC_TIMING_MMC_HS200:
Haibo Chen28b07672015-08-11 19:38:26 +0800888 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
Dong Aishengad932202013-09-13 19:11:35 +0800889 break;
890 case MMC_TIMING_UHS_DDR50:
Aisheng Dong69f5bf32014-05-09 14:53:15 +0800891 case MMC_TIMING_MMC_DDR52:
Haibo Chen28b07672015-08-11 19:38:26 +0800892 m |= ESDHC_MIX_CTRL_DDREN;
893 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800894 imx_data->is_ddr = 1;
Dong Aisheng602519b2013-10-18 19:48:47 +0800895 if (boarddata->delay_line) {
896 u32 v;
897 v = boarddata->delay_line <<
898 ESDHC_DLL_OVERRIDE_VAL_SHIFT |
899 (1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
900 if (is_imx53_esdhc(imx_data))
901 v <<= 1;
902 writel(v, host->ioaddr + ESDHC_DLL_CTRL);
903 }
Dong Aishengad932202013-09-13 19:11:35 +0800904 break;
Haibo Chen28b07672015-08-11 19:38:26 +0800905 case MMC_TIMING_MMC_HS400:
906 m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
907 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
908 imx_data->is_ddr = 1;
909 esdhc_set_strobe_dll(host);
910 break;
Dong Aishengad932202013-09-13 19:11:35 +0800911 }
912
Russell King850a29b2014-04-25 12:59:41 +0100913 esdhc_change_pinstate(host, timing);
Dong Aishengad932202013-09-13 19:11:35 +0800914}
915
Russell King0718e592014-04-25 12:57:18 +0100916static void esdhc_reset(struct sdhci_host *host, u8 mask)
917{
918 sdhci_reset(host, mask);
919
920 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
921 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
922}
923
Aisheng Dong10fd0ad2014-08-27 15:26:28 +0800924static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
925{
926 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800927 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Aisheng Dong10fd0ad2014-08-27 15:26:28 +0800928
929 return esdhc_is_usdhc(imx_data) ? 1 << 28 : 1 << 27;
930}
931
Aisheng Donge33eb8e22014-08-27 15:26:30 +0800932static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
933{
934 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800935 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Aisheng Donge33eb8e22014-08-27 15:26:30 +0800936
937 /* use maximum timeout counter */
938 sdhci_writeb(host, esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
939 SDHCI_TIMEOUT_CONTROL);
940}
941
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800942static struct sdhci_ops sdhci_esdhc_ops = {
Richard Zhue1498602011-03-25 09:18:27 -0400943 .read_l = esdhc_readl_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100944 .read_w = esdhc_readw_le,
Richard Zhue1498602011-03-25 09:18:27 -0400945 .write_l = esdhc_writel_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100946 .write_w = esdhc_writew_le,
947 .write_b = esdhc_writeb_le,
Lucas Stach8ba95802013-06-05 15:13:25 +0200948 .set_clock = esdhc_pltfm_set_clock,
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200949 .get_max_clock = esdhc_pltfm_get_max_clock,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100950 .get_min_clock = esdhc_pltfm_get_min_clock,
Aisheng Dong10fd0ad2014-08-27 15:26:28 +0800951 .get_max_timeout_count = esdhc_get_max_timeout_count,
Shawn Guo913413c2011-06-21 22:41:51 +0800952 .get_ro = esdhc_pltfm_get_ro,
Aisheng Donge33eb8e22014-08-27 15:26:30 +0800953 .set_timeout = esdhc_set_timeout,
Russell King2317f562014-04-25 12:57:07 +0100954 .set_bus_width = esdhc_pltfm_set_bus_width,
Dong Aishengad932202013-09-13 19:11:35 +0800955 .set_uhs_signaling = esdhc_set_uhs_signaling,
Russell King0718e592014-04-25 12:57:18 +0100956 .reset = esdhc_reset,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100957};
958
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100959static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
Richard Zhu97e4ba62011-08-11 16:51:46 -0400960 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
961 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
962 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
Shawn Guo85d65092011-05-27 23:48:12 +0800963 | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
Shawn Guo85d65092011-05-27 23:48:12 +0800964 .ops = &sdhci_esdhc_ops,
965};
966
Shawn Guoabfafc22011-06-30 15:44:44 +0800967#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500968static int
Shawn Guoabfafc22011-06-30 15:44:44 +0800969sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
Sascha Hauer07bf2b52015-03-24 14:45:04 +0100970 struct sdhci_host *host,
Dong Aisheng91fa4252015-07-22 20:53:06 +0800971 struct pltfm_imx_data *imx_data)
Shawn Guoabfafc22011-06-30 15:44:44 +0800972{
973 struct device_node *np = pdev->dev.of_node;
Dong Aisheng91fa4252015-07-22 20:53:06 +0800974 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Dong Aisheng4800e872015-07-22 20:53:05 +0800975 int ret;
Shawn Guoabfafc22011-06-30 15:44:44 +0800976
Shawn Guoabfafc22011-06-30 15:44:44 +0800977 if (of_get_property(np, "fsl,wp-controller", NULL))
978 boarddata->wp_type = ESDHC_WP_CONTROLLER;
979
Shawn Guoabfafc22011-06-30 15:44:44 +0800980 boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
981 if (gpio_is_valid(boarddata->wp_gpio))
982 boarddata->wp_type = ESDHC_WP_GPIO;
983
Haibo Chend407e30ba2015-08-11 19:38:27 +0800984 of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);
Dong Aishengd87fc962016-07-12 15:46:15 +0800985 of_property_read_u32(np, "fsl,tuning-start-tap",
986 &boarddata->tuning_start_tap);
Haibo Chend407e30ba2015-08-11 19:38:27 +0800987
Dong Aishengad932202013-09-13 19:11:35 +0800988 if (of_find_property(np, "no-1-8-v", NULL))
989 boarddata->support_vsel = false;
990 else
991 boarddata->support_vsel = true;
992
Dong Aisheng602519b2013-10-18 19:48:47 +0800993 if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
994 boarddata->delay_line = 0;
995
Sascha Hauer07bf2b52015-03-24 14:45:04 +0100996 mmc_of_parse_voltage(np, &host->ocr_mask);
997
Dong Aisheng91fa4252015-07-22 20:53:06 +0800998 /* sdr50 and sdr104 needs work on 1.8v signal voltage */
999 if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data) &&
1000 !IS_ERR(imx_data->pins_default)) {
1001 imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
1002 ESDHC_PINCTRL_STATE_100MHZ);
1003 imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
1004 ESDHC_PINCTRL_STATE_200MHZ);
1005 if (IS_ERR(imx_data->pins_100mhz) ||
1006 IS_ERR(imx_data->pins_200mhz)) {
1007 dev_warn(mmc_dev(host->mmc),
1008 "could not get ultra high speed state, work on normal mode\n");
1009 /*
1010 * fall back to not support uhs by specify no 1.8v quirk
1011 */
1012 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1013 }
1014 } else {
1015 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1016 }
1017
Fabio Estevam15064112015-05-09 09:57:08 -03001018 /* call to generic mmc_of_parse to support additional capabilities */
Dong Aisheng4800e872015-07-22 20:53:05 +08001019 ret = mmc_of_parse(host->mmc);
1020 if (ret)
1021 return ret;
1022
Arnd Bergmann287980e2016-05-27 23:23:25 +02001023 if (mmc_gpio_get_cd(host->mmc) >= 0)
Dong Aisheng4800e872015-07-22 20:53:05 +08001024 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1025
1026 return 0;
Shawn Guoabfafc22011-06-30 15:44:44 +08001027}
1028#else
1029static inline int
1030sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
Sascha Hauer07bf2b52015-03-24 14:45:04 +01001031 struct sdhci_host *host,
Dong Aisheng91fa4252015-07-22 20:53:06 +08001032 struct pltfm_imx_data *imx_data)
Shawn Guoabfafc22011-06-30 15:44:44 +08001033{
1034 return -ENODEV;
1035}
1036#endif
1037
Dong Aisheng91fa4252015-07-22 20:53:06 +08001038static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
1039 struct sdhci_host *host,
1040 struct pltfm_imx_data *imx_data)
1041{
1042 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1043 int err;
1044
1045 if (!host->mmc->parent->platform_data) {
1046 dev_err(mmc_dev(host->mmc), "no board data!\n");
1047 return -EINVAL;
1048 }
1049
1050 imx_data->boarddata = *((struct esdhc_platform_data *)
1051 host->mmc->parent->platform_data);
1052 /* write_protect */
1053 if (boarddata->wp_type == ESDHC_WP_GPIO) {
1054 err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
1055 if (err) {
1056 dev_err(mmc_dev(host->mmc),
1057 "failed to request write-protect gpio!\n");
1058 return err;
1059 }
1060 host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1061 }
1062
1063 /* card_detect */
1064 switch (boarddata->cd_type) {
1065 case ESDHC_CD_GPIO:
1066 err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
1067 if (err) {
1068 dev_err(mmc_dev(host->mmc),
1069 "failed to request card-detect gpio!\n");
1070 return err;
1071 }
1072 /* fall through */
1073
1074 case ESDHC_CD_CONTROLLER:
1075 /* we have a working card_detect back */
1076 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1077 break;
1078
1079 case ESDHC_CD_PERMANENT:
1080 host->mmc->caps |= MMC_CAP_NONREMOVABLE;
1081 break;
1082
1083 case ESDHC_CD_NONE:
1084 break;
1085 }
1086
1087 switch (boarddata->max_bus_width) {
1088 case 8:
1089 host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
1090 break;
1091 case 4:
1092 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
1093 break;
1094 case 1:
1095 default:
1096 host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
1097 break;
1098 }
1099
1100 return 0;
1101}
1102
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001103static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001104{
Shawn Guoabfafc22011-06-30 15:44:44 +08001105 const struct of_device_id *of_id =
1106 of_match_device(imx_esdhc_dt_ids, &pdev->dev);
Shawn Guo85d65092011-05-27 23:48:12 +08001107 struct sdhci_pltfm_host *pltfm_host;
1108 struct sdhci_host *host;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001109 int err;
Richard Zhue1498602011-03-25 09:18:27 -04001110 struct pltfm_imx_data *imx_data;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001111
Jisheng Zhang070e6d32016-02-16 21:08:20 +08001112 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
1113 sizeof(*imx_data));
Shawn Guo85d65092011-05-27 23:48:12 +08001114 if (IS_ERR(host))
1115 return PTR_ERR(host);
1116
1117 pltfm_host = sdhci_priv(host);
1118
Jisheng Zhang070e6d32016-02-16 21:08:20 +08001119 imx_data = sdhci_pltfm_priv(pltfm_host);
Shawn Guo57ed3312011-06-30 09:24:26 +08001120
Shawn Guof47c4bb2013-10-17 15:19:47 +08001121 imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
1122 pdev->id_entry->driver_data;
Shawn Guo85d65092011-05-27 23:48:12 +08001123
Sascha Hauer52dac612012-03-07 09:31:34 +01001124 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1125 if (IS_ERR(imx_data->clk_ipg)) {
1126 err = PTR_ERR(imx_data->clk_ipg);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001127 goto free_sdhci;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001128 }
Sascha Hauer52dac612012-03-07 09:31:34 +01001129
1130 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1131 if (IS_ERR(imx_data->clk_ahb)) {
1132 err = PTR_ERR(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001133 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +01001134 }
1135
1136 imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
1137 if (IS_ERR(imx_data->clk_per)) {
1138 err = PTR_ERR(imx_data->clk_per);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001139 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +01001140 }
1141
1142 pltfm_host->clk = imx_data->clk_per;
Dong Aishenga9748622013-12-26 15:23:53 +08001143 pltfm_host->clock = clk_get_rate(pltfm_host->clk);
Sascha Hauer52dac612012-03-07 09:31:34 +01001144 clk_prepare_enable(imx_data->clk_per);
1145 clk_prepare_enable(imx_data->clk_ipg);
1146 clk_prepare_enable(imx_data->clk_ahb);
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001147
Dong Aishengad932202013-09-13 19:11:35 +08001148 imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
Dong Aishenge62d8b82012-05-11 14:56:01 +08001149 if (IS_ERR(imx_data->pinctrl)) {
1150 err = PTR_ERR(imx_data->pinctrl);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001151 goto disable_clk;
Dong Aishenge62d8b82012-05-11 14:56:01 +08001152 }
1153
Dong Aishengad932202013-09-13 19:11:35 +08001154 imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
1155 PINCTRL_STATE_DEFAULT);
Dirk Behmecd529af2014-10-01 04:25:32 -05001156 if (IS_ERR(imx_data->pins_default))
1157 dev_warn(mmc_dev(host->mmc), "could not get default state\n");
Dong Aishengad932202013-09-13 19:11:35 +08001158
Shawn Guof47c4bb2013-10-17 15:19:47 +08001159 if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001160 /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
Richard Zhu97e4ba62011-08-11 16:51:46 -04001161 host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
1162 | SDHCI_QUIRK_BROKEN_ADMA;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001163
Shawn Guof750ba92011-11-10 16:39:32 +08001164 /*
1165 * The imx6q ROM code will change the default watermark level setting
1166 * to something insane. Change it back here.
1167 */
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001168 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengcc17e122016-07-12 15:46:13 +08001169 writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);
Haibo Chene31e67c2015-08-11 19:38:31 +08001170
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001171 host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
Dong Aishenge2997c92013-10-30 22:09:52 +08001172 host->mmc->caps |= MMC_CAP_1_8V_DDR;
Dong Aisheng18094432015-05-27 18:13:28 +08001173
Haibo Chenfd449542015-08-11 19:38:30 +08001174 /*
1175 * ROM code will change the bit burst_length_enable setting
1176 * to zero if this usdhc is choosed to boot system. Change
1177 * it back here, otherwise it will impact the performance a
1178 * lot. This bit is used to enable/disable the burst length
1179 * for the external AHB2AXI bridge, it's usefully especially
1180 * for INCR transfer because without burst length indicator,
1181 * the AHB2AXI bridge does not know the burst length in
1182 * advance. And without burst length indicator, AHB INCR
1183 * transfer can only be converted to singles on the AXI side.
1184 */
1185 writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
1186 | ESDHC_BURST_LEN_EN_INCR,
1187 host->ioaddr + SDHCI_HOST_CONTROL);
1188
Dong Aisheng4245aff2015-05-27 18:13:31 +08001189 if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
1190 host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
1191
Dong Aisheng18094432015-05-27 18:13:28 +08001192 /*
1193 * errata ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
1194 * TO1.1, it's harmless for MX6SL
1195 */
1196 writel(readl(host->ioaddr + 0x6c) | BIT(7),
1197 host->ioaddr + 0x6c);
Dong Aishengca8cc0f2016-07-12 15:46:14 +08001198
1199 /* disable DLL_CTRL delay line settings */
1200 writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001201 }
Shawn Guof750ba92011-11-10 16:39:32 +08001202
Dong Aisheng6e9fd282013-10-18 19:48:43 +08001203 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
1204 sdhci_esdhc_ops.platform_execute_tuning =
1205 esdhc_executing_tuning;
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +08001206
1207 if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
1208 writel(readl(host->ioaddr + ESDHC_TUNING_CTRL) |
Dong Aishengd87fc962016-07-12 15:46:15 +08001209 ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP_DEFAULT,
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +08001210 host->ioaddr + ESDHC_TUNING_CTRL);
1211
Dong Aisheng18094432015-05-27 18:13:28 +08001212 if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
1213 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;
1214
Haibo Chen28b07672015-08-11 19:38:26 +08001215 if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
1216 host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;
1217
Dong Aisheng91fa4252015-07-22 20:53:06 +08001218 if (of_id)
1219 err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
1220 else
1221 err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
1222 if (err)
1223 goto disable_clk;
Dong Aishengad932202013-09-13 19:11:35 +08001224
Shawn Guo85d65092011-05-27 23:48:12 +08001225 err = sdhci_add_host(host);
1226 if (err)
Shawn Guoe3af31c2012-11-26 14:39:43 +08001227 goto disable_clk;
Shawn Guo85d65092011-05-27 23:48:12 +08001228
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001229 pm_runtime_set_active(&pdev->dev);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001230 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1231 pm_runtime_use_autosuspend(&pdev->dev);
1232 pm_suspend_ignore_children(&pdev->dev, 1);
Ulf Hansson77903c02014-12-11 15:12:25 +01001233 pm_runtime_enable(&pdev->dev);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001234
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001235 return 0;
Wolfram Sang7e29c302011-02-26 14:44:41 +01001236
Shawn Guoe3af31c2012-11-26 14:39:43 +08001237disable_clk:
Sascha Hauer52dac612012-03-07 09:31:34 +01001238 clk_disable_unprepare(imx_data->clk_per);
1239 clk_disable_unprepare(imx_data->clk_ipg);
1240 clk_disable_unprepare(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001241free_sdhci:
Shawn Guo85d65092011-05-27 23:48:12 +08001242 sdhci_pltfm_free(pdev);
1243 return err;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001244}
1245
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001246static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001247{
Shawn Guo85d65092011-05-27 23:48:12 +08001248 struct sdhci_host *host = platform_get_drvdata(pdev);
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001249 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +08001250 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Shawn Guo85d65092011-05-27 23:48:12 +08001251 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
1252
Ulf Hansson0b414362014-12-11 14:56:15 +01001253 pm_runtime_get_sync(&pdev->dev);
1254 pm_runtime_disable(&pdev->dev);
1255 pm_runtime_put_noidle(&pdev->dev);
1256
Shawn Guo85d65092011-05-27 23:48:12 +08001257 sdhci_remove_host(host, dead);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001258
Ulf Hansson0b414362014-12-11 14:56:15 +01001259 clk_disable_unprepare(imx_data->clk_per);
1260 clk_disable_unprepare(imx_data->clk_ipg);
1261 clk_disable_unprepare(imx_data->clk_ahb);
Sascha Hauer52dac612012-03-07 09:31:34 +01001262
Shawn Guo85d65092011-05-27 23:48:12 +08001263 sdhci_pltfm_free(pdev);
1264
1265 return 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001266}
1267
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +01001268#ifdef CONFIG_PM
Dong Aisheng04143fb2016-07-12 15:46:12 +08001269static int sdhci_esdhc_suspend(struct device *dev)
1270{
1271 return sdhci_pltfm_suspend(dev);
1272}
1273
1274static int sdhci_esdhc_resume(struct device *dev)
1275{
Dong Aishengcc17e122016-07-12 15:46:13 +08001276 struct sdhci_host *host = dev_get_drvdata(dev);
1277 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1278 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1279
1280 /* restore watermark setting in case it's lost in low power mode */
1281 if (esdhc_is_usdhc(imx_data))
1282 writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);
1283
Dong Aisheng04143fb2016-07-12 15:46:12 +08001284 return sdhci_pltfm_resume(dev);
1285}
1286
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001287static int sdhci_esdhc_runtime_suspend(struct device *dev)
1288{
1289 struct sdhci_host *host = dev_get_drvdata(dev);
1290 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +08001291 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001292 int ret;
1293
1294 ret = sdhci_runtime_suspend_host(host);
1295
Russell Kingbe138552014-04-25 12:55:56 +01001296 if (!sdhci_sdio_irq_enabled(host)) {
1297 clk_disable_unprepare(imx_data->clk_per);
1298 clk_disable_unprepare(imx_data->clk_ipg);
1299 }
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001300 clk_disable_unprepare(imx_data->clk_ahb);
1301
1302 return ret;
1303}
1304
1305static int sdhci_esdhc_runtime_resume(struct device *dev)
1306{
1307 struct sdhci_host *host = dev_get_drvdata(dev);
1308 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +08001309 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001310
Russell Kingbe138552014-04-25 12:55:56 +01001311 if (!sdhci_sdio_irq_enabled(host)) {
1312 clk_prepare_enable(imx_data->clk_per);
1313 clk_prepare_enable(imx_data->clk_ipg);
1314 }
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001315 clk_prepare_enable(imx_data->clk_ahb);
1316
1317 return sdhci_runtime_resume_host(host);
1318}
1319#endif
1320
1321static const struct dev_pm_ops sdhci_esdhc_pmops = {
Dong Aisheng04143fb2016-07-12 15:46:12 +08001322 SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume)
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001323 SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
1324 sdhci_esdhc_runtime_resume, NULL)
1325};
1326
Shawn Guo85d65092011-05-27 23:48:12 +08001327static struct platform_driver sdhci_esdhc_imx_driver = {
1328 .driver = {
1329 .name = "sdhci-esdhc-imx",
Shawn Guoabfafc22011-06-30 15:44:44 +08001330 .of_match_table = imx_esdhc_dt_ids,
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001331 .pm = &sdhci_esdhc_pmops,
Shawn Guo85d65092011-05-27 23:48:12 +08001332 },
Shawn Guo57ed3312011-06-30 09:24:26 +08001333 .id_table = imx_esdhc_devtype,
Shawn Guo85d65092011-05-27 23:48:12 +08001334 .probe = sdhci_esdhc_imx_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001335 .remove = sdhci_esdhc_imx_remove,
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001336};
Shawn Guo85d65092011-05-27 23:48:12 +08001337
Axel Lind1f81a62011-11-26 12:55:43 +08001338module_platform_driver(sdhci_esdhc_imx_driver);
Shawn Guo85d65092011-05-27 23:48:12 +08001339
1340MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
Wolfram Sang035ff832015-04-20 15:51:42 +02001341MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
Shawn Guo85d65092011-05-27 23:48:12 +08001342MODULE_LICENSE("GPL v2");