blob: f66c882a39e2569fa0775290d3073b8a98f2052c [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
18
Sujith55624202010-01-08 10:36:02 +053019#include "ath9k.h"
20
21static char *dev_info = "ath9k";
22
23MODULE_AUTHOR("Atheros Communications");
24MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
25MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
26MODULE_LICENSE("Dual BSD/GPL");
27
28static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
29module_param_named(debug, ath9k_debug, uint, 0);
30MODULE_PARM_DESC(debug, "Debugging mask");
31
John W. Linville3e6109c2011-01-05 09:39:17 -050032int ath9k_modparam_nohwcrypt;
33module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053034MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
35
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053036int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053037module_param_named(blink, led_blink, int, 0444);
38MODULE_PARM_DESC(blink, "Enable LED blink on activity");
39
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080040static int ath9k_btcoex_enable;
41module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
42MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
43
Rajkumar Manoharand5847472010-12-20 14:39:51 +053044bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053045/* We use the hw_value as an index into our private channel structure */
46
47#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053048 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053049 .center_freq = (_freq), \
50 .hw_value = (_idx), \
51 .max_power = 20, \
52}
53
54#define CHAN5G(_freq, _idx) { \
55 .band = IEEE80211_BAND_5GHZ, \
56 .center_freq = (_freq), \
57 .hw_value = (_idx), \
58 .max_power = 20, \
59}
60
61/* Some 2 GHz radios are actually tunable on 2312-2732
62 * on 5 MHz steps, we support the channels which we know
63 * we have calibration data for all cards though to make
64 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020065static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053066 CHAN2G(2412, 0), /* Channel 1 */
67 CHAN2G(2417, 1), /* Channel 2 */
68 CHAN2G(2422, 2), /* Channel 3 */
69 CHAN2G(2427, 3), /* Channel 4 */
70 CHAN2G(2432, 4), /* Channel 5 */
71 CHAN2G(2437, 5), /* Channel 6 */
72 CHAN2G(2442, 6), /* Channel 7 */
73 CHAN2G(2447, 7), /* Channel 8 */
74 CHAN2G(2452, 8), /* Channel 9 */
75 CHAN2G(2457, 9), /* Channel 10 */
76 CHAN2G(2462, 10), /* Channel 11 */
77 CHAN2G(2467, 11), /* Channel 12 */
78 CHAN2G(2472, 12), /* Channel 13 */
79 CHAN2G(2484, 13), /* Channel 14 */
80};
81
82/* Some 5 GHz radios are actually tunable on XXXX-YYYY
83 * on 5 MHz steps, we support the channels which we know
84 * we have calibration data for all cards though to make
85 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020086static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053087 /* _We_ call this UNII 1 */
88 CHAN5G(5180, 14), /* Channel 36 */
89 CHAN5G(5200, 15), /* Channel 40 */
90 CHAN5G(5220, 16), /* Channel 44 */
91 CHAN5G(5240, 17), /* Channel 48 */
92 /* _We_ call this UNII 2 */
93 CHAN5G(5260, 18), /* Channel 52 */
94 CHAN5G(5280, 19), /* Channel 56 */
95 CHAN5G(5300, 20), /* Channel 60 */
96 CHAN5G(5320, 21), /* Channel 64 */
97 /* _We_ call this "Middle band" */
98 CHAN5G(5500, 22), /* Channel 100 */
99 CHAN5G(5520, 23), /* Channel 104 */
100 CHAN5G(5540, 24), /* Channel 108 */
101 CHAN5G(5560, 25), /* Channel 112 */
102 CHAN5G(5580, 26), /* Channel 116 */
103 CHAN5G(5600, 27), /* Channel 120 */
104 CHAN5G(5620, 28), /* Channel 124 */
105 CHAN5G(5640, 29), /* Channel 128 */
106 CHAN5G(5660, 30), /* Channel 132 */
107 CHAN5G(5680, 31), /* Channel 136 */
108 CHAN5G(5700, 32), /* Channel 140 */
109 /* _We_ call this UNII 3 */
110 CHAN5G(5745, 33), /* Channel 149 */
111 CHAN5G(5765, 34), /* Channel 153 */
112 CHAN5G(5785, 35), /* Channel 157 */
113 CHAN5G(5805, 36), /* Channel 161 */
114 CHAN5G(5825, 37), /* Channel 165 */
115};
116
117/* Atheros hardware rate code addition for short premble */
118#define SHPCHECK(__hw_rate, __flags) \
119 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
120
121#define RATE(_bitrate, _hw_rate, _flags) { \
122 .bitrate = (_bitrate), \
123 .flags = (_flags), \
124 .hw_value = (_hw_rate), \
125 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
126}
127
128static struct ieee80211_rate ath9k_legacy_rates[] = {
129 RATE(10, 0x1b, 0),
130 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
131 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
132 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
133 RATE(60, 0x0b, 0),
134 RATE(90, 0x0f, 0),
135 RATE(120, 0x0a, 0),
136 RATE(180, 0x0e, 0),
137 RATE(240, 0x09, 0),
138 RATE(360, 0x0d, 0),
139 RATE(480, 0x08, 0),
140 RATE(540, 0x0c, 0),
141};
142
Sujith285f2dd2010-01-08 10:36:07 +0530143static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530144
145/*
146 * Read and write, they both share the same lock. We do this to serialize
147 * reads and writes on Atheros 802.11n PCI devices only. This is required
148 * as the FIFO on these devices can only accept sanely 2 requests.
149 */
150
151static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
152{
153 struct ath_hw *ah = (struct ath_hw *) hw_priv;
154 struct ath_common *common = ath9k_hw_common(ah);
155 struct ath_softc *sc = (struct ath_softc *) common->priv;
156
157 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
158 unsigned long flags;
159 spin_lock_irqsave(&sc->sc_serial_rw, flags);
160 iowrite32(val, sc->mem + reg_offset);
161 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
162 } else
163 iowrite32(val, sc->mem + reg_offset);
164}
165
166static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
167{
168 struct ath_hw *ah = (struct ath_hw *) hw_priv;
169 struct ath_common *common = ath9k_hw_common(ah);
170 struct ath_softc *sc = (struct ath_softc *) common->priv;
171 u32 val;
172
173 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
174 unsigned long flags;
175 spin_lock_irqsave(&sc->sc_serial_rw, flags);
176 val = ioread32(sc->mem + reg_offset);
177 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
178 } else
179 val = ioread32(sc->mem + reg_offset);
180 return val;
181}
182
183static const struct ath_ops ath9k_common_ops = {
184 .read = ath9k_ioread32,
185 .write = ath9k_iowrite32,
186};
187
188/**************************/
189/* Initialization */
190/**************************/
191
192static void setup_ht_cap(struct ath_softc *sc,
193 struct ieee80211_sta_ht_cap *ht_info)
194{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200195 struct ath_hw *ah = sc->sc_ah;
196 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530197 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200198 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530199
200 ht_info->ht_supported = true;
201 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
202 IEEE80211_HT_CAP_SM_PS |
203 IEEE80211_HT_CAP_SGI_40 |
204 IEEE80211_HT_CAP_DSSSCCK40;
205
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400206 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
207 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
208
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700209 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
210 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
211
Sujith55624202010-01-08 10:36:02 +0530212 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
213 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
214
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800215 if (AR_SREV_9485(ah))
216 max_streams = 1;
217 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200218 max_streams = 3;
219 else
220 max_streams = 2;
221
Felix Fietkau7a370812010-09-22 12:34:52 +0200222 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200223 if (max_streams >= 2)
224 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
225 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
226 }
227
Sujith55624202010-01-08 10:36:02 +0530228 /* set up supported mcs set */
229 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujith61389f32010-06-02 15:53:37 +0530230 tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, max_streams);
231 rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200232
Joe Perches226afe62010-12-02 19:12:37 -0800233 ath_dbg(common, ATH_DBG_CONFIG,
234 "TX streams %d, RX streams: %d\n",
235 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530236
237 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530238 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
239 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
240 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
241 }
242
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200243 for (i = 0; i < rx_streams; i++)
244 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530245
246 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
247}
248
249static int ath9k_reg_notifier(struct wiphy *wiphy,
250 struct regulatory_request *request)
251{
252 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100253 struct ath_softc *sc = hw->priv;
Sujith55624202010-01-08 10:36:02 +0530254 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
255
256 return ath_reg_notifier_apply(wiphy, request, reg);
257}
258
259/*
260 * This function will allocate both the DMA descriptor structure, and the
261 * buffers it contains. These are used to contain the descriptors used
262 * by the system.
263*/
264int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
265 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400266 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530267{
268#define DS2PHYS(_dd, _ds) \
269 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
270#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
271#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
272 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400273 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530274 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400275 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530276
Joe Perches226afe62010-12-02 19:12:37 -0800277 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
278 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530279
280 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400281
282 if (is_tx)
283 desc_len = sc->sc_ah->caps.tx_desc_len;
284 else
285 desc_len = sizeof(struct ath_desc);
286
Sujith55624202010-01-08 10:36:02 +0530287 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400288 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800289 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400290 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530291 error = -ENOMEM;
292 goto fail;
293 }
294
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400295 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530296
297 /*
298 * Need additional DMA memory because we can't use
299 * descriptors that cross the 4K page boundary. Assume
300 * one skipped descriptor per 4K page.
301 */
302 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
303 u32 ndesc_skipped =
304 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
305 u32 dma_len;
306
307 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400308 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530309 dd->dd_desc_len += dma_len;
310
311 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700312 }
Sujith55624202010-01-08 10:36:02 +0530313 }
314
315 /* allocate descriptors */
316 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
317 &dd->dd_desc_paddr, GFP_KERNEL);
318 if (dd->dd_desc == NULL) {
319 error = -ENOMEM;
320 goto fail;
321 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400322 ds = (u8 *) dd->dd_desc;
Joe Perches226afe62010-12-02 19:12:37 -0800323 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
324 name, ds, (u32) dd->dd_desc_len,
325 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530326
327 /* allocate buffers */
328 bsize = sizeof(struct ath_buf) * nbuf;
329 bf = kzalloc(bsize, GFP_KERNEL);
330 if (bf == NULL) {
331 error = -ENOMEM;
332 goto fail2;
333 }
334 dd->dd_bufptr = bf;
335
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400336 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530337 bf->bf_desc = ds;
338 bf->bf_daddr = DS2PHYS(dd, ds);
339
340 if (!(sc->sc_ah->caps.hw_caps &
341 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
342 /*
343 * Skip descriptor addresses which can cause 4KB
344 * boundary crossing (addr + length) with a 32 dword
345 * descriptor fetch.
346 */
347 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
348 BUG_ON((caddr_t) bf->bf_desc >=
349 ((caddr_t) dd->dd_desc +
350 dd->dd_desc_len));
351
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400352 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530353 bf->bf_desc = ds;
354 bf->bf_daddr = DS2PHYS(dd, ds);
355 }
356 }
357 list_add_tail(&bf->list, head);
358 }
359 return 0;
360fail2:
361 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
362 dd->dd_desc_paddr);
363fail:
364 memset(dd, 0, sizeof(*dd));
365 return error;
366#undef ATH_DESC_4KB_BOUND_CHECK
367#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
368#undef DS2PHYS
369}
370
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530371void ath9k_init_crypto(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530372{
Sujith285f2dd2010-01-08 10:36:07 +0530373 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
374 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530375
376 /* Get the hardware key cache size. */
Sujith285f2dd2010-01-08 10:36:07 +0530377 common->keymax = sc->sc_ah->caps.keycache_size;
Sujith55624202010-01-08 10:36:02 +0530378 if (common->keymax > ATH_KEYMAX) {
Joe Perches226afe62010-12-02 19:12:37 -0800379 ath_dbg(common, ATH_DBG_ANY,
380 "Warning, using only %u entries in %u key cache\n",
381 ATH_KEYMAX, common->keymax);
Sujith55624202010-01-08 10:36:02 +0530382 common->keymax = ATH_KEYMAX;
383 }
384
385 /*
386 * Reset the key cache since some parts do not
387 * reset the contents on initial power up.
388 */
389 for (i = 0; i < common->keymax; i++)
Bruno Randolf040e5392010-09-08 16:05:04 +0900390 ath_hw_keyreset(common, (u16) i);
Sujith55624202010-01-08 10:36:02 +0530391
Felix Fietkau716f7fc2010-06-12 17:22:28 +0200392 /*
Sujith55624202010-01-08 10:36:02 +0530393 * Check whether the separate key cache entries
394 * are required to handle both tx+rx MIC keys.
395 * With split mic keys the number of stations is limited
396 * to 27 otherwise 59.
397 */
Bruno Randolf117675d2010-09-08 16:04:54 +0900398 if (sc->sc_ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
399 common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
Sujith285f2dd2010-01-08 10:36:07 +0530400}
Sujith55624202010-01-08 10:36:02 +0530401
Sujith285f2dd2010-01-08 10:36:07 +0530402static int ath9k_init_btcoex(struct ath_softc *sc)
403{
Felix Fietkau066dae92010-11-07 14:59:39 +0100404 struct ath_txq *txq;
405 int r;
Sujith285f2dd2010-01-08 10:36:07 +0530406
407 switch (sc->sc_ah->btcoex_hw.scheme) {
408 case ATH_BTCOEX_CFG_NONE:
409 break;
410 case ATH_BTCOEX_CFG_2WIRE:
411 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
412 break;
413 case ATH_BTCOEX_CFG_3WIRE:
414 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
415 r = ath_init_btcoex_timer(sc);
416 if (r)
417 return -1;
Felix Fietkau066dae92010-11-07 14:59:39 +0100418 txq = sc->tx.txq_map[WME_AC_BE];
419 ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
Sujith285f2dd2010-01-08 10:36:07 +0530420 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
421 break;
422 default:
423 WARN_ON(1);
424 break;
Sujith55624202010-01-08 10:36:02 +0530425 }
426
Sujith285f2dd2010-01-08 10:36:07 +0530427 return 0;
428}
Sujith55624202010-01-08 10:36:02 +0530429
Sujith285f2dd2010-01-08 10:36:07 +0530430static int ath9k_init_queues(struct ath_softc *sc)
431{
Sujith285f2dd2010-01-08 10:36:07 +0530432 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530433
Sujith285f2dd2010-01-08 10:36:07 +0530434 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530435 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530436
Sujith285f2dd2010-01-08 10:36:07 +0530437 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
438 ath_cabq_update(sc);
439
Ben Greear60f2d1d2011-01-09 23:11:52 -0800440 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100441 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800442 sc->tx.txq_map[i]->mac80211_qnum = i;
443 }
Sujith285f2dd2010-01-08 10:36:07 +0530444 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530445}
446
Felix Fietkauf209f522010-10-01 01:06:53 +0200447static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530448{
Felix Fietkauf209f522010-10-01 01:06:53 +0200449 void *channels;
450
Felix Fietkaucac42202010-10-09 02:39:30 +0200451 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
452 ARRAY_SIZE(ath9k_5ghz_chantable) !=
453 ATH9K_NUM_CHANNELS);
454
Felix Fietkaud4659912010-10-14 16:02:39 +0200455 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200456 channels = kmemdup(ath9k_2ghz_chantable,
457 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
458 if (!channels)
459 return -ENOMEM;
460
461 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530462 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
463 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
464 ARRAY_SIZE(ath9k_2ghz_chantable);
465 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
466 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
467 ARRAY_SIZE(ath9k_legacy_rates);
468 }
469
Felix Fietkaud4659912010-10-14 16:02:39 +0200470 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200471 channels = kmemdup(ath9k_5ghz_chantable,
472 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
473 if (!channels) {
474 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
475 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
476 return -ENOMEM;
477 }
478
479 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530480 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
481 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
482 ARRAY_SIZE(ath9k_5ghz_chantable);
483 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
484 ath9k_legacy_rates + 4;
485 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
486 ARRAY_SIZE(ath9k_legacy_rates) - 4;
487 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200488 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530489}
Sujith55624202010-01-08 10:36:02 +0530490
Sujith285f2dd2010-01-08 10:36:07 +0530491static void ath9k_init_misc(struct ath_softc *sc)
492{
493 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
494 int i = 0;
495
Sujith285f2dd2010-01-08 10:36:07 +0530496 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
497
498 sc->config.txpowlimit = ATH_TXPOWER_MAX;
499
500 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
501 sc->sc_flags |= SC_OP_TXAGGR;
502 sc->sc_flags |= SC_OP_RXAGGR;
Sujith55624202010-01-08 10:36:02 +0530503 }
504
Sujith285f2dd2010-01-08 10:36:07 +0530505 common->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
506 common->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
507
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400508 ath9k_hw_set_diversity(sc->sc_ah, true);
Sujith285f2dd2010-01-08 10:36:07 +0530509 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
510
Felix Fietkau364734f2010-09-14 20:22:44 +0200511 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530512
513 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
514
Felix Fietkau7545daf2011-01-24 19:23:16 +0100515 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530516 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700517
518 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
519 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530520}
521
522static int ath9k_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
523 const struct ath_bus_ops *bus_ops)
524{
525 struct ath_hw *ah = NULL;
526 struct ath_common *common;
527 int ret = 0, i;
528 int csz = 0;
529
Sujith285f2dd2010-01-08 10:36:07 +0530530 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
531 if (!ah)
532 return -ENOMEM;
533
Ben Greear233536e2011-01-09 23:11:44 -0800534 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530535 ah->hw_version.devid = devid;
536 ah->hw_version.subsysid = subsysid;
537 sc->sc_ah = ah;
538
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100539 if (!sc->dev->platform_data)
540 ah->ah_flags |= AH_USE_EEPROM;
541
Sujith285f2dd2010-01-08 10:36:07 +0530542 common = ath9k_hw_common(ah);
543 common->ops = &ath9k_common_ops;
544 common->bus_ops = bus_ops;
545 common->ah = ah;
546 common->hw = sc->hw;
547 common->priv = sc;
548 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800549 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Ben Greear20b257442010-10-15 15:04:09 -0700550 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530551
Sujith285f2dd2010-01-08 10:36:07 +0530552 spin_lock_init(&sc->sc_serial_rw);
553 spin_lock_init(&sc->sc_pm_lock);
554 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800555#ifdef CONFIG_ATH9K_DEBUGFS
556 spin_lock_init(&sc->nodes_lock);
557 INIT_LIST_HEAD(&sc->nodes);
558#endif
Sujith285f2dd2010-01-08 10:36:07 +0530559 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
560 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
561 (unsigned long)sc);
562
563 /*
564 * Cache line size is used to size and align various
565 * structures used to communicate with the hardware.
566 */
567 ath_read_cachesize(common, &csz);
568 common->cachelsz = csz << 2; /* convert to bytes */
569
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400570 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530571 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400572 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530573 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530574
Sujith285f2dd2010-01-08 10:36:07 +0530575 ret = ath9k_init_queues(sc);
576 if (ret)
577 goto err_queues;
578
579 ret = ath9k_init_btcoex(sc);
580 if (ret)
581 goto err_btcoex;
582
Felix Fietkauf209f522010-10-01 01:06:53 +0200583 ret = ath9k_init_channels_rates(sc);
584 if (ret)
585 goto err_btcoex;
586
Sujith285f2dd2010-01-08 10:36:07 +0530587 ath9k_init_crypto(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530588 ath9k_init_misc(sc);
589
Sujith55624202010-01-08 10:36:02 +0530590 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530591
592err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530593 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
594 if (ATH_TXQ_SETUP(sc, i))
595 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530596err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530597 ath9k_hw_deinit(ah);
598err_hw:
Sujith55624202010-01-08 10:36:02 +0530599
Sujith285f2dd2010-01-08 10:36:07 +0530600 kfree(ah);
601 sc->sc_ah = NULL;
602
603 return ret;
Sujith55624202010-01-08 10:36:02 +0530604}
605
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200606static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
607{
608 struct ieee80211_supported_band *sband;
609 struct ieee80211_channel *chan;
610 struct ath_hw *ah = sc->sc_ah;
611 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
612 int i;
613
614 sband = &sc->sbands[band];
615 for (i = 0; i < sband->n_channels; i++) {
616 chan = &sband->channels[i];
617 ah->curchan = &ah->channels[chan->hw_value];
618 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
619 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
620 chan->max_power = reg->max_power_level / 2;
621 }
622}
623
624static void ath9k_init_txpower_limits(struct ath_softc *sc)
625{
626 struct ath_hw *ah = sc->sc_ah;
627 struct ath9k_channel *curchan = ah->curchan;
628
629 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
630 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
631 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
632 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
633
634 ah->curchan = curchan;
635}
636
Sujith285f2dd2010-01-08 10:36:07 +0530637void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530638{
Sujith285f2dd2010-01-08 10:36:07 +0530639 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
640
Sujith55624202010-01-08 10:36:02 +0530641 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
642 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
643 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530644 IEEE80211_HW_SUPPORTS_PS |
645 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530646 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530647 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530648
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500649 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
650 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
651
John W. Linville3e6109c2011-01-05 09:39:17 -0500652 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530653 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
654
655 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100656 BIT(NL80211_IFTYPE_P2P_GO) |
657 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530658 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400659 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530660 BIT(NL80211_IFTYPE_STATION) |
661 BIT(NL80211_IFTYPE_ADHOC) |
662 BIT(NL80211_IFTYPE_MESH_POINT);
663
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400664 if (AR_SREV_5416(sc->sc_ah))
665 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530666
667 hw->queues = 4;
668 hw->max_rates = 4;
669 hw->channel_change_time = 5000;
670 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100671 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530672 hw->sta_data_size = sizeof(struct ath_node);
673 hw->vif_data_size = sizeof(struct ath_vif);
674
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200675#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530676 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200677#endif
Sujith55624202010-01-08 10:36:02 +0530678
Felix Fietkaud4659912010-10-14 16:02:39 +0200679 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530680 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
681 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200682 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530683 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
684 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530685
686 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Felix Fietkaud4659912010-10-14 16:02:39 +0200687 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530688 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Felix Fietkaud4659912010-10-14 16:02:39 +0200689 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530690 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
691 }
692
693 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530694}
695
Sujith285f2dd2010-01-08 10:36:07 +0530696int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Sujith55624202010-01-08 10:36:02 +0530697 const struct ath_bus_ops *bus_ops)
698{
699 struct ieee80211_hw *hw = sc->hw;
700 struct ath_common *common;
701 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530702 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530703 struct ath_regulatory *reg;
704
Sujith285f2dd2010-01-08 10:36:07 +0530705 /* Bring up device */
706 error = ath9k_init_softc(devid, sc, subsysid, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530707 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530708 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530709
710 ah = sc->sc_ah;
711 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530712 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530713
Sujith285f2dd2010-01-08 10:36:07 +0530714 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530715 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
716 ath9k_reg_notifier);
717 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530718 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530719
720 reg = &common->regulatory;
721
Sujith285f2dd2010-01-08 10:36:07 +0530722 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530723 error = ath_tx_init(sc, ATH_TXBUF);
724 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530725 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530726
Sujith285f2dd2010-01-08 10:36:07 +0530727 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530728 error = ath_rx_init(sc, ATH_RXBUF);
729 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530730 goto error_rx;
731
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200732 ath9k_init_txpower_limits(sc);
733
Sujith285f2dd2010-01-08 10:36:07 +0530734 /* Register with mac80211 */
735 error = ieee80211_register_hw(hw);
736 if (error)
737 goto error_register;
738
Ben Greeareb272442010-11-29 14:13:22 -0800739 error = ath9k_init_debug(ah);
740 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800741 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800742 goto error_world;
743 }
744
Sujith285f2dd2010-01-08 10:36:07 +0530745 /* Handle world regulatory */
746 if (!ath_is_world_regd(reg)) {
747 error = regulatory_hint(hw->wiphy, reg->alpha2);
748 if (error)
749 goto error_world;
750 }
Sujith55624202010-01-08 10:36:02 +0530751
Felix Fietkau347809f2010-07-02 00:09:52 +0200752 INIT_WORK(&sc->hw_check_work, ath_hw_check);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400753 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100754 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530755
Sujith55624202010-01-08 10:36:02 +0530756 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530757 ath_start_rfkill_poll(sc);
758
759 return 0;
760
Sujith285f2dd2010-01-08 10:36:07 +0530761error_world:
762 ieee80211_unregister_hw(hw);
763error_register:
764 ath_rx_cleanup(sc);
765error_rx:
766 ath_tx_cleanup(sc);
767error_tx:
768 /* Nothing */
769error_regd:
770 ath9k_deinit_softc(sc);
771error_init:
Sujith55624202010-01-08 10:36:02 +0530772 return error;
773}
774
775/*****************************/
776/* De-Initialization */
777/*****************************/
778
Sujith285f2dd2010-01-08 10:36:07 +0530779static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530780{
Sujith285f2dd2010-01-08 10:36:07 +0530781 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530782
Felix Fietkauf209f522010-10-01 01:06:53 +0200783 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
784 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
785
786 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
787 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
788
Sujith285f2dd2010-01-08 10:36:07 +0530789 if ((sc->btcoex.no_stomp_timer) &&
790 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
791 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
Sujith55624202010-01-08 10:36:02 +0530792
Sujith285f2dd2010-01-08 10:36:07 +0530793 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
794 if (ATH_TXQ_SETUP(sc, i))
795 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
796
Sujith285f2dd2010-01-08 10:36:07 +0530797 ath9k_hw_deinit(sc->sc_ah);
798
Sujith736b3a22010-03-17 14:25:24 +0530799 kfree(sc->sc_ah);
800 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530801}
802
Sujith285f2dd2010-01-08 10:36:07 +0530803void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530804{
805 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530806
807 ath9k_ps_wakeup(sc);
808
Sujith55624202010-01-08 10:36:02 +0530809 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530810 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530811
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530812 ath9k_ps_restore(sc);
813
Sujith55624202010-01-08 10:36:02 +0530814 ieee80211_unregister_hw(hw);
815 ath_rx_cleanup(sc);
816 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530817 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530818}
819
820void ath_descdma_cleanup(struct ath_softc *sc,
821 struct ath_descdma *dd,
822 struct list_head *head)
823{
824 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
825 dd->dd_desc_paddr);
826
827 INIT_LIST_HEAD(head);
828 kfree(dd->dd_bufptr);
829 memset(dd, 0, sizeof(*dd));
830}
831
Sujith55624202010-01-08 10:36:02 +0530832/************************/
833/* Module Hooks */
834/************************/
835
836static int __init ath9k_init(void)
837{
838 int error;
839
840 /* Register rate control algorithm */
841 error = ath_rate_control_register();
842 if (error != 0) {
843 printk(KERN_ERR
844 "ath9k: Unable to register rate control "
845 "algorithm: %d\n",
846 error);
847 goto err_out;
848 }
849
Sujith55624202010-01-08 10:36:02 +0530850 error = ath_pci_init();
851 if (error < 0) {
852 printk(KERN_ERR
853 "ath9k: No PCI devices found, driver not installed.\n");
854 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800855 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530856 }
857
858 error = ath_ahb_init();
859 if (error < 0) {
860 error = -ENODEV;
861 goto err_pci_exit;
862 }
863
864 return 0;
865
866 err_pci_exit:
867 ath_pci_exit();
868
Sujith55624202010-01-08 10:36:02 +0530869 err_rate_unregister:
870 ath_rate_control_unregister();
871 err_out:
872 return error;
873}
874module_init(ath9k_init);
875
876static void __exit ath9k_exit(void)
877{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530878 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530879 ath_ahb_exit();
880 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530881 ath_rate_control_unregister();
882 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
883}
884module_exit(ath9k_exit);