blob: 6e712f12eecddcab6ae42a96e979210468f994bb [file] [log] [blame]
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Author: Huang Rui
23 *
24 */
25
26#include <linux/firmware.h>
Masahiro Yamada248a1d62017-04-24 13:50:21 +090027#include <drm/drmP.h>
Huang Rui0e5ca0d2017-03-03 18:37:23 -050028#include "amdgpu.h"
29#include "amdgpu_psp.h"
30#include "amdgpu_ucode.h"
31#include "soc15_common.h"
32#include "psp_v3_1.h"
Huang Ruic1798b52016-12-16 10:08:48 +080033#include "psp_v10_0.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050034
35static void psp_set_funcs(struct amdgpu_device *adev);
36
37static int psp_early_init(void *handle)
38{
39 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
40
41 psp_set_funcs(adev);
42
43 return 0;
44}
45
46static int psp_sw_init(void *handle)
47{
48 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
49 struct psp_context *psp = &adev->psp;
50 int ret;
51
52 switch (adev->asic_type) {
53 case CHIP_VEGA10:
Alex Deuchere7f9ccb2018-01-23 16:17:24 -050054 psp_v3_1_set_psp_funcs(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -050055 break;
Huang Ruic1798b52016-12-16 10:08:48 +080056 case CHIP_RAVEN:
Alex Deuchere7f9ccb2018-01-23 16:17:24 -050057 psp_v10_0_set_psp_funcs(psp);
Huang Ruic1798b52016-12-16 10:08:48 +080058 break;
Huang Rui0e5ca0d2017-03-03 18:37:23 -050059 default:
60 return -EINVAL;
61 }
62
63 psp->adev = adev;
64
65 ret = psp_init_microcode(psp);
66 if (ret) {
67 DRM_ERROR("Failed to load psp firmware!\n");
68 return ret;
69 }
70
71 return 0;
72}
73
74static int psp_sw_fini(void *handle)
75{
Monk Liuc833d8aa2017-09-19 16:09:53 +080076 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
77
78 release_firmware(adev->psp.sos_fw);
79 adev->psp.sos_fw = NULL;
80 release_firmware(adev->psp.asd_fw);
81 adev->psp.asd_fw = NULL;
Huang Rui0e5ca0d2017-03-03 18:37:23 -050082 return 0;
83}
84
85int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
86 uint32_t reg_val, uint32_t mask, bool check_changed)
87{
88 uint32_t val;
89 int i;
90 struct amdgpu_device *adev = psp->adev;
91
Huang Rui0e5ca0d2017-03-03 18:37:23 -050092 for (i = 0; i < adev->usec_timeout; i++) {
Zhang, Jerry2890dec2017-07-14 18:20:17 +080093 val = RREG32(reg_index);
Huang Rui0e5ca0d2017-03-03 18:37:23 -050094 if (check_changed) {
95 if (val != reg_val)
96 return 0;
97 } else {
98 if ((val & mask) == reg_val)
99 return 0;
100 }
101 udelay(1);
102 }
103
104 return -ETIME;
105}
106
107static int
108psp_cmd_submit_buf(struct psp_context *psp,
109 struct amdgpu_firmware_info *ucode,
110 struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr,
111 int index)
112{
113 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500114
Huang Ruia1952da2017-06-11 18:57:08 +0800115 memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500116
Huang Ruia1952da2017-06-11 18:57:08 +0800117 memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500118
Huang Ruia1952da2017-06-11 18:57:08 +0800119 ret = psp_cmd_submit(psp, ucode, psp->cmd_buf_mc_addr,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500120 fence_mc_addr, index);
121
122 while (*((unsigned int *)psp->fence_buf) != index) {
123 msleep(1);
kbuild test robotca7f65c2017-03-31 18:15:10 +0800124 }
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500125
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500126 return ret;
127}
128
129static void psp_prep_tmr_cmd_buf(struct psp_gfx_cmd_resp *cmd,
130 uint64_t tmr_mc, uint32_t size)
131{
132 cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
Alex Deucherf03defe2017-06-22 18:26:33 -0400133 cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
134 cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500135 cmd->cmd.cmd_setup_tmr.buf_size = size;
136}
137
138/* Set up Trusted Memory Region */
139static int psp_tmr_init(struct psp_context *psp)
140{
141 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500142
143 /*
144 * Allocate 3M memory aligned to 1M from Frame Buffer (local
145 * physical).
146 *
147 * Note: this memory need be reserved till the driver
148 * uninitializes.
149 */
150 ret = amdgpu_bo_create_kernel(psp->adev, 0x300000, 0x100000,
151 AMDGPU_GEM_DOMAIN_VRAM,
152 &psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800153
154 return ret;
155}
156
157static int psp_tmr_load(struct psp_context *psp)
158{
159 int ret;
160 struct psp_gfx_cmd_resp *cmd;
161
162 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
163 if (!cmd)
164 return -ENOMEM;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500165
166 psp_prep_tmr_cmd_buf(cmd, psp->tmr_mc_addr, 0x300000);
167
168 ret = psp_cmd_submit_buf(psp, NULL, cmd,
169 psp->fence_buf_mc_addr, 1);
170 if (ret)
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800171 goto failed;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500172
173 kfree(cmd);
174
175 return 0;
176
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500177failed:
178 kfree(cmd);
179 return ret;
180}
181
182static void psp_prep_asd_cmd_buf(struct psp_gfx_cmd_resp *cmd,
183 uint64_t asd_mc, uint64_t asd_mc_shared,
184 uint32_t size, uint32_t shared_size)
185{
186 cmd->cmd_id = GFX_CMD_ID_LOAD_ASD;
187 cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(asd_mc);
188 cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(asd_mc);
189 cmd->cmd.cmd_load_ta.app_len = size;
190
191 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(asd_mc_shared);
192 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(asd_mc_shared);
193 cmd->cmd.cmd_load_ta.cmd_buf_len = shared_size;
194}
195
Huang Ruif5cfef92017-03-21 18:02:04 +0800196static int psp_asd_init(struct psp_context *psp)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500197{
198 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500199
200 /*
201 * Allocate 16k memory aligned to 4k from Frame Buffer (local
202 * physical) for shared ASD <-> Driver
203 */
Huang Ruif5cfef92017-03-21 18:02:04 +0800204 ret = amdgpu_bo_create_kernel(psp->adev, PSP_ASD_SHARED_MEM_SIZE,
205 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
206 &psp->asd_shared_bo,
207 &psp->asd_shared_mc_addr,
208 &psp->asd_shared_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500209
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500210 return ret;
211}
212
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500213static int psp_asd_load(struct psp_context *psp)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500214{
215 int ret;
216 struct psp_gfx_cmd_resp *cmd;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500217
Xiangliang Yu943cafb2017-05-04 11:05:13 +0800218 /* If PSP version doesn't match ASD version, asd loading will be failed.
219 * add workaround to bypass it for sriov now.
220 * TODO: add version check to make it common
221 */
222 if (amdgpu_sriov_vf(psp->adev))
223 return 0;
224
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500225 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
226 if (!cmd)
227 return -ENOMEM;
228
Huang Rui2b0c3ae2017-03-22 10:16:05 +0800229 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
230 memcpy(psp->fw_pri_buf, psp->asd_start_addr, psp->asd_ucode_size);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500231
Huang Ruif5cfef92017-03-21 18:02:04 +0800232 psp_prep_asd_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->asd_shared_mc_addr,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500233 psp->asd_ucode_size, PSP_ASD_SHARED_MEM_SIZE);
234
235 ret = psp_cmd_submit_buf(psp, NULL, cmd,
236 psp->fence_buf_mc_addr, 2);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500237
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500238 kfree(cmd);
239
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500240 return ret;
241}
242
Huang Ruibe70bbd2017-03-21 18:36:57 +0800243static int psp_hw_start(struct psp_context *psp)
244{
Monk Liu55981bd2017-09-15 18:42:12 +0800245 struct amdgpu_device *adev = psp->adev;
Huang Ruibe70bbd2017-03-21 18:36:57 +0800246 int ret;
247
Monk Liu13a752e2017-10-17 15:11:12 +0800248 if (!amdgpu_sriov_vf(adev) || !adev->in_gpu_reset) {
Monk Liu55981bd2017-09-15 18:42:12 +0800249 ret = psp_bootloader_load_sysdrv(psp);
250 if (ret)
251 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500252
Monk Liu55981bd2017-09-15 18:42:12 +0800253 ret = psp_bootloader_load_sos(psp);
254 if (ret)
255 return ret;
256 }
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500257
Huang Ruibe70bbd2017-03-21 18:36:57 +0800258 ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500259 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800260 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500261
Huang Ruibe70bbd2017-03-21 18:36:57 +0800262 ret = psp_tmr_load(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500263 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800264 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500265
266 ret = psp_asd_load(psp);
267 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800268 return ret;
269
270 return 0;
271}
272
273static int psp_np_fw_load(struct psp_context *psp)
274{
275 int i, ret;
276 struct amdgpu_firmware_info *ucode;
277 struct amdgpu_device* adev = psp->adev;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500278
279 for (i = 0; i < adev->firmware.max_ucodes; i++) {
280 ucode = &adev->firmware.ucode[i];
281 if (!ucode->fw)
282 continue;
283
284 if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
285 psp_smu_reload_quirk(psp))
286 continue;
Daniel Wange993ca42017-04-20 11:45:09 +0800287 if (amdgpu_sriov_vf(adev) &&
288 (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
289 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
290 || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G))
291 /*skip ucode loading in SRIOV VF */
292 continue;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500293
Huang Ruibe70bbd2017-03-21 18:36:57 +0800294 ret = psp_prep_cmd_buf(ucode, psp->cmd);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500295 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800296 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500297
Huang Ruibe70bbd2017-03-21 18:36:57 +0800298 ret = psp_cmd_submit_buf(psp, ucode, psp->cmd,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500299 psp->fence_buf_mc_addr, i + 3);
300 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800301 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500302
303#if 0
304 /* check if firmware loaded sucessfully */
305 if (!amdgpu_psp_check_fw_loading_status(adev, i))
306 return -EINVAL;
307#endif
308 }
309
Huang Ruibe70bbd2017-03-21 18:36:57 +0800310 return 0;
311}
312
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500313static int psp_load_fw(struct amdgpu_device *adev)
314{
315 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500316 struct psp_context *psp = &adev->psp;
317
Monk Liu77a3c962017-09-19 15:40:56 +0800318 if (amdgpu_sriov_vf(adev) && adev->in_gpu_reset != 0)
319 goto skip_memalloc;
320
Huang Rui67bef0f2017-06-29 14:21:49 +0800321 psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
322 if (!psp->cmd)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500323 return -ENOMEM;
324
Huang Rui53a5cf52017-03-21 16:51:00 +0800325 ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
Monk Liu77a3c962017-09-19 15:40:56 +0800326 AMDGPU_GEM_DOMAIN_GTT,
327 &psp->fw_pri_bo,
328 &psp->fw_pri_mc_addr,
329 &psp->fw_pri_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500330 if (ret)
331 goto failed;
332
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500333 ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
Monk Liu77a3c962017-09-19 15:40:56 +0800334 AMDGPU_GEM_DOMAIN_VRAM,
335 &psp->fence_buf_bo,
336 &psp->fence_buf_mc_addr,
337 &psp->fence_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500338 if (ret)
Huang Ruia1952da2017-06-11 18:57:08 +0800339 goto failed_mem2;
340
341 ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
342 AMDGPU_GEM_DOMAIN_VRAM,
343 &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
344 (void **)&psp->cmd_buf_mem);
345 if (ret)
Huang Rui53a5cf52017-03-21 16:51:00 +0800346 goto failed_mem1;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500347
348 memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);
349
Huang Ruibe70bbd2017-03-21 18:36:57 +0800350 ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500351 if (ret)
Huang Ruia1952da2017-06-11 18:57:08 +0800352 goto failed_mem;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500353
Huang Ruibe70bbd2017-03-21 18:36:57 +0800354 ret = psp_tmr_init(psp);
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800355 if (ret)
356 goto failed_mem;
357
Huang Ruif5cfef92017-03-21 18:02:04 +0800358 ret = psp_asd_init(psp);
359 if (ret)
360 goto failed_mem;
361
Monk Liu77a3c962017-09-19 15:40:56 +0800362skip_memalloc:
Huang Ruibe70bbd2017-03-21 18:36:57 +0800363 ret = psp_hw_start(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500364 if (ret)
365 goto failed_mem;
366
Huang Ruibe70bbd2017-03-21 18:36:57 +0800367 ret = psp_np_fw_load(psp);
368 if (ret)
369 goto failed_mem;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500370
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500371 return 0;
372
373failed_mem:
Huang Ruia1952da2017-06-11 18:57:08 +0800374 amdgpu_bo_free_kernel(&psp->cmd_buf_bo,
375 &psp->cmd_buf_mc_addr,
376 (void **)&psp->cmd_buf_mem);
377failed_mem1:
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500378 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
379 &psp->fence_buf_mc_addr, &psp->fence_buf);
Huang Ruia1952da2017-06-11 18:57:08 +0800380failed_mem2:
Huang Rui53a5cf52017-03-21 16:51:00 +0800381 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
382 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500383failed:
Huang Rui67bef0f2017-06-29 14:21:49 +0800384 kfree(psp->cmd);
385 psp->cmd = NULL;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500386 return ret;
387}
388
389static int psp_hw_init(void *handle)
390{
391 int ret;
392 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
393
394
395 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
396 return 0;
397
398 mutex_lock(&adev->firmware.mutex);
Rex Zhu6e13bdf2017-10-18 17:19:42 +0800399 /*
400 * This sequence is just used on hw_init only once, no need on
401 * resume.
402 */
403 ret = amdgpu_ucode_init_bo(adev);
404 if (ret)
405 goto failed;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500406
407 ret = psp_load_fw(adev);
408 if (ret) {
409 DRM_ERROR("PSP firmware loading failed\n");
410 goto failed;
411 }
412
413 mutex_unlock(&adev->firmware.mutex);
414 return 0;
415
416failed:
417 adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
418 mutex_unlock(&adev->firmware.mutex);
419 return -EINVAL;
420}
421
422static int psp_hw_fini(void *handle)
423{
424 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
425 struct psp_context *psp = &adev->psp;
426
Trigger Huange3c5e982017-04-17 08:50:18 -0400427 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
428 return 0;
429
Alex Deucherb693fc12017-11-27 17:46:50 -0500430 amdgpu_ucode_fini_bo(adev);
431
Trigger Huange3c5e982017-04-17 08:50:18 -0400432 psp_ring_destroy(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500433
Huang Ruiedc4d3db2017-06-02 10:42:28 +0800434 amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
435 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
436 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
437 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
438 &psp->fence_buf_mc_addr, &psp->fence_buf);
Huang Rui311146c2017-06-11 18:28:00 +0800439 amdgpu_bo_free_kernel(&psp->asd_shared_bo, &psp->asd_shared_mc_addr,
440 &psp->asd_shared_buf);
Huang Ruia1952da2017-06-11 18:57:08 +0800441 amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
442 (void **)&psp->cmd_buf_mem);
Huang Ruib4de2c52017-04-10 15:29:42 +0800443
Huang Rui67bef0f2017-06-29 14:21:49 +0800444 kfree(psp->cmd);
445 psp->cmd = NULL;
446
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500447 return 0;
448}
449
450static int psp_suspend(void *handle)
451{
Evan Quanbcd6eab2017-09-08 13:09:50 +0800452 int ret;
453 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
454 struct psp_context *psp = &adev->psp;
455
456 ret = psp_ring_stop(psp, PSP_RING_TYPE__KM);
457 if (ret) {
458 DRM_ERROR("PSP ring stop failed\n");
459 return ret;
460 }
461
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500462 return 0;
463}
464
465static int psp_resume(void *handle)
466{
467 int ret;
468 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Huang Rui93ea9b92017-03-23 11:20:25 +0800469 struct psp_context *psp = &adev->psp;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500470
471 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
472 return 0;
473
Huang Rui93ea9b92017-03-23 11:20:25 +0800474 DRM_INFO("PSP is resuming...\n");
475
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500476 mutex_lock(&adev->firmware.mutex);
477
Huang Rui93ea9b92017-03-23 11:20:25 +0800478 ret = psp_hw_start(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500479 if (ret)
Huang Rui93ea9b92017-03-23 11:20:25 +0800480 goto failed;
481
482 ret = psp_np_fw_load(psp);
483 if (ret)
484 goto failed;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500485
486 mutex_unlock(&adev->firmware.mutex);
487
Huang Rui93ea9b92017-03-23 11:20:25 +0800488 return 0;
489
490failed:
491 DRM_ERROR("PSP resume failed\n");
492 mutex_unlock(&adev->firmware.mutex);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500493 return ret;
494}
495
Alex Deucherf75a9a52018-01-23 16:27:31 -0500496int psp_gpu_reset(struct amdgpu_device *adev)
Ken Wang98512bb2017-09-14 16:25:19 +0800497{
Ken Wang98512bb2017-09-14 16:25:19 +0800498 return psp_mode1_reset(&adev->psp);
499}
500
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500501static bool psp_check_fw_loading_status(struct amdgpu_device *adev,
502 enum AMDGPU_UCODE_ID ucode_type)
503{
504 struct amdgpu_firmware_info *ucode = NULL;
505
506 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
507 DRM_INFO("firmware is not loaded by PSP\n");
508 return true;
509 }
510
511 if (!adev->firmware.fw_size)
512 return false;
513
514 ucode = &adev->firmware.ucode[ucode_type];
515 if (!ucode->fw || !ucode->ucode_size)
516 return false;
517
518 return psp_compare_sram_data(&adev->psp, ucode, ucode_type);
519}
520
521static int psp_set_clockgating_state(void *handle,
522 enum amd_clockgating_state state)
523{
524 return 0;
525}
526
527static int psp_set_powergating_state(void *handle,
528 enum amd_powergating_state state)
529{
530 return 0;
531}
532
533const struct amd_ip_funcs psp_ip_funcs = {
534 .name = "psp",
535 .early_init = psp_early_init,
536 .late_init = NULL,
537 .sw_init = psp_sw_init,
538 .sw_fini = psp_sw_fini,
539 .hw_init = psp_hw_init,
540 .hw_fini = psp_hw_fini,
541 .suspend = psp_suspend,
542 .resume = psp_resume,
543 .is_idle = NULL,
Alex Deucherf75a9a52018-01-23 16:27:31 -0500544 .check_soft_reset = NULL,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500545 .wait_for_idle = NULL,
Alex Deucherf75a9a52018-01-23 16:27:31 -0500546 .soft_reset = NULL,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500547 .set_clockgating_state = psp_set_clockgating_state,
548 .set_powergating_state = psp_set_powergating_state,
549};
550
551static const struct amdgpu_psp_funcs psp_funcs = {
552 .check_fw_loading_status = psp_check_fw_loading_status,
553};
554
555static void psp_set_funcs(struct amdgpu_device *adev)
556{
557 if (NULL == adev->firmware.funcs)
558 adev->firmware.funcs = &psp_funcs;
559}
560
561const struct amdgpu_ip_block_version psp_v3_1_ip_block =
562{
563 .type = AMD_IP_BLOCK_TYPE_PSP,
564 .major = 3,
565 .minor = 1,
566 .rev = 0,
567 .funcs = &psp_ip_funcs,
568};
Huang Ruidfbd6432016-12-16 10:01:55 +0800569
570const struct amdgpu_ip_block_version psp_v10_0_ip_block =
571{
572 .type = AMD_IP_BLOCK_TYPE_PSP,
573 .major = 10,
574 .minor = 0,
575 .rev = 0,
576 .funcs = &psp_ip_funcs,
577};