Luis R. Rodriguez | d15dd3e | 2009-08-12 09:56:59 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2008-2009 Atheros Communications Inc. |
| 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
| 16 | |
| 17 | #ifndef ATH_H |
| 18 | #define ATH_H |
| 19 | |
Oleksij Rempel | f1d267c | 2014-01-15 17:37:42 +0100 | [diff] [blame] | 20 | #include <linux/etherdevice.h> |
Luis R. Rodriguez | d15dd3e | 2009-08-12 09:56:59 -0700 | [diff] [blame] | 21 | #include <linux/skbuff.h> |
Luis R. Rodriguez | bcd8f54 | 2009-09-09 22:43:17 -0700 | [diff] [blame] | 22 | #include <linux/if_ether.h> |
Felix Fietkau | b5bfc56 | 2010-10-08 22:13:53 +0200 | [diff] [blame] | 23 | #include <linux/spinlock.h> |
Luis R. Rodriguez | b002a4a | 2009-09-13 00:03:27 -0700 | [diff] [blame] | 24 | #include <net/mac80211.h> |
Luis R. Rodriguez | d15dd3e | 2009-08-12 09:56:59 -0700 | [diff] [blame] | 25 | |
Luis R. Rodriguez | 7e86c10 | 2009-11-04 17:21:01 -0800 | [diff] [blame] | 26 | /* |
| 27 | * The key cache is used for h/w cipher state and also for |
| 28 | * tracking station state such as the current tx antenna. |
| 29 | * We also setup a mapping table between key cache slot indices |
| 30 | * and station state to short-circuit node lookups on rx. |
| 31 | * Different parts have different size key caches. We handle |
| 32 | * up to ATH_KEYMAX entries (could dynamically allocate state). |
| 33 | */ |
| 34 | #define ATH_KEYMAX 128 /* max key cache size we handle */ |
| 35 | |
Luis R. Rodriguez | 1775374 | 2009-09-09 22:19:26 -0700 | [diff] [blame] | 36 | static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff}; |
| 37 | |
Luis R. Rodriguez | 3d536ac | 2009-11-03 17:07:04 -0800 | [diff] [blame] | 38 | struct ath_ani { |
| 39 | bool caldone; |
Luis R. Rodriguez | 3d536ac | 2009-11-03 17:07:04 -0800 | [diff] [blame] | 40 | unsigned int longcal_timer; |
| 41 | unsigned int shortcal_timer; |
| 42 | unsigned int resetcal_timer; |
| 43 | unsigned int checkani_timer; |
| 44 | struct timer_list timer; |
| 45 | }; |
| 46 | |
Felix Fietkau | b5bfc56 | 2010-10-08 22:13:53 +0200 | [diff] [blame] | 47 | struct ath_cycle_counters { |
| 48 | u32 cycles; |
| 49 | u32 rx_busy; |
| 50 | u32 rx_frame; |
| 51 | u32 tx_frame; |
| 52 | }; |
| 53 | |
Luis R. Rodriguez | 211f585 | 2009-10-06 21:19:07 -0400 | [diff] [blame] | 54 | enum ath_device_state { |
| 55 | ATH_HW_UNAVAILABLE, |
| 56 | ATH_HW_INITIALIZED, |
| 57 | }; |
| 58 | |
Sujith | 497ad9a | 2010-04-01 10:28:20 +0530 | [diff] [blame] | 59 | enum ath_bus_type { |
| 60 | ATH_PCI, |
| 61 | ATH_AHB, |
| 62 | ATH_USB, |
| 63 | }; |
| 64 | |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 65 | struct reg_dmn_pair_mapping { |
| 66 | u16 regDmnEnum; |
| 67 | u16 reg_5ghz_ctl; |
| 68 | u16 reg_2ghz_ctl; |
| 69 | }; |
| 70 | |
| 71 | struct ath_regulatory { |
| 72 | char alpha2[2]; |
| 73 | u16 country_code; |
| 74 | u16 max_power_level; |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 75 | u16 current_rd; |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 76 | int16_t power_limit; |
| 77 | struct reg_dmn_pair_mapping *regpair; |
| 78 | }; |
| 79 | |
Bruno Randolf | 34a1305 | 2010-09-08 16:04:33 +0900 | [diff] [blame] | 80 | enum ath_crypt_caps { |
Bruno Randolf | ce2220d | 2010-09-17 11:36:25 +0900 | [diff] [blame] | 81 | ATH_CRYPT_CAP_CIPHER_AESCCM = BIT(0), |
| 82 | ATH_CRYPT_CAP_MIC_COMBINED = BIT(1), |
Bruno Randolf | 34a1305 | 2010-09-08 16:04:33 +0900 | [diff] [blame] | 83 | }; |
| 84 | |
Bruno Randolf | 1bba5b7 | 2010-09-08 16:04:38 +0900 | [diff] [blame] | 85 | struct ath_keyval { |
| 86 | u8 kv_type; |
| 87 | u8 kv_pad; |
| 88 | u16 kv_len; |
| 89 | u8 kv_val[16]; /* TK */ |
| 90 | u8 kv_mic[8]; /* Michael MIC key */ |
| 91 | u8 kv_txmic[8]; /* Michael MIC TX key (used only if the hardware |
| 92 | * supports both MIC keys in the same key cache entry; |
| 93 | * in that case, kv_mic is the RX key) */ |
| 94 | }; |
| 95 | |
| 96 | enum ath_cipher { |
| 97 | ATH_CIPHER_WEP = 0, |
| 98 | ATH_CIPHER_AES_OCB = 1, |
| 99 | ATH_CIPHER_AES_CCM = 2, |
| 100 | ATH_CIPHER_CKIP = 3, |
| 101 | ATH_CIPHER_TKIP = 4, |
| 102 | ATH_CIPHER_CLR = 5, |
| 103 | ATH_CIPHER_MIC = 127 |
| 104 | }; |
| 105 | |
Sujith | 50f5631 | 2010-04-16 11:53:50 +0530 | [diff] [blame] | 106 | /** |
| 107 | * struct ath_ops - Register read/write operations |
| 108 | * |
| 109 | * @read: Register read |
Sujith Manoharan | 09a525d | 2011-01-04 13:17:18 +0530 | [diff] [blame] | 110 | * @multi_read: Multiple register read |
Sujith | 50f5631 | 2010-04-16 11:53:50 +0530 | [diff] [blame] | 111 | * @write: Register write |
| 112 | * @enable_write_buffer: Enable multiple register writes |
Felix Fietkau | 435c161 | 2010-10-05 12:03:42 +0200 | [diff] [blame] | 113 | * @write_flush: flush buffered register writes and disable buffering |
Sujith | 50f5631 | 2010-04-16 11:53:50 +0530 | [diff] [blame] | 114 | */ |
Luis R. Rodriguez | 9e4bffd | 2009-09-10 16:11:21 -0700 | [diff] [blame] | 115 | struct ath_ops { |
| 116 | unsigned int (*read)(void *, u32 reg_offset); |
Sujith Manoharan | 09a525d | 2011-01-04 13:17:18 +0530 | [diff] [blame] | 117 | void (*multi_read)(void *, u32 *addr, u32 *val, u16 count); |
Sujith | 50f5631 | 2010-04-16 11:53:50 +0530 | [diff] [blame] | 118 | void (*write)(void *, u32 val, u32 reg_offset); |
| 119 | void (*enable_write_buffer)(void *); |
Sujith | 50f5631 | 2010-04-16 11:53:50 +0530 | [diff] [blame] | 120 | void (*write_flush) (void *); |
Felix Fietkau | 845e03c | 2011-03-23 20:57:25 +0100 | [diff] [blame] | 121 | u32 (*rmw)(void *, u32 reg_offset, u32 set, u32 clr); |
Luis R. Rodriguez | 9e4bffd | 2009-09-10 16:11:21 -0700 | [diff] [blame] | 122 | }; |
| 123 | |
Luis R. Rodriguez | 5bb1279 | 2009-09-14 00:55:09 -0700 | [diff] [blame] | 124 | struct ath_common; |
Felix Fietkau | 0cb9e06 | 2011-04-13 21:56:43 +0200 | [diff] [blame] | 125 | struct ath_bus_ops; |
Luis R. Rodriguez | 5bb1279 | 2009-09-14 00:55:09 -0700 | [diff] [blame] | 126 | |
Luis R. Rodriguez | d15dd3e | 2009-08-12 09:56:59 -0700 | [diff] [blame] | 127 | struct ath_common { |
Luis R. Rodriguez | 13b8155 | 2009-09-10 17:52:45 -0700 | [diff] [blame] | 128 | void *ah; |
Luis R. Rodriguez | bc974f4 | 2009-09-28 02:54:40 -0400 | [diff] [blame] | 129 | void *priv; |
Luis R. Rodriguez | b002a4a | 2009-09-13 00:03:27 -0700 | [diff] [blame] | 130 | struct ieee80211_hw *hw; |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 131 | int debug_mask; |
Luis R. Rodriguez | 211f585 | 2009-10-06 21:19:07 -0400 | [diff] [blame] | 132 | enum ath_device_state state; |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 133 | |
Luis R. Rodriguez | 3d536ac | 2009-11-03 17:07:04 -0800 | [diff] [blame] | 134 | struct ath_ani ani; |
| 135 | |
Luis R. Rodriguez | d15dd3e | 2009-08-12 09:56:59 -0700 | [diff] [blame] | 136 | u16 cachelsz; |
Luis R. Rodriguez | 1510718 | 2009-09-10 09:22:37 -0700 | [diff] [blame] | 137 | u16 curaid; |
| 138 | u8 macaddr[ETH_ALEN]; |
| 139 | u8 curbssid[ETH_ALEN]; |
| 140 | u8 bssidmask[ETH_ALEN]; |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 141 | |
Luis R. Rodriguez | cc861f7 | 2009-11-04 09:11:34 -0800 | [diff] [blame] | 142 | u32 rx_bufsize; |
| 143 | |
Luis R. Rodriguez | 7e86c10 | 2009-11-04 17:21:01 -0800 | [diff] [blame] | 144 | u32 keymax; |
| 145 | DECLARE_BITMAP(keymap, ATH_KEYMAX); |
Felix Fietkau | 56363dd | 2010-08-28 18:21:21 +0200 | [diff] [blame] | 146 | DECLARE_BITMAP(tkip_keymap, ATH_KEYMAX); |
Felix Fietkau | bed3d9c | 2012-06-23 19:23:31 +0200 | [diff] [blame] | 147 | DECLARE_BITMAP(ccmp_keymap, ATH_KEYMAX); |
Bruno Randolf | 34a1305 | 2010-09-08 16:04:33 +0900 | [diff] [blame] | 148 | enum ath_crypt_caps crypt_caps; |
Luis R. Rodriguez | 7e86c10 | 2009-11-04 17:21:01 -0800 | [diff] [blame] | 149 | |
Felix Fietkau | dfdac8a | 2010-10-08 22:13:51 +0200 | [diff] [blame] | 150 | unsigned int clockrate; |
| 151 | |
Felix Fietkau | b5bfc56 | 2010-10-08 22:13:53 +0200 | [diff] [blame] | 152 | spinlock_t cc_lock; |
| 153 | struct ath_cycle_counters cc_ani; |
| 154 | struct ath_cycle_counters cc_survey; |
| 155 | |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 156 | struct ath_regulatory regulatory; |
Luis R. Rodriguez | de1c732 | 2011-12-08 23:59:24 +0530 | [diff] [blame] | 157 | struct ath_regulatory reg_world_copy; |
Luis R. Rodriguez | 9adca12 | 2009-09-10 18:04:47 -0700 | [diff] [blame] | 158 | const struct ath_ops *ops; |
Luis R. Rodriguez | 5bb1279 | 2009-09-14 00:55:09 -0700 | [diff] [blame] | 159 | const struct ath_bus_ops *bus_ops; |
Vasanthakumar Thiagarajan | 8f5dcb1 | 2010-11-26 06:10:06 -0800 | [diff] [blame] | 160 | |
| 161 | bool btcoex_enabled; |
Mohammed Shafi Shajakhan | 05c0be2 | 2011-05-26 10:56:15 +0530 | [diff] [blame] | 162 | bool disable_ani; |
Sujith Manoharan | 6308130 | 2013-08-04 14:21:55 +0530 | [diff] [blame] | 163 | bool bt_ant_diversity; |
Luis R. Rodriguez | d15dd3e | 2009-08-12 09:56:59 -0700 | [diff] [blame] | 164 | }; |
| 165 | |
| 166 | struct sk_buff *ath_rxbuf_alloc(struct ath_common *common, |
| 167 | u32 len, |
| 168 | gfp_t gfp_mask); |
Oleksij Rempel | f1d267c | 2014-01-15 17:37:42 +0100 | [diff] [blame] | 169 | bool ath_is_mybeacon(struct ath_common *common, struct ieee80211_hdr *hdr); |
Luis R. Rodriguez | d15dd3e | 2009-08-12 09:56:59 -0700 | [diff] [blame] | 170 | |
Luis R. Rodriguez | 13b8155 | 2009-09-10 17:52:45 -0700 | [diff] [blame] | 171 | void ath_hw_setbssidmask(struct ath_common *common); |
Bruno Randolf | 1bba5b7 | 2010-09-08 16:04:38 +0900 | [diff] [blame] | 172 | void ath_key_delete(struct ath_common *common, struct ieee80211_key_conf *key); |
| 173 | int ath_key_config(struct ath_common *common, |
| 174 | struct ieee80211_vif *vif, |
| 175 | struct ieee80211_sta *sta, |
| 176 | struct ieee80211_key_conf *key); |
| 177 | bool ath_hw_keyreset(struct ath_common *common, u16 entry); |
Felix Fietkau | b5bfc56 | 2010-10-08 22:13:53 +0200 | [diff] [blame] | 178 | void ath_hw_cycle_counters_update(struct ath_common *common); |
| 179 | int32_t ath_hw_get_listen_time(struct ath_common *common); |
Luis R. Rodriguez | 13b8155 | 2009-09-10 17:52:45 -0700 | [diff] [blame] | 180 | |
Ben Greear | 98b36a0 | 2012-03-08 10:20:55 -0800 | [diff] [blame] | 181 | __printf(3, 4) |
| 182 | void ath_printk(const char *level, const struct ath_common *common, |
| 183 | const char *fmt, ...); |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 184 | |
| 185 | #define ath_emerg(common, fmt, ...) \ |
Ben Greear | 98b36a0 | 2012-03-08 10:20:55 -0800 | [diff] [blame] | 186 | ath_printk(KERN_EMERG, common, fmt, ##__VA_ARGS__) |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 187 | #define ath_alert(common, fmt, ...) \ |
Ben Greear | 98b36a0 | 2012-03-08 10:20:55 -0800 | [diff] [blame] | 188 | ath_printk(KERN_ALERT, common, fmt, ##__VA_ARGS__) |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 189 | #define ath_crit(common, fmt, ...) \ |
Ben Greear | 98b36a0 | 2012-03-08 10:20:55 -0800 | [diff] [blame] | 190 | ath_printk(KERN_CRIT, common, fmt, ##__VA_ARGS__) |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 191 | #define ath_err(common, fmt, ...) \ |
Ben Greear | 98b36a0 | 2012-03-08 10:20:55 -0800 | [diff] [blame] | 192 | ath_printk(KERN_ERR, common, fmt, ##__VA_ARGS__) |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 193 | #define ath_warn(common, fmt, ...) \ |
Ben Greear | 98b36a0 | 2012-03-08 10:20:55 -0800 | [diff] [blame] | 194 | ath_printk(KERN_WARNING, common, fmt, ##__VA_ARGS__) |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 195 | #define ath_notice(common, fmt, ...) \ |
Ben Greear | 98b36a0 | 2012-03-08 10:20:55 -0800 | [diff] [blame] | 196 | ath_printk(KERN_NOTICE, common, fmt, ##__VA_ARGS__) |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 197 | #define ath_info(common, fmt, ...) \ |
Ben Greear | 98b36a0 | 2012-03-08 10:20:55 -0800 | [diff] [blame] | 198 | ath_printk(KERN_INFO, common, fmt, ##__VA_ARGS__) |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 199 | |
| 200 | /** |
| 201 | * enum ath_debug_level - atheros wireless debug level |
| 202 | * |
| 203 | * @ATH_DBG_RESET: reset processing |
| 204 | * @ATH_DBG_QUEUE: hardware queue management |
| 205 | * @ATH_DBG_EEPROM: eeprom processing |
| 206 | * @ATH_DBG_CALIBRATE: periodic calibration |
| 207 | * @ATH_DBG_INTERRUPT: interrupt processing |
| 208 | * @ATH_DBG_REGULATORY: regulatory processing |
| 209 | * @ATH_DBG_ANI: adaptive noise immunitive processing |
| 210 | * @ATH_DBG_XMIT: basic xmit operation |
| 211 | * @ATH_DBG_BEACON: beacon handling |
| 212 | * @ATH_DBG_CONFIG: configuration of the hardware |
| 213 | * @ATH_DBG_FATAL: fatal errors, this is the default, DBG_DEFAULT |
| 214 | * @ATH_DBG_PS: power save processing |
| 215 | * @ATH_DBG_HWTIMER: hardware timer handling |
| 216 | * @ATH_DBG_BTCOEX: bluetooth coexistance |
| 217 | * @ATH_DBG_BSTUCK: stuck beacons |
Luis R. Rodriguez | 55e435d | 2011-12-14 13:56:36 -0800 | [diff] [blame] | 218 | * @ATH_DBG_MCI: Message Coexistence Interface, a private protocol |
| 219 | * used exclusively for WLAN-BT coexistence starting from |
| 220 | * AR9462. |
Zefir Kurtisi | 9b203c8 | 2011-12-14 20:16:32 -0800 | [diff] [blame] | 221 | * @ATH_DBG_DFS: radar datection |
Mohammed Shafi Shajakhan | b3ba6c5 | 2012-07-10 14:56:34 +0530 | [diff] [blame] | 222 | * @ATH_DBG_WOW: Wake on Wireless |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 223 | * @ATH_DBG_ANY: enable all debugging |
| 224 | * |
| 225 | * The debug level is used to control the amount and type of debugging output |
| 226 | * we want to see. Each driver has its own method for enabling debugging and |
| 227 | * modifying debug level states -- but this is typically done through a |
| 228 | * module parameter 'debug' along with a respective 'debug' debugfs file |
| 229 | * entry. |
| 230 | */ |
| 231 | enum ATH_DEBUG { |
| 232 | ATH_DBG_RESET = 0x00000001, |
| 233 | ATH_DBG_QUEUE = 0x00000002, |
| 234 | ATH_DBG_EEPROM = 0x00000004, |
| 235 | ATH_DBG_CALIBRATE = 0x00000008, |
| 236 | ATH_DBG_INTERRUPT = 0x00000010, |
| 237 | ATH_DBG_REGULATORY = 0x00000020, |
| 238 | ATH_DBG_ANI = 0x00000040, |
| 239 | ATH_DBG_XMIT = 0x00000080, |
| 240 | ATH_DBG_BEACON = 0x00000100, |
| 241 | ATH_DBG_CONFIG = 0x00000200, |
| 242 | ATH_DBG_FATAL = 0x00000400, |
| 243 | ATH_DBG_PS = 0x00000800, |
Sujith Manoharan | 1433531 | 2013-06-18 10:13:39 +0530 | [diff] [blame] | 244 | ATH_DBG_BTCOEX = 0x00001000, |
| 245 | ATH_DBG_WMI = 0x00002000, |
| 246 | ATH_DBG_BSTUCK = 0x00004000, |
| 247 | ATH_DBG_MCI = 0x00008000, |
| 248 | ATH_DBG_DFS = 0x00010000, |
| 249 | ATH_DBG_WOW = 0x00020000, |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 250 | ATH_DBG_ANY = 0xffffffff |
| 251 | }; |
| 252 | |
| 253 | #define ATH_DBG_DEFAULT (ATH_DBG_FATAL) |
| 254 | |
| 255 | #ifdef CONFIG_ATH_DEBUG |
| 256 | |
Joe Perches | 7b8112d | 2011-08-26 01:56:38 -0700 | [diff] [blame] | 257 | #define ath_dbg(common, dbg_mask, fmt, ...) \ |
| 258 | do { \ |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 259 | if ((common)->debug_mask & ATH_DBG_##dbg_mask) \ |
Ben Greear | 98b36a0 | 2012-03-08 10:20:55 -0800 | [diff] [blame] | 260 | ath_printk(KERN_DEBUG, common, fmt, ##__VA_ARGS__); \ |
Joe Perches | 7b8112d | 2011-08-26 01:56:38 -0700 | [diff] [blame] | 261 | } while (0) |
| 262 | |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 263 | #define ATH_DBG_WARN(foo, arg...) WARN(foo, arg) |
Ben Greear | d7fd1b50 | 2010-12-06 13:13:07 -0800 | [diff] [blame] | 264 | #define ATH_DBG_WARN_ON_ONCE(foo) WARN_ON_ONCE(foo) |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 265 | |
| 266 | #else |
| 267 | |
Joe Perches | b9075fa | 2011-10-31 17:11:33 -0700 | [diff] [blame] | 268 | static inline __attribute__ ((format (printf, 3, 4))) |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 269 | void _ath_dbg(struct ath_common *common, enum ATH_DEBUG dbg_mask, |
Joe Perches | 7b8112d | 2011-08-26 01:56:38 -0700 | [diff] [blame] | 270 | const char *fmt, ...) |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 271 | { |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 272 | } |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 273 | #define ath_dbg(common, dbg_mask, fmt, ...) \ |
| 274 | _ath_dbg(common, ATH_DBG_##dbg_mask, fmt, ##__VA_ARGS__) |
| 275 | |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 276 | #define ATH_DBG_WARN(foo, arg...) do {} while (0) |
John W. Linville | b761337 | 2010-12-09 09:08:47 -0500 | [diff] [blame] | 277 | #define ATH_DBG_WARN_ON_ONCE(foo) ({ \ |
| 278 | int __ret_warn_once = !!(foo); \ |
| 279 | unlikely(__ret_warn_once); \ |
| 280 | }) |
Joe Perches | 21a99f9 | 2010-12-02 19:12:35 -0800 | [diff] [blame] | 281 | |
| 282 | #endif /* CONFIG_ATH_DEBUG */ |
| 283 | |
| 284 | /** Returns string describing opmode, or NULL if unknown mode. */ |
| 285 | #ifdef CONFIG_ATH_DEBUG |
| 286 | const char *ath_opmode_to_string(enum nl80211_iftype opmode); |
| 287 | #else |
| 288 | static inline const char *ath_opmode_to_string(enum nl80211_iftype opmode) |
| 289 | { |
| 290 | return "UNKNOWN"; |
| 291 | } |
| 292 | #endif |
| 293 | |
Luis R. Rodriguez | d15dd3e | 2009-08-12 09:56:59 -0700 | [diff] [blame] | 294 | #endif /* ATH_H */ |