blob: 13fcf12eb80f2f71925d267bd239814db4da21b8 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#include <linux/module.h>
34#include <rdma/ib_umem.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020035#include <rdma/ib_cache.h>
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020036#include <rdma/ib_user_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030037#include "mlx5_ib.h"
38#include "user.h"
39
40/* not supported currently */
41static int wq_signature;
42
43enum {
44 MLX5_IB_ACK_REQ_FREQ = 8,
45};
46
47enum {
48 MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
49 MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
50 MLX5_IB_LINK_TYPE_IB = 0,
51 MLX5_IB_LINK_TYPE_ETH = 1
52};
53
54enum {
55 MLX5_IB_SQ_STRIDE = 6,
56 MLX5_IB_CACHE_LINE_SIZE = 64,
57};
58
59static const u32 mlx5_ib_opcode[] = {
60 [IB_WR_SEND] = MLX5_OPCODE_SEND,
61 [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
62 [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
63 [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
64 [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
65 [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
66 [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
67 [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
68 [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
Sagi Grimberg8a187ee2015-10-13 19:11:26 +030069 [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
Eli Cohene126ba92013-07-07 17:25:49 +030070 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
71 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
72 [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
73};
74
Eli Cohene126ba92013-07-07 17:25:49 +030075
76static int is_qp0(enum ib_qp_type qp_type)
77{
78 return qp_type == IB_QPT_SMI;
79}
80
Eli Cohene126ba92013-07-07 17:25:49 +030081static int is_sqp(enum ib_qp_type qp_type)
82{
83 return is_qp0(qp_type) || is_qp1(qp_type);
84}
85
86static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
87{
88 return mlx5_buf_offset(&qp->buf, offset);
89}
90
91static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
92{
93 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
94}
95
96void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
97{
98 return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
99}
100
Haggai Eranc1395a22014-12-11 17:04:14 +0200101/**
102 * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
103 *
104 * @qp: QP to copy from.
105 * @send: copy from the send queue when non-zero, use the receive queue
106 * otherwise.
107 * @wqe_index: index to start copying from. For send work queues, the
108 * wqe_index is in units of MLX5_SEND_WQE_BB.
109 * For receive work queue, it is the number of work queue
110 * element in the queue.
111 * @buffer: destination buffer.
112 * @length: maximum number of bytes to copy.
113 *
114 * Copies at least a single WQE, but may copy more data.
115 *
116 * Return: the number of bytes copied, or an error code.
117 */
118int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200119 void *buffer, u32 length,
120 struct mlx5_ib_qp_base *base)
Haggai Eranc1395a22014-12-11 17:04:14 +0200121{
122 struct ib_device *ibdev = qp->ibqp.device;
123 struct mlx5_ib_dev *dev = to_mdev(ibdev);
124 struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
125 size_t offset;
126 size_t wq_end;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200127 struct ib_umem *umem = base->ubuffer.umem;
Haggai Eranc1395a22014-12-11 17:04:14 +0200128 u32 first_copy_length;
129 int wqe_length;
130 int ret;
131
132 if (wq->wqe_cnt == 0) {
133 mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
134 qp->ibqp.qp_type);
135 return -EINVAL;
136 }
137
138 offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
139 wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
140
141 if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
142 return -EINVAL;
143
144 if (offset > umem->length ||
145 (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
146 return -EINVAL;
147
148 first_copy_length = min_t(u32, offset + length, wq_end) - offset;
149 ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
150 if (ret)
151 return ret;
152
153 if (send) {
154 struct mlx5_wqe_ctrl_seg *ctrl = buffer;
155 int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
156
157 wqe_length = ds * MLX5_WQE_DS_UNITS;
158 } else {
159 wqe_length = 1 << wq->wqe_shift;
160 }
161
162 if (wqe_length <= first_copy_length)
163 return first_copy_length;
164
165 ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
166 wqe_length - first_copy_length);
167 if (ret)
168 return ret;
169
170 return wqe_length;
171}
172
Eli Cohene126ba92013-07-07 17:25:49 +0300173static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
174{
175 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
176 struct ib_event event;
177
majd@mellanox.com19098df2016-01-14 19:13:03 +0200178 if (type == MLX5_EVENT_TYPE_PATH_MIG) {
179 /* This event is only valid for trans_qps */
180 to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
181 }
Eli Cohene126ba92013-07-07 17:25:49 +0300182
183 if (ibqp->event_handler) {
184 event.device = ibqp->device;
185 event.element.qp = ibqp;
186 switch (type) {
187 case MLX5_EVENT_TYPE_PATH_MIG:
188 event.event = IB_EVENT_PATH_MIG;
189 break;
190 case MLX5_EVENT_TYPE_COMM_EST:
191 event.event = IB_EVENT_COMM_EST;
192 break;
193 case MLX5_EVENT_TYPE_SQ_DRAINED:
194 event.event = IB_EVENT_SQ_DRAINED;
195 break;
196 case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
197 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
198 break;
199 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
200 event.event = IB_EVENT_QP_FATAL;
201 break;
202 case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
203 event.event = IB_EVENT_PATH_MIG_ERR;
204 break;
205 case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
206 event.event = IB_EVENT_QP_REQ_ERR;
207 break;
208 case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
209 event.event = IB_EVENT_QP_ACCESS_ERR;
210 break;
211 default:
212 pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
213 return;
214 }
215
216 ibqp->event_handler(&event, ibqp->qp_context);
217 }
218}
219
220static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
221 int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
222{
223 int wqe_size;
224 int wq_size;
225
226 /* Sanity check RQ size before proceeding */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300227 if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
Eli Cohene126ba92013-07-07 17:25:49 +0300228 return -EINVAL;
229
230 if (!has_rq) {
231 qp->rq.max_gs = 0;
232 qp->rq.wqe_cnt = 0;
233 qp->rq.wqe_shift = 0;
234 } else {
235 if (ucmd) {
236 qp->rq.wqe_cnt = ucmd->rq_wqe_count;
237 qp->rq.wqe_shift = ucmd->rq_wqe_shift;
238 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
239 qp->rq.max_post = qp->rq.wqe_cnt;
240 } else {
241 wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
242 wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
243 wqe_size = roundup_pow_of_two(wqe_size);
244 wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
245 wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
246 qp->rq.wqe_cnt = wq_size / wqe_size;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300247 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300248 mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
249 wqe_size,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300250 MLX5_CAP_GEN(dev->mdev,
251 max_wqe_sz_rq));
Eli Cohene126ba92013-07-07 17:25:49 +0300252 return -EINVAL;
253 }
254 qp->rq.wqe_shift = ilog2(wqe_size);
255 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
256 qp->rq.max_post = qp->rq.wqe_cnt;
257 }
258 }
259
260 return 0;
261}
262
263static int sq_overhead(enum ib_qp_type qp_type)
264{
Andi Shyti618af382013-07-16 15:35:01 +0200265 int size = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300266
267 switch (qp_type) {
268 case IB_QPT_XRC_INI:
Eli Cohenb125a542013-09-11 16:35:22 +0300269 size += sizeof(struct mlx5_wqe_xrc_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300270 /* fall through */
271 case IB_QPT_RC:
272 size += sizeof(struct mlx5_wqe_ctrl_seg) +
273 sizeof(struct mlx5_wqe_atomic_seg) +
274 sizeof(struct mlx5_wqe_raddr_seg);
275 break;
276
Eli Cohenb125a542013-09-11 16:35:22 +0300277 case IB_QPT_XRC_TGT:
278 return 0;
279
Eli Cohene126ba92013-07-07 17:25:49 +0300280 case IB_QPT_UC:
Eli Cohenb125a542013-09-11 16:35:22 +0300281 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohen9e65dc32014-01-28 14:52:47 +0200282 sizeof(struct mlx5_wqe_raddr_seg) +
283 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
284 sizeof(struct mlx5_mkey_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300285 break;
286
287 case IB_QPT_UD:
288 case IB_QPT_SMI:
289 case IB_QPT_GSI:
Eli Cohenb125a542013-09-11 16:35:22 +0300290 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300291 sizeof(struct mlx5_wqe_datagram_seg);
292 break;
293
294 case MLX5_IB_QPT_REG_UMR:
Eli Cohenb125a542013-09-11 16:35:22 +0300295 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300296 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
297 sizeof(struct mlx5_mkey_seg);
298 break;
299
300 default:
301 return -EINVAL;
302 }
303
304 return size;
305}
306
307static int calc_send_wqe(struct ib_qp_init_attr *attr)
308{
309 int inl_size = 0;
310 int size;
311
312 size = sq_overhead(attr->qp_type);
313 if (size < 0)
314 return size;
315
316 if (attr->cap.max_inline_data) {
317 inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
318 attr->cap.max_inline_data;
319 }
320
321 size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200322 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
323 ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
324 return MLX5_SIG_WQE_SIZE;
325 else
326 return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
Eli Cohene126ba92013-07-07 17:25:49 +0300327}
328
329static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
330 struct mlx5_ib_qp *qp)
331{
332 int wqe_size;
333 int wq_size;
334
335 if (!attr->cap.max_send_wr)
336 return 0;
337
338 wqe_size = calc_send_wqe(attr);
339 mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
340 if (wqe_size < 0)
341 return wqe_size;
342
Saeed Mahameed938fe832015-05-28 22:28:41 +0300343 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohenb125a542013-09-11 16:35:22 +0300344 mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300345 wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300346 return -EINVAL;
347 }
348
349 qp->max_inline_data = wqe_size - sq_overhead(attr->qp_type) -
350 sizeof(struct mlx5_wqe_inline_seg);
351 attr->cap.max_inline_data = qp->max_inline_data;
352
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200353 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
354 qp->signature_en = true;
355
Eli Cohene126ba92013-07-07 17:25:49 +0300356 wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
357 qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300358 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Eli Cohenb125a542013-09-11 16:35:22 +0300359 mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300360 qp->sq.wqe_cnt,
361 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohenb125a542013-09-11 16:35:22 +0300362 return -ENOMEM;
363 }
Eli Cohene126ba92013-07-07 17:25:49 +0300364 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
365 qp->sq.max_gs = attr->cap.max_send_sge;
Eli Cohenb125a542013-09-11 16:35:22 +0300366 qp->sq.max_post = wq_size / wqe_size;
367 attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +0300368
369 return wq_size;
370}
371
372static int set_user_buf_size(struct mlx5_ib_dev *dev,
373 struct mlx5_ib_qp *qp,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200374 struct mlx5_ib_create_qp *ucmd,
375 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300376{
377 int desc_sz = 1 << qp->sq.wqe_shift;
378
Saeed Mahameed938fe832015-05-28 22:28:41 +0300379 if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300380 mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300381 desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300382 return -EINVAL;
383 }
384
385 if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
386 mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
387 ucmd->sq_wqe_count, ucmd->sq_wqe_count);
388 return -EINVAL;
389 }
390
391 qp->sq.wqe_cnt = ucmd->sq_wqe_count;
392
Saeed Mahameed938fe832015-05-28 22:28:41 +0300393 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Eli Cohene126ba92013-07-07 17:25:49 +0300394 mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300395 qp->sq.wqe_cnt,
396 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohene126ba92013-07-07 17:25:49 +0300397 return -EINVAL;
398 }
399
majd@mellanox.com19098df2016-01-14 19:13:03 +0200400 base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
401 (qp->sq.wqe_cnt << 6);
Eli Cohene126ba92013-07-07 17:25:49 +0300402
403 return 0;
404}
405
406static int qp_has_rq(struct ib_qp_init_attr *attr)
407{
408 if (attr->qp_type == IB_QPT_XRC_INI ||
409 attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
410 attr->qp_type == MLX5_IB_QPT_REG_UMR ||
411 !attr->cap.max_recv_wr)
412 return 0;
413
414 return 1;
415}
416
Eli Cohenc1be5232014-01-14 17:45:12 +0200417static int first_med_uuar(void)
418{
419 return 1;
420}
421
422static int next_uuar(int n)
423{
424 n++;
425
426 while (((n % 4) & 2))
427 n++;
428
429 return n;
430}
431
432static int num_med_uuar(struct mlx5_uuar_info *uuari)
433{
434 int n;
435
436 n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
437 uuari->num_low_latency_uuars - 1;
438
439 return n >= 0 ? n : 0;
440}
441
442static int max_uuari(struct mlx5_uuar_info *uuari)
443{
444 return uuari->num_uars * 4;
445}
446
447static int first_hi_uuar(struct mlx5_uuar_info *uuari)
448{
449 int med;
450 int i;
451 int t;
452
453 med = num_med_uuar(uuari);
454 for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
455 t++;
456 if (t == med)
457 return next_uuar(i);
458 }
459
460 return 0;
461}
462
Eli Cohene126ba92013-07-07 17:25:49 +0300463static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
464{
Eli Cohene126ba92013-07-07 17:25:49 +0300465 int i;
466
Eli Cohenc1be5232014-01-14 17:45:12 +0200467 for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300468 if (!test_bit(i, uuari->bitmap)) {
469 set_bit(i, uuari->bitmap);
470 uuari->count[i]++;
471 return i;
472 }
473 }
474
475 return -ENOMEM;
476}
477
478static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
479{
Eli Cohenc1be5232014-01-14 17:45:12 +0200480 int minidx = first_med_uuar();
Eli Cohene126ba92013-07-07 17:25:49 +0300481 int i;
482
Eli Cohenc1be5232014-01-14 17:45:12 +0200483 for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300484 if (uuari->count[i] < uuari->count[minidx])
485 minidx = i;
486 }
487
488 uuari->count[minidx]++;
489 return minidx;
490}
491
492static int alloc_uuar(struct mlx5_uuar_info *uuari,
493 enum mlx5_ib_latency_class lat)
494{
495 int uuarn = -EINVAL;
496
497 mutex_lock(&uuari->lock);
498 switch (lat) {
499 case MLX5_IB_LATENCY_CLASS_LOW:
500 uuarn = 0;
501 uuari->count[uuarn]++;
502 break;
503
504 case MLX5_IB_LATENCY_CLASS_MEDIUM:
Eli Cohen78c0f982014-01-30 13:49:48 +0200505 if (uuari->ver < 2)
506 uuarn = -ENOMEM;
507 else
508 uuarn = alloc_med_class_uuar(uuari);
Eli Cohene126ba92013-07-07 17:25:49 +0300509 break;
510
511 case MLX5_IB_LATENCY_CLASS_HIGH:
Eli Cohen78c0f982014-01-30 13:49:48 +0200512 if (uuari->ver < 2)
513 uuarn = -ENOMEM;
514 else
515 uuarn = alloc_high_class_uuar(uuari);
Eli Cohene126ba92013-07-07 17:25:49 +0300516 break;
517
518 case MLX5_IB_LATENCY_CLASS_FAST_PATH:
519 uuarn = 2;
520 break;
521 }
522 mutex_unlock(&uuari->lock);
523
524 return uuarn;
525}
526
527static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
528{
529 clear_bit(uuarn, uuari->bitmap);
530 --uuari->count[uuarn];
531}
532
533static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
534{
535 clear_bit(uuarn, uuari->bitmap);
536 --uuari->count[uuarn];
537}
538
539static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
540{
541 int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
542 int high_uuar = nuuars - uuari->num_low_latency_uuars;
543
544 mutex_lock(&uuari->lock);
545 if (uuarn == 0) {
546 --uuari->count[uuarn];
547 goto out;
548 }
549
550 if (uuarn < high_uuar) {
551 free_med_class_uuar(uuari, uuarn);
552 goto out;
553 }
554
555 free_high_class_uuar(uuari, uuarn);
556
557out:
558 mutex_unlock(&uuari->lock);
559}
560
561static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
562{
563 switch (state) {
564 case IB_QPS_RESET: return MLX5_QP_STATE_RST;
565 case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
566 case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
567 case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
568 case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
569 case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
570 case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
571 default: return -1;
572 }
573}
574
575static int to_mlx5_st(enum ib_qp_type type)
576{
577 switch (type) {
578 case IB_QPT_RC: return MLX5_QP_ST_RC;
579 case IB_QPT_UC: return MLX5_QP_ST_UC;
580 case IB_QPT_UD: return MLX5_QP_ST_UD;
581 case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
582 case IB_QPT_XRC_INI:
583 case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
584 case IB_QPT_SMI: return MLX5_QP_ST_QP0;
585 case IB_QPT_GSI: return MLX5_QP_ST_QP1;
586 case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
587 case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
588 case IB_QPT_RAW_PACKET:
589 case IB_QPT_MAX:
590 default: return -EINVAL;
591 }
592}
593
594static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
595{
596 return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
597}
598
majd@mellanox.com19098df2016-01-14 19:13:03 +0200599static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
600 struct ib_pd *pd,
601 unsigned long addr, size_t size,
602 struct ib_umem **umem,
603 int *npages, int *page_shift, int *ncont,
604 u32 *offset)
605{
606 int err;
607
608 *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
609 if (IS_ERR(*umem)) {
610 mlx5_ib_dbg(dev, "umem_get failed\n");
611 return PTR_ERR(*umem);
612 }
613
614 mlx5_ib_cont_pages(*umem, addr, npages, page_shift, ncont, NULL);
615
616 err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
617 if (err) {
618 mlx5_ib_warn(dev, "bad offset\n");
619 goto err_umem;
620 }
621
622 mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
623 addr, size, *npages, *page_shift, *ncont, *offset);
624
625 return 0;
626
627err_umem:
628 ib_umem_release(*umem);
629 *umem = NULL;
630
631 return err;
632}
633
Eli Cohene126ba92013-07-07 17:25:49 +0300634static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
635 struct mlx5_ib_qp *qp, struct ib_udata *udata,
636 struct mlx5_create_qp_mbox_in **in,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200637 struct mlx5_ib_create_qp_resp *resp, int *inlen,
638 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300639{
640 struct mlx5_ib_ucontext *context;
641 struct mlx5_ib_create_qp ucmd;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200642 struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200643 int page_shift = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300644 int uar_index;
645 int npages;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200646 u32 offset = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300647 int uuarn;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200648 int ncont = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300649 int err;
650
651 err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
652 if (err) {
653 mlx5_ib_dbg(dev, "copy failed\n");
654 return err;
655 }
656
657 context = to_mucontext(pd->uobject->context);
658 /*
659 * TBD: should come from the verbs when we have the API
660 */
Leon Romanovsky051f2632015-12-20 12:16:11 +0200661 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
662 /* In CROSS_CHANNEL CQ and QP must use the same UAR */
663 uuarn = MLX5_CROSS_CHANNEL_UUAR;
664 else {
665 uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
Eli Cohene126ba92013-07-07 17:25:49 +0300666 if (uuarn < 0) {
Leon Romanovsky051f2632015-12-20 12:16:11 +0200667 mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
668 mlx5_ib_dbg(dev, "reverting to medium latency\n");
669 uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
Eli Cohenc1be5232014-01-14 17:45:12 +0200670 if (uuarn < 0) {
Leon Romanovsky051f2632015-12-20 12:16:11 +0200671 mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
672 mlx5_ib_dbg(dev, "reverting to high latency\n");
673 uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
674 if (uuarn < 0) {
675 mlx5_ib_warn(dev, "uuar allocation failed\n");
676 return uuarn;
677 }
Eli Cohenc1be5232014-01-14 17:45:12 +0200678 }
Eli Cohene126ba92013-07-07 17:25:49 +0300679 }
680 }
681
682 uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
683 mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
684
Haggai Eran48fea832014-05-22 14:50:11 +0300685 qp->rq.offset = 0;
686 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
687 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
688
majd@mellanox.com19098df2016-01-14 19:13:03 +0200689 err = set_user_buf_size(dev, qp, &ucmd, base);
Eli Cohene126ba92013-07-07 17:25:49 +0300690 if (err)
691 goto err_uuar;
692
majd@mellanox.com19098df2016-01-14 19:13:03 +0200693 if (ucmd.buf_addr && ubuffer->buf_size) {
694 ubuffer->buf_addr = ucmd.buf_addr;
695 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
696 ubuffer->buf_size,
697 &ubuffer->umem, &npages, &page_shift,
698 &ncont, &offset);
699 if (err)
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200700 goto err_uuar;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200701 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +0200702 ubuffer->umem = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300703 }
Eli Cohene126ba92013-07-07 17:25:49 +0300704
705 *inlen = sizeof(**in) + sizeof(*(*in)->pas) * ncont;
706 *in = mlx5_vzalloc(*inlen);
707 if (!*in) {
708 err = -ENOMEM;
709 goto err_umem;
710 }
majd@mellanox.com19098df2016-01-14 19:13:03 +0200711 if (ubuffer->umem)
712 mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift,
713 (*in)->pas, 0);
Eli Cohene126ba92013-07-07 17:25:49 +0300714 (*in)->ctx.log_pg_sz_remote_qpn =
Eli Cohen1b77d2b2013-10-24 12:01:03 +0300715 cpu_to_be32((page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
Eli Cohene126ba92013-07-07 17:25:49 +0300716 (*in)->ctx.params2 = cpu_to_be32(offset << 6);
717
718 (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
719 resp->uuar_index = uuarn;
720 qp->uuarn = uuarn;
721
722 err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
723 if (err) {
724 mlx5_ib_dbg(dev, "map failed\n");
725 goto err_free;
726 }
727
728 err = ib_copy_to_udata(udata, resp, sizeof(*resp));
729 if (err) {
730 mlx5_ib_dbg(dev, "copy failed\n");
731 goto err_unmap;
732 }
733 qp->create_type = MLX5_QP_USER;
734
735 return 0;
736
737err_unmap:
738 mlx5_ib_db_unmap_user(context, &qp->db);
739
740err_free:
Al Viro479163f2014-11-20 08:13:57 +0000741 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +0300742
743err_umem:
majd@mellanox.com19098df2016-01-14 19:13:03 +0200744 if (ubuffer->umem)
745 ib_umem_release(ubuffer->umem);
Eli Cohene126ba92013-07-07 17:25:49 +0300746
747err_uuar:
748 free_uuar(&context->uuari, uuarn);
749 return err;
750}
751
majd@mellanox.com19098df2016-01-14 19:13:03 +0200752static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp,
753 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300754{
755 struct mlx5_ib_ucontext *context;
756
757 context = to_mucontext(pd->uobject->context);
758 mlx5_ib_db_unmap_user(context, &qp->db);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200759 if (base->ubuffer.umem)
760 ib_umem_release(base->ubuffer.umem);
Eli Cohene126ba92013-07-07 17:25:49 +0300761 free_uuar(&context->uuari, qp->uuarn);
762}
763
764static int create_kernel_qp(struct mlx5_ib_dev *dev,
765 struct ib_qp_init_attr *init_attr,
766 struct mlx5_ib_qp *qp,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200767 struct mlx5_create_qp_mbox_in **in, int *inlen,
768 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300769{
770 enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
771 struct mlx5_uuar_info *uuari;
772 int uar_index;
773 int uuarn;
774 int err;
775
Jack Morgenstein9603b612014-07-28 23:30:22 +0300776 uuari = &dev->mdev->priv.uuari;
Or Gerlitz652c1a02014-06-25 16:44:14 +0300777 if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN | IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200778 return -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300779
780 if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
781 lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
782
783 uuarn = alloc_uuar(uuari, lc);
784 if (uuarn < 0) {
785 mlx5_ib_dbg(dev, "\n");
786 return -ENOMEM;
787 }
788
789 qp->bf = &uuari->bfs[uuarn];
790 uar_index = qp->bf->uar->index;
791
792 err = calc_sq_size(dev, init_attr, qp);
793 if (err < 0) {
794 mlx5_ib_dbg(dev, "err %d\n", err);
795 goto err_uuar;
796 }
797
798 qp->rq.offset = 0;
799 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200800 base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
Eli Cohene126ba92013-07-07 17:25:49 +0300801
majd@mellanox.com19098df2016-01-14 19:13:03 +0200802 err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300803 if (err) {
804 mlx5_ib_dbg(dev, "err %d\n", err);
805 goto err_uuar;
806 }
807
808 qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
809 *inlen = sizeof(**in) + sizeof(*(*in)->pas) * qp->buf.npages;
810 *in = mlx5_vzalloc(*inlen);
811 if (!*in) {
812 err = -ENOMEM;
813 goto err_buf;
814 }
815 (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
Eli Cohen1b77d2b2013-10-24 12:01:03 +0300816 (*in)->ctx.log_pg_sz_remote_qpn =
817 cpu_to_be32((qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
Eli Cohene126ba92013-07-07 17:25:49 +0300818 /* Set "fast registration enabled" for all kernel QPs */
819 (*in)->ctx.params1 |= cpu_to_be32(1 << 11);
820 (*in)->ctx.sq_crq_size |= cpu_to_be16(1 << 4);
821
822 mlx5_fill_page_array(&qp->buf, (*in)->pas);
823
Jack Morgenstein9603b612014-07-28 23:30:22 +0300824 err = mlx5_db_alloc(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300825 if (err) {
826 mlx5_ib_dbg(dev, "err %d\n", err);
827 goto err_free;
828 }
829
Eli Cohene126ba92013-07-07 17:25:49 +0300830 qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
831 qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
832 qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
833 qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
834 qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
835
836 if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
837 !qp->sq.w_list || !qp->sq.wqe_head) {
838 err = -ENOMEM;
839 goto err_wrid;
840 }
841 qp->create_type = MLX5_QP_KERNEL;
842
843 return 0;
844
845err_wrid:
Jack Morgenstein9603b612014-07-28 23:30:22 +0300846 mlx5_db_free(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300847 kfree(qp->sq.wqe_head);
848 kfree(qp->sq.w_list);
849 kfree(qp->sq.wrid);
850 kfree(qp->sq.wr_data);
851 kfree(qp->rq.wrid);
852
853err_free:
Al Viro479163f2014-11-20 08:13:57 +0000854 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +0300855
856err_buf:
Jack Morgenstein9603b612014-07-28 23:30:22 +0300857 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300858
859err_uuar:
Jack Morgenstein9603b612014-07-28 23:30:22 +0300860 free_uuar(&dev->mdev->priv.uuari, uuarn);
Eli Cohene126ba92013-07-07 17:25:49 +0300861 return err;
862}
863
864static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
865{
Jack Morgenstein9603b612014-07-28 23:30:22 +0300866 mlx5_db_free(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300867 kfree(qp->sq.wqe_head);
868 kfree(qp->sq.w_list);
869 kfree(qp->sq.wrid);
870 kfree(qp->sq.wr_data);
871 kfree(qp->rq.wrid);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300872 mlx5_buf_free(dev->mdev, &qp->buf);
873 free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
Eli Cohene126ba92013-07-07 17:25:49 +0300874}
875
876static __be32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
877{
878 if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
879 (attr->qp_type == IB_QPT_XRC_INI))
880 return cpu_to_be32(MLX5_SRQ_RQ);
881 else if (!qp->has_rq)
882 return cpu_to_be32(MLX5_ZERO_LEN_RQ);
883 else
884 return cpu_to_be32(MLX5_NON_ZERO_RQ);
885}
886
887static int is_connected(enum ib_qp_type qp_type)
888{
889 if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
890 return 1;
891
892 return 0;
893}
894
895static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
896 struct ib_qp_init_attr *init_attr,
897 struct ib_udata *udata, struct mlx5_ib_qp *qp)
898{
899 struct mlx5_ib_resources *devr = &dev->devr;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300900 struct mlx5_core_dev *mdev = dev->mdev;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200901 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Eli Cohene126ba92013-07-07 17:25:49 +0300902 struct mlx5_ib_create_qp_resp resp;
903 struct mlx5_create_qp_mbox_in *in;
904 struct mlx5_ib_create_qp ucmd;
905 int inlen = sizeof(*in);
906 int err;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200907 u32 uidx = MLX5_IB_DEFAULT_UIDX;
908 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300909
Haggai Eran6aec21f2014-12-11 17:04:23 +0200910 mlx5_ib_odp_create_qp(qp);
911
Eli Cohene126ba92013-07-07 17:25:49 +0300912 mutex_init(&qp->mutex);
913 spin_lock_init(&qp->sq.lock);
914 spin_lock_init(&qp->rq.lock);
915
Eli Cohenf360d882014-04-02 00:10:16 +0300916 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
Saeed Mahameed938fe832015-05-28 22:28:41 +0300917 if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
Eli Cohenf360d882014-04-02 00:10:16 +0300918 mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
919 return -EINVAL;
920 } else {
921 qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
922 }
923 }
924
Leon Romanovsky051f2632015-12-20 12:16:11 +0200925 if (init_attr->create_flags &
926 (IB_QP_CREATE_CROSS_CHANNEL |
927 IB_QP_CREATE_MANAGED_SEND |
928 IB_QP_CREATE_MANAGED_RECV)) {
929 if (!MLX5_CAP_GEN(mdev, cd)) {
930 mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
931 return -EINVAL;
932 }
933 if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
934 qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
935 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
936 qp->flags |= MLX5_IB_QP_MANAGED_SEND;
937 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
938 qp->flags |= MLX5_IB_QP_MANAGED_RECV;
939 }
Eli Cohene126ba92013-07-07 17:25:49 +0300940 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
941 qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
942
943 if (pd && pd->uobject) {
944 if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
945 mlx5_ib_dbg(dev, "copy failed\n");
946 return -EFAULT;
947 }
948
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200949 err = get_qp_user_index(to_mucontext(pd->uobject->context),
950 &ucmd, udata->inlen, &uidx);
951 if (err)
952 return err;
953
Eli Cohene126ba92013-07-07 17:25:49 +0300954 qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
955 qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
956 } else {
957 qp->wq_sig = !!wq_signature;
958 }
959
960 qp->has_rq = qp_has_rq(init_attr);
961 err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
962 qp, (pd && pd->uobject) ? &ucmd : NULL);
963 if (err) {
964 mlx5_ib_dbg(dev, "err %d\n", err);
965 return err;
966 }
967
968 if (pd) {
969 if (pd->uobject) {
Saeed Mahameed938fe832015-05-28 22:28:41 +0300970 __u32 max_wqes =
971 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Eli Cohene126ba92013-07-07 17:25:49 +0300972 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
973 if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
974 ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
975 mlx5_ib_dbg(dev, "invalid rq params\n");
976 return -EINVAL;
977 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300978 if (ucmd.sq_wqe_count > max_wqes) {
Eli Cohene126ba92013-07-07 17:25:49 +0300979 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300980 ucmd.sq_wqe_count, max_wqes);
Eli Cohene126ba92013-07-07 17:25:49 +0300981 return -EINVAL;
982 }
majd@mellanox.com19098df2016-01-14 19:13:03 +0200983 err = create_user_qp(dev, pd, qp, udata, &in, &resp,
984 &inlen, base);
Eli Cohene126ba92013-07-07 17:25:49 +0300985 if (err)
986 mlx5_ib_dbg(dev, "err %d\n", err);
987 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +0200988 err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
989 base);
Eli Cohene126ba92013-07-07 17:25:49 +0300990 if (err)
991 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohene126ba92013-07-07 17:25:49 +0300992 }
993
994 if (err)
995 return err;
996 } else {
997 in = mlx5_vzalloc(sizeof(*in));
998 if (!in)
999 return -ENOMEM;
1000
1001 qp->create_type = MLX5_QP_EMPTY;
1002 }
1003
1004 if (is_sqp(init_attr->qp_type))
1005 qp->port = init_attr->port_num;
1006
1007 in->ctx.flags = cpu_to_be32(to_mlx5_st(init_attr->qp_type) << 16 |
1008 MLX5_QP_PM_MIGRATED << 11);
1009
1010 if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
1011 in->ctx.flags_pd = cpu_to_be32(to_mpd(pd ? pd : devr->p0)->pdn);
1012 else
1013 in->ctx.flags_pd = cpu_to_be32(MLX5_QP_LAT_SENSITIVE);
1014
1015 if (qp->wq_sig)
1016 in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_ENABLE_SIG);
1017
Eli Cohenf360d882014-04-02 00:10:16 +03001018 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
1019 in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_BLOCK_MCAST);
1020
Leon Romanovsky051f2632015-12-20 12:16:11 +02001021 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
1022 in->ctx.params2 |= cpu_to_be32(MLX5_QP_BIT_CC_MASTER);
1023 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
1024 in->ctx.params2 |= cpu_to_be32(MLX5_QP_BIT_CC_SLAVE_SEND);
1025 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
1026 in->ctx.params2 |= cpu_to_be32(MLX5_QP_BIT_CC_SLAVE_RECV);
1027
Eli Cohene126ba92013-07-07 17:25:49 +03001028 if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
1029 int rcqe_sz;
1030 int scqe_sz;
1031
1032 rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
1033 scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
1034
1035 if (rcqe_sz == 128)
1036 in->ctx.cs_res = MLX5_RES_SCAT_DATA64_CQE;
1037 else
1038 in->ctx.cs_res = MLX5_RES_SCAT_DATA32_CQE;
1039
1040 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
1041 if (scqe_sz == 128)
1042 in->ctx.cs_req = MLX5_REQ_SCAT_DATA64_CQE;
1043 else
1044 in->ctx.cs_req = MLX5_REQ_SCAT_DATA32_CQE;
1045 }
1046 }
1047
1048 if (qp->rq.wqe_cnt) {
1049 in->ctx.rq_size_stride = (qp->rq.wqe_shift - 4);
1050 in->ctx.rq_size_stride |= ilog2(qp->rq.wqe_cnt) << 3;
1051 }
1052
1053 in->ctx.rq_type_srqn = get_rx_type(qp, init_attr);
1054
1055 if (qp->sq.wqe_cnt)
1056 in->ctx.sq_crq_size |= cpu_to_be16(ilog2(qp->sq.wqe_cnt) << 11);
1057 else
1058 in->ctx.sq_crq_size |= cpu_to_be16(0x8000);
1059
1060 /* Set default resources */
1061 switch (init_attr->qp_type) {
1062 case IB_QPT_XRC_TGT:
1063 in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
1064 in->ctx.cqn_send = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
1065 in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
1066 in->ctx.xrcd = cpu_to_be32(to_mxrcd(init_attr->xrcd)->xrcdn);
1067 break;
1068 case IB_QPT_XRC_INI:
1069 in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
1070 in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
1071 in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
1072 break;
1073 default:
1074 if (init_attr->srq) {
1075 in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x0)->xrcdn);
1076 in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(init_attr->srq)->msrq.srqn);
1077 } else {
1078 in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03001079 in->ctx.rq_type_srqn |=
1080 cpu_to_be32(to_msrq(devr->s1)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001081 }
1082 }
1083
1084 if (init_attr->send_cq)
1085 in->ctx.cqn_send = cpu_to_be32(to_mcq(init_attr->send_cq)->mcq.cqn);
1086
1087 if (init_attr->recv_cq)
1088 in->ctx.cqn_recv = cpu_to_be32(to_mcq(init_attr->recv_cq)->mcq.cqn);
1089
1090 in->ctx.db_rec_addr = cpu_to_be64(qp->db.dma);
1091
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001092 if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1) {
1093 qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
1094 /* 0xffffff means we ask to work with cqe version 0 */
1095 MLX5_SET(qpc, qpc, user_index, uidx);
1096 }
1097
majd@mellanox.com19098df2016-01-14 19:13:03 +02001098 err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001099 if (err) {
1100 mlx5_ib_dbg(dev, "create qp failed\n");
1101 goto err_create;
1102 }
1103
Al Viro479163f2014-11-20 08:13:57 +00001104 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001105
majd@mellanox.com19098df2016-01-14 19:13:03 +02001106 base->container_mibqp = qp;
1107 base->mqp.event = mlx5_ib_qp_event;
Eli Cohene126ba92013-07-07 17:25:49 +03001108
1109 return 0;
1110
1111err_create:
1112 if (qp->create_type == MLX5_QP_USER)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001113 destroy_qp_user(pd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001114 else if (qp->create_type == MLX5_QP_KERNEL)
1115 destroy_qp_kernel(dev, qp);
1116
Al Viro479163f2014-11-20 08:13:57 +00001117 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001118 return err;
1119}
1120
1121static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1122 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
1123{
1124 if (send_cq) {
1125 if (recv_cq) {
1126 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
1127 spin_lock_irq(&send_cq->lock);
1128 spin_lock_nested(&recv_cq->lock,
1129 SINGLE_DEPTH_NESTING);
1130 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
1131 spin_lock_irq(&send_cq->lock);
1132 __acquire(&recv_cq->lock);
1133 } else {
1134 spin_lock_irq(&recv_cq->lock);
1135 spin_lock_nested(&send_cq->lock,
1136 SINGLE_DEPTH_NESTING);
1137 }
1138 } else {
1139 spin_lock_irq(&send_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001140 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001141 }
1142 } else if (recv_cq) {
1143 spin_lock_irq(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001144 __acquire(&send_cq->lock);
1145 } else {
1146 __acquire(&send_cq->lock);
1147 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001148 }
1149}
1150
1151static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1152 __releases(&send_cq->lock) __releases(&recv_cq->lock)
1153{
1154 if (send_cq) {
1155 if (recv_cq) {
1156 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
1157 spin_unlock(&recv_cq->lock);
1158 spin_unlock_irq(&send_cq->lock);
1159 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
1160 __release(&recv_cq->lock);
1161 spin_unlock_irq(&send_cq->lock);
1162 } else {
1163 spin_unlock(&send_cq->lock);
1164 spin_unlock_irq(&recv_cq->lock);
1165 }
1166 } else {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001167 __release(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001168 spin_unlock_irq(&send_cq->lock);
1169 }
1170 } else if (recv_cq) {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001171 __release(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001172 spin_unlock_irq(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001173 } else {
1174 __release(&recv_cq->lock);
1175 __release(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001176 }
1177}
1178
1179static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
1180{
1181 return to_mpd(qp->ibqp.pd);
1182}
1183
1184static void get_cqs(struct mlx5_ib_qp *qp,
1185 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
1186{
1187 switch (qp->ibqp.qp_type) {
1188 case IB_QPT_XRC_TGT:
1189 *send_cq = NULL;
1190 *recv_cq = NULL;
1191 break;
1192 case MLX5_IB_QPT_REG_UMR:
1193 case IB_QPT_XRC_INI:
1194 *send_cq = to_mcq(qp->ibqp.send_cq);
1195 *recv_cq = NULL;
1196 break;
1197
1198 case IB_QPT_SMI:
1199 case IB_QPT_GSI:
1200 case IB_QPT_RC:
1201 case IB_QPT_UC:
1202 case IB_QPT_UD:
1203 case IB_QPT_RAW_IPV6:
1204 case IB_QPT_RAW_ETHERTYPE:
1205 *send_cq = to_mcq(qp->ibqp.send_cq);
1206 *recv_cq = to_mcq(qp->ibqp.recv_cq);
1207 break;
1208
1209 case IB_QPT_RAW_PACKET:
1210 case IB_QPT_MAX:
1211 default:
1212 *send_cq = NULL;
1213 *recv_cq = NULL;
1214 break;
1215 }
1216}
1217
1218static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1219{
1220 struct mlx5_ib_cq *send_cq, *recv_cq;
1221 struct mlx5_modify_qp_mbox_in *in;
majd@mellanox.com19098df2016-01-14 19:13:03 +02001222 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Eli Cohene126ba92013-07-07 17:25:49 +03001223 int err;
1224
1225 in = kzalloc(sizeof(*in), GFP_KERNEL);
1226 if (!in)
1227 return;
Eli Cohen7bef7ad2015-04-02 17:07:21 +03001228
Haggai Eran6aec21f2014-12-11 17:04:23 +02001229 if (qp->state != IB_QPS_RESET) {
1230 mlx5_ib_qp_disable_pagefaults(qp);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001231 if (mlx5_core_qp_modify(dev->mdev, to_mlx5_state(qp->state),
majd@mellanox.com19098df2016-01-14 19:13:03 +02001232 MLX5_QP_STATE_RST, in, 0,
1233 &base->mqp))
Eli Cohene126ba92013-07-07 17:25:49 +03001234 mlx5_ib_warn(dev, "mlx5_ib: modify QP %06x to RESET failed\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02001235 base->mqp.qpn);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001236 }
Eli Cohene126ba92013-07-07 17:25:49 +03001237
1238 get_cqs(qp, &send_cq, &recv_cq);
1239
1240 if (qp->create_type == MLX5_QP_KERNEL) {
1241 mlx5_ib_lock_cqs(send_cq, recv_cq);
majd@mellanox.com19098df2016-01-14 19:13:03 +02001242 __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03001243 qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
1244 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001245 __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
1246 NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03001247 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1248 }
1249
majd@mellanox.com19098df2016-01-14 19:13:03 +02001250 err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
Eli Cohene126ba92013-07-07 17:25:49 +03001251 if (err)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001252 mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n", base->mqp.qpn);
Eli Cohene126ba92013-07-07 17:25:49 +03001253 kfree(in);
1254
1255
1256 if (qp->create_type == MLX5_QP_KERNEL)
1257 destroy_qp_kernel(dev, qp);
1258 else if (qp->create_type == MLX5_QP_USER)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001259 destroy_qp_user(&get_pd(qp)->ibpd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001260}
1261
1262static const char *ib_qp_type_str(enum ib_qp_type type)
1263{
1264 switch (type) {
1265 case IB_QPT_SMI:
1266 return "IB_QPT_SMI";
1267 case IB_QPT_GSI:
1268 return "IB_QPT_GSI";
1269 case IB_QPT_RC:
1270 return "IB_QPT_RC";
1271 case IB_QPT_UC:
1272 return "IB_QPT_UC";
1273 case IB_QPT_UD:
1274 return "IB_QPT_UD";
1275 case IB_QPT_RAW_IPV6:
1276 return "IB_QPT_RAW_IPV6";
1277 case IB_QPT_RAW_ETHERTYPE:
1278 return "IB_QPT_RAW_ETHERTYPE";
1279 case IB_QPT_XRC_INI:
1280 return "IB_QPT_XRC_INI";
1281 case IB_QPT_XRC_TGT:
1282 return "IB_QPT_XRC_TGT";
1283 case IB_QPT_RAW_PACKET:
1284 return "IB_QPT_RAW_PACKET";
1285 case MLX5_IB_QPT_REG_UMR:
1286 return "MLX5_IB_QPT_REG_UMR";
1287 case IB_QPT_MAX:
1288 default:
1289 return "Invalid QP type";
1290 }
1291}
1292
1293struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
1294 struct ib_qp_init_attr *init_attr,
1295 struct ib_udata *udata)
1296{
1297 struct mlx5_ib_dev *dev;
1298 struct mlx5_ib_qp *qp;
1299 u16 xrcdn = 0;
1300 int err;
1301
1302 if (pd) {
1303 dev = to_mdev(pd->device);
1304 } else {
1305 /* being cautious here */
1306 if (init_attr->qp_type != IB_QPT_XRC_TGT &&
1307 init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
1308 pr_warn("%s: no PD for transport %s\n", __func__,
1309 ib_qp_type_str(init_attr->qp_type));
1310 return ERR_PTR(-EINVAL);
1311 }
1312 dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
1313 }
1314
1315 switch (init_attr->qp_type) {
1316 case IB_QPT_XRC_TGT:
1317 case IB_QPT_XRC_INI:
Saeed Mahameed938fe832015-05-28 22:28:41 +03001318 if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03001319 mlx5_ib_dbg(dev, "XRC not supported\n");
1320 return ERR_PTR(-ENOSYS);
1321 }
1322 init_attr->recv_cq = NULL;
1323 if (init_attr->qp_type == IB_QPT_XRC_TGT) {
1324 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
1325 init_attr->send_cq = NULL;
1326 }
1327
1328 /* fall through */
1329 case IB_QPT_RC:
1330 case IB_QPT_UC:
1331 case IB_QPT_UD:
1332 case IB_QPT_SMI:
1333 case IB_QPT_GSI:
1334 case MLX5_IB_QPT_REG_UMR:
1335 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
1336 if (!qp)
1337 return ERR_PTR(-ENOMEM);
1338
1339 err = create_qp_common(dev, pd, init_attr, udata, qp);
1340 if (err) {
1341 mlx5_ib_dbg(dev, "create_qp_common failed\n");
1342 kfree(qp);
1343 return ERR_PTR(err);
1344 }
1345
1346 if (is_qp0(init_attr->qp_type))
1347 qp->ibqp.qp_num = 0;
1348 else if (is_qp1(init_attr->qp_type))
1349 qp->ibqp.qp_num = 1;
1350 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02001351 qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
Eli Cohene126ba92013-07-07 17:25:49 +03001352
1353 mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02001354 qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
1355 to_mcq(init_attr->recv_cq)->mcq.cqn,
Eli Cohene126ba92013-07-07 17:25:49 +03001356 to_mcq(init_attr->send_cq)->mcq.cqn);
1357
majd@mellanox.com19098df2016-01-14 19:13:03 +02001358 qp->trans_qp.xrcdn = xrcdn;
Eli Cohene126ba92013-07-07 17:25:49 +03001359
1360 break;
1361
1362 case IB_QPT_RAW_IPV6:
1363 case IB_QPT_RAW_ETHERTYPE:
1364 case IB_QPT_RAW_PACKET:
1365 case IB_QPT_MAX:
1366 default:
1367 mlx5_ib_dbg(dev, "unsupported qp type %d\n",
1368 init_attr->qp_type);
1369 /* Don't support raw QPs */
1370 return ERR_PTR(-EINVAL);
1371 }
1372
1373 return &qp->ibqp;
1374}
1375
1376int mlx5_ib_destroy_qp(struct ib_qp *qp)
1377{
1378 struct mlx5_ib_dev *dev = to_mdev(qp->device);
1379 struct mlx5_ib_qp *mqp = to_mqp(qp);
1380
1381 destroy_qp_common(dev, mqp);
1382
1383 kfree(mqp);
1384
1385 return 0;
1386}
1387
1388static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
1389 int attr_mask)
1390{
1391 u32 hw_access_flags = 0;
1392 u8 dest_rd_atomic;
1393 u32 access_flags;
1394
1395 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1396 dest_rd_atomic = attr->max_dest_rd_atomic;
1397 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02001398 dest_rd_atomic = qp->trans_qp.resp_depth;
Eli Cohene126ba92013-07-07 17:25:49 +03001399
1400 if (attr_mask & IB_QP_ACCESS_FLAGS)
1401 access_flags = attr->qp_access_flags;
1402 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02001403 access_flags = qp->trans_qp.atomic_rd_en;
Eli Cohene126ba92013-07-07 17:25:49 +03001404
1405 if (!dest_rd_atomic)
1406 access_flags &= IB_ACCESS_REMOTE_WRITE;
1407
1408 if (access_flags & IB_ACCESS_REMOTE_READ)
1409 hw_access_flags |= MLX5_QP_BIT_RRE;
1410 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
1411 hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
1412 if (access_flags & IB_ACCESS_REMOTE_WRITE)
1413 hw_access_flags |= MLX5_QP_BIT_RWE;
1414
1415 return cpu_to_be32(hw_access_flags);
1416}
1417
1418enum {
1419 MLX5_PATH_FLAG_FL = 1 << 0,
1420 MLX5_PATH_FLAG_FREE_AR = 1 << 1,
1421 MLX5_PATH_FLAG_COUNTER = 1 << 2,
1422};
1423
1424static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
1425{
1426 if (rate == IB_RATE_PORT_CURRENT) {
1427 return 0;
1428 } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
1429 return -EINVAL;
1430 } else {
1431 while (rate != IB_RATE_2_5_GBPS &&
1432 !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
Saeed Mahameed938fe832015-05-28 22:28:41 +03001433 MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
Eli Cohene126ba92013-07-07 17:25:49 +03001434 --rate;
1435 }
1436
1437 return rate + MLX5_STAT_RATE_OFFSET;
1438}
1439
1440static int mlx5_set_path(struct mlx5_ib_dev *dev, const struct ib_ah_attr *ah,
1441 struct mlx5_qp_path *path, u8 port, int attr_mask,
1442 u32 path_flags, const struct ib_qp_attr *attr)
1443{
Achiad Shochat2811ba52015-12-23 18:47:24 +02001444 enum rdma_link_layer ll = rdma_port_get_link_layer(&dev->ib_dev, port);
Eli Cohene126ba92013-07-07 17:25:49 +03001445 int err;
1446
Eli Cohene126ba92013-07-07 17:25:49 +03001447 if (attr_mask & IB_QP_PKEY_INDEX)
1448 path->pkey_index = attr->pkey_index;
1449
Eli Cohene126ba92013-07-07 17:25:49 +03001450 if (ah->ah_flags & IB_AH_GRH) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001451 if (ah->grh.sgid_index >=
1452 dev->mdev->port_caps[port - 1].gid_table_len) {
Joe Perchesf4f01b52015-05-08 15:58:07 -07001453 pr_err("sgid_index (%u) too large. max is %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +03001454 ah->grh.sgid_index,
1455 dev->mdev->port_caps[port - 1].gid_table_len);
Eli Cohenf83b4262014-09-14 16:47:54 +03001456 return -EINVAL;
1457 }
Achiad Shochat2811ba52015-12-23 18:47:24 +02001458 }
1459
1460 if (ll == IB_LINK_LAYER_ETHERNET) {
1461 if (!(ah->ah_flags & IB_AH_GRH))
1462 return -EINVAL;
1463 memcpy(path->rmac, ah->dmac, sizeof(ah->dmac));
1464 path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
1465 ah->grh.sgid_index);
1466 path->dci_cfi_prio_sl = (ah->sl & 0x7) << 4;
1467 } else {
1468 path->fl = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
1469 path->free_ar = (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x80 :
1470 0;
1471 path->rlid = cpu_to_be16(ah->dlid);
1472 path->grh_mlid = ah->src_path_bits & 0x7f;
1473 if (ah->ah_flags & IB_AH_GRH)
1474 path->grh_mlid |= 1 << 7;
1475 path->dci_cfi_prio_sl = ah->sl & 0xf;
1476 }
1477
1478 if (ah->ah_flags & IB_AH_GRH) {
Eli Cohene126ba92013-07-07 17:25:49 +03001479 path->mgid_index = ah->grh.sgid_index;
1480 path->hop_limit = ah->grh.hop_limit;
1481 path->tclass_flowlabel =
1482 cpu_to_be32((ah->grh.traffic_class << 20) |
1483 (ah->grh.flow_label));
1484 memcpy(path->rgid, ah->grh.dgid.raw, 16);
1485 }
1486
1487 err = ib_rate_to_mlx5(dev, ah->static_rate);
1488 if (err < 0)
1489 return err;
1490 path->static_rate = err;
1491 path->port = port;
1492
Eli Cohene126ba92013-07-07 17:25:49 +03001493 if (attr_mask & IB_QP_TIMEOUT)
1494 path->ackto_lt = attr->timeout << 3;
1495
Eli Cohene126ba92013-07-07 17:25:49 +03001496 return 0;
1497}
1498
1499static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
1500 [MLX5_QP_STATE_INIT] = {
1501 [MLX5_QP_STATE_INIT] = {
1502 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
1503 MLX5_QP_OPTPAR_RAE |
1504 MLX5_QP_OPTPAR_RWE |
1505 MLX5_QP_OPTPAR_PKEY_INDEX |
1506 MLX5_QP_OPTPAR_PRI_PORT,
1507 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
1508 MLX5_QP_OPTPAR_PKEY_INDEX |
1509 MLX5_QP_OPTPAR_PRI_PORT,
1510 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
1511 MLX5_QP_OPTPAR_Q_KEY |
1512 MLX5_QP_OPTPAR_PRI_PORT,
1513 },
1514 [MLX5_QP_STATE_RTR] = {
1515 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
1516 MLX5_QP_OPTPAR_RRE |
1517 MLX5_QP_OPTPAR_RAE |
1518 MLX5_QP_OPTPAR_RWE |
1519 MLX5_QP_OPTPAR_PKEY_INDEX,
1520 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
1521 MLX5_QP_OPTPAR_RWE |
1522 MLX5_QP_OPTPAR_PKEY_INDEX,
1523 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
1524 MLX5_QP_OPTPAR_Q_KEY,
1525 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
1526 MLX5_QP_OPTPAR_Q_KEY,
Eli Cohena4774e92013-09-11 16:35:32 +03001527 [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
1528 MLX5_QP_OPTPAR_RRE |
1529 MLX5_QP_OPTPAR_RAE |
1530 MLX5_QP_OPTPAR_RWE |
1531 MLX5_QP_OPTPAR_PKEY_INDEX,
Eli Cohene126ba92013-07-07 17:25:49 +03001532 },
1533 },
1534 [MLX5_QP_STATE_RTR] = {
1535 [MLX5_QP_STATE_RTS] = {
1536 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
1537 MLX5_QP_OPTPAR_RRE |
1538 MLX5_QP_OPTPAR_RAE |
1539 MLX5_QP_OPTPAR_RWE |
1540 MLX5_QP_OPTPAR_PM_STATE |
1541 MLX5_QP_OPTPAR_RNR_TIMEOUT,
1542 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
1543 MLX5_QP_OPTPAR_RWE |
1544 MLX5_QP_OPTPAR_PM_STATE,
1545 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
1546 },
1547 },
1548 [MLX5_QP_STATE_RTS] = {
1549 [MLX5_QP_STATE_RTS] = {
1550 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
1551 MLX5_QP_OPTPAR_RAE |
1552 MLX5_QP_OPTPAR_RWE |
1553 MLX5_QP_OPTPAR_RNR_TIMEOUT |
Eli Cohenc2a34312013-10-24 12:01:02 +03001554 MLX5_QP_OPTPAR_PM_STATE |
1555 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03001556 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
Eli Cohenc2a34312013-10-24 12:01:02 +03001557 MLX5_QP_OPTPAR_PM_STATE |
1558 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03001559 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
1560 MLX5_QP_OPTPAR_SRQN |
1561 MLX5_QP_OPTPAR_CQN_RCV,
1562 },
1563 },
1564 [MLX5_QP_STATE_SQER] = {
1565 [MLX5_QP_STATE_RTS] = {
1566 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
1567 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
Eli Cohen75959f52013-09-11 16:35:31 +03001568 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
Eli Cohena4774e92013-09-11 16:35:32 +03001569 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
1570 MLX5_QP_OPTPAR_RWE |
1571 MLX5_QP_OPTPAR_RAE |
1572 MLX5_QP_OPTPAR_RRE,
Eli Cohene126ba92013-07-07 17:25:49 +03001573 },
1574 },
1575};
1576
1577static int ib_nr_to_mlx5_nr(int ib_mask)
1578{
1579 switch (ib_mask) {
1580 case IB_QP_STATE:
1581 return 0;
1582 case IB_QP_CUR_STATE:
1583 return 0;
1584 case IB_QP_EN_SQD_ASYNC_NOTIFY:
1585 return 0;
1586 case IB_QP_ACCESS_FLAGS:
1587 return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
1588 MLX5_QP_OPTPAR_RAE;
1589 case IB_QP_PKEY_INDEX:
1590 return MLX5_QP_OPTPAR_PKEY_INDEX;
1591 case IB_QP_PORT:
1592 return MLX5_QP_OPTPAR_PRI_PORT;
1593 case IB_QP_QKEY:
1594 return MLX5_QP_OPTPAR_Q_KEY;
1595 case IB_QP_AV:
1596 return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
1597 MLX5_QP_OPTPAR_PRI_PORT;
1598 case IB_QP_PATH_MTU:
1599 return 0;
1600 case IB_QP_TIMEOUT:
1601 return MLX5_QP_OPTPAR_ACK_TIMEOUT;
1602 case IB_QP_RETRY_CNT:
1603 return MLX5_QP_OPTPAR_RETRY_COUNT;
1604 case IB_QP_RNR_RETRY:
1605 return MLX5_QP_OPTPAR_RNR_RETRY;
1606 case IB_QP_RQ_PSN:
1607 return 0;
1608 case IB_QP_MAX_QP_RD_ATOMIC:
1609 return MLX5_QP_OPTPAR_SRA_MAX;
1610 case IB_QP_ALT_PATH:
1611 return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
1612 case IB_QP_MIN_RNR_TIMER:
1613 return MLX5_QP_OPTPAR_RNR_TIMEOUT;
1614 case IB_QP_SQ_PSN:
1615 return 0;
1616 case IB_QP_MAX_DEST_RD_ATOMIC:
1617 return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
1618 MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
1619 case IB_QP_PATH_MIG_STATE:
1620 return MLX5_QP_OPTPAR_PM_STATE;
1621 case IB_QP_CAP:
1622 return 0;
1623 case IB_QP_DEST_QPN:
1624 return 0;
1625 }
1626 return 0;
1627}
1628
1629static int ib_mask_to_mlx5_opt(int ib_mask)
1630{
1631 int result = 0;
1632 int i;
1633
1634 for (i = 0; i < 8 * sizeof(int); i++) {
1635 if ((1 << i) & ib_mask)
1636 result |= ib_nr_to_mlx5_nr(1 << i);
1637 }
1638
1639 return result;
1640}
1641
1642static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
1643 const struct ib_qp_attr *attr, int attr_mask,
1644 enum ib_qp_state cur_state, enum ib_qp_state new_state)
1645{
1646 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
1647 struct mlx5_ib_qp *qp = to_mqp(ibqp);
majd@mellanox.com19098df2016-01-14 19:13:03 +02001648 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Eli Cohene126ba92013-07-07 17:25:49 +03001649 struct mlx5_ib_cq *send_cq, *recv_cq;
1650 struct mlx5_qp_context *context;
1651 struct mlx5_modify_qp_mbox_in *in;
1652 struct mlx5_ib_pd *pd;
1653 enum mlx5_qp_state mlx5_cur, mlx5_new;
1654 enum mlx5_qp_optpar optpar;
1655 int sqd_event;
1656 int mlx5_st;
1657 int err;
1658
1659 in = kzalloc(sizeof(*in), GFP_KERNEL);
1660 if (!in)
1661 return -ENOMEM;
1662
1663 context = &in->ctx;
1664 err = to_mlx5_st(ibqp->qp_type);
1665 if (err < 0)
1666 goto out;
1667
1668 context->flags = cpu_to_be32(err << 16);
1669
1670 if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
1671 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
1672 } else {
1673 switch (attr->path_mig_state) {
1674 case IB_MIG_MIGRATED:
1675 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
1676 break;
1677 case IB_MIG_REARM:
1678 context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
1679 break;
1680 case IB_MIG_ARMED:
1681 context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
1682 break;
1683 }
1684 }
1685
1686 if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI) {
1687 context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
1688 } else if (ibqp->qp_type == IB_QPT_UD ||
1689 ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
1690 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
1691 } else if (attr_mask & IB_QP_PATH_MTU) {
1692 if (attr->path_mtu < IB_MTU_256 ||
1693 attr->path_mtu > IB_MTU_4096) {
1694 mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
1695 err = -EINVAL;
1696 goto out;
1697 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03001698 context->mtu_msgmax = (attr->path_mtu << 5) |
1699 (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
Eli Cohene126ba92013-07-07 17:25:49 +03001700 }
1701
1702 if (attr_mask & IB_QP_DEST_QPN)
1703 context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
1704
1705 if (attr_mask & IB_QP_PKEY_INDEX)
1706 context->pri_path.pkey_index = attr->pkey_index;
1707
1708 /* todo implement counter_index functionality */
1709
1710 if (is_sqp(ibqp->qp_type))
1711 context->pri_path.port = qp->port;
1712
1713 if (attr_mask & IB_QP_PORT)
1714 context->pri_path.port = attr->port_num;
1715
1716 if (attr_mask & IB_QP_AV) {
1717 err = mlx5_set_path(dev, &attr->ah_attr, &context->pri_path,
1718 attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
1719 attr_mask, 0, attr);
1720 if (err)
1721 goto out;
1722 }
1723
1724 if (attr_mask & IB_QP_TIMEOUT)
1725 context->pri_path.ackto_lt |= attr->timeout << 3;
1726
1727 if (attr_mask & IB_QP_ALT_PATH) {
1728 err = mlx5_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
1729 attr->alt_port_num, attr_mask, 0, attr);
1730 if (err)
1731 goto out;
1732 }
1733
1734 pd = get_pd(qp);
1735 get_cqs(qp, &send_cq, &recv_cq);
1736
1737 context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
1738 context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
1739 context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
1740 context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
1741
1742 if (attr_mask & IB_QP_RNR_RETRY)
1743 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
1744
1745 if (attr_mask & IB_QP_RETRY_CNT)
1746 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
1747
1748 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
1749 if (attr->max_rd_atomic)
1750 context->params1 |=
1751 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
1752 }
1753
1754 if (attr_mask & IB_QP_SQ_PSN)
1755 context->next_send_psn = cpu_to_be32(attr->sq_psn);
1756
1757 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
1758 if (attr->max_dest_rd_atomic)
1759 context->params2 |=
1760 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
1761 }
1762
1763 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
1764 context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
1765
1766 if (attr_mask & IB_QP_MIN_RNR_TIMER)
1767 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
1768
1769 if (attr_mask & IB_QP_RQ_PSN)
1770 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
1771
1772 if (attr_mask & IB_QP_QKEY)
1773 context->qkey = cpu_to_be32(attr->qkey);
1774
1775 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
1776 context->db_rec_addr = cpu_to_be64(qp->db.dma);
1777
1778 if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
1779 attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
1780 sqd_event = 1;
1781 else
1782 sqd_event = 0;
1783
1784 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
1785 context->sq_crq_size |= cpu_to_be16(1 << 4);
1786
1787
1788 mlx5_cur = to_mlx5_state(cur_state);
1789 mlx5_new = to_mlx5_state(new_state);
1790 mlx5_st = to_mlx5_st(ibqp->qp_type);
Eli Cohen07c91132013-10-24 12:01:01 +03001791 if (mlx5_st < 0)
Eli Cohene126ba92013-07-07 17:25:49 +03001792 goto out;
1793
Haggai Eran6aec21f2014-12-11 17:04:23 +02001794 /* If moving to a reset or error state, we must disable page faults on
1795 * this QP and flush all current page faults. Otherwise a stale page
1796 * fault may attempt to work on this QP after it is reset and moved
1797 * again to RTS, and may cause the driver and the device to get out of
1798 * sync. */
1799 if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
1800 (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
1801 mlx5_ib_qp_disable_pagefaults(qp);
1802
Eli Cohene126ba92013-07-07 17:25:49 +03001803 optpar = ib_mask_to_mlx5_opt(attr_mask);
1804 optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
1805 in->optparam = cpu_to_be32(optpar);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001806 err = mlx5_core_qp_modify(dev->mdev, to_mlx5_state(cur_state),
Eli Cohene126ba92013-07-07 17:25:49 +03001807 to_mlx5_state(new_state), in, sqd_event,
majd@mellanox.com19098df2016-01-14 19:13:03 +02001808 &base->mqp);
Eli Cohene126ba92013-07-07 17:25:49 +03001809 if (err)
1810 goto out;
1811
Haggai Eran6aec21f2014-12-11 17:04:23 +02001812 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
1813 mlx5_ib_qp_enable_pagefaults(qp);
1814
Eli Cohene126ba92013-07-07 17:25:49 +03001815 qp->state = new_state;
1816
1817 if (attr_mask & IB_QP_ACCESS_FLAGS)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001818 qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
Eli Cohene126ba92013-07-07 17:25:49 +03001819 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001820 qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
Eli Cohene126ba92013-07-07 17:25:49 +03001821 if (attr_mask & IB_QP_PORT)
1822 qp->port = attr->port_num;
1823 if (attr_mask & IB_QP_ALT_PATH)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001824 qp->trans_qp.alt_port = attr->alt_port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03001825
1826 /*
1827 * If we moved a kernel QP to RESET, clean up all old CQ
1828 * entries and reinitialize the QP.
1829 */
1830 if (new_state == IB_QPS_RESET && !ibqp->uobject) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001831 mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03001832 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
1833 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001834 mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03001835
1836 qp->rq.head = 0;
1837 qp->rq.tail = 0;
1838 qp->sq.head = 0;
1839 qp->sq.tail = 0;
1840 qp->sq.cur_post = 0;
1841 qp->sq.last_poll = 0;
1842 qp->db.db[MLX5_RCV_DBR] = 0;
1843 qp->db.db[MLX5_SND_DBR] = 0;
1844 }
1845
1846out:
1847 kfree(in);
1848 return err;
1849}
1850
1851int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1852 int attr_mask, struct ib_udata *udata)
1853{
1854 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
1855 struct mlx5_ib_qp *qp = to_mqp(ibqp);
1856 enum ib_qp_state cur_state, new_state;
1857 int err = -EINVAL;
1858 int port;
Achiad Shochat2811ba52015-12-23 18:47:24 +02001859 enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
Eli Cohene126ba92013-07-07 17:25:49 +03001860
1861 mutex_lock(&qp->mutex);
1862
1863 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
1864 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
1865
Achiad Shochat2811ba52015-12-23 18:47:24 +02001866 if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
1867 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
1868 ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
1869 }
1870
Eli Cohene126ba92013-07-07 17:25:49 +03001871 if (ibqp->qp_type != MLX5_IB_QPT_REG_UMR &&
Matan Barakdd5f03b2013-12-12 18:03:11 +02001872 !ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask,
Achiad Shochat2811ba52015-12-23 18:47:24 +02001873 ll))
Eli Cohene126ba92013-07-07 17:25:49 +03001874 goto out;
1875
1876 if ((attr_mask & IB_QP_PORT) &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03001877 (attr->port_num == 0 ||
1878 attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)))
Eli Cohene126ba92013-07-07 17:25:49 +03001879 goto out;
1880
1881 if (attr_mask & IB_QP_PKEY_INDEX) {
1882 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001883 if (attr->pkey_index >=
1884 dev->mdev->port_caps[port - 1].pkey_table_len)
Eli Cohene126ba92013-07-07 17:25:49 +03001885 goto out;
1886 }
1887
1888 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03001889 attr->max_rd_atomic >
1890 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp)))
Eli Cohene126ba92013-07-07 17:25:49 +03001891 goto out;
1892
1893 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03001894 attr->max_dest_rd_atomic >
1895 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp)))
Eli Cohene126ba92013-07-07 17:25:49 +03001896 goto out;
1897
1898 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
1899 err = 0;
1900 goto out;
1901 }
1902
1903 err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
1904
1905out:
1906 mutex_unlock(&qp->mutex);
1907 return err;
1908}
1909
1910static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
1911{
1912 struct mlx5_ib_cq *cq;
1913 unsigned cur;
1914
1915 cur = wq->head - wq->tail;
1916 if (likely(cur + nreq < wq->max_post))
1917 return 0;
1918
1919 cq = to_mcq(ib_cq);
1920 spin_lock(&cq->lock);
1921 cur = wq->head - wq->tail;
1922 spin_unlock(&cq->lock);
1923
1924 return cur + nreq >= wq->max_post;
1925}
1926
1927static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
1928 u64 remote_addr, u32 rkey)
1929{
1930 rseg->raddr = cpu_to_be64(remote_addr);
1931 rseg->rkey = cpu_to_be32(rkey);
1932 rseg->reserved = 0;
1933}
1934
Eli Cohene126ba92013-07-07 17:25:49 +03001935static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
1936 struct ib_send_wr *wr)
1937{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01001938 memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
1939 dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
1940 dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
Eli Cohene126ba92013-07-07 17:25:49 +03001941}
1942
1943static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
1944{
1945 dseg->byte_count = cpu_to_be32(sg->length);
1946 dseg->lkey = cpu_to_be32(sg->lkey);
1947 dseg->addr = cpu_to_be64(sg->addr);
1948}
1949
1950static __be16 get_klm_octo(int npages)
1951{
1952 return cpu_to_be16(ALIGN(npages, 8) / 2);
1953}
1954
1955static __be64 frwr_mkey_mask(void)
1956{
1957 u64 result;
1958
1959 result = MLX5_MKEY_MASK_LEN |
1960 MLX5_MKEY_MASK_PAGE_SIZE |
1961 MLX5_MKEY_MASK_START_ADDR |
1962 MLX5_MKEY_MASK_EN_RINVAL |
1963 MLX5_MKEY_MASK_KEY |
1964 MLX5_MKEY_MASK_LR |
1965 MLX5_MKEY_MASK_LW |
1966 MLX5_MKEY_MASK_RR |
1967 MLX5_MKEY_MASK_RW |
1968 MLX5_MKEY_MASK_A |
1969 MLX5_MKEY_MASK_SMALL_FENCE |
1970 MLX5_MKEY_MASK_FREE;
1971
1972 return cpu_to_be64(result);
1973}
1974
Sagi Grimberge6631812014-02-23 14:19:11 +02001975static __be64 sig_mkey_mask(void)
1976{
1977 u64 result;
1978
1979 result = MLX5_MKEY_MASK_LEN |
1980 MLX5_MKEY_MASK_PAGE_SIZE |
1981 MLX5_MKEY_MASK_START_ADDR |
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001982 MLX5_MKEY_MASK_EN_SIGERR |
Sagi Grimberge6631812014-02-23 14:19:11 +02001983 MLX5_MKEY_MASK_EN_RINVAL |
1984 MLX5_MKEY_MASK_KEY |
1985 MLX5_MKEY_MASK_LR |
1986 MLX5_MKEY_MASK_LW |
1987 MLX5_MKEY_MASK_RR |
1988 MLX5_MKEY_MASK_RW |
1989 MLX5_MKEY_MASK_SMALL_FENCE |
1990 MLX5_MKEY_MASK_FREE |
1991 MLX5_MKEY_MASK_BSF_EN;
1992
1993 return cpu_to_be64(result);
1994}
1995
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001996static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
1997 struct mlx5_ib_mr *mr)
1998{
1999 int ndescs = mr->ndescs;
2000
2001 memset(umr, 0, sizeof(*umr));
2002 umr->flags = MLX5_UMR_CHECK_NOT_FREE;
2003 umr->klm_octowords = get_klm_octo(ndescs);
2004 umr->mkey_mask = frwr_mkey_mask();
2005}
2006
Sagi Grimbergdd01e662015-10-13 19:11:42 +03002007static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
Eli Cohene126ba92013-07-07 17:25:49 +03002008{
2009 memset(umr, 0, sizeof(*umr));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03002010 umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
2011 umr->flags = 1 << 7;
Eli Cohene126ba92013-07-07 17:25:49 +03002012}
2013
Haggai Eran968e78d2014-12-11 17:04:11 +02002014static __be64 get_umr_reg_mr_mask(void)
2015{
2016 u64 result;
2017
2018 result = MLX5_MKEY_MASK_LEN |
2019 MLX5_MKEY_MASK_PAGE_SIZE |
2020 MLX5_MKEY_MASK_START_ADDR |
2021 MLX5_MKEY_MASK_PD |
2022 MLX5_MKEY_MASK_LR |
2023 MLX5_MKEY_MASK_LW |
2024 MLX5_MKEY_MASK_KEY |
2025 MLX5_MKEY_MASK_RR |
2026 MLX5_MKEY_MASK_RW |
2027 MLX5_MKEY_MASK_A |
2028 MLX5_MKEY_MASK_FREE;
2029
2030 return cpu_to_be64(result);
2031}
2032
2033static __be64 get_umr_unreg_mr_mask(void)
2034{
2035 u64 result;
2036
2037 result = MLX5_MKEY_MASK_FREE;
2038
2039 return cpu_to_be64(result);
2040}
2041
2042static __be64 get_umr_update_mtt_mask(void)
2043{
2044 u64 result;
2045
2046 result = MLX5_MKEY_MASK_FREE;
2047
2048 return cpu_to_be64(result);
2049}
2050
Eli Cohene126ba92013-07-07 17:25:49 +03002051static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
2052 struct ib_send_wr *wr)
2053{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002054 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Eli Cohene126ba92013-07-07 17:25:49 +03002055
2056 memset(umr, 0, sizeof(*umr));
2057
Haggai Eran968e78d2014-12-11 17:04:11 +02002058 if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
2059 umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
2060 else
2061 umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
2062
Eli Cohene126ba92013-07-07 17:25:49 +03002063 if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002064 umr->klm_octowords = get_klm_octo(umrwr->npages);
Haggai Eran968e78d2014-12-11 17:04:11 +02002065 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
2066 umr->mkey_mask = get_umr_update_mtt_mask();
2067 umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
2068 umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
2069 } else {
2070 umr->mkey_mask = get_umr_reg_mr_mask();
2071 }
Eli Cohene126ba92013-07-07 17:25:49 +03002072 } else {
Haggai Eran968e78d2014-12-11 17:04:11 +02002073 umr->mkey_mask = get_umr_unreg_mr_mask();
Eli Cohene126ba92013-07-07 17:25:49 +03002074 }
2075
2076 if (!wr->num_sge)
Haggai Eran968e78d2014-12-11 17:04:11 +02002077 umr->flags |= MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03002078}
2079
2080static u8 get_umr_flags(int acc)
2081{
2082 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
2083 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
2084 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
2085 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
Sagi Grimberg2ac45932014-02-23 14:19:09 +02002086 MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03002087}
2088
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03002089static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
2090 struct mlx5_ib_mr *mr,
2091 u32 key, int access)
2092{
2093 int ndescs = ALIGN(mr->ndescs, 8) >> 1;
2094
2095 memset(seg, 0, sizeof(*seg));
2096 seg->flags = get_umr_flags(access) | MLX5_ACCESS_MODE_MTT;
2097 seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
2098 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
2099 seg->start_addr = cpu_to_be64(mr->ibmr.iova);
2100 seg->len = cpu_to_be64(mr->ibmr.length);
2101 seg->xlt_oct_size = cpu_to_be32(ndescs);
2102 seg->log2_page_size = ilog2(mr->ibmr.page_size);
2103}
2104
Sagi Grimbergdd01e662015-10-13 19:11:42 +03002105static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
Eli Cohene126ba92013-07-07 17:25:49 +03002106{
2107 memset(seg, 0, sizeof(*seg));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03002108 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03002109}
2110
2111static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
2112{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002113 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Haggai Eran968e78d2014-12-11 17:04:11 +02002114
Eli Cohene126ba92013-07-07 17:25:49 +03002115 memset(seg, 0, sizeof(*seg));
2116 if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
Haggai Eran968e78d2014-12-11 17:04:11 +02002117 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03002118 return;
2119 }
2120
Haggai Eran968e78d2014-12-11 17:04:11 +02002121 seg->flags = convert_access(umrwr->access_flags);
2122 if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
2123 seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
2124 seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
2125 }
2126 seg->len = cpu_to_be64(umrwr->length);
2127 seg->log2_page_size = umrwr->page_shift;
Eli Cohen746b5582013-10-23 09:53:14 +03002128 seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
Haggai Eran968e78d2014-12-11 17:04:11 +02002129 mlx5_mkey_variant(umrwr->mkey));
Eli Cohene126ba92013-07-07 17:25:49 +03002130}
2131
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03002132static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
2133 struct mlx5_ib_mr *mr,
2134 struct mlx5_ib_pd *pd)
2135{
2136 int bcount = mr->desc_size * mr->ndescs;
2137
2138 dseg->addr = cpu_to_be64(mr->desc_map);
2139 dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
2140 dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
2141}
2142
Eli Cohene126ba92013-07-07 17:25:49 +03002143static __be32 send_ieth(struct ib_send_wr *wr)
2144{
2145 switch (wr->opcode) {
2146 case IB_WR_SEND_WITH_IMM:
2147 case IB_WR_RDMA_WRITE_WITH_IMM:
2148 return wr->ex.imm_data;
2149
2150 case IB_WR_SEND_WITH_INV:
2151 return cpu_to_be32(wr->ex.invalidate_rkey);
2152
2153 default:
2154 return 0;
2155 }
2156}
2157
2158static u8 calc_sig(void *wqe, int size)
2159{
2160 u8 *p = wqe;
2161 u8 res = 0;
2162 int i;
2163
2164 for (i = 0; i < size; i++)
2165 res ^= p[i];
2166
2167 return ~res;
2168}
2169
2170static u8 wq_sig(void *wqe)
2171{
2172 return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
2173}
2174
2175static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
2176 void *wqe, int *sz)
2177{
2178 struct mlx5_wqe_inline_seg *seg;
2179 void *qend = qp->sq.qend;
2180 void *addr;
2181 int inl = 0;
2182 int copy;
2183 int len;
2184 int i;
2185
2186 seg = wqe;
2187 wqe += sizeof(*seg);
2188 for (i = 0; i < wr->num_sge; i++) {
2189 addr = (void *)(unsigned long)(wr->sg_list[i].addr);
2190 len = wr->sg_list[i].length;
2191 inl += len;
2192
2193 if (unlikely(inl > qp->max_inline_data))
2194 return -ENOMEM;
2195
2196 if (unlikely(wqe + len > qend)) {
2197 copy = qend - wqe;
2198 memcpy(wqe, addr, copy);
2199 addr += copy;
2200 len -= copy;
2201 wqe = mlx5_get_send_wqe(qp, 0);
2202 }
2203 memcpy(wqe, addr, len);
2204 wqe += len;
2205 }
2206
2207 seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
2208
2209 *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
2210
2211 return 0;
2212}
2213
Sagi Grimberge6631812014-02-23 14:19:11 +02002214static u16 prot_field_size(enum ib_signature_type type)
2215{
2216 switch (type) {
2217 case IB_SIG_TYPE_T10_DIF:
2218 return MLX5_DIF_SIZE;
2219 default:
2220 return 0;
2221 }
2222}
2223
2224static u8 bs_selector(int block_size)
2225{
2226 switch (block_size) {
2227 case 512: return 0x1;
2228 case 520: return 0x2;
2229 case 4096: return 0x3;
2230 case 4160: return 0x4;
2231 case 1073741824: return 0x5;
2232 default: return 0;
2233 }
2234}
2235
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03002236static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
2237 struct mlx5_bsf_inl *inl)
Sagi Grimberge6631812014-02-23 14:19:11 +02002238{
Sagi Grimberg142537f2014-08-13 19:54:32 +03002239 /* Valid inline section and allow BSF refresh */
2240 inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
2241 MLX5_BSF_REFRESH_DIF);
2242 inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
2243 inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03002244 /* repeating block */
2245 inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
2246 inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
2247 MLX5_DIF_CRC : MLX5_DIF_IPCS;
Sagi Grimberge6631812014-02-23 14:19:11 +02002248
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03002249 if (domain->sig.dif.ref_remap)
2250 inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
Sagi Grimberge6631812014-02-23 14:19:11 +02002251
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03002252 if (domain->sig.dif.app_escape) {
2253 if (domain->sig.dif.ref_escape)
2254 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
2255 else
2256 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
Sagi Grimberge6631812014-02-23 14:19:11 +02002257 }
2258
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03002259 inl->dif_app_bitmask_check =
2260 cpu_to_be16(domain->sig.dif.apptag_check_mask);
Sagi Grimberge6631812014-02-23 14:19:11 +02002261}
2262
2263static int mlx5_set_bsf(struct ib_mr *sig_mr,
2264 struct ib_sig_attrs *sig_attrs,
2265 struct mlx5_bsf *bsf, u32 data_size)
2266{
2267 struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
2268 struct mlx5_bsf_basic *basic = &bsf->basic;
2269 struct ib_sig_domain *mem = &sig_attrs->mem;
2270 struct ib_sig_domain *wire = &sig_attrs->wire;
Sagi Grimberge6631812014-02-23 14:19:11 +02002271
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03002272 memset(bsf, 0, sizeof(*bsf));
Sagi Grimberge6631812014-02-23 14:19:11 +02002273
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03002274 /* Basic + Extended + Inline */
2275 basic->bsf_size_sbs = 1 << 7;
2276 /* Input domain check byte mask */
2277 basic->check_byte_mask = sig_attrs->check_mask;
2278 basic->raw_data_size = cpu_to_be32(data_size);
2279
2280 /* Memory domain */
2281 switch (sig_attrs->mem.sig_type) {
2282 case IB_SIG_TYPE_NONE:
2283 break;
2284 case IB_SIG_TYPE_T10_DIF:
2285 basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
2286 basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
2287 mlx5_fill_inl_bsf(mem, &bsf->m_inl);
2288 break;
2289 default:
2290 return -EINVAL;
2291 }
2292
2293 /* Wire domain */
2294 switch (sig_attrs->wire.sig_type) {
2295 case IB_SIG_TYPE_NONE:
2296 break;
2297 case IB_SIG_TYPE_T10_DIF:
Sagi Grimberge6631812014-02-23 14:19:11 +02002298 if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03002299 mem->sig_type == wire->sig_type) {
Sagi Grimberge6631812014-02-23 14:19:11 +02002300 /* Same block structure */
Sagi Grimberg142537f2014-08-13 19:54:32 +03002301 basic->bsf_size_sbs |= 1 << 4;
Sagi Grimberge6631812014-02-23 14:19:11 +02002302 if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03002303 basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03002304 if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03002305 basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03002306 if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03002307 basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
Sagi Grimberge6631812014-02-23 14:19:11 +02002308 } else
2309 basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
2310
Sagi Grimberg142537f2014-08-13 19:54:32 +03002311 basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03002312 mlx5_fill_inl_bsf(wire, &bsf->w_inl);
Sagi Grimberge6631812014-02-23 14:19:11 +02002313 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02002314 default:
2315 return -EINVAL;
2316 }
2317
2318 return 0;
2319}
2320
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002321static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
2322 struct mlx5_ib_qp *qp, void **seg, int *size)
Sagi Grimberge6631812014-02-23 14:19:11 +02002323{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002324 struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
2325 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02002326 struct mlx5_bsf *bsf;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002327 u32 data_len = wr->wr.sg_list->length;
2328 u32 data_key = wr->wr.sg_list->lkey;
2329 u64 data_va = wr->wr.sg_list->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02002330 int ret;
2331 int wqe_size;
2332
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002333 if (!wr->prot ||
2334 (data_key == wr->prot->lkey &&
2335 data_va == wr->prot->addr &&
2336 data_len == wr->prot->length)) {
Sagi Grimberge6631812014-02-23 14:19:11 +02002337 /**
2338 * Source domain doesn't contain signature information
Sagi Grimberg5c273b12014-05-18 18:32:39 +03002339 * or data and protection are interleaved in memory.
Sagi Grimberge6631812014-02-23 14:19:11 +02002340 * So need construct:
2341 * ------------------
2342 * | data_klm |
2343 * ------------------
2344 * | BSF |
2345 * ------------------
2346 **/
2347 struct mlx5_klm *data_klm = *seg;
2348
2349 data_klm->bcount = cpu_to_be32(data_len);
2350 data_klm->key = cpu_to_be32(data_key);
2351 data_klm->va = cpu_to_be64(data_va);
2352 wqe_size = ALIGN(sizeof(*data_klm), 64);
2353 } else {
2354 /**
2355 * Source domain contains signature information
2356 * So need construct a strided block format:
2357 * ---------------------------
2358 * | stride_block_ctrl |
2359 * ---------------------------
2360 * | data_klm |
2361 * ---------------------------
2362 * | prot_klm |
2363 * ---------------------------
2364 * | BSF |
2365 * ---------------------------
2366 **/
2367 struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
2368 struct mlx5_stride_block_entry *data_sentry;
2369 struct mlx5_stride_block_entry *prot_sentry;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002370 u32 prot_key = wr->prot->lkey;
2371 u64 prot_va = wr->prot->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02002372 u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
2373 int prot_size;
2374
2375 sblock_ctrl = *seg;
2376 data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
2377 prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
2378
2379 prot_size = prot_field_size(sig_attrs->mem.sig_type);
2380 if (!prot_size) {
2381 pr_err("Bad block size given: %u\n", block_size);
2382 return -EINVAL;
2383 }
2384 sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
2385 prot_size);
2386 sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
2387 sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
2388 sblock_ctrl->num_entries = cpu_to_be16(2);
2389
2390 data_sentry->bcount = cpu_to_be16(block_size);
2391 data_sentry->key = cpu_to_be32(data_key);
2392 data_sentry->va = cpu_to_be64(data_va);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03002393 data_sentry->stride = cpu_to_be16(block_size);
2394
Sagi Grimberge6631812014-02-23 14:19:11 +02002395 prot_sentry->bcount = cpu_to_be16(prot_size);
2396 prot_sentry->key = cpu_to_be32(prot_key);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03002397 prot_sentry->va = cpu_to_be64(prot_va);
2398 prot_sentry->stride = cpu_to_be16(prot_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02002399
Sagi Grimberge6631812014-02-23 14:19:11 +02002400 wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
2401 sizeof(*prot_sentry), 64);
2402 }
2403
2404 *seg += wqe_size;
2405 *size += wqe_size / 16;
2406 if (unlikely((*seg == qp->sq.qend)))
2407 *seg = mlx5_get_send_wqe(qp, 0);
2408
2409 bsf = *seg;
2410 ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
2411 if (ret)
2412 return -EINVAL;
2413
2414 *seg += sizeof(*bsf);
2415 *size += sizeof(*bsf) / 16;
2416 if (unlikely((*seg == qp->sq.qend)))
2417 *seg = mlx5_get_send_wqe(qp, 0);
2418
2419 return 0;
2420}
2421
2422static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002423 struct ib_sig_handover_wr *wr, u32 nelements,
Sagi Grimberge6631812014-02-23 14:19:11 +02002424 u32 length, u32 pdn)
2425{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002426 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02002427 u32 sig_key = sig_mr->rkey;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02002428 u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
Sagi Grimberge6631812014-02-23 14:19:11 +02002429
2430 memset(seg, 0, sizeof(*seg));
2431
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002432 seg->flags = get_umr_flags(wr->access_flags) |
Sagi Grimberge6631812014-02-23 14:19:11 +02002433 MLX5_ACCESS_MODE_KLM;
2434 seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02002435 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
Sagi Grimberge6631812014-02-23 14:19:11 +02002436 MLX5_MKEY_BSF_EN | pdn);
2437 seg->len = cpu_to_be64(length);
2438 seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
2439 seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
2440}
2441
2442static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002443 u32 nelements)
Sagi Grimberge6631812014-02-23 14:19:11 +02002444{
2445 memset(umr, 0, sizeof(*umr));
2446
2447 umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
2448 umr->klm_octowords = get_klm_octo(nelements);
2449 umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
2450 umr->mkey_mask = sig_mkey_mask();
2451}
2452
2453
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002454static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
Sagi Grimberge6631812014-02-23 14:19:11 +02002455 void **seg, int *size)
2456{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002457 struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
2458 struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02002459 u32 pdn = get_pd(qp)->pdn;
2460 u32 klm_oct_size;
2461 int region_len, ret;
2462
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002463 if (unlikely(wr->wr.num_sge != 1) ||
2464 unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02002465 unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
2466 unlikely(!sig_mr->sig->sig_status_checked))
Sagi Grimberge6631812014-02-23 14:19:11 +02002467 return -EINVAL;
2468
2469 /* length of the protected region, data + protection */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002470 region_len = wr->wr.sg_list->length;
2471 if (wr->prot &&
2472 (wr->prot->lkey != wr->wr.sg_list->lkey ||
2473 wr->prot->addr != wr->wr.sg_list->addr ||
2474 wr->prot->length != wr->wr.sg_list->length))
2475 region_len += wr->prot->length;
Sagi Grimberge6631812014-02-23 14:19:11 +02002476
2477 /**
2478 * KLM octoword size - if protection was provided
2479 * then we use strided block format (3 octowords),
2480 * else we use single KLM (1 octoword)
2481 **/
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002482 klm_oct_size = wr->prot ? 3 : 1;
Sagi Grimberge6631812014-02-23 14:19:11 +02002483
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002484 set_sig_umr_segment(*seg, klm_oct_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02002485 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
2486 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
2487 if (unlikely((*seg == qp->sq.qend)))
2488 *seg = mlx5_get_send_wqe(qp, 0);
2489
2490 set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
2491 *seg += sizeof(struct mlx5_mkey_seg);
2492 *size += sizeof(struct mlx5_mkey_seg) / 16;
2493 if (unlikely((*seg == qp->sq.qend)))
2494 *seg = mlx5_get_send_wqe(qp, 0);
2495
2496 ret = set_sig_data_segment(wr, qp, seg, size);
2497 if (ret)
2498 return ret;
2499
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02002500 sig_mr->sig->sig_status_checked = false;
Sagi Grimberge6631812014-02-23 14:19:11 +02002501 return 0;
2502}
2503
2504static int set_psv_wr(struct ib_sig_domain *domain,
2505 u32 psv_idx, void **seg, int *size)
2506{
2507 struct mlx5_seg_set_psv *psv_seg = *seg;
2508
2509 memset(psv_seg, 0, sizeof(*psv_seg));
2510 psv_seg->psv_num = cpu_to_be32(psv_idx);
2511 switch (domain->sig_type) {
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03002512 case IB_SIG_TYPE_NONE:
2513 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02002514 case IB_SIG_TYPE_T10_DIF:
2515 psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
2516 domain->sig.dif.app_tag);
2517 psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberge6631812014-02-23 14:19:11 +02002518 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02002519 default:
2520 pr_err("Bad signature type given.\n");
2521 return 1;
2522 }
2523
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03002524 *seg += sizeof(*psv_seg);
2525 *size += sizeof(*psv_seg) / 16;
2526
Sagi Grimberge6631812014-02-23 14:19:11 +02002527 return 0;
2528}
2529
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03002530static int set_reg_wr(struct mlx5_ib_qp *qp,
2531 struct ib_reg_wr *wr,
2532 void **seg, int *size)
2533{
2534 struct mlx5_ib_mr *mr = to_mmr(wr->mr);
2535 struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
2536
2537 if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
2538 mlx5_ib_warn(to_mdev(qp->ibqp.device),
2539 "Invalid IB_SEND_INLINE send flag\n");
2540 return -EINVAL;
2541 }
2542
2543 set_reg_umr_seg(*seg, mr);
2544 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
2545 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
2546 if (unlikely((*seg == qp->sq.qend)))
2547 *seg = mlx5_get_send_wqe(qp, 0);
2548
2549 set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
2550 *seg += sizeof(struct mlx5_mkey_seg);
2551 *size += sizeof(struct mlx5_mkey_seg) / 16;
2552 if (unlikely((*seg == qp->sq.qend)))
2553 *seg = mlx5_get_send_wqe(qp, 0);
2554
2555 set_reg_data_seg(*seg, mr, pd);
2556 *seg += sizeof(struct mlx5_wqe_data_seg);
2557 *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
2558
2559 return 0;
2560}
2561
Sagi Grimbergdd01e662015-10-13 19:11:42 +03002562static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
Eli Cohene126ba92013-07-07 17:25:49 +03002563{
Sagi Grimbergdd01e662015-10-13 19:11:42 +03002564 set_linv_umr_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03002565 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
2566 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
2567 if (unlikely((*seg == qp->sq.qend)))
2568 *seg = mlx5_get_send_wqe(qp, 0);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03002569 set_linv_mkey_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03002570 *seg += sizeof(struct mlx5_mkey_seg);
2571 *size += sizeof(struct mlx5_mkey_seg) / 16;
2572 if (unlikely((*seg == qp->sq.qend)))
2573 *seg = mlx5_get_send_wqe(qp, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03002574}
2575
2576static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
2577{
2578 __be32 *p = NULL;
2579 int tidx = idx;
2580 int i, j;
2581
2582 pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
2583 for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
2584 if ((i & 0xf) == 0) {
2585 void *buf = mlx5_get_send_wqe(qp, tidx);
2586 tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
2587 p = buf;
2588 j = 0;
2589 }
2590 pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
2591 be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
2592 be32_to_cpu(p[j + 3]));
2593 }
2594}
2595
2596static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
2597 unsigned bytecnt, struct mlx5_ib_qp *qp)
2598{
2599 while (bytecnt > 0) {
2600 __iowrite64_copy(dst++, src++, 8);
2601 __iowrite64_copy(dst++, src++, 8);
2602 __iowrite64_copy(dst++, src++, 8);
2603 __iowrite64_copy(dst++, src++, 8);
2604 __iowrite64_copy(dst++, src++, 8);
2605 __iowrite64_copy(dst++, src++, 8);
2606 __iowrite64_copy(dst++, src++, 8);
2607 __iowrite64_copy(dst++, src++, 8);
2608 bytecnt -= 64;
2609 if (unlikely(src == qp->sq.qend))
2610 src = mlx5_get_send_wqe(qp, 0);
2611 }
2612}
2613
2614static u8 get_fence(u8 fence, struct ib_send_wr *wr)
2615{
2616 if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
2617 wr->send_flags & IB_SEND_FENCE))
2618 return MLX5_FENCE_MODE_STRONG_ORDERING;
2619
2620 if (unlikely(fence)) {
2621 if (wr->send_flags & IB_SEND_FENCE)
2622 return MLX5_FENCE_MODE_SMALL_AND_FENCE;
2623 else
2624 return fence;
2625
2626 } else {
2627 return 0;
2628 }
2629}
2630
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02002631static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
2632 struct mlx5_wqe_ctrl_seg **ctrl,
Eli Cohen6a4f1392014-12-02 12:26:18 +02002633 struct ib_send_wr *wr, unsigned *idx,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02002634 int *size, int nreq)
2635{
2636 int err = 0;
2637
2638 if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq))) {
2639 err = -ENOMEM;
2640 return err;
2641 }
2642
2643 *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
2644 *seg = mlx5_get_send_wqe(qp, *idx);
2645 *ctrl = *seg;
2646 *(uint32_t *)(*seg + 8) = 0;
2647 (*ctrl)->imm = send_ieth(wr);
2648 (*ctrl)->fm_ce_se = qp->sq_signal_bits |
2649 (wr->send_flags & IB_SEND_SIGNALED ?
2650 MLX5_WQE_CTRL_CQ_UPDATE : 0) |
2651 (wr->send_flags & IB_SEND_SOLICITED ?
2652 MLX5_WQE_CTRL_SOLICITED : 0);
2653
2654 *seg += sizeof(**ctrl);
2655 *size = sizeof(**ctrl) / 16;
2656
2657 return err;
2658}
2659
2660static void finish_wqe(struct mlx5_ib_qp *qp,
2661 struct mlx5_wqe_ctrl_seg *ctrl,
2662 u8 size, unsigned idx, u64 wr_id,
2663 int nreq, u8 fence, u8 next_fence,
2664 u32 mlx5_opcode)
2665{
2666 u8 opmod = 0;
2667
2668 ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
2669 mlx5_opcode | ((u32)opmod << 24));
majd@mellanox.com19098df2016-01-14 19:13:03 +02002670 ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02002671 ctrl->fm_ce_se |= fence;
2672 qp->fm_cache = next_fence;
2673 if (unlikely(qp->wq_sig))
2674 ctrl->signature = wq_sig(ctrl);
2675
2676 qp->sq.wrid[idx] = wr_id;
2677 qp->sq.w_list[idx].opcode = mlx5_opcode;
2678 qp->sq.wqe_head[idx] = qp->sq.head + nreq;
2679 qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
2680 qp->sq.w_list[idx].next = qp->sq.cur_post;
2681}
2682
2683
Eli Cohene126ba92013-07-07 17:25:49 +03002684int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
2685 struct ib_send_wr **bad_wr)
2686{
2687 struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
2688 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002689 struct mlx5_ib_qp *qp = to_mqp(ibqp);
Sagi Grimberge6631812014-02-23 14:19:11 +02002690 struct mlx5_ib_mr *mr;
Eli Cohene126ba92013-07-07 17:25:49 +03002691 struct mlx5_wqe_data_seg *dpseg;
2692 struct mlx5_wqe_xrc_seg *xrc;
2693 struct mlx5_bf *bf = qp->bf;
2694 int uninitialized_var(size);
2695 void *qend = qp->sq.qend;
2696 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03002697 unsigned idx;
2698 int err = 0;
2699 int inl = 0;
2700 int num_sge;
2701 void *seg;
2702 int nreq;
2703 int i;
2704 u8 next_fence = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03002705 u8 fence;
2706
2707 spin_lock_irqsave(&qp->sq.lock, flags);
2708
2709 for (nreq = 0; wr; nreq++, wr = wr->next) {
Fabian Fredericka8f731e2014-08-12 19:20:08 -04002710 if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
Eli Cohene126ba92013-07-07 17:25:49 +03002711 mlx5_ib_warn(dev, "\n");
2712 err = -EINVAL;
2713 *bad_wr = wr;
2714 goto out;
2715 }
2716
Eli Cohene126ba92013-07-07 17:25:49 +03002717 fence = qp->fm_cache;
2718 num_sge = wr->num_sge;
2719 if (unlikely(num_sge > qp->sq.max_gs)) {
2720 mlx5_ib_warn(dev, "\n");
2721 err = -ENOMEM;
2722 *bad_wr = wr;
2723 goto out;
2724 }
2725
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02002726 err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
2727 if (err) {
2728 mlx5_ib_warn(dev, "\n");
2729 err = -ENOMEM;
2730 *bad_wr = wr;
2731 goto out;
2732 }
Eli Cohene126ba92013-07-07 17:25:49 +03002733
2734 switch (ibqp->qp_type) {
2735 case IB_QPT_XRC_INI:
2736 xrc = seg;
Eli Cohene126ba92013-07-07 17:25:49 +03002737 seg += sizeof(*xrc);
2738 size += sizeof(*xrc) / 16;
2739 /* fall through */
2740 case IB_QPT_RC:
2741 switch (wr->opcode) {
2742 case IB_WR_RDMA_READ:
2743 case IB_WR_RDMA_WRITE:
2744 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002745 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
2746 rdma_wr(wr)->rkey);
Jack Morgensteinf241e742014-07-28 23:30:23 +03002747 seg += sizeof(struct mlx5_wqe_raddr_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03002748 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
2749 break;
2750
2751 case IB_WR_ATOMIC_CMP_AND_SWP:
2752 case IB_WR_ATOMIC_FETCH_AND_ADD:
Eli Cohene126ba92013-07-07 17:25:49 +03002753 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Eli Cohen81bea282013-09-11 16:35:30 +03002754 mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
2755 err = -ENOSYS;
2756 *bad_wr = wr;
2757 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03002758
2759 case IB_WR_LOCAL_INV:
2760 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
2761 qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
2762 ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03002763 set_linv_wr(qp, &seg, &size);
Eli Cohene126ba92013-07-07 17:25:49 +03002764 num_sge = 0;
2765 break;
2766
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03002767 case IB_WR_REG_MR:
2768 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
2769 qp->sq.wr_data[idx] = IB_WR_REG_MR;
2770 ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
2771 err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
2772 if (err) {
2773 *bad_wr = wr;
2774 goto out;
2775 }
2776 num_sge = 0;
2777 break;
2778
Sagi Grimberge6631812014-02-23 14:19:11 +02002779 case IB_WR_REG_SIG_MR:
2780 qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002781 mr = to_mmr(sig_handover_wr(wr)->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02002782
2783 ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
2784 err = set_sig_umr_wr(wr, qp, &seg, &size);
2785 if (err) {
2786 mlx5_ib_warn(dev, "\n");
2787 *bad_wr = wr;
2788 goto out;
2789 }
2790
2791 finish_wqe(qp, ctrl, size, idx, wr->wr_id,
2792 nreq, get_fence(fence, wr),
2793 next_fence, MLX5_OPCODE_UMR);
2794 /*
2795 * SET_PSV WQEs are not signaled and solicited
2796 * on error
2797 */
2798 wr->send_flags &= ~IB_SEND_SIGNALED;
2799 wr->send_flags |= IB_SEND_SOLICITED;
2800 err = begin_wqe(qp, &seg, &ctrl, wr,
2801 &idx, &size, nreq);
2802 if (err) {
2803 mlx5_ib_warn(dev, "\n");
2804 err = -ENOMEM;
2805 *bad_wr = wr;
2806 goto out;
2807 }
2808
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002809 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
Sagi Grimberge6631812014-02-23 14:19:11 +02002810 mr->sig->psv_memory.psv_idx, &seg,
2811 &size);
2812 if (err) {
2813 mlx5_ib_warn(dev, "\n");
2814 *bad_wr = wr;
2815 goto out;
2816 }
2817
2818 finish_wqe(qp, ctrl, size, idx, wr->wr_id,
2819 nreq, get_fence(fence, wr),
2820 next_fence, MLX5_OPCODE_SET_PSV);
2821 err = begin_wqe(qp, &seg, &ctrl, wr,
2822 &idx, &size, nreq);
2823 if (err) {
2824 mlx5_ib_warn(dev, "\n");
2825 err = -ENOMEM;
2826 *bad_wr = wr;
2827 goto out;
2828 }
2829
2830 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002831 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
Sagi Grimberge6631812014-02-23 14:19:11 +02002832 mr->sig->psv_wire.psv_idx, &seg,
2833 &size);
2834 if (err) {
2835 mlx5_ib_warn(dev, "\n");
2836 *bad_wr = wr;
2837 goto out;
2838 }
2839
2840 finish_wqe(qp, ctrl, size, idx, wr->wr_id,
2841 nreq, get_fence(fence, wr),
2842 next_fence, MLX5_OPCODE_SET_PSV);
2843 num_sge = 0;
2844 goto skip_psv;
2845
Eli Cohene126ba92013-07-07 17:25:49 +03002846 default:
2847 break;
2848 }
2849 break;
2850
2851 case IB_QPT_UC:
2852 switch (wr->opcode) {
2853 case IB_WR_RDMA_WRITE:
2854 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002855 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
2856 rdma_wr(wr)->rkey);
Eli Cohene126ba92013-07-07 17:25:49 +03002857 seg += sizeof(struct mlx5_wqe_raddr_seg);
2858 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
2859 break;
2860
2861 default:
2862 break;
2863 }
2864 break;
2865
2866 case IB_QPT_UD:
2867 case IB_QPT_SMI:
2868 case IB_QPT_GSI:
2869 set_datagram_seg(seg, wr);
Jack Morgensteinf241e742014-07-28 23:30:23 +03002870 seg += sizeof(struct mlx5_wqe_datagram_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03002871 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
2872 if (unlikely((seg == qend)))
2873 seg = mlx5_get_send_wqe(qp, 0);
2874 break;
2875
2876 case MLX5_IB_QPT_REG_UMR:
2877 if (wr->opcode != MLX5_IB_WR_UMR) {
2878 err = -EINVAL;
2879 mlx5_ib_warn(dev, "bad opcode\n");
2880 goto out;
2881 }
2882 qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002883 ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
Eli Cohene126ba92013-07-07 17:25:49 +03002884 set_reg_umr_segment(seg, wr);
2885 seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
2886 size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
2887 if (unlikely((seg == qend)))
2888 seg = mlx5_get_send_wqe(qp, 0);
2889 set_reg_mkey_segment(seg, wr);
2890 seg += sizeof(struct mlx5_mkey_seg);
2891 size += sizeof(struct mlx5_mkey_seg) / 16;
2892 if (unlikely((seg == qend)))
2893 seg = mlx5_get_send_wqe(qp, 0);
2894 break;
2895
2896 default:
2897 break;
2898 }
2899
2900 if (wr->send_flags & IB_SEND_INLINE && num_sge) {
2901 int uninitialized_var(sz);
2902
2903 err = set_data_inl_seg(qp, wr, seg, &sz);
2904 if (unlikely(err)) {
2905 mlx5_ib_warn(dev, "\n");
2906 *bad_wr = wr;
2907 goto out;
2908 }
2909 inl = 1;
2910 size += sz;
2911 } else {
2912 dpseg = seg;
2913 for (i = 0; i < num_sge; i++) {
2914 if (unlikely(dpseg == qend)) {
2915 seg = mlx5_get_send_wqe(qp, 0);
2916 dpseg = seg;
2917 }
2918 if (likely(wr->sg_list[i].length)) {
2919 set_data_ptr_seg(dpseg, wr->sg_list + i);
2920 size += sizeof(struct mlx5_wqe_data_seg) / 16;
2921 dpseg++;
2922 }
2923 }
2924 }
2925
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02002926 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
2927 get_fence(fence, wr), next_fence,
2928 mlx5_ib_opcode[wr->opcode]);
Sagi Grimberge6631812014-02-23 14:19:11 +02002929skip_psv:
Eli Cohene126ba92013-07-07 17:25:49 +03002930 if (0)
2931 dump_wqe(qp, idx, size);
2932 }
2933
2934out:
2935 if (likely(nreq)) {
2936 qp->sq.head += nreq;
2937
2938 /* Make sure that descriptors are written before
2939 * updating doorbell record and ringing the doorbell
2940 */
2941 wmb();
2942
2943 qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
2944
Eli Cohenada388f2014-01-14 17:45:16 +02002945 /* Make sure doorbell record is visible to the HCA before
2946 * we hit doorbell */
2947 wmb();
2948
Eli Cohene126ba92013-07-07 17:25:49 +03002949 if (bf->need_lock)
2950 spin_lock(&bf->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02002951 else
2952 __acquire(&bf->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03002953
2954 /* TBD enable WC */
2955 if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
2956 mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
2957 /* wc_wmb(); */
2958 } else {
2959 mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
2960 MLX5_GET_DOORBELL_LOCK(&bf->lock32));
2961 /* Make sure doorbells don't leak out of SQ spinlock
2962 * and reach the HCA out of order.
2963 */
2964 mmiowb();
2965 }
2966 bf->offset ^= bf->buf_size;
2967 if (bf->need_lock)
2968 spin_unlock(&bf->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02002969 else
2970 __release(&bf->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03002971 }
2972
2973 spin_unlock_irqrestore(&qp->sq.lock, flags);
2974
2975 return err;
2976}
2977
2978static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
2979{
2980 sig->signature = calc_sig(sig, size);
2981}
2982
2983int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
2984 struct ib_recv_wr **bad_wr)
2985{
2986 struct mlx5_ib_qp *qp = to_mqp(ibqp);
2987 struct mlx5_wqe_data_seg *scat;
2988 struct mlx5_rwqe_sig *sig;
2989 unsigned long flags;
2990 int err = 0;
2991 int nreq;
2992 int ind;
2993 int i;
2994
2995 spin_lock_irqsave(&qp->rq.lock, flags);
2996
2997 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
2998
2999 for (nreq = 0; wr; nreq++, wr = wr->next) {
3000 if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
3001 err = -ENOMEM;
3002 *bad_wr = wr;
3003 goto out;
3004 }
3005
3006 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
3007 err = -EINVAL;
3008 *bad_wr = wr;
3009 goto out;
3010 }
3011
3012 scat = get_recv_wqe(qp, ind);
3013 if (qp->wq_sig)
3014 scat++;
3015
3016 for (i = 0; i < wr->num_sge; i++)
3017 set_data_ptr_seg(scat + i, wr->sg_list + i);
3018
3019 if (i < qp->rq.max_gs) {
3020 scat[i].byte_count = 0;
3021 scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
3022 scat[i].addr = 0;
3023 }
3024
3025 if (qp->wq_sig) {
3026 sig = (struct mlx5_rwqe_sig *)scat;
3027 set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
3028 }
3029
3030 qp->rq.wrid[ind] = wr->wr_id;
3031
3032 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
3033 }
3034
3035out:
3036 if (likely(nreq)) {
3037 qp->rq.head += nreq;
3038
3039 /* Make sure that descriptors are written before
3040 * doorbell record.
3041 */
3042 wmb();
3043
3044 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
3045 }
3046
3047 spin_unlock_irqrestore(&qp->rq.lock, flags);
3048
3049 return err;
3050}
3051
3052static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
3053{
3054 switch (mlx5_state) {
3055 case MLX5_QP_STATE_RST: return IB_QPS_RESET;
3056 case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
3057 case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
3058 case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
3059 case MLX5_QP_STATE_SQ_DRAINING:
3060 case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
3061 case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
3062 case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
3063 default: return -1;
3064 }
3065}
3066
3067static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
3068{
3069 switch (mlx5_mig_state) {
3070 case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
3071 case MLX5_QP_PM_REARM: return IB_MIG_REARM;
3072 case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
3073 default: return -1;
3074 }
3075}
3076
3077static int to_ib_qp_access_flags(int mlx5_flags)
3078{
3079 int ib_flags = 0;
3080
3081 if (mlx5_flags & MLX5_QP_BIT_RRE)
3082 ib_flags |= IB_ACCESS_REMOTE_READ;
3083 if (mlx5_flags & MLX5_QP_BIT_RWE)
3084 ib_flags |= IB_ACCESS_REMOTE_WRITE;
3085 if (mlx5_flags & MLX5_QP_BIT_RAE)
3086 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
3087
3088 return ib_flags;
3089}
3090
3091static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
3092 struct mlx5_qp_path *path)
3093{
Jack Morgenstein9603b612014-07-28 23:30:22 +03003094 struct mlx5_core_dev *dev = ibdev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003095
3096 memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
3097 ib_ah_attr->port_num = path->port;
3098
Eli Cohenc7a08ac2014-10-02 12:19:42 +03003099 if (ib_ah_attr->port_num == 0 ||
Saeed Mahameed938fe832015-05-28 22:28:41 +03003100 ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
Eli Cohene126ba92013-07-07 17:25:49 +03003101 return;
3102
Achiad Shochat2811ba52015-12-23 18:47:24 +02003103 ib_ah_attr->sl = path->dci_cfi_prio_sl & 0xf;
Eli Cohene126ba92013-07-07 17:25:49 +03003104
3105 ib_ah_attr->dlid = be16_to_cpu(path->rlid);
3106 ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
3107 ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
3108 ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
3109 if (ib_ah_attr->ah_flags) {
3110 ib_ah_attr->grh.sgid_index = path->mgid_index;
3111 ib_ah_attr->grh.hop_limit = path->hop_limit;
3112 ib_ah_attr->grh.traffic_class =
3113 (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
3114 ib_ah_attr->grh.flow_label =
3115 be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
3116 memcpy(ib_ah_attr->grh.dgid.raw,
3117 path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
3118 }
3119}
3120
3121int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
3122 struct ib_qp_init_attr *qp_init_attr)
3123{
3124 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
3125 struct mlx5_ib_qp *qp = to_mqp(ibqp);
3126 struct mlx5_query_qp_mbox_out *outb;
3127 struct mlx5_qp_context *context;
3128 int mlx5_state;
3129 int err = 0;
3130
Haggai Eran6aec21f2014-12-11 17:04:23 +02003131#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
3132 /*
3133 * Wait for any outstanding page faults, in case the user frees memory
3134 * based upon this query's result.
3135 */
3136 flush_workqueue(mlx5_ib_page_fault_wq);
3137#endif
3138
Eli Cohene126ba92013-07-07 17:25:49 +03003139 mutex_lock(&qp->mutex);
3140 outb = kzalloc(sizeof(*outb), GFP_KERNEL);
3141 if (!outb) {
3142 err = -ENOMEM;
3143 goto out;
3144 }
3145 context = &outb->ctx;
majd@mellanox.com19098df2016-01-14 19:13:03 +02003146 err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
3147 sizeof(*outb));
Eli Cohene126ba92013-07-07 17:25:49 +03003148 if (err)
3149 goto out_free;
3150
3151 mlx5_state = be32_to_cpu(context->flags) >> 28;
3152
3153 qp->state = to_ib_qp_state(mlx5_state);
3154 qp_attr->qp_state = qp->state;
3155 qp_attr->path_mtu = context->mtu_msgmax >> 5;
3156 qp_attr->path_mig_state =
3157 to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
3158 qp_attr->qkey = be32_to_cpu(context->qkey);
3159 qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
3160 qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
3161 qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
3162 qp_attr->qp_access_flags =
3163 to_ib_qp_access_flags(be32_to_cpu(context->params2));
3164
3165 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
3166 to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
3167 to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
3168 qp_attr->alt_pkey_index = context->alt_path.pkey_index & 0x7f;
3169 qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
3170 }
3171
3172 qp_attr->pkey_index = context->pri_path.pkey_index & 0x7f;
3173 qp_attr->port_num = context->pri_path.port;
3174
3175 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
3176 qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
3177
3178 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
3179
3180 qp_attr->max_dest_rd_atomic =
3181 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
3182 qp_attr->min_rnr_timer =
3183 (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
3184 qp_attr->timeout = context->pri_path.ackto_lt >> 3;
3185 qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
3186 qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
3187 qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
3188 qp_attr->cur_qp_state = qp_attr->qp_state;
3189 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
3190 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
3191
3192 if (!ibqp->uobject) {
3193 qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
3194 qp_attr->cap.max_send_sge = qp->sq.max_gs;
3195 } else {
3196 qp_attr->cap.max_send_wr = 0;
3197 qp_attr->cap.max_send_sge = 0;
3198 }
3199
3200 /* We don't support inline sends for kernel QPs (yet), and we
3201 * don't know what userspace's value should be.
3202 */
3203 qp_attr->cap.max_inline_data = 0;
3204
3205 qp_init_attr->cap = qp_attr->cap;
3206
3207 qp_init_attr->create_flags = 0;
3208 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
3209 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
3210
Leon Romanovsky051f2632015-12-20 12:16:11 +02003211 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
3212 qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
3213 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
3214 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
3215 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
3216 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
3217
Eli Cohene126ba92013-07-07 17:25:49 +03003218 qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
3219 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
3220
3221out_free:
3222 kfree(outb);
3223
3224out:
3225 mutex_unlock(&qp->mutex);
3226 return err;
3227}
3228
3229struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
3230 struct ib_ucontext *context,
3231 struct ib_udata *udata)
3232{
3233 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3234 struct mlx5_ib_xrcd *xrcd;
3235 int err;
3236
Saeed Mahameed938fe832015-05-28 22:28:41 +03003237 if (!MLX5_CAP_GEN(dev->mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +03003238 return ERR_PTR(-ENOSYS);
3239
3240 xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
3241 if (!xrcd)
3242 return ERR_PTR(-ENOMEM);
3243
Jack Morgenstein9603b612014-07-28 23:30:22 +03003244 err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03003245 if (err) {
3246 kfree(xrcd);
3247 return ERR_PTR(-ENOMEM);
3248 }
3249
3250 return &xrcd->ibxrcd;
3251}
3252
3253int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
3254{
3255 struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
3256 u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
3257 int err;
3258
Jack Morgenstein9603b612014-07-28 23:30:22 +03003259 err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03003260 if (err) {
3261 mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
3262 return err;
3263 }
3264
3265 kfree(xrcd);
3266
3267 return 0;
3268}