Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
Chunming Zhou | 0875dc9 | 2016-06-12 15:41:58 +0800 | [diff] [blame] | 28 | #include <linux/kthread.h> |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 29 | #include <linux/console.h> |
| 30 | #include <linux/slab.h> |
| 31 | #include <linux/debugfs.h> |
| 32 | #include <drm/drmP.h> |
| 33 | #include <drm/drm_crtc_helper.h> |
| 34 | #include <drm/amdgpu_drm.h> |
| 35 | #include <linux/vgaarb.h> |
| 36 | #include <linux/vga_switcheroo.h> |
| 37 | #include <linux/efi.h> |
| 38 | #include "amdgpu.h" |
Tom St Denis | f4b373f | 2016-05-31 08:02:27 -0400 | [diff] [blame] | 39 | #include "amdgpu_trace.h" |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 40 | #include "amdgpu_i2c.h" |
| 41 | #include "atom.h" |
| 42 | #include "amdgpu_atombios.h" |
Alex Deucher | d0dd7f0 | 2015-11-11 19:45:06 -0500 | [diff] [blame] | 43 | #include "amd_pcie.h" |
Ken Wang | 33f3480 | 2016-01-21 17:29:41 +0800 | [diff] [blame] | 44 | #ifdef CONFIG_DRM_AMDGPU_SI |
| 45 | #include "si.h" |
| 46 | #endif |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 47 | #ifdef CONFIG_DRM_AMDGPU_CIK |
| 48 | #include "cik.h" |
| 49 | #endif |
Alex Deucher | aaa36a9 | 2015-04-20 17:31:14 -0400 | [diff] [blame] | 50 | #include "vi.h" |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 51 | #include "bif/bif_4_1_d.h" |
Emily Deng | 9accf2f | 2016-08-10 16:01:25 +0800 | [diff] [blame] | 52 | #include <linux/pci.h> |
Monk Liu | bec8637 | 2016-09-14 19:38:08 +0800 | [diff] [blame] | 53 | #include <linux/firmware.h> |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 54 | |
| 55 | static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev); |
| 56 | static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev); |
| 57 | |
| 58 | static const char *amdgpu_asic_name[] = { |
Ken Wang | da69c161 | 2016-01-21 19:08:55 +0800 | [diff] [blame] | 59 | "TAHITI", |
| 60 | "PITCAIRN", |
| 61 | "VERDE", |
| 62 | "OLAND", |
| 63 | "HAINAN", |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 64 | "BONAIRE", |
| 65 | "KAVERI", |
| 66 | "KABINI", |
| 67 | "HAWAII", |
| 68 | "MULLINS", |
| 69 | "TOPAZ", |
| 70 | "TONGA", |
David Zhang | 48299f9 | 2015-07-08 01:05:16 +0800 | [diff] [blame] | 71 | "FIJI", |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 72 | "CARRIZO", |
Samuel Li | 139f491 | 2015-10-08 14:50:27 -0400 | [diff] [blame] | 73 | "STONEY", |
Flora Cui | 2cc0c0b | 2016-03-14 18:33:29 -0400 | [diff] [blame] | 74 | "POLARIS10", |
| 75 | "POLARIS11", |
Junwei Zhang | c4642a4 | 2016-12-14 15:32:28 -0500 | [diff] [blame] | 76 | "POLARIS12", |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 77 | "LAST", |
| 78 | }; |
| 79 | |
| 80 | bool amdgpu_device_is_px(struct drm_device *dev) |
| 81 | { |
| 82 | struct amdgpu_device *adev = dev->dev_private; |
| 83 | |
Jammy Zhou | 2f7d10b | 2015-07-22 11:29:01 +0800 | [diff] [blame] | 84 | if (adev->flags & AMD_IS_PX) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 85 | return true; |
| 86 | return false; |
| 87 | } |
| 88 | |
| 89 | /* |
| 90 | * MMIO register access helper functions. |
| 91 | */ |
| 92 | uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, |
| 93 | bool always_indirect) |
| 94 | { |
Tom St Denis | f4b373f | 2016-05-31 08:02:27 -0400 | [diff] [blame] | 95 | uint32_t ret; |
| 96 | |
Xiangliang Yu | bc992ba | 2017-01-12 14:29:34 +0800 | [diff] [blame] | 97 | if (amdgpu_sriov_runtime(adev)) { |
| 98 | BUG_ON(in_interrupt()); |
| 99 | return amdgpu_virt_kiq_rreg(adev, reg); |
| 100 | } |
| 101 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 102 | if ((reg * 4) < adev->rmmio_size && !always_indirect) |
Tom St Denis | f4b373f | 2016-05-31 08:02:27 -0400 | [diff] [blame] | 103 | ret = readl(((void __iomem *)adev->rmmio) + (reg * 4)); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 104 | else { |
| 105 | unsigned long flags; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 106 | |
| 107 | spin_lock_irqsave(&adev->mmio_idx_lock, flags); |
| 108 | writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4)); |
| 109 | ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4)); |
| 110 | spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 111 | } |
Tom St Denis | f4b373f | 2016-05-31 08:02:27 -0400 | [diff] [blame] | 112 | trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret); |
| 113 | return ret; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 114 | } |
| 115 | |
| 116 | void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, |
| 117 | bool always_indirect) |
| 118 | { |
Tom St Denis | f4b373f | 2016-05-31 08:02:27 -0400 | [diff] [blame] | 119 | trace_amdgpu_mm_wreg(adev->pdev->device, reg, v); |
Monk Liu | 4e99a44 | 2016-03-31 13:26:59 +0800 | [diff] [blame] | 120 | |
Xiangliang Yu | bc992ba | 2017-01-12 14:29:34 +0800 | [diff] [blame] | 121 | if (amdgpu_sriov_runtime(adev)) { |
| 122 | BUG_ON(in_interrupt()); |
| 123 | return amdgpu_virt_kiq_wreg(adev, reg, v); |
| 124 | } |
| 125 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 126 | if ((reg * 4) < adev->rmmio_size && !always_indirect) |
| 127 | writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); |
| 128 | else { |
| 129 | unsigned long flags; |
| 130 | |
| 131 | spin_lock_irqsave(&adev->mmio_idx_lock, flags); |
| 132 | writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4)); |
| 133 | writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4)); |
| 134 | spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); |
| 135 | } |
| 136 | } |
| 137 | |
| 138 | u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg) |
| 139 | { |
| 140 | if ((reg * 4) < adev->rio_mem_size) |
| 141 | return ioread32(adev->rio_mem + (reg * 4)); |
| 142 | else { |
| 143 | iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4)); |
| 144 | return ioread32(adev->rio_mem + (mmMM_DATA * 4)); |
| 145 | } |
| 146 | } |
| 147 | |
| 148 | void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v) |
| 149 | { |
| 150 | |
| 151 | if ((reg * 4) < adev->rio_mem_size) |
| 152 | iowrite32(v, adev->rio_mem + (reg * 4)); |
| 153 | else { |
| 154 | iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4)); |
| 155 | iowrite32(v, adev->rio_mem + (mmMM_DATA * 4)); |
| 156 | } |
| 157 | } |
| 158 | |
| 159 | /** |
| 160 | * amdgpu_mm_rdoorbell - read a doorbell dword |
| 161 | * |
| 162 | * @adev: amdgpu_device pointer |
| 163 | * @index: doorbell index |
| 164 | * |
| 165 | * Returns the value in the doorbell aperture at the |
| 166 | * requested doorbell index (CIK). |
| 167 | */ |
| 168 | u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index) |
| 169 | { |
| 170 | if (index < adev->doorbell.num_doorbells) { |
| 171 | return readl(adev->doorbell.ptr + index); |
| 172 | } else { |
| 173 | DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index); |
| 174 | return 0; |
| 175 | } |
| 176 | } |
| 177 | |
| 178 | /** |
| 179 | * amdgpu_mm_wdoorbell - write a doorbell dword |
| 180 | * |
| 181 | * @adev: amdgpu_device pointer |
| 182 | * @index: doorbell index |
| 183 | * @v: value to write |
| 184 | * |
| 185 | * Writes @v to the doorbell aperture at the |
| 186 | * requested doorbell index (CIK). |
| 187 | */ |
| 188 | void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v) |
| 189 | { |
| 190 | if (index < adev->doorbell.num_doorbells) { |
| 191 | writel(v, adev->doorbell.ptr + index); |
| 192 | } else { |
| 193 | DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index); |
| 194 | } |
| 195 | } |
| 196 | |
| 197 | /** |
| 198 | * amdgpu_invalid_rreg - dummy reg read function |
| 199 | * |
| 200 | * @adev: amdgpu device pointer |
| 201 | * @reg: offset of register |
| 202 | * |
| 203 | * Dummy register read function. Used for register blocks |
| 204 | * that certain asics don't have (all asics). |
| 205 | * Returns the value in the register. |
| 206 | */ |
| 207 | static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg) |
| 208 | { |
| 209 | DRM_ERROR("Invalid callback to read register 0x%04X\n", reg); |
| 210 | BUG(); |
| 211 | return 0; |
| 212 | } |
| 213 | |
| 214 | /** |
| 215 | * amdgpu_invalid_wreg - dummy reg write function |
| 216 | * |
| 217 | * @adev: amdgpu device pointer |
| 218 | * @reg: offset of register |
| 219 | * @v: value to write to the register |
| 220 | * |
| 221 | * Dummy register read function. Used for register blocks |
| 222 | * that certain asics don't have (all asics). |
| 223 | */ |
| 224 | static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v) |
| 225 | { |
| 226 | DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n", |
| 227 | reg, v); |
| 228 | BUG(); |
| 229 | } |
| 230 | |
| 231 | /** |
| 232 | * amdgpu_block_invalid_rreg - dummy reg read function |
| 233 | * |
| 234 | * @adev: amdgpu device pointer |
| 235 | * @block: offset of instance |
| 236 | * @reg: offset of register |
| 237 | * |
| 238 | * Dummy register read function. Used for register blocks |
| 239 | * that certain asics don't have (all asics). |
| 240 | * Returns the value in the register. |
| 241 | */ |
| 242 | static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev, |
| 243 | uint32_t block, uint32_t reg) |
| 244 | { |
| 245 | DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n", |
| 246 | reg, block); |
| 247 | BUG(); |
| 248 | return 0; |
| 249 | } |
| 250 | |
| 251 | /** |
| 252 | * amdgpu_block_invalid_wreg - dummy reg write function |
| 253 | * |
| 254 | * @adev: amdgpu device pointer |
| 255 | * @block: offset of instance |
| 256 | * @reg: offset of register |
| 257 | * @v: value to write to the register |
| 258 | * |
| 259 | * Dummy register read function. Used for register blocks |
| 260 | * that certain asics don't have (all asics). |
| 261 | */ |
| 262 | static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev, |
| 263 | uint32_t block, |
| 264 | uint32_t reg, uint32_t v) |
| 265 | { |
| 266 | DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n", |
| 267 | reg, block, v); |
| 268 | BUG(); |
| 269 | } |
| 270 | |
| 271 | static int amdgpu_vram_scratch_init(struct amdgpu_device *adev) |
| 272 | { |
| 273 | int r; |
| 274 | |
| 275 | if (adev->vram_scratch.robj == NULL) { |
| 276 | r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE, |
Alex Deucher | 857d913 | 2015-08-27 00:14:16 -0400 | [diff] [blame] | 277 | PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM, |
Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 278 | AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED | |
| 279 | AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, |
Christian König | 72d7668 | 2015-09-03 17:34:59 +0200 | [diff] [blame] | 280 | NULL, NULL, &adev->vram_scratch.robj); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 281 | if (r) { |
| 282 | return r; |
| 283 | } |
| 284 | } |
| 285 | |
| 286 | r = amdgpu_bo_reserve(adev->vram_scratch.robj, false); |
| 287 | if (unlikely(r != 0)) |
| 288 | return r; |
| 289 | r = amdgpu_bo_pin(adev->vram_scratch.robj, |
| 290 | AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr); |
| 291 | if (r) { |
| 292 | amdgpu_bo_unreserve(adev->vram_scratch.robj); |
| 293 | return r; |
| 294 | } |
| 295 | r = amdgpu_bo_kmap(adev->vram_scratch.robj, |
| 296 | (void **)&adev->vram_scratch.ptr); |
| 297 | if (r) |
| 298 | amdgpu_bo_unpin(adev->vram_scratch.robj); |
| 299 | amdgpu_bo_unreserve(adev->vram_scratch.robj); |
| 300 | |
| 301 | return r; |
| 302 | } |
| 303 | |
| 304 | static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev) |
| 305 | { |
| 306 | int r; |
| 307 | |
| 308 | if (adev->vram_scratch.robj == NULL) { |
| 309 | return; |
| 310 | } |
| 311 | r = amdgpu_bo_reserve(adev->vram_scratch.robj, false); |
| 312 | if (likely(r == 0)) { |
| 313 | amdgpu_bo_kunmap(adev->vram_scratch.robj); |
| 314 | amdgpu_bo_unpin(adev->vram_scratch.robj); |
| 315 | amdgpu_bo_unreserve(adev->vram_scratch.robj); |
| 316 | } |
| 317 | amdgpu_bo_unref(&adev->vram_scratch.robj); |
| 318 | } |
| 319 | |
| 320 | /** |
| 321 | * amdgpu_program_register_sequence - program an array of registers. |
| 322 | * |
| 323 | * @adev: amdgpu_device pointer |
| 324 | * @registers: pointer to the register array |
| 325 | * @array_size: size of the register array |
| 326 | * |
| 327 | * Programs an array or registers with and and or masks. |
| 328 | * This is a helper for setting golden registers. |
| 329 | */ |
| 330 | void amdgpu_program_register_sequence(struct amdgpu_device *adev, |
| 331 | const u32 *registers, |
| 332 | const u32 array_size) |
| 333 | { |
| 334 | u32 tmp, reg, and_mask, or_mask; |
| 335 | int i; |
| 336 | |
| 337 | if (array_size % 3) |
| 338 | return; |
| 339 | |
| 340 | for (i = 0; i < array_size; i +=3) { |
| 341 | reg = registers[i + 0]; |
| 342 | and_mask = registers[i + 1]; |
| 343 | or_mask = registers[i + 2]; |
| 344 | |
| 345 | if (and_mask == 0xffffffff) { |
| 346 | tmp = or_mask; |
| 347 | } else { |
| 348 | tmp = RREG32(reg); |
| 349 | tmp &= ~and_mask; |
| 350 | tmp |= or_mask; |
| 351 | } |
| 352 | WREG32(reg, tmp); |
| 353 | } |
| 354 | } |
| 355 | |
| 356 | void amdgpu_pci_config_reset(struct amdgpu_device *adev) |
| 357 | { |
| 358 | pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA); |
| 359 | } |
| 360 | |
| 361 | /* |
| 362 | * GPU doorbell aperture helpers function. |
| 363 | */ |
| 364 | /** |
| 365 | * amdgpu_doorbell_init - Init doorbell driver information. |
| 366 | * |
| 367 | * @adev: amdgpu_device pointer |
| 368 | * |
| 369 | * Init doorbell driver information (CIK) |
| 370 | * Returns 0 on success, error on failure. |
| 371 | */ |
| 372 | static int amdgpu_doorbell_init(struct amdgpu_device *adev) |
| 373 | { |
| 374 | /* doorbell bar mapping */ |
| 375 | adev->doorbell.base = pci_resource_start(adev->pdev, 2); |
| 376 | adev->doorbell.size = pci_resource_len(adev->pdev, 2); |
| 377 | |
Christian König | edf600d | 2016-05-03 15:54:54 +0200 | [diff] [blame] | 378 | adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32), |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 379 | AMDGPU_DOORBELL_MAX_ASSIGNMENT+1); |
| 380 | if (adev->doorbell.num_doorbells == 0) |
| 381 | return -EINVAL; |
| 382 | |
| 383 | adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32)); |
| 384 | if (adev->doorbell.ptr == NULL) { |
| 385 | return -ENOMEM; |
| 386 | } |
| 387 | DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base); |
| 388 | DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size); |
| 389 | |
| 390 | return 0; |
| 391 | } |
| 392 | |
| 393 | /** |
| 394 | * amdgpu_doorbell_fini - Tear down doorbell driver information. |
| 395 | * |
| 396 | * @adev: amdgpu_device pointer |
| 397 | * |
| 398 | * Tear down doorbell driver information (CIK) |
| 399 | */ |
| 400 | static void amdgpu_doorbell_fini(struct amdgpu_device *adev) |
| 401 | { |
| 402 | iounmap(adev->doorbell.ptr); |
| 403 | adev->doorbell.ptr = NULL; |
| 404 | } |
| 405 | |
| 406 | /** |
| 407 | * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to |
| 408 | * setup amdkfd |
| 409 | * |
| 410 | * @adev: amdgpu_device pointer |
| 411 | * @aperture_base: output returning doorbell aperture base physical address |
| 412 | * @aperture_size: output returning doorbell aperture size in bytes |
| 413 | * @start_offset: output returning # of doorbell bytes reserved for amdgpu. |
| 414 | * |
| 415 | * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up, |
| 416 | * takes doorbells required for its own rings and reports the setup to amdkfd. |
| 417 | * amdgpu reserved doorbells are at the start of the doorbell aperture. |
| 418 | */ |
| 419 | void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev, |
| 420 | phys_addr_t *aperture_base, |
| 421 | size_t *aperture_size, |
| 422 | size_t *start_offset) |
| 423 | { |
| 424 | /* |
| 425 | * The first num_doorbells are used by amdgpu. |
| 426 | * amdkfd takes whatever's left in the aperture. |
| 427 | */ |
| 428 | if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) { |
| 429 | *aperture_base = adev->doorbell.base; |
| 430 | *aperture_size = adev->doorbell.size; |
| 431 | *start_offset = adev->doorbell.num_doorbells * sizeof(u32); |
| 432 | } else { |
| 433 | *aperture_base = 0; |
| 434 | *aperture_size = 0; |
| 435 | *start_offset = 0; |
| 436 | } |
| 437 | } |
| 438 | |
| 439 | /* |
| 440 | * amdgpu_wb_*() |
| 441 | * Writeback is the the method by which the the GPU updates special pages |
| 442 | * in memory with the status of certain GPU events (fences, ring pointers, |
| 443 | * etc.). |
| 444 | */ |
| 445 | |
| 446 | /** |
| 447 | * amdgpu_wb_fini - Disable Writeback and free memory |
| 448 | * |
| 449 | * @adev: amdgpu_device pointer |
| 450 | * |
| 451 | * Disables Writeback and frees the Writeback memory (all asics). |
| 452 | * Used at driver shutdown. |
| 453 | */ |
| 454 | static void amdgpu_wb_fini(struct amdgpu_device *adev) |
| 455 | { |
| 456 | if (adev->wb.wb_obj) { |
Alex Deucher | a76ed48 | 2016-10-21 15:30:36 -0400 | [diff] [blame] | 457 | amdgpu_bo_free_kernel(&adev->wb.wb_obj, |
| 458 | &adev->wb.gpu_addr, |
| 459 | (void **)&adev->wb.wb); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 460 | adev->wb.wb_obj = NULL; |
| 461 | } |
| 462 | } |
| 463 | |
| 464 | /** |
| 465 | * amdgpu_wb_init- Init Writeback driver info and allocate memory |
| 466 | * |
| 467 | * @adev: amdgpu_device pointer |
| 468 | * |
| 469 | * Disables Writeback and frees the Writeback memory (all asics). |
| 470 | * Used at driver startup. |
| 471 | * Returns 0 on success or an -error on failure. |
| 472 | */ |
| 473 | static int amdgpu_wb_init(struct amdgpu_device *adev) |
| 474 | { |
| 475 | int r; |
| 476 | |
| 477 | if (adev->wb.wb_obj == NULL) { |
Alex Deucher | a76ed48 | 2016-10-21 15:30:36 -0400 | [diff] [blame] | 478 | r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * 4, |
| 479 | PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT, |
| 480 | &adev->wb.wb_obj, &adev->wb.gpu_addr, |
| 481 | (void **)&adev->wb.wb); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 482 | if (r) { |
| 483 | dev_warn(adev->dev, "(%d) create WB bo failed\n", r); |
| 484 | return r; |
| 485 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 486 | |
| 487 | adev->wb.num_wb = AMDGPU_MAX_WB; |
| 488 | memset(&adev->wb.used, 0, sizeof(adev->wb.used)); |
| 489 | |
| 490 | /* clear wb memory */ |
| 491 | memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE); |
| 492 | } |
| 493 | |
| 494 | return 0; |
| 495 | } |
| 496 | |
| 497 | /** |
| 498 | * amdgpu_wb_get - Allocate a wb entry |
| 499 | * |
| 500 | * @adev: amdgpu_device pointer |
| 501 | * @wb: wb index |
| 502 | * |
| 503 | * Allocate a wb slot for use by the driver (all asics). |
| 504 | * Returns 0 on success or -EINVAL on failure. |
| 505 | */ |
| 506 | int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb) |
| 507 | { |
| 508 | unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb); |
| 509 | if (offset < adev->wb.num_wb) { |
| 510 | __set_bit(offset, adev->wb.used); |
| 511 | *wb = offset; |
| 512 | return 0; |
| 513 | } else { |
| 514 | return -EINVAL; |
| 515 | } |
| 516 | } |
| 517 | |
| 518 | /** |
| 519 | * amdgpu_wb_free - Free a wb entry |
| 520 | * |
| 521 | * @adev: amdgpu_device pointer |
| 522 | * @wb: wb index |
| 523 | * |
| 524 | * Free a wb slot allocated for use by the driver (all asics) |
| 525 | */ |
| 526 | void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb) |
| 527 | { |
| 528 | if (wb < adev->wb.num_wb) |
| 529 | __clear_bit(wb, adev->wb.used); |
| 530 | } |
| 531 | |
| 532 | /** |
| 533 | * amdgpu_vram_location - try to find VRAM location |
| 534 | * @adev: amdgpu device structure holding all necessary informations |
| 535 | * @mc: memory controller structure holding memory informations |
| 536 | * @base: base address at which to put VRAM |
| 537 | * |
| 538 | * Function will place try to place VRAM at base address provided |
| 539 | * as parameter (which is so far either PCI aperture address or |
| 540 | * for IGP TOM base address). |
| 541 | * |
| 542 | * If there is not enough space to fit the unvisible VRAM in the 32bits |
| 543 | * address space then we limit the VRAM size to the aperture. |
| 544 | * |
| 545 | * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size, |
| 546 | * this shouldn't be a problem as we are using the PCI aperture as a reference. |
| 547 | * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but |
| 548 | * not IGP. |
| 549 | * |
| 550 | * Note: we use mc_vram_size as on some board we need to program the mc to |
| 551 | * cover the whole aperture even if VRAM size is inferior to aperture size |
| 552 | * Novell bug 204882 + along with lots of ubuntu ones |
| 553 | * |
| 554 | * Note: when limiting vram it's safe to overwritte real_vram_size because |
| 555 | * we are not in case where real_vram_size is inferior to mc_vram_size (ie |
| 556 | * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu |
| 557 | * ones) |
| 558 | * |
| 559 | * Note: IGP TOM addr should be the same as the aperture addr, we don't |
| 560 | * explicitly check for that thought. |
| 561 | * |
| 562 | * FIXME: when reducing VRAM size align new size on power of 2. |
| 563 | */ |
| 564 | void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base) |
| 565 | { |
| 566 | uint64_t limit = (uint64_t)amdgpu_vram_limit << 20; |
| 567 | |
| 568 | mc->vram_start = base; |
| 569 | if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) { |
| 570 | dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n"); |
| 571 | mc->real_vram_size = mc->aper_size; |
| 572 | mc->mc_vram_size = mc->aper_size; |
| 573 | } |
| 574 | mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; |
| 575 | if (limit && limit < mc->real_vram_size) |
| 576 | mc->real_vram_size = limit; |
| 577 | dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", |
| 578 | mc->mc_vram_size >> 20, mc->vram_start, |
| 579 | mc->vram_end, mc->real_vram_size >> 20); |
| 580 | } |
| 581 | |
| 582 | /** |
| 583 | * amdgpu_gtt_location - try to find GTT location |
| 584 | * @adev: amdgpu device structure holding all necessary informations |
| 585 | * @mc: memory controller structure holding memory informations |
| 586 | * |
| 587 | * Function will place try to place GTT before or after VRAM. |
| 588 | * |
| 589 | * If GTT size is bigger than space left then we ajust GTT size. |
| 590 | * Thus function will never fails. |
| 591 | * |
| 592 | * FIXME: when reducing GTT size align new size on power of 2. |
| 593 | */ |
| 594 | void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc) |
| 595 | { |
| 596 | u64 size_af, size_bf; |
| 597 | |
| 598 | size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; |
| 599 | size_bf = mc->vram_start & ~mc->gtt_base_align; |
| 600 | if (size_bf > size_af) { |
| 601 | if (mc->gtt_size > size_bf) { |
| 602 | dev_warn(adev->dev, "limiting GTT\n"); |
| 603 | mc->gtt_size = size_bf; |
| 604 | } |
| 605 | mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; |
| 606 | } else { |
| 607 | if (mc->gtt_size > size_af) { |
| 608 | dev_warn(adev->dev, "limiting GTT\n"); |
| 609 | mc->gtt_size = size_af; |
| 610 | } |
| 611 | mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; |
| 612 | } |
| 613 | mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; |
| 614 | dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", |
| 615 | mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); |
| 616 | } |
| 617 | |
| 618 | /* |
| 619 | * GPU helpers function. |
| 620 | */ |
| 621 | /** |
Jim Qu | c836fec | 2017-02-10 15:59:59 +0800 | [diff] [blame] | 622 | * amdgpu_need_post - check if the hw need post or not |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 623 | * |
| 624 | * @adev: amdgpu_device pointer |
| 625 | * |
Jim Qu | c836fec | 2017-02-10 15:59:59 +0800 | [diff] [blame] | 626 | * Check if the asic has been initialized (all asics) at driver startup |
| 627 | * or post is needed if hw reset is performed. |
| 628 | * Returns true if need or false if not. |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 629 | */ |
Jim Qu | c836fec | 2017-02-10 15:59:59 +0800 | [diff] [blame] | 630 | bool amdgpu_need_post(struct amdgpu_device *adev) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 631 | { |
| 632 | uint32_t reg; |
| 633 | |
Jim Qu | c836fec | 2017-02-10 15:59:59 +0800 | [diff] [blame] | 634 | if (adev->has_hw_reset) { |
| 635 | adev->has_hw_reset = false; |
| 636 | return true; |
| 637 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 638 | /* then check MEM_SIZE, in case the crtcs are off */ |
| 639 | reg = RREG32(mmCONFIG_MEMSIZE); |
| 640 | |
| 641 | if (reg) |
Jim Qu | c836fec | 2017-02-10 15:59:59 +0800 | [diff] [blame] | 642 | return false; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 643 | |
Jim Qu | c836fec | 2017-02-10 15:59:59 +0800 | [diff] [blame] | 644 | return true; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 645 | |
| 646 | } |
| 647 | |
Monk Liu | bec8637 | 2016-09-14 19:38:08 +0800 | [diff] [blame] | 648 | static bool amdgpu_vpost_needed(struct amdgpu_device *adev) |
| 649 | { |
| 650 | if (amdgpu_sriov_vf(adev)) |
| 651 | return false; |
| 652 | |
| 653 | if (amdgpu_passthrough(adev)) { |
Monk Liu | 1da2c32 | 2016-11-11 11:24:29 +0800 | [diff] [blame] | 654 | /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot |
| 655 | * some old smc fw still need driver do vPost otherwise gpu hang, while |
| 656 | * those smc fw version above 22.15 doesn't have this flaw, so we force |
| 657 | * vpost executed for smc version below 22.15 |
Monk Liu | bec8637 | 2016-09-14 19:38:08 +0800 | [diff] [blame] | 658 | */ |
| 659 | if (adev->asic_type == CHIP_FIJI) { |
| 660 | int err; |
| 661 | uint32_t fw_ver; |
| 662 | err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev); |
| 663 | /* force vPost if error occured */ |
| 664 | if (err) |
| 665 | return true; |
| 666 | |
| 667 | fw_ver = *((uint32_t *)adev->pm.fw->data + 69); |
Monk Liu | 1da2c32 | 2016-11-11 11:24:29 +0800 | [diff] [blame] | 668 | if (fw_ver < 0x00160e00) |
| 669 | return true; |
Monk Liu | bec8637 | 2016-09-14 19:38:08 +0800 | [diff] [blame] | 670 | } |
Monk Liu | bec8637 | 2016-09-14 19:38:08 +0800 | [diff] [blame] | 671 | } |
Jim Qu | c836fec | 2017-02-10 15:59:59 +0800 | [diff] [blame] | 672 | return amdgpu_need_post(adev); |
Monk Liu | bec8637 | 2016-09-14 19:38:08 +0800 | [diff] [blame] | 673 | } |
| 674 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 675 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 676 | * amdgpu_dummy_page_init - init dummy page used by the driver |
| 677 | * |
| 678 | * @adev: amdgpu_device pointer |
| 679 | * |
| 680 | * Allocate the dummy page used by the driver (all asics). |
| 681 | * This dummy page is used by the driver as a filler for gart entries |
| 682 | * when pages are taken out of the GART |
| 683 | * Returns 0 on sucess, -ENOMEM on failure. |
| 684 | */ |
| 685 | int amdgpu_dummy_page_init(struct amdgpu_device *adev) |
| 686 | { |
| 687 | if (adev->dummy_page.page) |
| 688 | return 0; |
| 689 | adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); |
| 690 | if (adev->dummy_page.page == NULL) |
| 691 | return -ENOMEM; |
| 692 | adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page, |
| 693 | 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
| 694 | if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) { |
| 695 | dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n"); |
| 696 | __free_page(adev->dummy_page.page); |
| 697 | adev->dummy_page.page = NULL; |
| 698 | return -ENOMEM; |
| 699 | } |
| 700 | return 0; |
| 701 | } |
| 702 | |
| 703 | /** |
| 704 | * amdgpu_dummy_page_fini - free dummy page used by the driver |
| 705 | * |
| 706 | * @adev: amdgpu_device pointer |
| 707 | * |
| 708 | * Frees the dummy page used by the driver (all asics). |
| 709 | */ |
| 710 | void amdgpu_dummy_page_fini(struct amdgpu_device *adev) |
| 711 | { |
| 712 | if (adev->dummy_page.page == NULL) |
| 713 | return; |
| 714 | pci_unmap_page(adev->pdev, adev->dummy_page.addr, |
| 715 | PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
| 716 | __free_page(adev->dummy_page.page); |
| 717 | adev->dummy_page.page = NULL; |
| 718 | } |
| 719 | |
| 720 | |
| 721 | /* ATOM accessor methods */ |
| 722 | /* |
| 723 | * ATOM is an interpreted byte code stored in tables in the vbios. The |
| 724 | * driver registers callbacks to access registers and the interpreter |
| 725 | * in the driver parses the tables and executes then to program specific |
| 726 | * actions (set display modes, asic init, etc.). See amdgpu_atombios.c, |
| 727 | * atombios.h, and atom.c |
| 728 | */ |
| 729 | |
| 730 | /** |
| 731 | * cail_pll_read - read PLL register |
| 732 | * |
| 733 | * @info: atom card_info pointer |
| 734 | * @reg: PLL register offset |
| 735 | * |
| 736 | * Provides a PLL register accessor for the atom interpreter (r4xx+). |
| 737 | * Returns the value of the PLL register. |
| 738 | */ |
| 739 | static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) |
| 740 | { |
| 741 | return 0; |
| 742 | } |
| 743 | |
| 744 | /** |
| 745 | * cail_pll_write - write PLL register |
| 746 | * |
| 747 | * @info: atom card_info pointer |
| 748 | * @reg: PLL register offset |
| 749 | * @val: value to write to the pll register |
| 750 | * |
| 751 | * Provides a PLL register accessor for the atom interpreter (r4xx+). |
| 752 | */ |
| 753 | static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) |
| 754 | { |
| 755 | |
| 756 | } |
| 757 | |
| 758 | /** |
| 759 | * cail_mc_read - read MC (Memory Controller) register |
| 760 | * |
| 761 | * @info: atom card_info pointer |
| 762 | * @reg: MC register offset |
| 763 | * |
| 764 | * Provides an MC register accessor for the atom interpreter (r4xx+). |
| 765 | * Returns the value of the MC register. |
| 766 | */ |
| 767 | static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) |
| 768 | { |
| 769 | return 0; |
| 770 | } |
| 771 | |
| 772 | /** |
| 773 | * cail_mc_write - write MC (Memory Controller) register |
| 774 | * |
| 775 | * @info: atom card_info pointer |
| 776 | * @reg: MC register offset |
| 777 | * @val: value to write to the pll register |
| 778 | * |
| 779 | * Provides a MC register accessor for the atom interpreter (r4xx+). |
| 780 | */ |
| 781 | static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) |
| 782 | { |
| 783 | |
| 784 | } |
| 785 | |
| 786 | /** |
| 787 | * cail_reg_write - write MMIO register |
| 788 | * |
| 789 | * @info: atom card_info pointer |
| 790 | * @reg: MMIO register offset |
| 791 | * @val: value to write to the pll register |
| 792 | * |
| 793 | * Provides a MMIO register accessor for the atom interpreter (r4xx+). |
| 794 | */ |
| 795 | static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) |
| 796 | { |
| 797 | struct amdgpu_device *adev = info->dev->dev_private; |
| 798 | |
| 799 | WREG32(reg, val); |
| 800 | } |
| 801 | |
| 802 | /** |
| 803 | * cail_reg_read - read MMIO register |
| 804 | * |
| 805 | * @info: atom card_info pointer |
| 806 | * @reg: MMIO register offset |
| 807 | * |
| 808 | * Provides an MMIO register accessor for the atom interpreter (r4xx+). |
| 809 | * Returns the value of the MMIO register. |
| 810 | */ |
| 811 | static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) |
| 812 | { |
| 813 | struct amdgpu_device *adev = info->dev->dev_private; |
| 814 | uint32_t r; |
| 815 | |
| 816 | r = RREG32(reg); |
| 817 | return r; |
| 818 | } |
| 819 | |
| 820 | /** |
| 821 | * cail_ioreg_write - write IO register |
| 822 | * |
| 823 | * @info: atom card_info pointer |
| 824 | * @reg: IO register offset |
| 825 | * @val: value to write to the pll register |
| 826 | * |
| 827 | * Provides a IO register accessor for the atom interpreter (r4xx+). |
| 828 | */ |
| 829 | static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) |
| 830 | { |
| 831 | struct amdgpu_device *adev = info->dev->dev_private; |
| 832 | |
| 833 | WREG32_IO(reg, val); |
| 834 | } |
| 835 | |
| 836 | /** |
| 837 | * cail_ioreg_read - read IO register |
| 838 | * |
| 839 | * @info: atom card_info pointer |
| 840 | * @reg: IO register offset |
| 841 | * |
| 842 | * Provides an IO register accessor for the atom interpreter (r4xx+). |
| 843 | * Returns the value of the IO register. |
| 844 | */ |
| 845 | static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) |
| 846 | { |
| 847 | struct amdgpu_device *adev = info->dev->dev_private; |
| 848 | uint32_t r; |
| 849 | |
| 850 | r = RREG32_IO(reg); |
| 851 | return r; |
| 852 | } |
| 853 | |
| 854 | /** |
| 855 | * amdgpu_atombios_fini - free the driver info and callbacks for atombios |
| 856 | * |
| 857 | * @adev: amdgpu_device pointer |
| 858 | * |
| 859 | * Frees the driver info and register access callbacks for the ATOM |
| 860 | * interpreter (r4xx+). |
| 861 | * Called at driver shutdown. |
| 862 | */ |
| 863 | static void amdgpu_atombios_fini(struct amdgpu_device *adev) |
| 864 | { |
Monk Liu | 89e0ec9 | 2016-05-27 19:34:11 +0800 | [diff] [blame] | 865 | if (adev->mode_info.atom_context) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 866 | kfree(adev->mode_info.atom_context->scratch); |
Monk Liu | 89e0ec9 | 2016-05-27 19:34:11 +0800 | [diff] [blame] | 867 | kfree(adev->mode_info.atom_context->iio); |
| 868 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 869 | kfree(adev->mode_info.atom_context); |
| 870 | adev->mode_info.atom_context = NULL; |
| 871 | kfree(adev->mode_info.atom_card_info); |
| 872 | adev->mode_info.atom_card_info = NULL; |
| 873 | } |
| 874 | |
| 875 | /** |
| 876 | * amdgpu_atombios_init - init the driver info and callbacks for atombios |
| 877 | * |
| 878 | * @adev: amdgpu_device pointer |
| 879 | * |
| 880 | * Initializes the driver info and register access callbacks for the |
| 881 | * ATOM interpreter (r4xx+). |
| 882 | * Returns 0 on sucess, -ENOMEM on failure. |
| 883 | * Called at driver startup. |
| 884 | */ |
| 885 | static int amdgpu_atombios_init(struct amdgpu_device *adev) |
| 886 | { |
| 887 | struct card_info *atom_card_info = |
| 888 | kzalloc(sizeof(struct card_info), GFP_KERNEL); |
| 889 | |
| 890 | if (!atom_card_info) |
| 891 | return -ENOMEM; |
| 892 | |
| 893 | adev->mode_info.atom_card_info = atom_card_info; |
| 894 | atom_card_info->dev = adev->ddev; |
| 895 | atom_card_info->reg_read = cail_reg_read; |
| 896 | atom_card_info->reg_write = cail_reg_write; |
| 897 | /* needed for iio ops */ |
| 898 | if (adev->rio_mem) { |
| 899 | atom_card_info->ioreg_read = cail_ioreg_read; |
| 900 | atom_card_info->ioreg_write = cail_ioreg_write; |
| 901 | } else { |
Amber Lin | b64a18c | 2017-01-04 08:06:58 -0500 | [diff] [blame] | 902 | DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n"); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 903 | atom_card_info->ioreg_read = cail_reg_read; |
| 904 | atom_card_info->ioreg_write = cail_reg_write; |
| 905 | } |
| 906 | atom_card_info->mc_read = cail_mc_read; |
| 907 | atom_card_info->mc_write = cail_mc_write; |
| 908 | atom_card_info->pll_read = cail_pll_read; |
| 909 | atom_card_info->pll_write = cail_pll_write; |
| 910 | |
| 911 | adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios); |
| 912 | if (!adev->mode_info.atom_context) { |
| 913 | amdgpu_atombios_fini(adev); |
| 914 | return -ENOMEM; |
| 915 | } |
| 916 | |
| 917 | mutex_init(&adev->mode_info.atom_context->mutex); |
| 918 | amdgpu_atombios_scratch_regs_init(adev); |
| 919 | amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context); |
| 920 | return 0; |
| 921 | } |
| 922 | |
| 923 | /* if we get transitioned to only one device, take VGA back */ |
| 924 | /** |
| 925 | * amdgpu_vga_set_decode - enable/disable vga decode |
| 926 | * |
| 927 | * @cookie: amdgpu_device pointer |
| 928 | * @state: enable/disable vga decode |
| 929 | * |
| 930 | * Enable/disable vga decode (all asics). |
| 931 | * Returns VGA resource flags. |
| 932 | */ |
| 933 | static unsigned int amdgpu_vga_set_decode(void *cookie, bool state) |
| 934 | { |
| 935 | struct amdgpu_device *adev = cookie; |
| 936 | amdgpu_asic_set_vga_state(adev, state); |
| 937 | if (state) |
| 938 | return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | |
| 939 | VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; |
| 940 | else |
| 941 | return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; |
| 942 | } |
| 943 | |
| 944 | /** |
| 945 | * amdgpu_check_pot_argument - check that argument is a power of two |
| 946 | * |
| 947 | * @arg: value to check |
| 948 | * |
| 949 | * Validates that a certain argument is a power of two (all asics). |
| 950 | * Returns true if argument is valid. |
| 951 | */ |
| 952 | static bool amdgpu_check_pot_argument(int arg) |
| 953 | { |
| 954 | return (arg & (arg - 1)) == 0; |
| 955 | } |
| 956 | |
| 957 | /** |
| 958 | * amdgpu_check_arguments - validate module params |
| 959 | * |
| 960 | * @adev: amdgpu_device pointer |
| 961 | * |
| 962 | * Validates certain module parameters and updates |
| 963 | * the associated values used by the driver (all asics). |
| 964 | */ |
| 965 | static void amdgpu_check_arguments(struct amdgpu_device *adev) |
| 966 | { |
Chunming Zhou | 5b01123 | 2015-12-10 17:34:33 +0800 | [diff] [blame] | 967 | if (amdgpu_sched_jobs < 4) { |
| 968 | dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n", |
| 969 | amdgpu_sched_jobs); |
| 970 | amdgpu_sched_jobs = 4; |
| 971 | } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){ |
| 972 | dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n", |
| 973 | amdgpu_sched_jobs); |
| 974 | amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs); |
| 975 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 976 | |
| 977 | if (amdgpu_gart_size != -1) { |
Christian König | c4e1a13 | 2016-03-17 16:25:15 +0100 | [diff] [blame] | 978 | /* gtt size must be greater or equal to 32M */ |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 979 | if (amdgpu_gart_size < 32) { |
| 980 | dev_warn(adev->dev, "gart size (%d) too small\n", |
| 981 | amdgpu_gart_size); |
| 982 | amdgpu_gart_size = -1; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 983 | } |
| 984 | } |
| 985 | |
| 986 | if (!amdgpu_check_pot_argument(amdgpu_vm_size)) { |
| 987 | dev_warn(adev->dev, "VM size (%d) must be a power of 2\n", |
| 988 | amdgpu_vm_size); |
Alex Deucher | 8dacc12 | 2015-05-11 16:20:58 -0400 | [diff] [blame] | 989 | amdgpu_vm_size = 8; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 990 | } |
| 991 | |
| 992 | if (amdgpu_vm_size < 1) { |
| 993 | dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n", |
| 994 | amdgpu_vm_size); |
Alex Deucher | 8dacc12 | 2015-05-11 16:20:58 -0400 | [diff] [blame] | 995 | amdgpu_vm_size = 8; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 996 | } |
| 997 | |
| 998 | /* |
| 999 | * Max GPUVM size for Cayman, SI and CI are 40 bits. |
| 1000 | */ |
| 1001 | if (amdgpu_vm_size > 1024) { |
| 1002 | dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n", |
| 1003 | amdgpu_vm_size); |
Alex Deucher | 8dacc12 | 2015-05-11 16:20:58 -0400 | [diff] [blame] | 1004 | amdgpu_vm_size = 8; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1005 | } |
| 1006 | |
| 1007 | /* defines number of bits in page table versus page directory, |
| 1008 | * a page is 4KB so we have 12 bits offset, minimum 9 bits in the |
| 1009 | * page table and the remaining bits are in the page directory */ |
| 1010 | if (amdgpu_vm_block_size == -1) { |
| 1011 | |
| 1012 | /* Total bits covered by PD + PTs */ |
| 1013 | unsigned bits = ilog2(amdgpu_vm_size) + 18; |
| 1014 | |
| 1015 | /* Make sure the PD is 4K in size up to 8GB address space. |
| 1016 | Above that split equal between PD and PTs */ |
| 1017 | if (amdgpu_vm_size <= 8) |
| 1018 | amdgpu_vm_block_size = bits - 9; |
| 1019 | else |
| 1020 | amdgpu_vm_block_size = (bits + 3) / 2; |
| 1021 | |
| 1022 | } else if (amdgpu_vm_block_size < 9) { |
| 1023 | dev_warn(adev->dev, "VM page table size (%d) too small\n", |
| 1024 | amdgpu_vm_block_size); |
| 1025 | amdgpu_vm_block_size = 9; |
| 1026 | } |
| 1027 | |
| 1028 | if (amdgpu_vm_block_size > 24 || |
| 1029 | (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) { |
| 1030 | dev_warn(adev->dev, "VM page table size (%d) too large\n", |
| 1031 | amdgpu_vm_block_size); |
| 1032 | amdgpu_vm_block_size = 9; |
| 1033 | } |
Christian König | 6a7f76e | 2016-08-24 15:51:49 +0200 | [diff] [blame] | 1034 | |
jimqu | 526bae3 | 2016-11-07 09:53:10 +0800 | [diff] [blame] | 1035 | if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 || |
| 1036 | !amdgpu_check_pot_argument(amdgpu_vram_page_split))) { |
Christian König | 6a7f76e | 2016-08-24 15:51:49 +0200 | [diff] [blame] | 1037 | dev_warn(adev->dev, "invalid VRAM page split (%d)\n", |
| 1038 | amdgpu_vram_page_split); |
| 1039 | amdgpu_vram_page_split = 1024; |
| 1040 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1041 | } |
| 1042 | |
| 1043 | /** |
| 1044 | * amdgpu_switcheroo_set_state - set switcheroo state |
| 1045 | * |
| 1046 | * @pdev: pci dev pointer |
Lukas Wunner | 1694467 | 2015-09-05 11:17:35 +0200 | [diff] [blame] | 1047 | * @state: vga_switcheroo state |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1048 | * |
| 1049 | * Callback for the switcheroo driver. Suspends or resumes the |
| 1050 | * the asics before or after it is powered up using ACPI methods. |
| 1051 | */ |
| 1052 | static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) |
| 1053 | { |
| 1054 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 1055 | |
| 1056 | if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF) |
| 1057 | return; |
| 1058 | |
| 1059 | if (state == VGA_SWITCHEROO_ON) { |
| 1060 | unsigned d3_delay = dev->pdev->d3_delay; |
| 1061 | |
| 1062 | printk(KERN_INFO "amdgpu: switched on\n"); |
| 1063 | /* don't suspend or resume card normally */ |
| 1064 | dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; |
| 1065 | |
Alex Deucher | 810ddc3 | 2016-08-23 13:25:49 -0400 | [diff] [blame] | 1066 | amdgpu_device_resume(dev, true, true); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1067 | |
| 1068 | dev->pdev->d3_delay = d3_delay; |
| 1069 | |
| 1070 | dev->switch_power_state = DRM_SWITCH_POWER_ON; |
| 1071 | drm_kms_helper_poll_enable(dev); |
| 1072 | } else { |
| 1073 | printk(KERN_INFO "amdgpu: switched off\n"); |
| 1074 | drm_kms_helper_poll_disable(dev); |
| 1075 | dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; |
Alex Deucher | 810ddc3 | 2016-08-23 13:25:49 -0400 | [diff] [blame] | 1076 | amdgpu_device_suspend(dev, true, true); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1077 | dev->switch_power_state = DRM_SWITCH_POWER_OFF; |
| 1078 | } |
| 1079 | } |
| 1080 | |
| 1081 | /** |
| 1082 | * amdgpu_switcheroo_can_switch - see if switcheroo state can change |
| 1083 | * |
| 1084 | * @pdev: pci dev pointer |
| 1085 | * |
| 1086 | * Callback for the switcheroo driver. Check of the switcheroo |
| 1087 | * state can be changed. |
| 1088 | * Returns true if the state can be changed, false if not. |
| 1089 | */ |
| 1090 | static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev) |
| 1091 | { |
| 1092 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 1093 | |
| 1094 | /* |
| 1095 | * FIXME: open_count is protected by drm_global_mutex but that would lead to |
| 1096 | * locking inversion with the driver load path. And the access here is |
| 1097 | * completely racy anyway. So don't bother with locking for now. |
| 1098 | */ |
| 1099 | return dev->open_count == 0; |
| 1100 | } |
| 1101 | |
| 1102 | static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = { |
| 1103 | .set_gpu_state = amdgpu_switcheroo_set_state, |
| 1104 | .reprobe = NULL, |
| 1105 | .can_switch = amdgpu_switcheroo_can_switch, |
| 1106 | }; |
| 1107 | |
| 1108 | int amdgpu_set_clockgating_state(struct amdgpu_device *adev, |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 1109 | enum amd_ip_block_type block_type, |
| 1110 | enum amd_clockgating_state state) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1111 | { |
| 1112 | int i, r = 0; |
| 1113 | |
| 1114 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1115 | if (!adev->ip_blocks[i].status.valid) |
Alex Deucher | 9ecbe7f | 2016-06-23 11:53:12 -0400 | [diff] [blame] | 1116 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1117 | if (adev->ip_blocks[i].version->type == block_type) { |
| 1118 | r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, |
| 1119 | state); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1120 | if (r) |
| 1121 | return r; |
Alex Deucher | a225bf1 | 2016-06-23 11:48:30 -0400 | [diff] [blame] | 1122 | break; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1123 | } |
| 1124 | } |
| 1125 | return r; |
| 1126 | } |
| 1127 | |
| 1128 | int amdgpu_set_powergating_state(struct amdgpu_device *adev, |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 1129 | enum amd_ip_block_type block_type, |
| 1130 | enum amd_powergating_state state) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1131 | { |
| 1132 | int i, r = 0; |
| 1133 | |
| 1134 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1135 | if (!adev->ip_blocks[i].status.valid) |
Alex Deucher | 9ecbe7f | 2016-06-23 11:53:12 -0400 | [diff] [blame] | 1136 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1137 | if (adev->ip_blocks[i].version->type == block_type) { |
| 1138 | r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev, |
| 1139 | state); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1140 | if (r) |
| 1141 | return r; |
Alex Deucher | a225bf1 | 2016-06-23 11:48:30 -0400 | [diff] [blame] | 1142 | break; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1143 | } |
| 1144 | } |
| 1145 | return r; |
| 1146 | } |
| 1147 | |
Huang Rui | 6cb2d4e | 2017-01-05 18:44:41 +0800 | [diff] [blame] | 1148 | void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags) |
| 1149 | { |
| 1150 | int i; |
| 1151 | |
| 1152 | for (i = 0; i < adev->num_ip_blocks; i++) { |
| 1153 | if (!adev->ip_blocks[i].status.valid) |
| 1154 | continue; |
| 1155 | if (adev->ip_blocks[i].version->funcs->get_clockgating_state) |
| 1156 | adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags); |
| 1157 | } |
| 1158 | } |
| 1159 | |
Alex Deucher | 5dbbb60 | 2016-06-23 11:41:04 -0400 | [diff] [blame] | 1160 | int amdgpu_wait_for_idle(struct amdgpu_device *adev, |
| 1161 | enum amd_ip_block_type block_type) |
| 1162 | { |
| 1163 | int i, r; |
| 1164 | |
| 1165 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1166 | if (!adev->ip_blocks[i].status.valid) |
Alex Deucher | 9ecbe7f | 2016-06-23 11:53:12 -0400 | [diff] [blame] | 1167 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1168 | if (adev->ip_blocks[i].version->type == block_type) { |
| 1169 | r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev); |
Alex Deucher | 5dbbb60 | 2016-06-23 11:41:04 -0400 | [diff] [blame] | 1170 | if (r) |
| 1171 | return r; |
| 1172 | break; |
| 1173 | } |
| 1174 | } |
| 1175 | return 0; |
| 1176 | |
| 1177 | } |
| 1178 | |
| 1179 | bool amdgpu_is_idle(struct amdgpu_device *adev, |
| 1180 | enum amd_ip_block_type block_type) |
| 1181 | { |
| 1182 | int i; |
| 1183 | |
| 1184 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1185 | if (!adev->ip_blocks[i].status.valid) |
Alex Deucher | 9ecbe7f | 2016-06-23 11:53:12 -0400 | [diff] [blame] | 1186 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1187 | if (adev->ip_blocks[i].version->type == block_type) |
| 1188 | return adev->ip_blocks[i].version->funcs->is_idle((void *)adev); |
Alex Deucher | 5dbbb60 | 2016-06-23 11:41:04 -0400 | [diff] [blame] | 1189 | } |
| 1190 | return true; |
| 1191 | |
| 1192 | } |
| 1193 | |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1194 | struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev, |
| 1195 | enum amd_ip_block_type type) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1196 | { |
| 1197 | int i; |
| 1198 | |
| 1199 | for (i = 0; i < adev->num_ip_blocks; i++) |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1200 | if (adev->ip_blocks[i].version->type == type) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1201 | return &adev->ip_blocks[i]; |
| 1202 | |
| 1203 | return NULL; |
| 1204 | } |
| 1205 | |
| 1206 | /** |
| 1207 | * amdgpu_ip_block_version_cmp |
| 1208 | * |
| 1209 | * @adev: amdgpu_device pointer |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 1210 | * @type: enum amd_ip_block_type |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1211 | * @major: major version |
| 1212 | * @minor: minor version |
| 1213 | * |
| 1214 | * return 0 if equal or greater |
| 1215 | * return 1 if smaller or the ip_block doesn't exist |
| 1216 | */ |
| 1217 | int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev, |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 1218 | enum amd_ip_block_type type, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1219 | u32 major, u32 minor) |
| 1220 | { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1221 | struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1222 | |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1223 | if (ip_block && ((ip_block->version->major > major) || |
| 1224 | ((ip_block->version->major == major) && |
| 1225 | (ip_block->version->minor >= minor)))) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1226 | return 0; |
| 1227 | |
| 1228 | return 1; |
| 1229 | } |
| 1230 | |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1231 | /** |
| 1232 | * amdgpu_ip_block_add |
| 1233 | * |
| 1234 | * @adev: amdgpu_device pointer |
| 1235 | * @ip_block_version: pointer to the IP to add |
| 1236 | * |
| 1237 | * Adds the IP block driver information to the collection of IPs |
| 1238 | * on the asic. |
| 1239 | */ |
| 1240 | int amdgpu_ip_block_add(struct amdgpu_device *adev, |
| 1241 | const struct amdgpu_ip_block_version *ip_block_version) |
| 1242 | { |
| 1243 | if (!ip_block_version) |
| 1244 | return -EINVAL; |
| 1245 | |
| 1246 | adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version; |
| 1247 | |
| 1248 | return 0; |
| 1249 | } |
| 1250 | |
Alex Deucher | 483ef98 | 2016-09-30 12:43:04 -0400 | [diff] [blame] | 1251 | static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev) |
Emily Deng | 9accf2f | 2016-08-10 16:01:25 +0800 | [diff] [blame] | 1252 | { |
| 1253 | adev->enable_virtual_display = false; |
| 1254 | |
| 1255 | if (amdgpu_virtual_display) { |
| 1256 | struct drm_device *ddev = adev->ddev; |
| 1257 | const char *pci_address_name = pci_name(ddev->pdev); |
Emily Deng | 0f66356 | 2016-09-30 13:02:18 -0400 | [diff] [blame] | 1258 | char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname; |
Emily Deng | 9accf2f | 2016-08-10 16:01:25 +0800 | [diff] [blame] | 1259 | |
| 1260 | pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL); |
| 1261 | pciaddstr_tmp = pciaddstr; |
Emily Deng | 0f66356 | 2016-09-30 13:02:18 -0400 | [diff] [blame] | 1262 | while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) { |
| 1263 | pciaddname = strsep(&pciaddname_tmp, ","); |
Yintian Tao | 967de2a | 2017-01-22 15:16:51 +0800 | [diff] [blame] | 1264 | if (!strcmp("all", pciaddname) |
| 1265 | || !strcmp(pci_address_name, pciaddname)) { |
Emily Deng | 0f66356 | 2016-09-30 13:02:18 -0400 | [diff] [blame] | 1266 | long num_crtc; |
| 1267 | int res = -1; |
| 1268 | |
Emily Deng | 9accf2f | 2016-08-10 16:01:25 +0800 | [diff] [blame] | 1269 | adev->enable_virtual_display = true; |
Emily Deng | 0f66356 | 2016-09-30 13:02:18 -0400 | [diff] [blame] | 1270 | |
| 1271 | if (pciaddname_tmp) |
| 1272 | res = kstrtol(pciaddname_tmp, 10, |
| 1273 | &num_crtc); |
| 1274 | |
| 1275 | if (!res) { |
| 1276 | if (num_crtc < 1) |
| 1277 | num_crtc = 1; |
| 1278 | if (num_crtc > 6) |
| 1279 | num_crtc = 6; |
| 1280 | adev->mode_info.num_crtc = num_crtc; |
| 1281 | } else { |
| 1282 | adev->mode_info.num_crtc = 1; |
| 1283 | } |
Emily Deng | 9accf2f | 2016-08-10 16:01:25 +0800 | [diff] [blame] | 1284 | break; |
| 1285 | } |
| 1286 | } |
| 1287 | |
Emily Deng | 0f66356 | 2016-09-30 13:02:18 -0400 | [diff] [blame] | 1288 | DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n", |
| 1289 | amdgpu_virtual_display, pci_address_name, |
| 1290 | adev->enable_virtual_display, adev->mode_info.num_crtc); |
Emily Deng | 9accf2f | 2016-08-10 16:01:25 +0800 | [diff] [blame] | 1291 | |
| 1292 | kfree(pciaddstr); |
| 1293 | } |
| 1294 | } |
| 1295 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1296 | static int amdgpu_early_init(struct amdgpu_device *adev) |
| 1297 | { |
Alex Deucher | aaa36a9 | 2015-04-20 17:31:14 -0400 | [diff] [blame] | 1298 | int i, r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1299 | |
Alex Deucher | 483ef98 | 2016-09-30 12:43:04 -0400 | [diff] [blame] | 1300 | amdgpu_device_enable_virtual_display(adev); |
Emily Deng | a6be757 | 2016-08-08 11:37:50 +0800 | [diff] [blame] | 1301 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1302 | switch (adev->asic_type) { |
Alex Deucher | aaa36a9 | 2015-04-20 17:31:14 -0400 | [diff] [blame] | 1303 | case CHIP_TOPAZ: |
| 1304 | case CHIP_TONGA: |
David Zhang | 48299f9 | 2015-07-08 01:05:16 +0800 | [diff] [blame] | 1305 | case CHIP_FIJI: |
Flora Cui | 2cc0c0b | 2016-03-14 18:33:29 -0400 | [diff] [blame] | 1306 | case CHIP_POLARIS11: |
| 1307 | case CHIP_POLARIS10: |
Junwei Zhang | c4642a4 | 2016-12-14 15:32:28 -0500 | [diff] [blame] | 1308 | case CHIP_POLARIS12: |
Alex Deucher | aaa36a9 | 2015-04-20 17:31:14 -0400 | [diff] [blame] | 1309 | case CHIP_CARRIZO: |
Samuel Li | 39bb0c9 | 2015-10-08 16:31:43 -0400 | [diff] [blame] | 1310 | case CHIP_STONEY: |
| 1311 | if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY) |
Alex Deucher | aaa36a9 | 2015-04-20 17:31:14 -0400 | [diff] [blame] | 1312 | adev->family = AMDGPU_FAMILY_CZ; |
| 1313 | else |
| 1314 | adev->family = AMDGPU_FAMILY_VI; |
| 1315 | |
| 1316 | r = vi_set_ip_blocks(adev); |
| 1317 | if (r) |
| 1318 | return r; |
| 1319 | break; |
Ken Wang | 33f3480 | 2016-01-21 17:29:41 +0800 | [diff] [blame] | 1320 | #ifdef CONFIG_DRM_AMDGPU_SI |
| 1321 | case CHIP_VERDE: |
| 1322 | case CHIP_TAHITI: |
| 1323 | case CHIP_PITCAIRN: |
| 1324 | case CHIP_OLAND: |
| 1325 | case CHIP_HAINAN: |
Ken Wang | 295d0da | 2016-05-24 21:02:53 +0800 | [diff] [blame] | 1326 | adev->family = AMDGPU_FAMILY_SI; |
Ken Wang | 33f3480 | 2016-01-21 17:29:41 +0800 | [diff] [blame] | 1327 | r = si_set_ip_blocks(adev); |
| 1328 | if (r) |
| 1329 | return r; |
| 1330 | break; |
| 1331 | #endif |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 1332 | #ifdef CONFIG_DRM_AMDGPU_CIK |
| 1333 | case CHIP_BONAIRE: |
| 1334 | case CHIP_HAWAII: |
| 1335 | case CHIP_KAVERI: |
| 1336 | case CHIP_KABINI: |
| 1337 | case CHIP_MULLINS: |
| 1338 | if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII)) |
| 1339 | adev->family = AMDGPU_FAMILY_CI; |
| 1340 | else |
| 1341 | adev->family = AMDGPU_FAMILY_KV; |
| 1342 | |
| 1343 | r = cik_set_ip_blocks(adev); |
| 1344 | if (r) |
| 1345 | return r; |
| 1346 | break; |
| 1347 | #endif |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1348 | default: |
| 1349 | /* FIXME: not supported yet */ |
| 1350 | return -EINVAL; |
| 1351 | } |
| 1352 | |
Xiangliang Yu | 3149d9d | 2017-01-12 15:14:36 +0800 | [diff] [blame] | 1353 | if (amdgpu_sriov_vf(adev)) { |
| 1354 | r = amdgpu_virt_request_full_gpu(adev, true); |
| 1355 | if (r) |
| 1356 | return r; |
| 1357 | } |
| 1358 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1359 | for (i = 0; i < adev->num_ip_blocks; i++) { |
| 1360 | if ((amdgpu_ip_block_mask & (1 << i)) == 0) { |
| 1361 | DRM_ERROR("disabled ip block: %d\n", i); |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1362 | adev->ip_blocks[i].status.valid = false; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1363 | } else { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1364 | if (adev->ip_blocks[i].version->funcs->early_init) { |
| 1365 | r = adev->ip_blocks[i].version->funcs->early_init((void *)adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1366 | if (r == -ENOENT) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1367 | adev->ip_blocks[i].status.valid = false; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1368 | } else if (r) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1369 | DRM_ERROR("early_init of IP block <%s> failed %d\n", |
| 1370 | adev->ip_blocks[i].version->funcs->name, r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1371 | return r; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1372 | } else { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1373 | adev->ip_blocks[i].status.valid = true; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1374 | } |
Alex Deucher | 974e6b6 | 2015-07-10 13:59:44 -0400 | [diff] [blame] | 1375 | } else { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1376 | adev->ip_blocks[i].status.valid = true; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1377 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1378 | } |
| 1379 | } |
| 1380 | |
Nicolai Hähnle | 395d1fb | 2016-06-02 12:32:07 +0200 | [diff] [blame] | 1381 | adev->cg_flags &= amdgpu_cg_mask; |
| 1382 | adev->pg_flags &= amdgpu_pg_mask; |
| 1383 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1384 | return 0; |
| 1385 | } |
| 1386 | |
| 1387 | static int amdgpu_init(struct amdgpu_device *adev) |
| 1388 | { |
| 1389 | int i, r; |
| 1390 | |
| 1391 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1392 | if (!adev->ip_blocks[i].status.valid) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1393 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1394 | r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1395 | if (r) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1396 | DRM_ERROR("sw_init of IP block <%s> failed %d\n", |
| 1397 | adev->ip_blocks[i].version->funcs->name, r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1398 | return r; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1399 | } |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1400 | adev->ip_blocks[i].status.sw = true; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1401 | /* need to do gmc hw init early so we can allocate gpu mem */ |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1402 | if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1403 | r = amdgpu_vram_scratch_init(adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1404 | if (r) { |
| 1405 | DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1406 | return r; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1407 | } |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1408 | r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1409 | if (r) { |
| 1410 | DRM_ERROR("hw_init %d failed %d\n", i, r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1411 | return r; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1412 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1413 | r = amdgpu_wb_init(adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1414 | if (r) { |
| 1415 | DRM_ERROR("amdgpu_wb_init failed %d\n", r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1416 | return r; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1417 | } |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1418 | adev->ip_blocks[i].status.hw = true; |
Monk Liu | 2493664 | 2017-01-09 15:54:32 +0800 | [diff] [blame] | 1419 | |
| 1420 | /* right after GMC hw init, we create CSA */ |
| 1421 | if (amdgpu_sriov_vf(adev)) { |
| 1422 | r = amdgpu_allocate_static_csa(adev); |
| 1423 | if (r) { |
| 1424 | DRM_ERROR("allocate CSA failed %d\n", r); |
| 1425 | return r; |
| 1426 | } |
| 1427 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1428 | } |
| 1429 | } |
| 1430 | |
| 1431 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1432 | if (!adev->ip_blocks[i].status.sw) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1433 | continue; |
| 1434 | /* gmc hw init is done early */ |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1435 | if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1436 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1437 | r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1438 | if (r) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1439 | DRM_ERROR("hw_init of IP block <%s> failed %d\n", |
| 1440 | adev->ip_blocks[i].version->funcs->name, r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1441 | return r; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1442 | } |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1443 | adev->ip_blocks[i].status.hw = true; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1444 | } |
| 1445 | |
| 1446 | return 0; |
| 1447 | } |
| 1448 | |
| 1449 | static int amdgpu_late_init(struct amdgpu_device *adev) |
| 1450 | { |
| 1451 | int i = 0, r; |
| 1452 | |
| 1453 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1454 | if (!adev->ip_blocks[i].status.valid) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1455 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1456 | if (adev->ip_blocks[i].version->funcs->late_init) { |
| 1457 | r = adev->ip_blocks[i].version->funcs->late_init((void *)adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1458 | if (r) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1459 | DRM_ERROR("late_init of IP block <%s> failed %d\n", |
| 1460 | adev->ip_blocks[i].version->funcs->name, r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1461 | return r; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1462 | } |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1463 | adev->ip_blocks[i].status.late_initialized = true; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1464 | } |
Alex Deucher | 4a446d5 | 2016-10-07 14:48:18 -0400 | [diff] [blame] | 1465 | /* skip CG for VCE/UVD, it's handled specially */ |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1466 | if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && |
| 1467 | adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) { |
Alex Deucher | 4a446d5 | 2016-10-07 14:48:18 -0400 | [diff] [blame] | 1468 | /* enable clockgating to save power */ |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1469 | r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, |
| 1470 | AMD_CG_STATE_GATE); |
Alex Deucher | 4a446d5 | 2016-10-07 14:48:18 -0400 | [diff] [blame] | 1471 | if (r) { |
| 1472 | DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n", |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1473 | adev->ip_blocks[i].version->funcs->name, r); |
Alex Deucher | 4a446d5 | 2016-10-07 14:48:18 -0400 | [diff] [blame] | 1474 | return r; |
| 1475 | } |
Arindam Nath | b0b00ff | 2016-10-07 19:01:37 +0530 | [diff] [blame] | 1476 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1477 | } |
| 1478 | |
| 1479 | return 0; |
| 1480 | } |
| 1481 | |
| 1482 | static int amdgpu_fini(struct amdgpu_device *adev) |
| 1483 | { |
| 1484 | int i, r; |
| 1485 | |
Alex Deucher | 3e96dbf | 2016-10-13 11:22:17 -0400 | [diff] [blame] | 1486 | /* need to disable SMC first */ |
| 1487 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1488 | if (!adev->ip_blocks[i].status.hw) |
Alex Deucher | 3e96dbf | 2016-10-13 11:22:17 -0400 | [diff] [blame] | 1489 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1490 | if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { |
Alex Deucher | 3e96dbf | 2016-10-13 11:22:17 -0400 | [diff] [blame] | 1491 | /* ungate blocks before hw fini so that we can shutdown the blocks safely */ |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1492 | r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, |
| 1493 | AMD_CG_STATE_UNGATE); |
Alex Deucher | 3e96dbf | 2016-10-13 11:22:17 -0400 | [diff] [blame] | 1494 | if (r) { |
| 1495 | DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1496 | adev->ip_blocks[i].version->funcs->name, r); |
Alex Deucher | 3e96dbf | 2016-10-13 11:22:17 -0400 | [diff] [blame] | 1497 | return r; |
| 1498 | } |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1499 | r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); |
Alex Deucher | 3e96dbf | 2016-10-13 11:22:17 -0400 | [diff] [blame] | 1500 | /* XXX handle errors */ |
| 1501 | if (r) { |
| 1502 | DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1503 | adev->ip_blocks[i].version->funcs->name, r); |
Alex Deucher | 3e96dbf | 2016-10-13 11:22:17 -0400 | [diff] [blame] | 1504 | } |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1505 | adev->ip_blocks[i].status.hw = false; |
Alex Deucher | 3e96dbf | 2016-10-13 11:22:17 -0400 | [diff] [blame] | 1506 | break; |
| 1507 | } |
| 1508 | } |
| 1509 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1510 | for (i = adev->num_ip_blocks - 1; i >= 0; i--) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1511 | if (!adev->ip_blocks[i].status.hw) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1512 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1513 | if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1514 | amdgpu_wb_fini(adev); |
| 1515 | amdgpu_vram_scratch_fini(adev); |
| 1516 | } |
Rex Zhu | 8201a67 | 2016-11-24 21:44:44 +0800 | [diff] [blame] | 1517 | |
| 1518 | if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && |
| 1519 | adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) { |
| 1520 | /* ungate blocks before hw fini so that we can shutdown the blocks safely */ |
| 1521 | r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, |
| 1522 | AMD_CG_STATE_UNGATE); |
| 1523 | if (r) { |
| 1524 | DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", |
| 1525 | adev->ip_blocks[i].version->funcs->name, r); |
| 1526 | return r; |
| 1527 | } |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1528 | } |
Rex Zhu | 8201a67 | 2016-11-24 21:44:44 +0800 | [diff] [blame] | 1529 | |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1530 | r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1531 | /* XXX handle errors */ |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1532 | if (r) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1533 | DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", |
| 1534 | adev->ip_blocks[i].version->funcs->name, r); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1535 | } |
Rex Zhu | 8201a67 | 2016-11-24 21:44:44 +0800 | [diff] [blame] | 1536 | |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1537 | adev->ip_blocks[i].status.hw = false; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1538 | } |
| 1539 | |
| 1540 | for (i = adev->num_ip_blocks - 1; i >= 0; i--) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1541 | if (!adev->ip_blocks[i].status.sw) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1542 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1543 | r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1544 | /* XXX handle errors */ |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1545 | if (r) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1546 | DRM_DEBUG("sw_fini of IP block <%s> failed %d\n", |
| 1547 | adev->ip_blocks[i].version->funcs->name, r); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1548 | } |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1549 | adev->ip_blocks[i].status.sw = false; |
| 1550 | adev->ip_blocks[i].status.valid = false; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1551 | } |
| 1552 | |
Monk Liu | a6dcfd9 | 2016-05-19 14:36:34 +0800 | [diff] [blame] | 1553 | for (i = adev->num_ip_blocks - 1; i >= 0; i--) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1554 | if (!adev->ip_blocks[i].status.late_initialized) |
Grazvydas Ignotas | 8a2eef1 | 2016-10-03 00:06:44 +0300 | [diff] [blame] | 1555 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1556 | if (adev->ip_blocks[i].version->funcs->late_fini) |
| 1557 | adev->ip_blocks[i].version->funcs->late_fini((void *)adev); |
| 1558 | adev->ip_blocks[i].status.late_initialized = false; |
Monk Liu | a6dcfd9 | 2016-05-19 14:36:34 +0800 | [diff] [blame] | 1559 | } |
| 1560 | |
Xiangliang Yu | 3149d9d | 2017-01-12 15:14:36 +0800 | [diff] [blame] | 1561 | if (amdgpu_sriov_vf(adev)) { |
Monk Liu | 2493664 | 2017-01-09 15:54:32 +0800 | [diff] [blame] | 1562 | amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL); |
Xiangliang Yu | 3149d9d | 2017-01-12 15:14:36 +0800 | [diff] [blame] | 1563 | amdgpu_virt_release_full_gpu(adev, false); |
| 1564 | } |
Monk Liu | 2493664 | 2017-01-09 15:54:32 +0800 | [diff] [blame] | 1565 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1566 | return 0; |
| 1567 | } |
| 1568 | |
Alex Deucher | faefba9 | 2016-12-06 10:38:29 -0500 | [diff] [blame] | 1569 | int amdgpu_suspend(struct amdgpu_device *adev) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1570 | { |
| 1571 | int i, r; |
| 1572 | |
Xiangliang Yu | e941ea9 | 2017-01-18 12:47:55 +0800 | [diff] [blame] | 1573 | if (amdgpu_sriov_vf(adev)) |
| 1574 | amdgpu_virt_request_full_gpu(adev, false); |
| 1575 | |
Flora Cui | c5a93a2 | 2016-02-26 10:45:25 +0800 | [diff] [blame] | 1576 | /* ungate SMC block first */ |
| 1577 | r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC, |
| 1578 | AMD_CG_STATE_UNGATE); |
| 1579 | if (r) { |
| 1580 | DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r); |
| 1581 | } |
| 1582 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1583 | for (i = adev->num_ip_blocks - 1; i >= 0; i--) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1584 | if (!adev->ip_blocks[i].status.valid) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1585 | continue; |
| 1586 | /* ungate blocks so that suspend can properly shut them down */ |
Flora Cui | c5a93a2 | 2016-02-26 10:45:25 +0800 | [diff] [blame] | 1587 | if (i != AMD_IP_BLOCK_TYPE_SMC) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1588 | r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, |
| 1589 | AMD_CG_STATE_UNGATE); |
Flora Cui | c5a93a2 | 2016-02-26 10:45:25 +0800 | [diff] [blame] | 1590 | if (r) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1591 | DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", |
| 1592 | adev->ip_blocks[i].version->funcs->name, r); |
Flora Cui | c5a93a2 | 2016-02-26 10:45:25 +0800 | [diff] [blame] | 1593 | } |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1594 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1595 | /* XXX handle errors */ |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1596 | r = adev->ip_blocks[i].version->funcs->suspend(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1597 | /* XXX handle errors */ |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1598 | if (r) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1599 | DRM_ERROR("suspend of IP block <%s> failed %d\n", |
| 1600 | adev->ip_blocks[i].version->funcs->name, r); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1601 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1602 | } |
| 1603 | |
Xiangliang Yu | e941ea9 | 2017-01-18 12:47:55 +0800 | [diff] [blame] | 1604 | if (amdgpu_sriov_vf(adev)) |
| 1605 | amdgpu_virt_release_full_gpu(adev, false); |
| 1606 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1607 | return 0; |
| 1608 | } |
| 1609 | |
| 1610 | static int amdgpu_resume(struct amdgpu_device *adev) |
| 1611 | { |
| 1612 | int i, r; |
| 1613 | |
| 1614 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1615 | if (!adev->ip_blocks[i].status.valid) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1616 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1617 | r = adev->ip_blocks[i].version->funcs->resume(adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1618 | if (r) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 1619 | DRM_ERROR("resume of IP block <%s> failed %d\n", |
| 1620 | adev->ip_blocks[i].version->funcs->name, r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1621 | return r; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1622 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1623 | } |
| 1624 | |
| 1625 | return 0; |
| 1626 | } |
| 1627 | |
Monk Liu | 4e99a44 | 2016-03-31 13:26:59 +0800 | [diff] [blame] | 1628 | static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev) |
Andres Rodriguez | 048765a | 2016-06-11 02:51:32 -0400 | [diff] [blame] | 1629 | { |
Monk Liu | 4e99a44 | 2016-03-31 13:26:59 +0800 | [diff] [blame] | 1630 | if (amdgpu_atombios_has_gpu_virtualization_table(adev)) |
Xiangliang Yu | 5a5099c | 2017-01-09 18:06:57 -0500 | [diff] [blame] | 1631 | adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; |
Andres Rodriguez | 048765a | 2016-06-11 02:51:32 -0400 | [diff] [blame] | 1632 | } |
| 1633 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1634 | /** |
| 1635 | * amdgpu_device_init - initialize the driver |
| 1636 | * |
| 1637 | * @adev: amdgpu_device pointer |
| 1638 | * @pdev: drm dev pointer |
| 1639 | * @pdev: pci dev pointer |
| 1640 | * @flags: driver flags |
| 1641 | * |
| 1642 | * Initializes the driver info and hw (all asics). |
| 1643 | * Returns 0 for success or an error on failure. |
| 1644 | * Called at driver startup. |
| 1645 | */ |
| 1646 | int amdgpu_device_init(struct amdgpu_device *adev, |
| 1647 | struct drm_device *ddev, |
| 1648 | struct pci_dev *pdev, |
| 1649 | uint32_t flags) |
| 1650 | { |
| 1651 | int r, i; |
| 1652 | bool runtime = false; |
Marek Olšák | 95844d2 | 2016-08-17 23:49:27 +0200 | [diff] [blame] | 1653 | u32 max_MBps; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1654 | |
| 1655 | adev->shutdown = false; |
| 1656 | adev->dev = &pdev->dev; |
| 1657 | adev->ddev = ddev; |
| 1658 | adev->pdev = pdev; |
| 1659 | adev->flags = flags; |
Jammy Zhou | 2f7d10b | 2015-07-22 11:29:01 +0800 | [diff] [blame] | 1660 | adev->asic_type = flags & AMD_ASIC_MASK; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1661 | adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT; |
| 1662 | adev->mc.gtt_size = 512 * 1024 * 1024; |
| 1663 | adev->accel_working = false; |
| 1664 | adev->num_rings = 0; |
| 1665 | adev->mman.buffer_funcs = NULL; |
| 1666 | adev->mman.buffer_funcs_ring = NULL; |
| 1667 | adev->vm_manager.vm_pte_funcs = NULL; |
Christian König | 2d55e45 | 2016-02-08 17:37:38 +0100 | [diff] [blame] | 1668 | adev->vm_manager.vm_pte_num_rings = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1669 | adev->gart.gart_funcs = NULL; |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1670 | adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1671 | |
| 1672 | adev->smc_rreg = &amdgpu_invalid_rreg; |
| 1673 | adev->smc_wreg = &amdgpu_invalid_wreg; |
| 1674 | adev->pcie_rreg = &amdgpu_invalid_rreg; |
| 1675 | adev->pcie_wreg = &amdgpu_invalid_wreg; |
Huang Rui | 36b9a95 | 2016-08-31 13:23:25 +0800 | [diff] [blame] | 1676 | adev->pciep_rreg = &amdgpu_invalid_rreg; |
| 1677 | adev->pciep_wreg = &amdgpu_invalid_wreg; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1678 | adev->uvd_ctx_rreg = &amdgpu_invalid_rreg; |
| 1679 | adev->uvd_ctx_wreg = &amdgpu_invalid_wreg; |
| 1680 | adev->didt_rreg = &amdgpu_invalid_rreg; |
| 1681 | adev->didt_wreg = &amdgpu_invalid_wreg; |
Rex Zhu | ccdbb20 | 2016-06-08 12:47:41 +0800 | [diff] [blame] | 1682 | adev->gc_cac_rreg = &amdgpu_invalid_rreg; |
| 1683 | adev->gc_cac_wreg = &amdgpu_invalid_wreg; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1684 | adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg; |
| 1685 | adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg; |
| 1686 | |
Rex Zhu | ccdbb20 | 2016-06-08 12:47:41 +0800 | [diff] [blame] | 1687 | |
Alex Deucher | 3e39ab9 | 2015-06-05 15:04:33 -0400 | [diff] [blame] | 1688 | DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n", |
| 1689 | amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device, |
| 1690 | pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1691 | |
| 1692 | /* mutex initialization are all done here so we |
| 1693 | * can recall function without having locking issues */ |
Christian König | 8d0a7ce | 2015-11-03 20:58:50 +0100 | [diff] [blame] | 1694 | mutex_init(&adev->vm_manager.lock); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1695 | atomic_set(&adev->irq.ih.lock, 0); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1696 | mutex_init(&adev->pm.mutex); |
| 1697 | mutex_init(&adev->gfx.gpu_clock_mutex); |
| 1698 | mutex_init(&adev->srbm_mutex); |
| 1699 | mutex_init(&adev->grbm_idx_mutex); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1700 | mutex_init(&adev->mn_lock); |
| 1701 | hash_init(adev->mn_hash); |
| 1702 | |
| 1703 | amdgpu_check_arguments(adev); |
| 1704 | |
| 1705 | /* Registers mapping */ |
| 1706 | /* TODO: block userspace mapping of io register */ |
| 1707 | spin_lock_init(&adev->mmio_idx_lock); |
| 1708 | spin_lock_init(&adev->smc_idx_lock); |
| 1709 | spin_lock_init(&adev->pcie_idx_lock); |
| 1710 | spin_lock_init(&adev->uvd_ctx_idx_lock); |
| 1711 | spin_lock_init(&adev->didt_idx_lock); |
Rex Zhu | ccdbb20 | 2016-06-08 12:47:41 +0800 | [diff] [blame] | 1712 | spin_lock_init(&adev->gc_cac_idx_lock); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1713 | spin_lock_init(&adev->audio_endpt_idx_lock); |
Marek Olšák | 95844d2 | 2016-08-17 23:49:27 +0200 | [diff] [blame] | 1714 | spin_lock_init(&adev->mm_stats.lock); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1715 | |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 1716 | INIT_LIST_HEAD(&adev->shadow_list); |
| 1717 | mutex_init(&adev->shadow_list_lock); |
| 1718 | |
Chunming Zhou | 5c1354b | 2016-08-30 16:13:10 +0800 | [diff] [blame] | 1719 | INIT_LIST_HEAD(&adev->gtt_list); |
| 1720 | spin_lock_init(&adev->gtt_list_lock); |
| 1721 | |
Ken Wang | da69c161 | 2016-01-21 19:08:55 +0800 | [diff] [blame] | 1722 | if (adev->asic_type >= CHIP_BONAIRE) { |
| 1723 | adev->rmmio_base = pci_resource_start(adev->pdev, 5); |
| 1724 | adev->rmmio_size = pci_resource_len(adev->pdev, 5); |
| 1725 | } else { |
| 1726 | adev->rmmio_base = pci_resource_start(adev->pdev, 2); |
| 1727 | adev->rmmio_size = pci_resource_len(adev->pdev, 2); |
| 1728 | } |
Chunming Zhou | 5c1354b | 2016-08-30 16:13:10 +0800 | [diff] [blame] | 1729 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1730 | adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size); |
| 1731 | if (adev->rmmio == NULL) { |
| 1732 | return -ENOMEM; |
| 1733 | } |
| 1734 | DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base); |
| 1735 | DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size); |
| 1736 | |
Ken Wang | da69c161 | 2016-01-21 19:08:55 +0800 | [diff] [blame] | 1737 | if (adev->asic_type >= CHIP_BONAIRE) |
| 1738 | /* doorbell bar mapping */ |
| 1739 | amdgpu_doorbell_init(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1740 | |
| 1741 | /* io port mapping */ |
| 1742 | for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { |
| 1743 | if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) { |
| 1744 | adev->rio_mem_size = pci_resource_len(adev->pdev, i); |
| 1745 | adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size); |
| 1746 | break; |
| 1747 | } |
| 1748 | } |
| 1749 | if (adev->rio_mem == NULL) |
Amber Lin | b64a18c | 2017-01-04 08:06:58 -0500 | [diff] [blame] | 1750 | DRM_INFO("PCI I/O BAR is not found.\n"); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1751 | |
| 1752 | /* early init functions */ |
| 1753 | r = amdgpu_early_init(adev); |
| 1754 | if (r) |
| 1755 | return r; |
| 1756 | |
| 1757 | /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */ |
| 1758 | /* this will fail for cards that aren't VGA class devices, just |
| 1759 | * ignore it */ |
| 1760 | vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode); |
| 1761 | |
| 1762 | if (amdgpu_runtime_pm == 1) |
| 1763 | runtime = true; |
Alex Deucher | e9bef45 | 2016-04-25 13:12:18 -0400 | [diff] [blame] | 1764 | if (amdgpu_device_is_px(ddev)) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1765 | runtime = true; |
| 1766 | vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime); |
| 1767 | if (runtime) |
| 1768 | vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain); |
| 1769 | |
| 1770 | /* Read BIOS */ |
Alex Deucher | 83ba126 | 2016-06-03 18:21:41 -0400 | [diff] [blame] | 1771 | if (!amdgpu_get_bios(adev)) { |
| 1772 | r = -EINVAL; |
| 1773 | goto failed; |
| 1774 | } |
Nils Wallménius | f7e9e9f | 2016-12-14 21:52:45 +0100 | [diff] [blame] | 1775 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1776 | r = amdgpu_atombios_init(adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1777 | if (r) { |
| 1778 | dev_err(adev->dev, "amdgpu_atombios_init failed\n"); |
Alex Deucher | 83ba126 | 2016-06-03 18:21:41 -0400 | [diff] [blame] | 1779 | goto failed; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1780 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1781 | |
Monk Liu | 4e99a44 | 2016-03-31 13:26:59 +0800 | [diff] [blame] | 1782 | /* detect if we are with an SRIOV vbios */ |
| 1783 | amdgpu_device_detect_sriov_bios(adev); |
Andres Rodriguez | 048765a | 2016-06-11 02:51:32 -0400 | [diff] [blame] | 1784 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1785 | /* Post card if necessary */ |
Monk Liu | bec8637 | 2016-09-14 19:38:08 +0800 | [diff] [blame] | 1786 | if (amdgpu_vpost_needed(adev)) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1787 | if (!adev->bios) { |
Monk Liu | bec8637 | 2016-09-14 19:38:08 +0800 | [diff] [blame] | 1788 | dev_err(adev->dev, "no vBIOS found\n"); |
Alex Deucher | 83ba126 | 2016-06-03 18:21:41 -0400 | [diff] [blame] | 1789 | r = -EINVAL; |
| 1790 | goto failed; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1791 | } |
Monk Liu | bec8637 | 2016-09-14 19:38:08 +0800 | [diff] [blame] | 1792 | DRM_INFO("GPU posting now...\n"); |
Monk Liu | 4e99a44 | 2016-03-31 13:26:59 +0800 | [diff] [blame] | 1793 | r = amdgpu_atom_asic_init(adev->mode_info.atom_context); |
| 1794 | if (r) { |
| 1795 | dev_err(adev->dev, "gpu post error!\n"); |
| 1796 | goto failed; |
| 1797 | } |
| 1798 | } else { |
| 1799 | DRM_INFO("GPU post is not needed\n"); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1800 | } |
| 1801 | |
| 1802 | /* Initialize clocks */ |
| 1803 | r = amdgpu_atombios_get_clock_info(adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1804 | if (r) { |
| 1805 | dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n"); |
Alex Deucher | 83ba126 | 2016-06-03 18:21:41 -0400 | [diff] [blame] | 1806 | goto failed; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1807 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1808 | /* init i2c buses */ |
| 1809 | amdgpu_atombios_i2c_init(adev); |
| 1810 | |
| 1811 | /* Fence driver */ |
| 1812 | r = amdgpu_fence_driver_init(adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1813 | if (r) { |
| 1814 | dev_err(adev->dev, "amdgpu_fence_driver_init failed\n"); |
Alex Deucher | 83ba126 | 2016-06-03 18:21:41 -0400 | [diff] [blame] | 1815 | goto failed; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1816 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1817 | |
| 1818 | /* init the mode config */ |
| 1819 | drm_mode_config_init(adev->ddev); |
| 1820 | |
| 1821 | r = amdgpu_init(adev); |
| 1822 | if (r) { |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1823 | dev_err(adev->dev, "amdgpu_init failed\n"); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1824 | amdgpu_fini(adev); |
Alex Deucher | 83ba126 | 2016-06-03 18:21:41 -0400 | [diff] [blame] | 1825 | goto failed; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1826 | } |
| 1827 | |
| 1828 | adev->accel_working = true; |
| 1829 | |
Marek Olšák | 95844d2 | 2016-08-17 23:49:27 +0200 | [diff] [blame] | 1830 | /* Initialize the buffer migration limit. */ |
| 1831 | if (amdgpu_moverate >= 0) |
| 1832 | max_MBps = amdgpu_moverate; |
| 1833 | else |
| 1834 | max_MBps = 8; /* Allow 8 MB/s. */ |
| 1835 | /* Get a log2 for easy divisions. */ |
| 1836 | adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps)); |
| 1837 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1838 | amdgpu_fbdev_init(adev); |
| 1839 | |
| 1840 | r = amdgpu_ib_pool_init(adev); |
| 1841 | if (r) { |
| 1842 | dev_err(adev->dev, "IB initialization failed (%d).\n", r); |
Alex Deucher | 83ba126 | 2016-06-03 18:21:41 -0400 | [diff] [blame] | 1843 | goto failed; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1844 | } |
| 1845 | |
| 1846 | r = amdgpu_ib_ring_tests(adev); |
| 1847 | if (r) |
| 1848 | DRM_ERROR("ib ring test failed (%d).\n", r); |
| 1849 | |
| 1850 | r = amdgpu_gem_debugfs_init(adev); |
| 1851 | if (r) { |
| 1852 | DRM_ERROR("registering gem debugfs failed (%d).\n", r); |
| 1853 | } |
| 1854 | |
| 1855 | r = amdgpu_debugfs_regs_init(adev); |
| 1856 | if (r) { |
| 1857 | DRM_ERROR("registering register debugfs failed (%d).\n", r); |
| 1858 | } |
| 1859 | |
Huang Rui | 50ab253 | 2016-06-12 15:51:09 +0800 | [diff] [blame] | 1860 | r = amdgpu_debugfs_firmware_init(adev); |
| 1861 | if (r) { |
| 1862 | DRM_ERROR("registering firmware debugfs failed (%d).\n", r); |
| 1863 | return r; |
| 1864 | } |
| 1865 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1866 | if ((amdgpu_testing & 1)) { |
| 1867 | if (adev->accel_working) |
| 1868 | amdgpu_test_moves(adev); |
| 1869 | else |
| 1870 | DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n"); |
| 1871 | } |
| 1872 | if ((amdgpu_testing & 2)) { |
| 1873 | if (adev->accel_working) |
| 1874 | amdgpu_test_syncing(adev); |
| 1875 | else |
| 1876 | DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n"); |
| 1877 | } |
| 1878 | if (amdgpu_benchmarking) { |
| 1879 | if (adev->accel_working) |
| 1880 | amdgpu_benchmark(adev, amdgpu_benchmarking); |
| 1881 | else |
| 1882 | DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n"); |
| 1883 | } |
| 1884 | |
| 1885 | /* enable clockgating, etc. after ib tests, etc. since some blocks require |
| 1886 | * explicit gating rather than handling it automatically. |
| 1887 | */ |
| 1888 | r = amdgpu_late_init(adev); |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1889 | if (r) { |
| 1890 | dev_err(adev->dev, "amdgpu_late_init failed\n"); |
Alex Deucher | 83ba126 | 2016-06-03 18:21:41 -0400 | [diff] [blame] | 1891 | goto failed; |
Alex Deucher | 2c1a278 | 2015-12-07 17:02:53 -0500 | [diff] [blame] | 1892 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1893 | |
| 1894 | return 0; |
Alex Deucher | 83ba126 | 2016-06-03 18:21:41 -0400 | [diff] [blame] | 1895 | |
| 1896 | failed: |
| 1897 | if (runtime) |
| 1898 | vga_switcheroo_fini_domain_pm_ops(adev->dev); |
| 1899 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1900 | } |
| 1901 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1902 | /** |
| 1903 | * amdgpu_device_fini - tear down the driver |
| 1904 | * |
| 1905 | * @adev: amdgpu_device pointer |
| 1906 | * |
| 1907 | * Tear down the driver info (all asics). |
| 1908 | * Called at driver shutdown. |
| 1909 | */ |
| 1910 | void amdgpu_device_fini(struct amdgpu_device *adev) |
| 1911 | { |
| 1912 | int r; |
| 1913 | |
| 1914 | DRM_INFO("amdgpu: finishing device.\n"); |
| 1915 | adev->shutdown = true; |
Grazvydas Ignotas | a951ed8 | 2016-09-25 23:34:48 +0300 | [diff] [blame] | 1916 | drm_crtc_force_disable_all(adev->ddev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1917 | /* evict vram memory */ |
| 1918 | amdgpu_bo_evict_vram(adev); |
| 1919 | amdgpu_ib_pool_fini(adev); |
| 1920 | amdgpu_fence_driver_fini(adev); |
| 1921 | amdgpu_fbdev_fini(adev); |
| 1922 | r = amdgpu_fini(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1923 | adev->accel_working = false; |
| 1924 | /* free i2c buses */ |
| 1925 | amdgpu_i2c_fini(adev); |
| 1926 | amdgpu_atombios_fini(adev); |
| 1927 | kfree(adev->bios); |
| 1928 | adev->bios = NULL; |
| 1929 | vga_switcheroo_unregister_client(adev->pdev); |
Alex Deucher | 83ba126 | 2016-06-03 18:21:41 -0400 | [diff] [blame] | 1930 | if (adev->flags & AMD_IS_PX) |
| 1931 | vga_switcheroo_fini_domain_pm_ops(adev->dev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1932 | vga_client_register(adev->pdev, NULL, NULL, NULL); |
| 1933 | if (adev->rio_mem) |
| 1934 | pci_iounmap(adev->pdev, adev->rio_mem); |
| 1935 | adev->rio_mem = NULL; |
| 1936 | iounmap(adev->rmmio); |
| 1937 | adev->rmmio = NULL; |
Ken Wang | da69c161 | 2016-01-21 19:08:55 +0800 | [diff] [blame] | 1938 | if (adev->asic_type >= CHIP_BONAIRE) |
| 1939 | amdgpu_doorbell_fini(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1940 | amdgpu_debugfs_regs_cleanup(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1941 | } |
| 1942 | |
| 1943 | |
| 1944 | /* |
| 1945 | * Suspend & resume. |
| 1946 | */ |
| 1947 | /** |
Alex Deucher | 810ddc3 | 2016-08-23 13:25:49 -0400 | [diff] [blame] | 1948 | * amdgpu_device_suspend - initiate device suspend |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1949 | * |
| 1950 | * @pdev: drm dev pointer |
| 1951 | * @state: suspend state |
| 1952 | * |
| 1953 | * Puts the hw in the suspend state (all asics). |
| 1954 | * Returns 0 for success or an error on failure. |
| 1955 | * Called at driver suspend. |
| 1956 | */ |
Alex Deucher | 810ddc3 | 2016-08-23 13:25:49 -0400 | [diff] [blame] | 1957 | int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1958 | { |
| 1959 | struct amdgpu_device *adev; |
| 1960 | struct drm_crtc *crtc; |
| 1961 | struct drm_connector *connector; |
Alex Deucher | 5ceb54c | 2015-08-05 12:41:48 -0400 | [diff] [blame] | 1962 | int r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1963 | |
| 1964 | if (dev == NULL || dev->dev_private == NULL) { |
| 1965 | return -ENODEV; |
| 1966 | } |
| 1967 | |
| 1968 | adev = dev->dev_private; |
| 1969 | |
| 1970 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 1971 | return 0; |
| 1972 | |
| 1973 | drm_kms_helper_poll_disable(dev); |
| 1974 | |
| 1975 | /* turn off display hw */ |
Alex Deucher | 4c7fbc3 | 2015-09-23 14:32:06 -0400 | [diff] [blame] | 1976 | drm_modeset_lock_all(dev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1977 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 1978 | drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); |
| 1979 | } |
Alex Deucher | 4c7fbc3 | 2015-09-23 14:32:06 -0400 | [diff] [blame] | 1980 | drm_modeset_unlock_all(dev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1981 | |
Alex Deucher | 756e688 | 2015-10-08 00:03:36 -0400 | [diff] [blame] | 1982 | /* unpin the front buffers and cursors */ |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1983 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { |
Alex Deucher | 756e688 | 2015-10-08 00:03:36 -0400 | [diff] [blame] | 1984 | struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1985 | struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb); |
| 1986 | struct amdgpu_bo *robj; |
| 1987 | |
Alex Deucher | 756e688 | 2015-10-08 00:03:36 -0400 | [diff] [blame] | 1988 | if (amdgpu_crtc->cursor_bo) { |
| 1989 | struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo); |
| 1990 | r = amdgpu_bo_reserve(aobj, false); |
| 1991 | if (r == 0) { |
| 1992 | amdgpu_bo_unpin(aobj); |
| 1993 | amdgpu_bo_unreserve(aobj); |
| 1994 | } |
| 1995 | } |
| 1996 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1997 | if (rfb == NULL || rfb->obj == NULL) { |
| 1998 | continue; |
| 1999 | } |
| 2000 | robj = gem_to_amdgpu_bo(rfb->obj); |
| 2001 | /* don't unpin kernel fb objects */ |
| 2002 | if (!amdgpu_fbdev_robj_is_fb(adev, robj)) { |
| 2003 | r = amdgpu_bo_reserve(robj, false); |
| 2004 | if (r == 0) { |
| 2005 | amdgpu_bo_unpin(robj); |
| 2006 | amdgpu_bo_unreserve(robj); |
| 2007 | } |
| 2008 | } |
| 2009 | } |
| 2010 | /* evict vram memory */ |
| 2011 | amdgpu_bo_evict_vram(adev); |
| 2012 | |
Alex Deucher | 5ceb54c | 2015-08-05 12:41:48 -0400 | [diff] [blame] | 2013 | amdgpu_fence_driver_suspend(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2014 | |
| 2015 | r = amdgpu_suspend(adev); |
| 2016 | |
Alex Deucher | a0a71e4 | 2016-10-10 12:41:36 -0400 | [diff] [blame] | 2017 | /* evict remaining vram memory |
| 2018 | * This second call to evict vram is to evict the gart page table |
| 2019 | * using the CPU. |
| 2020 | */ |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2021 | amdgpu_bo_evict_vram(adev); |
| 2022 | |
Alex Deucher | e695e77 | 2016-10-19 14:40:58 -0400 | [diff] [blame] | 2023 | amdgpu_atombios_scratch_regs_save(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2024 | pci_save_state(dev->pdev); |
| 2025 | if (suspend) { |
| 2026 | /* Shut down the device */ |
| 2027 | pci_disable_device(dev->pdev); |
| 2028 | pci_set_power_state(dev->pdev, PCI_D3hot); |
jimqu | 74b0b15 | 2016-09-07 17:09:12 +0800 | [diff] [blame] | 2029 | } else { |
| 2030 | r = amdgpu_asic_reset(adev); |
| 2031 | if (r) |
| 2032 | DRM_ERROR("amdgpu asic reset failed\n"); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2033 | } |
| 2034 | |
| 2035 | if (fbcon) { |
| 2036 | console_lock(); |
| 2037 | amdgpu_fbdev_set_suspend(adev, 1); |
| 2038 | console_unlock(); |
| 2039 | } |
| 2040 | return 0; |
| 2041 | } |
| 2042 | |
| 2043 | /** |
Alex Deucher | 810ddc3 | 2016-08-23 13:25:49 -0400 | [diff] [blame] | 2044 | * amdgpu_device_resume - initiate device resume |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2045 | * |
| 2046 | * @pdev: drm dev pointer |
| 2047 | * |
| 2048 | * Bring the hw back to operating state (all asics). |
| 2049 | * Returns 0 for success or an error on failure. |
| 2050 | * Called at driver resume. |
| 2051 | */ |
Alex Deucher | 810ddc3 | 2016-08-23 13:25:49 -0400 | [diff] [blame] | 2052 | int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2053 | { |
| 2054 | struct drm_connector *connector; |
| 2055 | struct amdgpu_device *adev = dev->dev_private; |
Alex Deucher | 756e688 | 2015-10-08 00:03:36 -0400 | [diff] [blame] | 2056 | struct drm_crtc *crtc; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2057 | int r; |
| 2058 | |
| 2059 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 2060 | return 0; |
| 2061 | |
jimqu | 74b0b15 | 2016-09-07 17:09:12 +0800 | [diff] [blame] | 2062 | if (fbcon) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2063 | console_lock(); |
jimqu | 74b0b15 | 2016-09-07 17:09:12 +0800 | [diff] [blame] | 2064 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2065 | if (resume) { |
| 2066 | pci_set_power_state(dev->pdev, PCI_D0); |
| 2067 | pci_restore_state(dev->pdev); |
jimqu | 74b0b15 | 2016-09-07 17:09:12 +0800 | [diff] [blame] | 2068 | r = pci_enable_device(dev->pdev); |
| 2069 | if (r) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2070 | if (fbcon) |
| 2071 | console_unlock(); |
jimqu | 74b0b15 | 2016-09-07 17:09:12 +0800 | [diff] [blame] | 2072 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2073 | } |
| 2074 | } |
Alex Deucher | e695e77 | 2016-10-19 14:40:58 -0400 | [diff] [blame] | 2075 | amdgpu_atombios_scratch_regs_restore(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2076 | |
| 2077 | /* post card */ |
Jim Qu | c836fec | 2017-02-10 15:59:59 +0800 | [diff] [blame] | 2078 | if (amdgpu_need_post(adev)) { |
jimqu | 74b0b15 | 2016-09-07 17:09:12 +0800 | [diff] [blame] | 2079 | r = amdgpu_atom_asic_init(adev->mode_info.atom_context); |
| 2080 | if (r) |
| 2081 | DRM_ERROR("amdgpu asic init failed\n"); |
| 2082 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2083 | |
| 2084 | r = amdgpu_resume(adev); |
Flora Cui | ca19852 | 2016-02-04 15:10:08 +0800 | [diff] [blame] | 2085 | if (r) |
| 2086 | DRM_ERROR("amdgpu_resume failed (%d).\n", r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2087 | |
Alex Deucher | 5ceb54c | 2015-08-05 12:41:48 -0400 | [diff] [blame] | 2088 | amdgpu_fence_driver_resume(adev); |
| 2089 | |
Flora Cui | ca19852 | 2016-02-04 15:10:08 +0800 | [diff] [blame] | 2090 | if (resume) { |
| 2091 | r = amdgpu_ib_ring_tests(adev); |
| 2092 | if (r) |
| 2093 | DRM_ERROR("ib ring test failed (%d).\n", r); |
| 2094 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2095 | |
| 2096 | r = amdgpu_late_init(adev); |
| 2097 | if (r) |
| 2098 | return r; |
| 2099 | |
Alex Deucher | 756e688 | 2015-10-08 00:03:36 -0400 | [diff] [blame] | 2100 | /* pin cursors */ |
| 2101 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { |
| 2102 | struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); |
| 2103 | |
| 2104 | if (amdgpu_crtc->cursor_bo) { |
| 2105 | struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo); |
| 2106 | r = amdgpu_bo_reserve(aobj, false); |
| 2107 | if (r == 0) { |
| 2108 | r = amdgpu_bo_pin(aobj, |
| 2109 | AMDGPU_GEM_DOMAIN_VRAM, |
| 2110 | &amdgpu_crtc->cursor_addr); |
| 2111 | if (r != 0) |
| 2112 | DRM_ERROR("Failed to pin cursor BO (%d)\n", r); |
| 2113 | amdgpu_bo_unreserve(aobj); |
| 2114 | } |
| 2115 | } |
| 2116 | } |
| 2117 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2118 | /* blat the mode back in */ |
| 2119 | if (fbcon) { |
| 2120 | drm_helper_resume_force_mode(dev); |
| 2121 | /* turn on display hw */ |
Alex Deucher | 4c7fbc3 | 2015-09-23 14:32:06 -0400 | [diff] [blame] | 2122 | drm_modeset_lock_all(dev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2123 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 2124 | drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); |
| 2125 | } |
Alex Deucher | 4c7fbc3 | 2015-09-23 14:32:06 -0400 | [diff] [blame] | 2126 | drm_modeset_unlock_all(dev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2127 | } |
| 2128 | |
| 2129 | drm_kms_helper_poll_enable(dev); |
Lyude | 23a1a9e | 2016-07-18 11:41:37 -0400 | [diff] [blame] | 2130 | |
| 2131 | /* |
| 2132 | * Most of the connector probing functions try to acquire runtime pm |
| 2133 | * refs to ensure that the GPU is powered on when connector polling is |
| 2134 | * performed. Since we're calling this from a runtime PM callback, |
| 2135 | * trying to acquire rpm refs will cause us to deadlock. |
| 2136 | * |
| 2137 | * Since we're guaranteed to be holding the rpm lock, it's safe to |
| 2138 | * temporarily disable the rpm helpers so this doesn't deadlock us. |
| 2139 | */ |
| 2140 | #ifdef CONFIG_PM |
| 2141 | dev->dev->power.disable_depth++; |
| 2142 | #endif |
Alex Deucher | 54fb2a5 | 2015-11-24 14:30:56 -0500 | [diff] [blame] | 2143 | drm_helper_hpd_irq_event(dev); |
Lyude | 23a1a9e | 2016-07-18 11:41:37 -0400 | [diff] [blame] | 2144 | #ifdef CONFIG_PM |
| 2145 | dev->dev->power.disable_depth--; |
| 2146 | #endif |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2147 | |
| 2148 | if (fbcon) { |
| 2149 | amdgpu_fbdev_set_suspend(adev, 0); |
| 2150 | console_unlock(); |
| 2151 | } |
| 2152 | |
| 2153 | return 0; |
| 2154 | } |
| 2155 | |
Chunming Zhou | 63fbf42 | 2016-07-15 11:19:20 +0800 | [diff] [blame] | 2156 | static bool amdgpu_check_soft_reset(struct amdgpu_device *adev) |
| 2157 | { |
| 2158 | int i; |
| 2159 | bool asic_hang = false; |
| 2160 | |
| 2161 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 2162 | if (!adev->ip_blocks[i].status.valid) |
Chunming Zhou | 63fbf42 | 2016-07-15 11:19:20 +0800 | [diff] [blame] | 2163 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 2164 | if (adev->ip_blocks[i].version->funcs->check_soft_reset) |
| 2165 | adev->ip_blocks[i].status.hang = |
| 2166 | adev->ip_blocks[i].version->funcs->check_soft_reset(adev); |
| 2167 | if (adev->ip_blocks[i].status.hang) { |
| 2168 | DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name); |
Chunming Zhou | 63fbf42 | 2016-07-15 11:19:20 +0800 | [diff] [blame] | 2169 | asic_hang = true; |
| 2170 | } |
| 2171 | } |
| 2172 | return asic_hang; |
| 2173 | } |
| 2174 | |
Baoyou Xie | 4d44665 | 2016-09-18 22:09:35 +0800 | [diff] [blame] | 2175 | static int amdgpu_pre_soft_reset(struct amdgpu_device *adev) |
Chunming Zhou | d31a501 | 2016-07-18 10:04:34 +0800 | [diff] [blame] | 2176 | { |
| 2177 | int i, r = 0; |
| 2178 | |
| 2179 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 2180 | if (!adev->ip_blocks[i].status.valid) |
Chunming Zhou | d31a501 | 2016-07-18 10:04:34 +0800 | [diff] [blame] | 2181 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 2182 | if (adev->ip_blocks[i].status.hang && |
| 2183 | adev->ip_blocks[i].version->funcs->pre_soft_reset) { |
| 2184 | r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev); |
Chunming Zhou | d31a501 | 2016-07-18 10:04:34 +0800 | [diff] [blame] | 2185 | if (r) |
| 2186 | return r; |
| 2187 | } |
| 2188 | } |
| 2189 | |
| 2190 | return 0; |
| 2191 | } |
| 2192 | |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2193 | static bool amdgpu_need_full_reset(struct amdgpu_device *adev) |
| 2194 | { |
Alex Deucher | da146d3 | 2016-10-13 16:07:03 -0400 | [diff] [blame] | 2195 | int i; |
| 2196 | |
| 2197 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 2198 | if (!adev->ip_blocks[i].status.valid) |
Alex Deucher | da146d3 | 2016-10-13 16:07:03 -0400 | [diff] [blame] | 2199 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 2200 | if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) || |
| 2201 | (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) || |
| 2202 | (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) || |
| 2203 | (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) { |
| 2204 | if (adev->ip_blocks[i].status.hang) { |
Alex Deucher | da146d3 | 2016-10-13 16:07:03 -0400 | [diff] [blame] | 2205 | DRM_INFO("Some block need full reset!\n"); |
| 2206 | return true; |
| 2207 | } |
| 2208 | } |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2209 | } |
| 2210 | return false; |
| 2211 | } |
| 2212 | |
| 2213 | static int amdgpu_soft_reset(struct amdgpu_device *adev) |
| 2214 | { |
| 2215 | int i, r = 0; |
| 2216 | |
| 2217 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 2218 | if (!adev->ip_blocks[i].status.valid) |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2219 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 2220 | if (adev->ip_blocks[i].status.hang && |
| 2221 | adev->ip_blocks[i].version->funcs->soft_reset) { |
| 2222 | r = adev->ip_blocks[i].version->funcs->soft_reset(adev); |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2223 | if (r) |
| 2224 | return r; |
| 2225 | } |
| 2226 | } |
| 2227 | |
| 2228 | return 0; |
| 2229 | } |
| 2230 | |
| 2231 | static int amdgpu_post_soft_reset(struct amdgpu_device *adev) |
| 2232 | { |
| 2233 | int i, r = 0; |
| 2234 | |
| 2235 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 2236 | if (!adev->ip_blocks[i].status.valid) |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2237 | continue; |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 2238 | if (adev->ip_blocks[i].status.hang && |
| 2239 | adev->ip_blocks[i].version->funcs->post_soft_reset) |
| 2240 | r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev); |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2241 | if (r) |
| 2242 | return r; |
| 2243 | } |
| 2244 | |
| 2245 | return 0; |
| 2246 | } |
| 2247 | |
Chunming Zhou | 3ad81f1 | 2016-08-05 17:30:17 +0800 | [diff] [blame] | 2248 | bool amdgpu_need_backup(struct amdgpu_device *adev) |
| 2249 | { |
| 2250 | if (adev->flags & AMD_IS_APU) |
| 2251 | return false; |
| 2252 | |
| 2253 | return amdgpu_lockup_timeout > 0 ? true : false; |
| 2254 | } |
| 2255 | |
Chunming Zhou | 53cdccd | 2016-07-21 17:20:52 +0800 | [diff] [blame] | 2256 | static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev, |
| 2257 | struct amdgpu_ring *ring, |
| 2258 | struct amdgpu_bo *bo, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 2259 | struct dma_fence **fence) |
Chunming Zhou | 53cdccd | 2016-07-21 17:20:52 +0800 | [diff] [blame] | 2260 | { |
| 2261 | uint32_t domain; |
| 2262 | int r; |
| 2263 | |
| 2264 | if (!bo->shadow) |
| 2265 | return 0; |
| 2266 | |
| 2267 | r = amdgpu_bo_reserve(bo, false); |
| 2268 | if (r) |
| 2269 | return r; |
| 2270 | domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type); |
| 2271 | /* if bo has been evicted, then no need to recover */ |
| 2272 | if (domain == AMDGPU_GEM_DOMAIN_VRAM) { |
| 2273 | r = amdgpu_bo_restore_from_shadow(adev, ring, bo, |
| 2274 | NULL, fence, true); |
| 2275 | if (r) { |
| 2276 | DRM_ERROR("recover page table failed!\n"); |
| 2277 | goto err; |
| 2278 | } |
| 2279 | } |
| 2280 | err: |
| 2281 | amdgpu_bo_unreserve(bo); |
| 2282 | return r; |
| 2283 | } |
| 2284 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2285 | /** |
| 2286 | * amdgpu_gpu_reset - reset the asic |
| 2287 | * |
| 2288 | * @adev: amdgpu device pointer |
| 2289 | * |
| 2290 | * Attempt the reset the GPU if it has hung (all asics). |
| 2291 | * Returns 0 for success or an error on failure. |
| 2292 | */ |
| 2293 | int amdgpu_gpu_reset(struct amdgpu_device *adev) |
| 2294 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2295 | int i, r; |
| 2296 | int resched; |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2297 | bool need_full_reset; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2298 | |
Xiangliang Yu | fb140b2 | 2016-12-17 22:48:57 +0800 | [diff] [blame] | 2299 | if (amdgpu_sriov_vf(adev)) |
| 2300 | return 0; |
| 2301 | |
Chunming Zhou | 63fbf42 | 2016-07-15 11:19:20 +0800 | [diff] [blame] | 2302 | if (!amdgpu_check_soft_reset(adev)) { |
| 2303 | DRM_INFO("No hardware hang detected. Did some blocks stall?\n"); |
| 2304 | return 0; |
| 2305 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2306 | |
Marek Olšák | d94aed5 | 2015-05-05 21:13:49 +0200 | [diff] [blame] | 2307 | atomic_inc(&adev->gpu_reset_counter); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2308 | |
Chunming Zhou | a3c47d6 | 2016-06-30 16:44:41 +0800 | [diff] [blame] | 2309 | /* block TTM */ |
| 2310 | resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev); |
| 2311 | |
Chunming Zhou | 0875dc9 | 2016-06-12 15:41:58 +0800 | [diff] [blame] | 2312 | /* block scheduler */ |
| 2313 | for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { |
| 2314 | struct amdgpu_ring *ring = adev->rings[i]; |
| 2315 | |
| 2316 | if (!ring) |
| 2317 | continue; |
| 2318 | kthread_park(ring->sched.thread); |
Chunming Zhou | aa1c890 | 2016-06-30 13:56:02 +0800 | [diff] [blame] | 2319 | amd_sched_hw_job_reset(&ring->sched); |
Chunming Zhou | 0875dc9 | 2016-06-12 15:41:58 +0800 | [diff] [blame] | 2320 | } |
Chunming Zhou | 2200eda | 2016-06-30 16:53:02 +0800 | [diff] [blame] | 2321 | /* after all hw jobs are reset, hw fence is meaningless, so force_completion */ |
| 2322 | amdgpu_fence_driver_force_completion(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2323 | |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2324 | need_full_reset = amdgpu_need_full_reset(adev); |
| 2325 | |
| 2326 | if (!need_full_reset) { |
| 2327 | amdgpu_pre_soft_reset(adev); |
| 2328 | r = amdgpu_soft_reset(adev); |
| 2329 | amdgpu_post_soft_reset(adev); |
| 2330 | if (r || amdgpu_check_soft_reset(adev)) { |
| 2331 | DRM_INFO("soft reset failed, will fallback to full reset!\n"); |
| 2332 | need_full_reset = true; |
| 2333 | } |
| 2334 | } |
| 2335 | |
| 2336 | if (need_full_reset) { |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2337 | r = amdgpu_suspend(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2338 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2339 | retry: |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2340 | /* Disable fb access */ |
| 2341 | if (adev->mode_info.num_crtc) { |
| 2342 | struct amdgpu_mode_mc_save save; |
| 2343 | amdgpu_display_stop_mc_access(adev, &save); |
| 2344 | amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC); |
| 2345 | } |
Alex Deucher | e695e77 | 2016-10-19 14:40:58 -0400 | [diff] [blame] | 2346 | amdgpu_atombios_scratch_regs_save(adev); |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2347 | r = amdgpu_asic_reset(adev); |
Alex Deucher | e695e77 | 2016-10-19 14:40:58 -0400 | [diff] [blame] | 2348 | amdgpu_atombios_scratch_regs_restore(adev); |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2349 | /* post card */ |
| 2350 | amdgpu_atom_asic_init(adev->mode_info.atom_context); |
Alex Deucher | bfa9926 | 2016-01-15 11:59:48 -0500 | [diff] [blame] | 2351 | |
Chunming Zhou | 35d782f | 2016-07-15 15:57:13 +0800 | [diff] [blame] | 2352 | if (!r) { |
| 2353 | dev_info(adev->dev, "GPU reset succeeded, trying to resume\n"); |
| 2354 | r = amdgpu_resume(adev); |
| 2355 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2356 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2357 | if (!r) { |
Chunming Zhou | e72cfd5 | 2016-07-27 13:15:20 +0800 | [diff] [blame] | 2358 | amdgpu_irq_gpu_reset_resume_helper(adev); |
Chunming Zhou | 2c0d731 | 2016-08-30 16:36:25 +0800 | [diff] [blame] | 2359 | if (need_full_reset && amdgpu_need_backup(adev)) { |
| 2360 | r = amdgpu_ttm_recover_gart(adev); |
| 2361 | if (r) |
| 2362 | DRM_ERROR("gart recovery failed!!!\n"); |
| 2363 | } |
Chunming Zhou | 1f46508 | 2016-06-30 15:02:26 +0800 | [diff] [blame] | 2364 | r = amdgpu_ib_ring_tests(adev); |
| 2365 | if (r) { |
| 2366 | dev_err(adev->dev, "ib ring test failed (%d).\n", r); |
Chunming Zhou | 40019dc | 2016-06-29 16:01:49 +0800 | [diff] [blame] | 2367 | r = amdgpu_suspend(adev); |
Chunming Zhou | 53cdccd | 2016-07-21 17:20:52 +0800 | [diff] [blame] | 2368 | need_full_reset = true; |
Chunming Zhou | 40019dc | 2016-06-29 16:01:49 +0800 | [diff] [blame] | 2369 | goto retry; |
Chunming Zhou | 1f46508 | 2016-06-30 15:02:26 +0800 | [diff] [blame] | 2370 | } |
Chunming Zhou | 53cdccd | 2016-07-21 17:20:52 +0800 | [diff] [blame] | 2371 | /** |
| 2372 | * recovery vm page tables, since we cannot depend on VRAM is |
| 2373 | * consistent after gpu full reset. |
| 2374 | */ |
| 2375 | if (need_full_reset && amdgpu_need_backup(adev)) { |
| 2376 | struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring; |
| 2377 | struct amdgpu_bo *bo, *tmp; |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 2378 | struct dma_fence *fence = NULL, *next = NULL; |
Chunming Zhou | 1f46508 | 2016-06-30 15:02:26 +0800 | [diff] [blame] | 2379 | |
Chunming Zhou | 53cdccd | 2016-07-21 17:20:52 +0800 | [diff] [blame] | 2380 | DRM_INFO("recover vram bo from shadow\n"); |
| 2381 | mutex_lock(&adev->shadow_list_lock); |
| 2382 | list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) { |
| 2383 | amdgpu_recover_vram_from_shadow(adev, ring, bo, &next); |
| 2384 | if (fence) { |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 2385 | r = dma_fence_wait(fence, false); |
Chunming Zhou | 53cdccd | 2016-07-21 17:20:52 +0800 | [diff] [blame] | 2386 | if (r) { |
| 2387 | WARN(r, "recovery from shadow isn't comleted\n"); |
| 2388 | break; |
| 2389 | } |
| 2390 | } |
| 2391 | |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 2392 | dma_fence_put(fence); |
Chunming Zhou | 53cdccd | 2016-07-21 17:20:52 +0800 | [diff] [blame] | 2393 | fence = next; |
| 2394 | } |
| 2395 | mutex_unlock(&adev->shadow_list_lock); |
| 2396 | if (fence) { |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 2397 | r = dma_fence_wait(fence, false); |
Chunming Zhou | 53cdccd | 2016-07-21 17:20:52 +0800 | [diff] [blame] | 2398 | if (r) |
| 2399 | WARN(r, "recovery from shadow isn't comleted\n"); |
| 2400 | } |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 2401 | dma_fence_put(fence); |
Chunming Zhou | 53cdccd | 2016-07-21 17:20:52 +0800 | [diff] [blame] | 2402 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2403 | for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { |
| 2404 | struct amdgpu_ring *ring = adev->rings[i]; |
| 2405 | if (!ring) |
| 2406 | continue; |
Chunming Zhou | 53cdccd | 2016-07-21 17:20:52 +0800 | [diff] [blame] | 2407 | |
Chunming Zhou | aa1c890 | 2016-06-30 13:56:02 +0800 | [diff] [blame] | 2408 | amd_sched_job_recovery(&ring->sched); |
Chunming Zhou | 0875dc9 | 2016-06-12 15:41:58 +0800 | [diff] [blame] | 2409 | kthread_unpark(ring->sched.thread); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2410 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2411 | } else { |
Chunming Zhou | 2200eda | 2016-06-30 16:53:02 +0800 | [diff] [blame] | 2412 | dev_err(adev->dev, "asic resume failed (%d).\n", r); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2413 | for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { |
Chunming Zhou | 0875dc9 | 2016-06-12 15:41:58 +0800 | [diff] [blame] | 2414 | if (adev->rings[i]) { |
| 2415 | kthread_unpark(adev->rings[i]->sched.thread); |
Chunming Zhou | 0875dc9 | 2016-06-12 15:41:58 +0800 | [diff] [blame] | 2416 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2417 | } |
| 2418 | } |
| 2419 | |
| 2420 | drm_helper_resume_force_mode(adev->ddev); |
| 2421 | |
| 2422 | ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched); |
| 2423 | if (r) { |
| 2424 | /* bad news, how to tell it to userspace ? */ |
| 2425 | dev_info(adev->dev, "GPU reset failed\n"); |
| 2426 | } |
| 2427 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2428 | return r; |
| 2429 | } |
| 2430 | |
Alex Deucher | d0dd7f0 | 2015-11-11 19:45:06 -0500 | [diff] [blame] | 2431 | void amdgpu_get_pcie_info(struct amdgpu_device *adev) |
| 2432 | { |
| 2433 | u32 mask; |
| 2434 | int ret; |
| 2435 | |
Alex Deucher | cd474ba | 2016-02-04 10:21:23 -0500 | [diff] [blame] | 2436 | if (amdgpu_pcie_gen_cap) |
| 2437 | adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap; |
| 2438 | |
| 2439 | if (amdgpu_pcie_lane_cap) |
| 2440 | adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap; |
| 2441 | |
| 2442 | /* covers APUs as well */ |
| 2443 | if (pci_is_root_bus(adev->pdev->bus)) { |
| 2444 | if (adev->pm.pcie_gen_mask == 0) |
| 2445 | adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK; |
| 2446 | if (adev->pm.pcie_mlw_mask == 0) |
| 2447 | adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK; |
Alex Deucher | d0dd7f0 | 2015-11-11 19:45:06 -0500 | [diff] [blame] | 2448 | return; |
Alex Deucher | d0dd7f0 | 2015-11-11 19:45:06 -0500 | [diff] [blame] | 2449 | } |
Alex Deucher | cd474ba | 2016-02-04 10:21:23 -0500 | [diff] [blame] | 2450 | |
| 2451 | if (adev->pm.pcie_gen_mask == 0) { |
| 2452 | ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask); |
| 2453 | if (!ret) { |
| 2454 | adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | |
| 2455 | CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | |
| 2456 | CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); |
| 2457 | |
| 2458 | if (mask & DRM_PCIE_SPEED_25) |
| 2459 | adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1; |
| 2460 | if (mask & DRM_PCIE_SPEED_50) |
| 2461 | adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2; |
| 2462 | if (mask & DRM_PCIE_SPEED_80) |
| 2463 | adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3; |
| 2464 | } else { |
| 2465 | adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK; |
| 2466 | } |
| 2467 | } |
| 2468 | if (adev->pm.pcie_mlw_mask == 0) { |
| 2469 | ret = drm_pcie_get_max_link_width(adev->ddev, &mask); |
| 2470 | if (!ret) { |
| 2471 | switch (mask) { |
| 2472 | case 32: |
| 2473 | adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 | |
| 2474 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | |
| 2475 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | |
| 2476 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | |
| 2477 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | |
| 2478 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | |
| 2479 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); |
| 2480 | break; |
| 2481 | case 16: |
| 2482 | adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | |
| 2483 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | |
| 2484 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | |
| 2485 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | |
| 2486 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | |
| 2487 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); |
| 2488 | break; |
| 2489 | case 12: |
| 2490 | adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | |
| 2491 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | |
| 2492 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | |
| 2493 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | |
| 2494 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); |
| 2495 | break; |
| 2496 | case 8: |
| 2497 | adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | |
| 2498 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | |
| 2499 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | |
| 2500 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); |
| 2501 | break; |
| 2502 | case 4: |
| 2503 | adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | |
| 2504 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | |
| 2505 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); |
| 2506 | break; |
| 2507 | case 2: |
| 2508 | adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | |
| 2509 | CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); |
| 2510 | break; |
| 2511 | case 1: |
| 2512 | adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1; |
| 2513 | break; |
| 2514 | default: |
| 2515 | break; |
| 2516 | } |
| 2517 | } else { |
| 2518 | adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK; |
Alex Deucher | d0dd7f0 | 2015-11-11 19:45:06 -0500 | [diff] [blame] | 2519 | } |
| 2520 | } |
| 2521 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2522 | |
| 2523 | /* |
| 2524 | * Debugfs |
| 2525 | */ |
| 2526 | int amdgpu_debugfs_add_files(struct amdgpu_device *adev, |
Nils Wallménius | 06ab683 | 2016-05-02 12:46:15 -0400 | [diff] [blame] | 2527 | const struct drm_info_list *files, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2528 | unsigned nfiles) |
| 2529 | { |
| 2530 | unsigned i; |
| 2531 | |
| 2532 | for (i = 0; i < adev->debugfs_count; i++) { |
| 2533 | if (adev->debugfs[i].files == files) { |
| 2534 | /* Already registered */ |
| 2535 | return 0; |
| 2536 | } |
| 2537 | } |
| 2538 | |
| 2539 | i = adev->debugfs_count + 1; |
| 2540 | if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) { |
| 2541 | DRM_ERROR("Reached maximum number of debugfs components.\n"); |
| 2542 | DRM_ERROR("Report so we increase " |
| 2543 | "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n"); |
| 2544 | return -EINVAL; |
| 2545 | } |
| 2546 | adev->debugfs[adev->debugfs_count].files = files; |
| 2547 | adev->debugfs[adev->debugfs_count].num_files = nfiles; |
| 2548 | adev->debugfs_count = i; |
| 2549 | #if defined(CONFIG_DEBUG_FS) |
| 2550 | drm_debugfs_create_files(files, nfiles, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2551 | adev->ddev->primary->debugfs_root, |
| 2552 | adev->ddev->primary); |
| 2553 | #endif |
| 2554 | return 0; |
| 2555 | } |
| 2556 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2557 | #if defined(CONFIG_DEBUG_FS) |
| 2558 | |
| 2559 | static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf, |
| 2560 | size_t size, loff_t *pos) |
| 2561 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 2562 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2563 | ssize_t result = 0; |
| 2564 | int r; |
Tom St Denis | bd12267 | 2016-07-28 09:39:22 -0400 | [diff] [blame] | 2565 | bool pm_pg_lock, use_bank; |
Tom St Denis | 56628159 | 2016-06-27 11:55:07 -0400 | [diff] [blame] | 2566 | unsigned instance_bank, sh_bank, se_bank; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2567 | |
| 2568 | if (size & 0x3 || *pos & 0x3) |
| 2569 | return -EINVAL; |
| 2570 | |
Tom St Denis | bd12267 | 2016-07-28 09:39:22 -0400 | [diff] [blame] | 2571 | /* are we reading registers for which a PG lock is necessary? */ |
| 2572 | pm_pg_lock = (*pos >> 23) & 1; |
| 2573 | |
Tom St Denis | 56628159 | 2016-06-27 11:55:07 -0400 | [diff] [blame] | 2574 | if (*pos & (1ULL << 62)) { |
| 2575 | se_bank = (*pos >> 24) & 0x3FF; |
| 2576 | sh_bank = (*pos >> 34) & 0x3FF; |
| 2577 | instance_bank = (*pos >> 44) & 0x3FF; |
Tom St Denis | 32977f9 | 2016-10-09 07:41:26 -0400 | [diff] [blame] | 2578 | |
| 2579 | if (se_bank == 0x3FF) |
| 2580 | se_bank = 0xFFFFFFFF; |
| 2581 | if (sh_bank == 0x3FF) |
| 2582 | sh_bank = 0xFFFFFFFF; |
| 2583 | if (instance_bank == 0x3FF) |
| 2584 | instance_bank = 0xFFFFFFFF; |
Tom St Denis | 56628159 | 2016-06-27 11:55:07 -0400 | [diff] [blame] | 2585 | use_bank = 1; |
Tom St Denis | 56628159 | 2016-06-27 11:55:07 -0400 | [diff] [blame] | 2586 | } else { |
| 2587 | use_bank = 0; |
| 2588 | } |
| 2589 | |
Tom St Denis | bd12267 | 2016-07-28 09:39:22 -0400 | [diff] [blame] | 2590 | *pos &= 0x3FFFF; |
| 2591 | |
Tom St Denis | 56628159 | 2016-06-27 11:55:07 -0400 | [diff] [blame] | 2592 | if (use_bank) { |
Tom St Denis | 32977f9 | 2016-10-09 07:41:26 -0400 | [diff] [blame] | 2593 | if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) || |
| 2594 | (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines)) |
Tom St Denis | 56628159 | 2016-06-27 11:55:07 -0400 | [diff] [blame] | 2595 | return -EINVAL; |
| 2596 | mutex_lock(&adev->grbm_idx_mutex); |
| 2597 | amdgpu_gfx_select_se_sh(adev, se_bank, |
| 2598 | sh_bank, instance_bank); |
| 2599 | } |
| 2600 | |
Tom St Denis | bd12267 | 2016-07-28 09:39:22 -0400 | [diff] [blame] | 2601 | if (pm_pg_lock) |
| 2602 | mutex_lock(&adev->pm.mutex); |
| 2603 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2604 | while (size) { |
| 2605 | uint32_t value; |
| 2606 | |
| 2607 | if (*pos > adev->rmmio_size) |
Tom St Denis | 56628159 | 2016-06-27 11:55:07 -0400 | [diff] [blame] | 2608 | goto end; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2609 | |
| 2610 | value = RREG32(*pos >> 2); |
| 2611 | r = put_user(value, (uint32_t *)buf); |
Tom St Denis | 56628159 | 2016-06-27 11:55:07 -0400 | [diff] [blame] | 2612 | if (r) { |
| 2613 | result = r; |
| 2614 | goto end; |
| 2615 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2616 | |
| 2617 | result += 4; |
| 2618 | buf += 4; |
| 2619 | *pos += 4; |
| 2620 | size -= 4; |
| 2621 | } |
| 2622 | |
Tom St Denis | 56628159 | 2016-06-27 11:55:07 -0400 | [diff] [blame] | 2623 | end: |
| 2624 | if (use_bank) { |
| 2625 | amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff); |
| 2626 | mutex_unlock(&adev->grbm_idx_mutex); |
| 2627 | } |
| 2628 | |
Tom St Denis | bd12267 | 2016-07-28 09:39:22 -0400 | [diff] [blame] | 2629 | if (pm_pg_lock) |
| 2630 | mutex_unlock(&adev->pm.mutex); |
| 2631 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2632 | return result; |
| 2633 | } |
| 2634 | |
| 2635 | static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf, |
| 2636 | size_t size, loff_t *pos) |
| 2637 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 2638 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2639 | ssize_t result = 0; |
| 2640 | int r; |
Tom St Denis | 394fdde | 2016-10-10 07:31:23 -0400 | [diff] [blame] | 2641 | bool pm_pg_lock, use_bank; |
| 2642 | unsigned instance_bank, sh_bank, se_bank; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2643 | |
| 2644 | if (size & 0x3 || *pos & 0x3) |
| 2645 | return -EINVAL; |
| 2646 | |
Tom St Denis | 394fdde | 2016-10-10 07:31:23 -0400 | [diff] [blame] | 2647 | /* are we reading registers for which a PG lock is necessary? */ |
| 2648 | pm_pg_lock = (*pos >> 23) & 1; |
| 2649 | |
| 2650 | if (*pos & (1ULL << 62)) { |
| 2651 | se_bank = (*pos >> 24) & 0x3FF; |
| 2652 | sh_bank = (*pos >> 34) & 0x3FF; |
| 2653 | instance_bank = (*pos >> 44) & 0x3FF; |
| 2654 | |
| 2655 | if (se_bank == 0x3FF) |
| 2656 | se_bank = 0xFFFFFFFF; |
| 2657 | if (sh_bank == 0x3FF) |
| 2658 | sh_bank = 0xFFFFFFFF; |
| 2659 | if (instance_bank == 0x3FF) |
| 2660 | instance_bank = 0xFFFFFFFF; |
| 2661 | use_bank = 1; |
| 2662 | } else { |
| 2663 | use_bank = 0; |
| 2664 | } |
| 2665 | |
| 2666 | *pos &= 0x3FFFF; |
| 2667 | |
| 2668 | if (use_bank) { |
| 2669 | if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) || |
| 2670 | (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines)) |
| 2671 | return -EINVAL; |
| 2672 | mutex_lock(&adev->grbm_idx_mutex); |
| 2673 | amdgpu_gfx_select_se_sh(adev, se_bank, |
| 2674 | sh_bank, instance_bank); |
| 2675 | } |
| 2676 | |
| 2677 | if (pm_pg_lock) |
| 2678 | mutex_lock(&adev->pm.mutex); |
| 2679 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2680 | while (size) { |
| 2681 | uint32_t value; |
| 2682 | |
| 2683 | if (*pos > adev->rmmio_size) |
| 2684 | return result; |
| 2685 | |
| 2686 | r = get_user(value, (uint32_t *)buf); |
| 2687 | if (r) |
| 2688 | return r; |
| 2689 | |
| 2690 | WREG32(*pos >> 2, value); |
| 2691 | |
| 2692 | result += 4; |
| 2693 | buf += 4; |
| 2694 | *pos += 4; |
| 2695 | size -= 4; |
| 2696 | } |
| 2697 | |
Tom St Denis | 394fdde | 2016-10-10 07:31:23 -0400 | [diff] [blame] | 2698 | if (use_bank) { |
| 2699 | amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff); |
| 2700 | mutex_unlock(&adev->grbm_idx_mutex); |
| 2701 | } |
| 2702 | |
| 2703 | if (pm_pg_lock) |
| 2704 | mutex_unlock(&adev->pm.mutex); |
| 2705 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 2706 | return result; |
| 2707 | } |
| 2708 | |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 2709 | static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf, |
| 2710 | size_t size, loff_t *pos) |
| 2711 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 2712 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 2713 | ssize_t result = 0; |
| 2714 | int r; |
| 2715 | |
| 2716 | if (size & 0x3 || *pos & 0x3) |
| 2717 | return -EINVAL; |
| 2718 | |
| 2719 | while (size) { |
| 2720 | uint32_t value; |
| 2721 | |
| 2722 | value = RREG32_PCIE(*pos >> 2); |
| 2723 | r = put_user(value, (uint32_t *)buf); |
| 2724 | if (r) |
| 2725 | return r; |
| 2726 | |
| 2727 | result += 4; |
| 2728 | buf += 4; |
| 2729 | *pos += 4; |
| 2730 | size -= 4; |
| 2731 | } |
| 2732 | |
| 2733 | return result; |
| 2734 | } |
| 2735 | |
| 2736 | static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf, |
| 2737 | size_t size, loff_t *pos) |
| 2738 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 2739 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 2740 | ssize_t result = 0; |
| 2741 | int r; |
| 2742 | |
| 2743 | if (size & 0x3 || *pos & 0x3) |
| 2744 | return -EINVAL; |
| 2745 | |
| 2746 | while (size) { |
| 2747 | uint32_t value; |
| 2748 | |
| 2749 | r = get_user(value, (uint32_t *)buf); |
| 2750 | if (r) |
| 2751 | return r; |
| 2752 | |
| 2753 | WREG32_PCIE(*pos >> 2, value); |
| 2754 | |
| 2755 | result += 4; |
| 2756 | buf += 4; |
| 2757 | *pos += 4; |
| 2758 | size -= 4; |
| 2759 | } |
| 2760 | |
| 2761 | return result; |
| 2762 | } |
| 2763 | |
| 2764 | static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf, |
| 2765 | size_t size, loff_t *pos) |
| 2766 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 2767 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 2768 | ssize_t result = 0; |
| 2769 | int r; |
| 2770 | |
| 2771 | if (size & 0x3 || *pos & 0x3) |
| 2772 | return -EINVAL; |
| 2773 | |
| 2774 | while (size) { |
| 2775 | uint32_t value; |
| 2776 | |
| 2777 | value = RREG32_DIDT(*pos >> 2); |
| 2778 | r = put_user(value, (uint32_t *)buf); |
| 2779 | if (r) |
| 2780 | return r; |
| 2781 | |
| 2782 | result += 4; |
| 2783 | buf += 4; |
| 2784 | *pos += 4; |
| 2785 | size -= 4; |
| 2786 | } |
| 2787 | |
| 2788 | return result; |
| 2789 | } |
| 2790 | |
| 2791 | static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf, |
| 2792 | size_t size, loff_t *pos) |
| 2793 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 2794 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 2795 | ssize_t result = 0; |
| 2796 | int r; |
| 2797 | |
| 2798 | if (size & 0x3 || *pos & 0x3) |
| 2799 | return -EINVAL; |
| 2800 | |
| 2801 | while (size) { |
| 2802 | uint32_t value; |
| 2803 | |
| 2804 | r = get_user(value, (uint32_t *)buf); |
| 2805 | if (r) |
| 2806 | return r; |
| 2807 | |
| 2808 | WREG32_DIDT(*pos >> 2, value); |
| 2809 | |
| 2810 | result += 4; |
| 2811 | buf += 4; |
| 2812 | *pos += 4; |
| 2813 | size -= 4; |
| 2814 | } |
| 2815 | |
| 2816 | return result; |
| 2817 | } |
| 2818 | |
| 2819 | static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf, |
| 2820 | size_t size, loff_t *pos) |
| 2821 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 2822 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 2823 | ssize_t result = 0; |
| 2824 | int r; |
| 2825 | |
| 2826 | if (size & 0x3 || *pos & 0x3) |
| 2827 | return -EINVAL; |
| 2828 | |
| 2829 | while (size) { |
| 2830 | uint32_t value; |
| 2831 | |
Tom St Denis | 6fc0dea | 2016-08-29 08:39:29 -0400 | [diff] [blame] | 2832 | value = RREG32_SMC(*pos); |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 2833 | r = put_user(value, (uint32_t *)buf); |
| 2834 | if (r) |
| 2835 | return r; |
| 2836 | |
| 2837 | result += 4; |
| 2838 | buf += 4; |
| 2839 | *pos += 4; |
| 2840 | size -= 4; |
| 2841 | } |
| 2842 | |
| 2843 | return result; |
| 2844 | } |
| 2845 | |
| 2846 | static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf, |
| 2847 | size_t size, loff_t *pos) |
| 2848 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 2849 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 2850 | ssize_t result = 0; |
| 2851 | int r; |
| 2852 | |
| 2853 | if (size & 0x3 || *pos & 0x3) |
| 2854 | return -EINVAL; |
| 2855 | |
| 2856 | while (size) { |
| 2857 | uint32_t value; |
| 2858 | |
| 2859 | r = get_user(value, (uint32_t *)buf); |
| 2860 | if (r) |
| 2861 | return r; |
| 2862 | |
Tom St Denis | 6fc0dea | 2016-08-29 08:39:29 -0400 | [diff] [blame] | 2863 | WREG32_SMC(*pos, value); |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 2864 | |
| 2865 | result += 4; |
| 2866 | buf += 4; |
| 2867 | *pos += 4; |
| 2868 | size -= 4; |
| 2869 | } |
| 2870 | |
| 2871 | return result; |
| 2872 | } |
| 2873 | |
Tom St Denis | 1e05141 | 2016-06-27 09:57:18 -0400 | [diff] [blame] | 2874 | static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf, |
| 2875 | size_t size, loff_t *pos) |
| 2876 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 2877 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Tom St Denis | 1e05141 | 2016-06-27 09:57:18 -0400 | [diff] [blame] | 2878 | ssize_t result = 0; |
| 2879 | int r; |
| 2880 | uint32_t *config, no_regs = 0; |
| 2881 | |
| 2882 | if (size & 0x3 || *pos & 0x3) |
| 2883 | return -EINVAL; |
| 2884 | |
Markus Elfring | ecab766 | 2016-09-18 17:00:52 +0200 | [diff] [blame] | 2885 | config = kmalloc_array(256, sizeof(*config), GFP_KERNEL); |
Tom St Denis | 1e05141 | 2016-06-27 09:57:18 -0400 | [diff] [blame] | 2886 | if (!config) |
| 2887 | return -ENOMEM; |
| 2888 | |
| 2889 | /* version, increment each time something is added */ |
Tom St Denis | 9a99935 | 2017-01-18 13:01:25 -0500 | [diff] [blame] | 2890 | config[no_regs++] = 3; |
Tom St Denis | 1e05141 | 2016-06-27 09:57:18 -0400 | [diff] [blame] | 2891 | config[no_regs++] = adev->gfx.config.max_shader_engines; |
| 2892 | config[no_regs++] = adev->gfx.config.max_tile_pipes; |
| 2893 | config[no_regs++] = adev->gfx.config.max_cu_per_sh; |
| 2894 | config[no_regs++] = adev->gfx.config.max_sh_per_se; |
| 2895 | config[no_regs++] = adev->gfx.config.max_backends_per_se; |
| 2896 | config[no_regs++] = adev->gfx.config.max_texture_channel_caches; |
| 2897 | config[no_regs++] = adev->gfx.config.max_gprs; |
| 2898 | config[no_regs++] = adev->gfx.config.max_gs_threads; |
| 2899 | config[no_regs++] = adev->gfx.config.max_hw_contexts; |
| 2900 | config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend; |
| 2901 | config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend; |
| 2902 | config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size; |
| 2903 | config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size; |
| 2904 | config[no_regs++] = adev->gfx.config.num_tile_pipes; |
| 2905 | config[no_regs++] = adev->gfx.config.backend_enable_mask; |
| 2906 | config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes; |
| 2907 | config[no_regs++] = adev->gfx.config.mem_row_size_in_kb; |
| 2908 | config[no_regs++] = adev->gfx.config.shader_engine_tile_size; |
| 2909 | config[no_regs++] = adev->gfx.config.num_gpus; |
| 2910 | config[no_regs++] = adev->gfx.config.multi_gpu_tile_size; |
| 2911 | config[no_regs++] = adev->gfx.config.mc_arb_ramcfg; |
| 2912 | config[no_regs++] = adev->gfx.config.gb_addr_config; |
| 2913 | config[no_regs++] = adev->gfx.config.num_rbs; |
| 2914 | |
Tom St Denis | 89a8f30 | 2016-08-12 15:14:31 -0400 | [diff] [blame] | 2915 | /* rev==1 */ |
| 2916 | config[no_regs++] = adev->rev_id; |
| 2917 | config[no_regs++] = adev->pg_flags; |
| 2918 | config[no_regs++] = adev->cg_flags; |
| 2919 | |
Tom St Denis | e9f11dc | 2016-08-17 12:00:51 -0400 | [diff] [blame] | 2920 | /* rev==2 */ |
| 2921 | config[no_regs++] = adev->family; |
| 2922 | config[no_regs++] = adev->external_rev_id; |
| 2923 | |
Tom St Denis | 9a99935 | 2017-01-18 13:01:25 -0500 | [diff] [blame] | 2924 | /* rev==3 */ |
| 2925 | config[no_regs++] = adev->pdev->device; |
| 2926 | config[no_regs++] = adev->pdev->revision; |
| 2927 | config[no_regs++] = adev->pdev->subsystem_device; |
| 2928 | config[no_regs++] = adev->pdev->subsystem_vendor; |
| 2929 | |
Tom St Denis | 1e05141 | 2016-06-27 09:57:18 -0400 | [diff] [blame] | 2930 | while (size && (*pos < no_regs * 4)) { |
| 2931 | uint32_t value; |
| 2932 | |
| 2933 | value = config[*pos >> 2]; |
| 2934 | r = put_user(value, (uint32_t *)buf); |
| 2935 | if (r) { |
| 2936 | kfree(config); |
| 2937 | return r; |
| 2938 | } |
| 2939 | |
| 2940 | result += 4; |
| 2941 | buf += 4; |
| 2942 | *pos += 4; |
| 2943 | size -= 4; |
| 2944 | } |
| 2945 | |
| 2946 | kfree(config); |
| 2947 | return result; |
| 2948 | } |
| 2949 | |
Tom St Denis | f2cdaf2 | 2016-09-15 10:08:44 -0400 | [diff] [blame] | 2950 | static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf, |
| 2951 | size_t size, loff_t *pos) |
| 2952 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 2953 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Tom St Denis | f2cdaf2 | 2016-09-15 10:08:44 -0400 | [diff] [blame] | 2954 | int idx, r; |
| 2955 | int32_t value; |
| 2956 | |
| 2957 | if (size != 4 || *pos & 0x3) |
| 2958 | return -EINVAL; |
| 2959 | |
| 2960 | /* convert offset to sensor number */ |
| 2961 | idx = *pos >> 2; |
| 2962 | |
| 2963 | if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor) |
| 2964 | r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &value); |
| 2965 | else |
| 2966 | return -EINVAL; |
| 2967 | |
| 2968 | if (!r) |
| 2969 | r = put_user(value, (int32_t *)buf); |
| 2970 | |
| 2971 | return !r ? 4 : r; |
| 2972 | } |
Tom St Denis | 1e05141 | 2016-06-27 09:57:18 -0400 | [diff] [blame] | 2973 | |
Tom St Denis | 273d7aa | 2016-10-11 14:48:55 -0400 | [diff] [blame] | 2974 | static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf, |
| 2975 | size_t size, loff_t *pos) |
| 2976 | { |
| 2977 | struct amdgpu_device *adev = f->f_inode->i_private; |
| 2978 | int r, x; |
| 2979 | ssize_t result=0; |
Tom St Denis | 472259f | 2016-10-14 09:49:09 -0400 | [diff] [blame] | 2980 | uint32_t offset, se, sh, cu, wave, simd, data[32]; |
Tom St Denis | 273d7aa | 2016-10-11 14:48:55 -0400 | [diff] [blame] | 2981 | |
| 2982 | if (size & 3 || *pos & 3) |
| 2983 | return -EINVAL; |
| 2984 | |
| 2985 | /* decode offset */ |
| 2986 | offset = (*pos & 0x7F); |
| 2987 | se = ((*pos >> 7) & 0xFF); |
| 2988 | sh = ((*pos >> 15) & 0xFF); |
| 2989 | cu = ((*pos >> 23) & 0xFF); |
| 2990 | wave = ((*pos >> 31) & 0xFF); |
| 2991 | simd = ((*pos >> 37) & 0xFF); |
Tom St Denis | 273d7aa | 2016-10-11 14:48:55 -0400 | [diff] [blame] | 2992 | |
| 2993 | /* switch to the specific se/sh/cu */ |
| 2994 | mutex_lock(&adev->grbm_idx_mutex); |
| 2995 | amdgpu_gfx_select_se_sh(adev, se, sh, cu); |
| 2996 | |
| 2997 | x = 0; |
Tom St Denis | 472259f | 2016-10-14 09:49:09 -0400 | [diff] [blame] | 2998 | if (adev->gfx.funcs->read_wave_data) |
| 2999 | adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x); |
Tom St Denis | 273d7aa | 2016-10-11 14:48:55 -0400 | [diff] [blame] | 3000 | |
| 3001 | amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF); |
| 3002 | mutex_unlock(&adev->grbm_idx_mutex); |
| 3003 | |
Tom St Denis | 5ecfb3b | 2016-10-13 12:15:03 -0400 | [diff] [blame] | 3004 | if (!x) |
| 3005 | return -EINVAL; |
| 3006 | |
Tom St Denis | 472259f | 2016-10-14 09:49:09 -0400 | [diff] [blame] | 3007 | while (size && (offset < x * 4)) { |
Tom St Denis | 273d7aa | 2016-10-11 14:48:55 -0400 | [diff] [blame] | 3008 | uint32_t value; |
| 3009 | |
Tom St Denis | 472259f | 2016-10-14 09:49:09 -0400 | [diff] [blame] | 3010 | value = data[offset >> 2]; |
Tom St Denis | 273d7aa | 2016-10-11 14:48:55 -0400 | [diff] [blame] | 3011 | r = put_user(value, (uint32_t *)buf); |
| 3012 | if (r) |
| 3013 | return r; |
| 3014 | |
| 3015 | result += 4; |
| 3016 | buf += 4; |
Tom St Denis | 472259f | 2016-10-14 09:49:09 -0400 | [diff] [blame] | 3017 | offset += 4; |
Tom St Denis | 273d7aa | 2016-10-11 14:48:55 -0400 | [diff] [blame] | 3018 | size -= 4; |
| 3019 | } |
| 3020 | |
| 3021 | return result; |
| 3022 | } |
| 3023 | |
Tom St Denis | c5a60ce | 2016-12-05 11:39:19 -0500 | [diff] [blame] | 3024 | static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf, |
| 3025 | size_t size, loff_t *pos) |
| 3026 | { |
| 3027 | struct amdgpu_device *adev = f->f_inode->i_private; |
| 3028 | int r; |
| 3029 | ssize_t result = 0; |
| 3030 | uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data; |
| 3031 | |
| 3032 | if (size & 3 || *pos & 3) |
| 3033 | return -EINVAL; |
| 3034 | |
| 3035 | /* decode offset */ |
| 3036 | offset = (*pos & 0xFFF); /* in dwords */ |
| 3037 | se = ((*pos >> 12) & 0xFF); |
| 3038 | sh = ((*pos >> 20) & 0xFF); |
| 3039 | cu = ((*pos >> 28) & 0xFF); |
| 3040 | wave = ((*pos >> 36) & 0xFF); |
| 3041 | simd = ((*pos >> 44) & 0xFF); |
| 3042 | thread = ((*pos >> 52) & 0xFF); |
| 3043 | bank = ((*pos >> 60) & 1); |
| 3044 | |
| 3045 | data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL); |
| 3046 | if (!data) |
| 3047 | return -ENOMEM; |
| 3048 | |
| 3049 | /* switch to the specific se/sh/cu */ |
| 3050 | mutex_lock(&adev->grbm_idx_mutex); |
| 3051 | amdgpu_gfx_select_se_sh(adev, se, sh, cu); |
| 3052 | |
| 3053 | if (bank == 0) { |
| 3054 | if (adev->gfx.funcs->read_wave_vgprs) |
| 3055 | adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data); |
| 3056 | } else { |
| 3057 | if (adev->gfx.funcs->read_wave_sgprs) |
| 3058 | adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data); |
| 3059 | } |
| 3060 | |
| 3061 | amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF); |
| 3062 | mutex_unlock(&adev->grbm_idx_mutex); |
| 3063 | |
| 3064 | while (size) { |
| 3065 | uint32_t value; |
| 3066 | |
| 3067 | value = data[offset++]; |
| 3068 | r = put_user(value, (uint32_t *)buf); |
| 3069 | if (r) { |
| 3070 | result = r; |
| 3071 | goto err; |
| 3072 | } |
| 3073 | |
| 3074 | result += 4; |
| 3075 | buf += 4; |
| 3076 | size -= 4; |
| 3077 | } |
| 3078 | |
| 3079 | err: |
| 3080 | kfree(data); |
| 3081 | return result; |
| 3082 | } |
| 3083 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 3084 | static const struct file_operations amdgpu_debugfs_regs_fops = { |
| 3085 | .owner = THIS_MODULE, |
| 3086 | .read = amdgpu_debugfs_regs_read, |
| 3087 | .write = amdgpu_debugfs_regs_write, |
| 3088 | .llseek = default_llseek |
| 3089 | }; |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 3090 | static const struct file_operations amdgpu_debugfs_regs_didt_fops = { |
| 3091 | .owner = THIS_MODULE, |
| 3092 | .read = amdgpu_debugfs_regs_didt_read, |
| 3093 | .write = amdgpu_debugfs_regs_didt_write, |
| 3094 | .llseek = default_llseek |
| 3095 | }; |
| 3096 | static const struct file_operations amdgpu_debugfs_regs_pcie_fops = { |
| 3097 | .owner = THIS_MODULE, |
| 3098 | .read = amdgpu_debugfs_regs_pcie_read, |
| 3099 | .write = amdgpu_debugfs_regs_pcie_write, |
| 3100 | .llseek = default_llseek |
| 3101 | }; |
| 3102 | static const struct file_operations amdgpu_debugfs_regs_smc_fops = { |
| 3103 | .owner = THIS_MODULE, |
| 3104 | .read = amdgpu_debugfs_regs_smc_read, |
| 3105 | .write = amdgpu_debugfs_regs_smc_write, |
| 3106 | .llseek = default_llseek |
| 3107 | }; |
| 3108 | |
Tom St Denis | 1e05141 | 2016-06-27 09:57:18 -0400 | [diff] [blame] | 3109 | static const struct file_operations amdgpu_debugfs_gca_config_fops = { |
| 3110 | .owner = THIS_MODULE, |
| 3111 | .read = amdgpu_debugfs_gca_config_read, |
| 3112 | .llseek = default_llseek |
| 3113 | }; |
| 3114 | |
Tom St Denis | f2cdaf2 | 2016-09-15 10:08:44 -0400 | [diff] [blame] | 3115 | static const struct file_operations amdgpu_debugfs_sensors_fops = { |
| 3116 | .owner = THIS_MODULE, |
| 3117 | .read = amdgpu_debugfs_sensor_read, |
| 3118 | .llseek = default_llseek |
| 3119 | }; |
| 3120 | |
Tom St Denis | 273d7aa | 2016-10-11 14:48:55 -0400 | [diff] [blame] | 3121 | static const struct file_operations amdgpu_debugfs_wave_fops = { |
| 3122 | .owner = THIS_MODULE, |
| 3123 | .read = amdgpu_debugfs_wave_read, |
| 3124 | .llseek = default_llseek |
| 3125 | }; |
Tom St Denis | c5a60ce | 2016-12-05 11:39:19 -0500 | [diff] [blame] | 3126 | static const struct file_operations amdgpu_debugfs_gpr_fops = { |
| 3127 | .owner = THIS_MODULE, |
| 3128 | .read = amdgpu_debugfs_gpr_read, |
| 3129 | .llseek = default_llseek |
| 3130 | }; |
Tom St Denis | 273d7aa | 2016-10-11 14:48:55 -0400 | [diff] [blame] | 3131 | |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 3132 | static const struct file_operations *debugfs_regs[] = { |
| 3133 | &amdgpu_debugfs_regs_fops, |
| 3134 | &amdgpu_debugfs_regs_didt_fops, |
| 3135 | &amdgpu_debugfs_regs_pcie_fops, |
| 3136 | &amdgpu_debugfs_regs_smc_fops, |
Tom St Denis | 1e05141 | 2016-06-27 09:57:18 -0400 | [diff] [blame] | 3137 | &amdgpu_debugfs_gca_config_fops, |
Tom St Denis | f2cdaf2 | 2016-09-15 10:08:44 -0400 | [diff] [blame] | 3138 | &amdgpu_debugfs_sensors_fops, |
Tom St Denis | 273d7aa | 2016-10-11 14:48:55 -0400 | [diff] [blame] | 3139 | &amdgpu_debugfs_wave_fops, |
Tom St Denis | c5a60ce | 2016-12-05 11:39:19 -0500 | [diff] [blame] | 3140 | &amdgpu_debugfs_gpr_fops, |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 3141 | }; |
| 3142 | |
| 3143 | static const char *debugfs_regs_names[] = { |
| 3144 | "amdgpu_regs", |
| 3145 | "amdgpu_regs_didt", |
| 3146 | "amdgpu_regs_pcie", |
| 3147 | "amdgpu_regs_smc", |
Tom St Denis | 1e05141 | 2016-06-27 09:57:18 -0400 | [diff] [blame] | 3148 | "amdgpu_gca_config", |
Tom St Denis | f2cdaf2 | 2016-09-15 10:08:44 -0400 | [diff] [blame] | 3149 | "amdgpu_sensors", |
Tom St Denis | 273d7aa | 2016-10-11 14:48:55 -0400 | [diff] [blame] | 3150 | "amdgpu_wave", |
Tom St Denis | c5a60ce | 2016-12-05 11:39:19 -0500 | [diff] [blame] | 3151 | "amdgpu_gpr", |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 3152 | }; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 3153 | |
| 3154 | static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev) |
| 3155 | { |
| 3156 | struct drm_minor *minor = adev->ddev->primary; |
| 3157 | struct dentry *ent, *root = minor->debugfs_root; |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 3158 | unsigned i, j; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 3159 | |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 3160 | for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) { |
| 3161 | ent = debugfs_create_file(debugfs_regs_names[i], |
| 3162 | S_IFREG | S_IRUGO, root, |
| 3163 | adev, debugfs_regs[i]); |
| 3164 | if (IS_ERR(ent)) { |
| 3165 | for (j = 0; j < i; j++) { |
| 3166 | debugfs_remove(adev->debugfs_regs[i]); |
| 3167 | adev->debugfs_regs[i] = NULL; |
| 3168 | } |
| 3169 | return PTR_ERR(ent); |
| 3170 | } |
| 3171 | |
| 3172 | if (!i) |
| 3173 | i_size_write(ent->d_inode, adev->rmmio_size); |
| 3174 | adev->debugfs_regs[i] = ent; |
| 3175 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 3176 | |
| 3177 | return 0; |
| 3178 | } |
| 3179 | |
| 3180 | static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) |
| 3181 | { |
Tom St Denis | adcec28 | 2016-04-15 13:08:44 -0400 | [diff] [blame] | 3182 | unsigned i; |
| 3183 | |
| 3184 | for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) { |
| 3185 | if (adev->debugfs_regs[i]) { |
| 3186 | debugfs_remove(adev->debugfs_regs[i]); |
| 3187 | adev->debugfs_regs[i] = NULL; |
| 3188 | } |
| 3189 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 3190 | } |
| 3191 | |
| 3192 | int amdgpu_debugfs_init(struct drm_minor *minor) |
| 3193 | { |
| 3194 | return 0; |
| 3195 | } |
Alexander Kuleshov | 7cebc72 | 2015-06-27 13:16:05 +0600 | [diff] [blame] | 3196 | #else |
| 3197 | static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev) |
| 3198 | { |
| 3199 | return 0; |
| 3200 | } |
| 3201 | static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 3202 | #endif |