blob: 9dc3650ac0a30331c194e23dea9a2494d8e38c33 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030037#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030039#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030040#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030041#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020042#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
55#define APIC_BUS_CYCLE_NS 1
56
57/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58#define apic_debug(fmt, arg...)
59
60#define APIC_LVT_NUM 6
61/* 14 is the version for Xeon and Pentium 8.4.8*/
62#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
63#define LAPIC_MMIO_LENGTH (1 << 12)
64/* followed define is not in apicdef.h */
65#define APIC_SHORT_MASK 0xc0000
66#define APIC_DEST_NOSHORT 0x0
67#define APIC_DEST_MASK 0x800
68#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090069#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030070
71#define VEC_POS(v) ((v) & (32 - 1))
72#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080073
Jan Kiszka9bc57912011-09-12 14:10:22 +020074static unsigned int min_timer_period_us = 500;
75module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
76
Eddie Dong97222cc2007-09-12 10:58:04 +030077static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
78{
79 *((u32 *) (apic->regs + reg_off)) = val;
80}
81
82static inline int apic_test_and_set_vector(int vec, void *bitmap)
83{
84 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85}
86
87static inline int apic_test_and_clear_vector(int vec, void *bitmap)
88{
89 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
90}
91
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030092static inline int apic_test_vector(int vec, void *bitmap)
93{
94 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
95}
96
Yang Zhang10606912013-04-11 19:21:38 +080097bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
98{
99 struct kvm_lapic *apic = vcpu->arch.apic;
100
101 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
102 apic_test_vector(vector, apic->regs + APIC_IRR);
103}
104
Eddie Dong97222cc2007-09-12 10:58:04 +0300105static inline void apic_set_vector(int vec, void *bitmap)
106{
107 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108}
109
110static inline void apic_clear_vector(int vec, void *bitmap)
111{
112 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113}
114
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300115static inline int __apic_test_and_set_vector(int vec, void *bitmap)
116{
117 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
118}
119
120static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
121{
122 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
123}
124
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300125struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300126struct static_key_deferred apic_sw_disabled __read_mostly;
127
128static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +0300129{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300130 if ((kvm_apic_get_reg(apic, APIC_SPIV) ^ val) & APIC_SPIV_APIC_ENABLED) {
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300131 if (val & APIC_SPIV_APIC_ENABLED)
132 static_key_slow_dec_deferred(&apic_sw_disabled);
133 else
134 static_key_slow_inc(&apic_sw_disabled.key);
135 }
136 apic_set_reg(apic, APIC_SPIV, val);
137}
138
Eddie Dong97222cc2007-09-12 10:58:04 +0300139static inline int apic_enabled(struct kvm_lapic *apic)
140{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300141 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300142}
143
Eddie Dong97222cc2007-09-12 10:58:04 +0300144#define LVT_MASK \
145 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
146
147#define LINT_MASK \
148 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
149 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
150
151static inline int kvm_apic_id(struct kvm_lapic *apic)
152{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300153 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300154}
155
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300156static void recalculate_apic_map(struct kvm *kvm)
157{
158 struct kvm_apic_map *new, *old = NULL;
159 struct kvm_vcpu *vcpu;
160 int i;
161
162 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
163
164 mutex_lock(&kvm->arch.apic_map_lock);
165
166 if (!new)
167 goto out;
168
169 new->ldr_bits = 8;
170 /* flat mode is default */
171 new->cid_shift = 8;
172 new->cid_mask = 0;
173 new->lid_mask = 0xff;
174
175 kvm_for_each_vcpu(i, vcpu, kvm) {
176 struct kvm_lapic *apic = vcpu->arch.apic;
177 u16 cid, lid;
178 u32 ldr;
179
180 if (!kvm_apic_present(vcpu))
181 continue;
182
183 /*
184 * All APICs have to be configured in the same mode by an OS.
185 * We take advatage of this while building logical id loockup
186 * table. After reset APICs are in xapic/flat mode, so if we
187 * find apic with different setting we assume this is the mode
188 * OS wants all apics to be in; build lookup table accordingly.
189 */
190 if (apic_x2apic_mode(apic)) {
191 new->ldr_bits = 32;
192 new->cid_shift = 16;
193 new->cid_mask = new->lid_mask = 0xffff;
194 } else if (kvm_apic_sw_enabled(apic) &&
195 !new->cid_mask /* flat mode */ &&
196 kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
197 new->cid_shift = 4;
198 new->cid_mask = 0xf;
199 new->lid_mask = 0xf;
200 }
201
202 new->phys_map[kvm_apic_id(apic)] = apic;
203
204 ldr = kvm_apic_get_reg(apic, APIC_LDR);
205 cid = apic_cluster_id(new, ldr);
206 lid = apic_logical_id(new, ldr);
207
208 if (lid)
209 new->logical_map[cid][ffs(lid) - 1] = apic;
210 }
211out:
212 old = rcu_dereference_protected(kvm->arch.apic_map,
213 lockdep_is_held(&kvm->arch.apic_map_lock));
214 rcu_assign_pointer(kvm->arch.apic_map, new);
215 mutex_unlock(&kvm->arch.apic_map_lock);
216
217 if (old)
218 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800219
Yang Zhang3d81bc72013-04-11 19:25:13 +0800220 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300221}
222
223static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
224{
225 apic_set_reg(apic, APIC_ID, id << 24);
226 recalculate_apic_map(apic->vcpu->kvm);
227}
228
229static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
230{
231 apic_set_reg(apic, APIC_LDR, id);
232 recalculate_apic_map(apic->vcpu->kvm);
233}
234
Eddie Dong97222cc2007-09-12 10:58:04 +0300235static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
236{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300237 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300238}
239
240static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
241{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300242 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300243}
244
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800245static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
246{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300247 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800248 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
249}
250
Eddie Dong97222cc2007-09-12 10:58:04 +0300251static inline int apic_lvtt_period(struct kvm_lapic *apic)
252{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300253 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800254 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
255}
256
257static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
258{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300259 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800260 apic->lapic_timer.timer_mode_mask) ==
261 APIC_LVT_TIMER_TSCDEADLINE);
Eddie Dong97222cc2007-09-12 10:58:04 +0300262}
263
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200264static inline int apic_lvt_nmi_mode(u32 lvt_val)
265{
266 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
267}
268
Gleb Natapovfc61b802009-07-05 17:39:35 +0300269void kvm_apic_set_version(struct kvm_vcpu *vcpu)
270{
271 struct kvm_lapic *apic = vcpu->arch.apic;
272 struct kvm_cpuid_entry2 *feat;
273 u32 v = APIC_VERSION;
274
Gleb Natapovc48f1492012-08-05 15:58:33 +0300275 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300276 return;
277
278 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
279 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
280 v |= APIC_LVR_DIRECTED_EOI;
281 apic_set_reg(apic, APIC_LVR, v);
282}
283
Mathias Krausef1d24832012-08-30 01:30:18 +0200284static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800285 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300286 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
287 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
288 LINT_MASK, LINT_MASK, /* LVT0-1 */
289 LVT_MASK /* LVTERR */
290};
291
292static int find_highest_vector(void *bitmap)
293{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900294 int vec;
295 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300296
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900297 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
298 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
299 reg = bitmap + REG_POS(vec);
300 if (*reg)
301 return fls(*reg) - 1 + vec;
302 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300303
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900304 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300305}
306
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300307static u8 count_vectors(void *bitmap)
308{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900309 int vec;
310 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300311 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900312
313 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
314 reg = bitmap + REG_POS(vec);
315 count += hweight32(*reg);
316 }
317
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300318 return count;
319}
320
Yang Zhanga20ed542013-04-11 19:25:15 +0800321void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
322{
323 u32 i, pir_val;
324 struct kvm_lapic *apic = vcpu->arch.apic;
325
326 for (i = 0; i <= 7; i++) {
327 pir_val = xchg(&pir[i], 0);
328 if (pir_val)
329 *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
330 }
331}
332EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
333
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200334static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300335{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300336 apic->irr_pending = true;
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200337 apic_set_vector(vec, apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300338}
339
Gleb Natapov33e4c682009-06-11 11:06:51 +0300340static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300341{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300342 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300343}
344
345static inline int apic_find_highest_irr(struct kvm_lapic *apic)
346{
347 int result;
348
Yang Zhangc7c9c562013-01-25 10:18:51 +0800349 /*
350 * Note that irr_pending is just a hint. It will be always
351 * true with virtual interrupt delivery enabled.
352 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300353 if (!apic->irr_pending)
354 return -1;
355
Yang Zhang5a717852013-04-11 19:25:16 +0800356 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300357 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300358 ASSERT(result == -1 || result >= 16);
359
360 return result;
361}
362
Gleb Natapov33e4c682009-06-11 11:06:51 +0300363static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
364{
365 apic->irr_pending = false;
366 apic_clear_vector(vec, apic->regs + APIC_IRR);
367 if (apic_search_irr(apic) != -1)
368 apic->irr_pending = true;
369}
370
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300371static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
372{
373 if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
374 ++apic->isr_count;
375 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
376 /*
377 * ISR (in service register) bit is set when injecting an interrupt.
378 * The highest vector is injected. Thus the latest bit set matches
379 * the highest bit in ISR.
380 */
381 apic->highest_isr_cache = vec;
382}
383
384static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
385{
386 if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
387 --apic->isr_count;
388 BUG_ON(apic->isr_count < 0);
389 apic->highest_isr_cache = -1;
390}
391
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800392int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
393{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800394 int highest_irr;
395
Gleb Natapov33e4c682009-06-11 11:06:51 +0300396 /* This may race with setting of irr in __apic_accept_irq() and
397 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
398 * will cause vmexit immediately and the value will be recalculated
399 * on the next vmentry.
400 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300401 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800402 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300403 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800404
405 return highest_irr;
406}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800407
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200408static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800409 int vector, int level, int trig_mode,
410 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200411
Yang Zhangb4f22252013-04-11 19:21:37 +0800412int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
413 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300414{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800415 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800416
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200417 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800418 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300419}
420
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300421static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
422{
423
424 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
425 sizeof(val));
426}
427
428static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
429{
430
431 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
432 sizeof(*val));
433}
434
435static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
436{
437 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
438}
439
440static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
441{
442 u8 val;
443 if (pv_eoi_get_user(vcpu, &val) < 0)
444 apic_debug("Can't read EOI MSR value: 0x%llx\n",
445 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
446 return val & 0x1;
447}
448
449static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
450{
451 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
452 apic_debug("Can't set EOI MSR value: 0x%llx\n",
453 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
454 return;
455 }
456 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
457}
458
459static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
460{
461 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
462 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
463 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
464 return;
465 }
466 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
467}
468
Eddie Dong97222cc2007-09-12 10:58:04 +0300469static inline int apic_find_highest_isr(struct kvm_lapic *apic)
470{
471 int result;
Yang Zhangc7c9c562013-01-25 10:18:51 +0800472
473 /* Note that isr_count is always 1 with vid enabled */
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300474 if (!apic->isr_count)
475 return -1;
476 if (likely(apic->highest_isr_cache != -1))
477 return apic->highest_isr_cache;
Eddie Dong97222cc2007-09-12 10:58:04 +0300478
479 result = find_highest_vector(apic->regs + APIC_ISR);
480 ASSERT(result == -1 || result >= 16);
481
482 return result;
483}
484
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800485void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
486{
487 struct kvm_lapic *apic = vcpu->arch.apic;
488 int i;
489
490 for (i = 0; i < 8; i++)
491 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
492}
493
Eddie Dong97222cc2007-09-12 10:58:04 +0300494static void apic_update_ppr(struct kvm_lapic *apic)
495{
Avi Kivity3842d132010-07-27 12:30:24 +0300496 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300497 int isr;
498
Gleb Natapovc48f1492012-08-05 15:58:33 +0300499 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
500 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300501 isr = apic_find_highest_isr(apic);
502 isrv = (isr != -1) ? isr : 0;
503
504 if ((tpr & 0xf0) >= (isrv & 0xf0))
505 ppr = tpr & 0xff;
506 else
507 ppr = isrv & 0xf0;
508
509 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
510 apic, ppr, isr, isrv);
511
Avi Kivity3842d132010-07-27 12:30:24 +0300512 if (old_ppr != ppr) {
513 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200514 if (ppr < old_ppr)
515 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300516 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300517}
518
519static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
520{
521 apic_set_reg(apic, APIC_TASKPRI, tpr);
522 apic_update_ppr(apic);
523}
524
525int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
526{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200527 return dest == 0xff || kvm_apic_id(apic) == dest;
Eddie Dong97222cc2007-09-12 10:58:04 +0300528}
529
530int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
531{
532 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300533 u32 logical_id;
534
535 if (apic_x2apic_mode(apic)) {
Gleb Natapovc48f1492012-08-05 15:58:33 +0300536 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300537 return logical_id & mda;
538 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300539
Gleb Natapovc48f1492012-08-05 15:58:33 +0300540 logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300541
Gleb Natapovc48f1492012-08-05 15:58:33 +0300542 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300543 case APIC_DFR_FLAT:
544 if (logical_id & mda)
545 result = 1;
546 break;
547 case APIC_DFR_CLUSTER:
548 if (((logical_id >> 4) == (mda >> 0x4))
549 && (logical_id & mda & 0xf))
550 result = 1;
551 break;
552 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200553 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300554 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300555 break;
556 }
557
558 return result;
559}
560
Gleb Natapov343f94f2009-03-05 16:34:54 +0200561int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Eddie Dong97222cc2007-09-12 10:58:04 +0300562 int short_hand, int dest, int dest_mode)
563{
564 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800565 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300566
567 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200568 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300569 target, source, dest, dest_mode, short_hand);
570
Zachary Amsdenbd371392010-06-14 11:42:15 -1000571 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300572 switch (short_hand) {
573 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200574 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300575 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200576 result = kvm_apic_match_physical_addr(target, dest);
577 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300578 /* Logical mode. */
579 result = kvm_apic_match_logical_addr(target, dest);
580 break;
581 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200582 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300583 break;
584 case APIC_DEST_ALLINC:
585 result = 1;
586 break;
587 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200588 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300589 break;
590 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200591 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
592 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300593 break;
594 }
595
596 return result;
597}
598
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300599bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800600 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300601{
602 struct kvm_apic_map *map;
603 unsigned long bitmap = 1;
604 struct kvm_lapic **dst;
605 int i;
606 bool ret = false;
607
608 *r = -1;
609
610 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800611 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300612 return true;
613 }
614
615 if (irq->shorthand)
616 return false;
617
618 rcu_read_lock();
619 map = rcu_dereference(kvm->arch.apic_map);
620
621 if (!map)
622 goto out;
623
624 if (irq->dest_mode == 0) { /* physical mode */
625 if (irq->delivery_mode == APIC_DM_LOWEST ||
626 irq->dest_id == 0xff)
627 goto out;
628 dst = &map->phys_map[irq->dest_id & 0xff];
629 } else {
630 u32 mda = irq->dest_id << (32 - map->ldr_bits);
631
632 dst = map->logical_map[apic_cluster_id(map, mda)];
633
634 bitmap = apic_logical_id(map, mda);
635
636 if (irq->delivery_mode == APIC_DM_LOWEST) {
637 int l = -1;
638 for_each_set_bit(i, &bitmap, 16) {
639 if (!dst[i])
640 continue;
641 if (l < 0)
642 l = i;
643 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
644 l = i;
645 }
646
647 bitmap = (l >= 0) ? 1 << l : 0;
648 }
649 }
650
651 for_each_set_bit(i, &bitmap, 16) {
652 if (!dst[i])
653 continue;
654 if (*r < 0)
655 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800656 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300657 }
658
659 ret = true;
660out:
661 rcu_read_unlock();
662 return ret;
663}
664
Eddie Dong97222cc2007-09-12 10:58:04 +0300665/*
666 * Add a pending IRQ into lapic.
667 * Return 1 if successfully added and 0 if discarded.
668 */
669static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800670 int vector, int level, int trig_mode,
671 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300672{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200673 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300674 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300675
676 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300677 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200678 vcpu->arch.apic_arb_prio++;
679 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300680 /* FIXME add logic for vcpu on reset */
681 if (unlikely(!apic_enabled(apic)))
682 break;
683
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200684 result = 1;
685
Yang Zhangb4f22252013-04-11 19:21:37 +0800686 if (dest_map)
687 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200688
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200689 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800690 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200691 else {
692 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800693
694 kvm_make_request(KVM_REQ_EVENT, vcpu);
695 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300696 }
Yang Zhang5a717852013-04-11 19:25:16 +0800697 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200698 trig_mode, vector, false);
Eddie Dong97222cc2007-09-12 10:58:04 +0300699 break;
700
701 case APIC_DM_REMRD:
Jan Kiszka7712de82011-09-12 11:25:51 +0200702 apic_debug("Ignoring delivery mode 3\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300703 break;
704
705 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200706 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300707 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800708
Eddie Dong97222cc2007-09-12 10:58:04 +0300709 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200710 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800711 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200712 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300713 break;
714
715 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100716 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200717 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100718 /* assumes that there are only KVM_APIC_INIT/SIPI */
719 apic->pending_events = (1UL << KVM_APIC_INIT);
720 /* make sure pending_events is visible before sending
721 * the request */
722 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300723 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300724 kvm_vcpu_kick(vcpu);
725 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200726 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
727 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300728 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300729 break;
730
731 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200732 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
733 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100734 result = 1;
735 apic->sipi_vector = vector;
736 /* make sure sipi_vector is visible for the receiver */
737 smp_wmb();
738 set_bit(KVM_APIC_SIPI, &apic->pending_events);
739 kvm_make_request(KVM_REQ_EVENT, vcpu);
740 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300741 break;
742
Jan Kiszka23930f92008-09-26 09:30:52 +0200743 case APIC_DM_EXTINT:
744 /*
745 * Should only be called by kvm_apic_local_deliver() with LVT0,
746 * before NMI watchdog was enabled. Already handled by
747 * kvm_apic_accept_pic_intr().
748 */
749 break;
750
Eddie Dong97222cc2007-09-12 10:58:04 +0300751 default:
752 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
753 delivery_mode);
754 break;
755 }
756 return result;
757}
758
Gleb Natapove1035712009-03-05 16:34:59 +0200759int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300760{
Gleb Natapove1035712009-03-05 16:34:59 +0200761 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800762}
763
Yang Zhangc7c9c562013-01-25 10:18:51 +0800764static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
765{
766 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
767 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
768 int trigger_mode;
769 if (apic_test_vector(vector, apic->regs + APIC_TMR))
770 trigger_mode = IOAPIC_LEVEL_TRIG;
771 else
772 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800773 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800774 }
775}
776
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300777static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300778{
779 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300780
781 trace_kvm_eoi(apic, vector);
782
Eddie Dong97222cc2007-09-12 10:58:04 +0300783 /*
784 * Not every write EOI will has corresponding ISR,
785 * one example is when Kernel check timer on setup_IO_APIC
786 */
787 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300788 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300789
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300790 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300791 apic_update_ppr(apic);
792
Yang Zhangc7c9c562013-01-25 10:18:51 +0800793 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300794 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300795 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300796}
797
Yang Zhangc7c9c562013-01-25 10:18:51 +0800798/*
799 * this interface assumes a trap-like exit, which has already finished
800 * desired side effect including vISR and vPPR update.
801 */
802void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
803{
804 struct kvm_lapic *apic = vcpu->arch.apic;
805
806 trace_kvm_eoi(apic, vector);
807
808 kvm_ioapic_send_eoi(apic, vector);
809 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
810}
811EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
812
Eddie Dong97222cc2007-09-12 10:58:04 +0300813static void apic_send_ipi(struct kvm_lapic *apic)
814{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300815 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
816 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200817 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300818
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200819 irq.vector = icr_low & APIC_VECTOR_MASK;
820 irq.delivery_mode = icr_low & APIC_MODE_MASK;
821 irq.dest_mode = icr_low & APIC_DEST_MASK;
822 irq.level = icr_low & APIC_INT_ASSERT;
823 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
824 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300825 if (apic_x2apic_mode(apic))
826 irq.dest_id = icr_high;
827 else
828 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300829
Gleb Natapov1000ff82009-07-07 16:00:57 +0300830 trace_kvm_apic_ipi(icr_low, irq.dest_id);
831
Eddie Dong97222cc2007-09-12 10:58:04 +0300832 apic_debug("icr_high 0x%x, icr_low 0x%x, "
833 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
834 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400835 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200836 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
837 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300838
Yang Zhangb4f22252013-04-11 19:21:37 +0800839 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300840}
841
842static u32 apic_get_tmcct(struct kvm_lapic *apic)
843{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200844 ktime_t remaining;
845 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200846 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300847
848 ASSERT(apic != NULL);
849
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200850 /* if initial count is 0, current count should also be 0 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300851 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200852 return 0;
853
Marcelo Tosattiace15462009-10-08 10:55:03 -0300854 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200855 if (ktime_to_ns(remaining) < 0)
856 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300857
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300858 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
859 tmcct = div64_u64(ns,
860 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300861
862 return tmcct;
863}
864
Avi Kivityb209749f2007-10-22 16:50:39 +0200865static void __report_tpr_access(struct kvm_lapic *apic, bool write)
866{
867 struct kvm_vcpu *vcpu = apic->vcpu;
868 struct kvm_run *run = vcpu->run;
869
Avi Kivitya8eeb042010-05-10 12:34:53 +0300870 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300871 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200872 run->tpr_access.is_write = write;
873}
874
875static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
876{
877 if (apic->vcpu->arch.tpr_access_reporting)
878 __report_tpr_access(apic, write);
879}
880
Eddie Dong97222cc2007-09-12 10:58:04 +0300881static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
882{
883 u32 val = 0;
884
885 if (offset >= LAPIC_MMIO_LENGTH)
886 return 0;
887
888 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300889 case APIC_ID:
890 if (apic_x2apic_mode(apic))
891 val = kvm_apic_id(apic);
892 else
893 val = kvm_apic_id(apic) << 24;
894 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300895 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200896 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300897 break;
898
899 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800900 if (apic_lvtt_tscdeadline(apic))
901 return 0;
902
Eddie Dong97222cc2007-09-12 10:58:04 +0300903 val = apic_get_tmcct(apic);
904 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300905 case APIC_PROCPRI:
906 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300907 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300908 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200909 case APIC_TASKPRI:
910 report_tpr_access(apic, false);
911 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300912 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300913 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300914 break;
915 }
916
917 return val;
918}
919
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400920static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
921{
922 return container_of(dev, struct kvm_lapic, dev);
923}
924
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300925static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
926 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300927{
Eddie Dong97222cc2007-09-12 10:58:04 +0300928 unsigned char alignment = offset & 0xf;
929 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800930 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300931 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300932
933 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300934 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
935 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300936 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300937 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300938
939 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300940 apic_debug("KVM_APIC_READ: read reserved register %x\n",
941 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300942 return 1;
943 }
944
Eddie Dong97222cc2007-09-12 10:58:04 +0300945 result = __apic_read(apic, offset & ~0xf);
946
Marcelo Tosatti229456f2009-06-17 09:22:14 -0300947 trace_kvm_apic_read(offset, result);
948
Eddie Dong97222cc2007-09-12 10:58:04 +0300949 switch (len) {
950 case 1:
951 case 2:
952 case 4:
953 memcpy(data, (char *)&result + alignment, len);
954 break;
955 default:
956 printk(KERN_ERR "Local APIC read with len = %x, "
957 "should be 1,2, or 4 instead\n", len);
958 break;
959 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300960 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300961}
962
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300963static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
964{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300965 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300966 addr >= apic->base_address &&
967 addr < apic->base_address + LAPIC_MMIO_LENGTH;
968}
969
970static int apic_mmio_read(struct kvm_io_device *this,
971 gpa_t address, int len, void *data)
972{
973 struct kvm_lapic *apic = to_lapic(this);
974 u32 offset = address - apic->base_address;
975
976 if (!apic_mmio_in_range(apic, address))
977 return -EOPNOTSUPP;
978
979 apic_reg_read(apic, offset, len, data);
980
981 return 0;
982}
983
Eddie Dong97222cc2007-09-12 10:58:04 +0300984static void update_divide_count(struct kvm_lapic *apic)
985{
986 u32 tmp1, tmp2, tdcr;
987
Gleb Natapovc48f1492012-08-05 15:58:33 +0300988 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300989 tmp1 = tdcr & 0xf;
990 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300991 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +0300992
993 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400994 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +0300995}
996
997static void start_apic_timer(struct kvm_lapic *apic)
998{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800999 ktime_t now;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001000 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001001
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001002 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001003 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001004 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001005 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001006 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001007
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001008 if (!apic->lapic_timer.period)
1009 return;
1010 /*
1011 * Do not allow the guest to program periodic timers with small
1012 * interval, since the hrtimers are not throttled by the host
1013 * scheduler.
1014 */
1015 if (apic_lvtt_period(apic)) {
1016 s64 min_period = min_timer_period_us * 1000LL;
1017
1018 if (apic->lapic_timer.period < min_period) {
1019 pr_info_ratelimited(
1020 "kvm: vcpu %i: requested %lld ns "
1021 "lapic timer period limited to %lld ns\n",
1022 apic->vcpu->vcpu_id,
1023 apic->lapic_timer.period, min_period);
1024 apic->lapic_timer.period = min_period;
1025 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001026 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001027
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001028 hrtimer_start(&apic->lapic_timer.timer,
1029 ktime_add_ns(now, apic->lapic_timer.period),
1030 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001031
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001032 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001033 PRIx64 ", "
1034 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001035 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001036 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001037 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001038 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001039 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001040 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001041 } else if (apic_lvtt_tscdeadline(apic)) {
1042 /* lapic timer in tsc deadline mode */
1043 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1044 u64 ns = 0;
1045 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001046 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001047 unsigned long flags;
1048
1049 if (unlikely(!tscdeadline || !this_tsc_khz))
1050 return;
1051
1052 local_irq_save(flags);
1053
1054 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001055 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001056 if (likely(tscdeadline > guest_tsc)) {
1057 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1058 do_div(ns, this_tsc_khz);
1059 }
1060 hrtimer_start(&apic->lapic_timer.timer,
1061 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
1062
1063 local_irq_restore(flags);
1064 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001065}
1066
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001067static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1068{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001069 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001070
1071 if (apic_lvt_nmi_mode(lvt0_val)) {
1072 if (!nmi_wd_enabled) {
1073 apic_debug("Receive NMI setting on APIC_LVT0 "
1074 "for cpu %d\n", apic->vcpu->vcpu_id);
1075 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1076 }
1077 } else if (nmi_wd_enabled)
1078 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1079}
1080
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001081static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001082{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001083 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001084
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001085 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001086
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001087 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001088 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001089 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001090 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001091 else
1092 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001093 break;
1094
1095 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001096 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001097 apic_set_tpr(apic, val & 0xff);
1098 break;
1099
1100 case APIC_EOI:
1101 apic_set_eoi(apic);
1102 break;
1103
1104 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001105 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001106 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001107 else
1108 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001109 break;
1110
1111 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001112 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001113 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001114 recalculate_apic_map(apic->vcpu->kvm);
1115 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001116 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001117 break;
1118
Gleb Natapovfc61b802009-07-05 17:39:35 +03001119 case APIC_SPIV: {
1120 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001121 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001122 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001123 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001124 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1125 int i;
1126 u32 lvt_val;
1127
1128 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001129 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001130 APIC_LVTT + 0x10 * i);
1131 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1132 lvt_val | APIC_LVT_MASKED);
1133 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001134 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001135
1136 }
1137 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001138 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001139 case APIC_ICR:
1140 /* No delay here, so we always clear the pending bit */
1141 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1142 apic_send_ipi(apic);
1143 break;
1144
1145 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001146 if (!apic_x2apic_mode(apic))
1147 val &= 0xff000000;
1148 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001149 break;
1150
Jan Kiszka23930f92008-09-26 09:30:52 +02001151 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001152 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001153 case APIC_LVTTHMR:
1154 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001155 case APIC_LVT1:
1156 case APIC_LVTERR:
1157 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001158 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001159 val |= APIC_LVT_MASKED;
1160
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001161 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1162 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001163
1164 break;
1165
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001166 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001167 if ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001168 apic->lapic_timer.timer_mode_mask) !=
1169 (val & apic->lapic_timer.timer_mode_mask))
1170 hrtimer_cancel(&apic->lapic_timer.timer);
1171
Gleb Natapovc48f1492012-08-05 15:58:33 +03001172 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001173 val |= APIC_LVT_MASKED;
1174 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1175 apic_set_reg(apic, APIC_LVTT, val);
1176 break;
1177
Eddie Dong97222cc2007-09-12 10:58:04 +03001178 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001179 if (apic_lvtt_tscdeadline(apic))
1180 break;
1181
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001182 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001183 apic_set_reg(apic, APIC_TMICT, val);
1184 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001185 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001186
1187 case APIC_TDCR:
1188 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001189 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001190 apic_set_reg(apic, APIC_TDCR, val);
1191 update_divide_count(apic);
1192 break;
1193
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001194 case APIC_ESR:
1195 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001196 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001197 ret = 1;
1198 }
1199 break;
1200
1201 case APIC_SELF_IPI:
1202 if (apic_x2apic_mode(apic)) {
1203 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1204 } else
1205 ret = 1;
1206 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001207 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001208 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001209 break;
1210 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001211 if (ret)
1212 apic_debug("Local APIC Write to read-only register %x\n", reg);
1213 return ret;
1214}
1215
1216static int apic_mmio_write(struct kvm_io_device *this,
1217 gpa_t address, int len, const void *data)
1218{
1219 struct kvm_lapic *apic = to_lapic(this);
1220 unsigned int offset = address - apic->base_address;
1221 u32 val;
1222
1223 if (!apic_mmio_in_range(apic, address))
1224 return -EOPNOTSUPP;
1225
1226 /*
1227 * APIC register must be aligned on 128-bits boundary.
1228 * 32/64/128 bits registers must be accessed thru 32 bits.
1229 * Refer SDM 8.4.1
1230 */
1231 if (len != 4 || (offset & 0xf)) {
1232 /* Don't shout loud, $infamous_os would cause only noise. */
1233 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001234 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001235 }
1236
1237 val = *(u32*)data;
1238
1239 /* too common printing */
1240 if (offset != APIC_EOI)
1241 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1242 "0x%x\n", __func__, offset, len, val);
1243
1244 apic_reg_write(apic, offset & 0xff0, val);
1245
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001246 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001247}
1248
Kevin Tian58fbbf22011-08-30 13:56:17 +03001249void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1250{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001251 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001252 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1253}
1254EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1255
Yang Zhang83d4c282013-01-25 10:18:49 +08001256/* emulate APIC access in a trap manner */
1257void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1258{
1259 u32 val = 0;
1260
1261 /* hw has done the conditional check and inst decode */
1262 offset &= 0xff0;
1263
1264 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1265
1266 /* TODO: optimize to just emulate side effect w/o one more write */
1267 apic_reg_write(vcpu->arch.apic, offset, val);
1268}
1269EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1270
Rusty Russelld5894442007-10-08 10:48:30 +10001271void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001272{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001273 struct kvm_lapic *apic = vcpu->arch.apic;
1274
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001275 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001276 return;
1277
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001278 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001279
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001280 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1281 static_key_slow_dec_deferred(&apic_hw_disabled);
1282
Gleb Natapovc48f1492012-08-05 15:58:33 +03001283 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED))
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001284 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001285
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001286 if (apic->regs)
1287 free_page((unsigned long)apic->regs);
1288
1289 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001290}
1291
1292/*
1293 *----------------------------------------------------------------------
1294 * LAPIC interface
1295 *----------------------------------------------------------------------
1296 */
1297
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001298u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1299{
1300 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001301
Gleb Natapovc48f1492012-08-05 15:58:33 +03001302 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001303 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001304 return 0;
1305
1306 return apic->lapic_timer.tscdeadline;
1307}
1308
1309void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1310{
1311 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001312
Gleb Natapovc48f1492012-08-05 15:58:33 +03001313 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001314 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001315 return;
1316
1317 hrtimer_cancel(&apic->lapic_timer.timer);
1318 apic->lapic_timer.tscdeadline = data;
1319 start_apic_timer(apic);
1320}
1321
Eddie Dong97222cc2007-09-12 10:58:04 +03001322void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1323{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001324 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001325
Gleb Natapovc48f1492012-08-05 15:58:33 +03001326 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001327 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001328
Avi Kivityb93463a2007-10-25 16:52:32 +02001329 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001330 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001331}
1332
1333u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1334{
Eddie Dong97222cc2007-09-12 10:58:04 +03001335 u64 tpr;
1336
Gleb Natapovc48f1492012-08-05 15:58:33 +03001337 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001338 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001339
Gleb Natapovc48f1492012-08-05 15:58:33 +03001340 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001341
1342 return (tpr & 0xf0) >> 4;
1343}
1344
1345void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1346{
Yang Zhang8d146952013-01-25 10:18:50 +08001347 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001348 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001349
1350 if (!apic) {
1351 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001352 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001353 return;
1354 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001355
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001356 /* update jump label if enable bit changes */
1357 if ((vcpu->arch.apic_base ^ value) & MSR_IA32_APICBASE_ENABLE) {
1358 if (value & MSR_IA32_APICBASE_ENABLE)
1359 static_key_slow_dec_deferred(&apic_hw_disabled);
1360 else
1361 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001362 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001363 }
1364
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001365 if (!kvm_vcpu_is_bsp(apic->vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001366 value &= ~MSR_IA32_APICBASE_BSP;
1367
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001368 vcpu->arch.apic_base = value;
Yang Zhang8d146952013-01-25 10:18:50 +08001369 if ((old_value ^ value) & X2APIC_ENABLE) {
1370 if (value & X2APIC_ENABLE) {
1371 u32 id = kvm_apic_id(apic);
1372 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1373 kvm_apic_set_ldr(apic, ldr);
1374 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1375 } else
1376 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001377 }
Yang Zhang8d146952013-01-25 10:18:50 +08001378
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001379 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001380 MSR_IA32_APICBASE_BASE;
1381
1382 /* with FSB delivery interrupt, we can restart APIC functionality */
1383 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001384 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001385
1386}
1387
He, Qingc5ec1532007-09-03 17:07:41 +03001388void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001389{
1390 struct kvm_lapic *apic;
1391 int i;
1392
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001393 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001394
1395 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001396 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001397 ASSERT(apic != NULL);
1398
1399 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001400 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001401
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001402 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001403 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001404
1405 for (i = 0; i < APIC_LVT_NUM; i++)
1406 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Qing He40487c62007-09-17 14:47:13 +08001407 apic_set_reg(apic, APIC_LVT0,
1408 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001409
1410 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001411 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001412 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001413 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001414 apic_set_reg(apic, APIC_ESR, 0);
1415 apic_set_reg(apic, APIC_ICR, 0);
1416 apic_set_reg(apic, APIC_ICR2, 0);
1417 apic_set_reg(apic, APIC_TDCR, 0);
1418 apic_set_reg(apic, APIC_TMICT, 0);
1419 for (i = 0; i < 8; i++) {
1420 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1421 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1422 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1423 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001424 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1425 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001426 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001427 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001428 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001429 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001430 kvm_lapic_set_base(vcpu,
1431 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001432 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001433 apic_update_ppr(apic);
1434
Gleb Natapove1035712009-03-05 16:34:59 +02001435 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001436 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001437
Eddie Dong97222cc2007-09-12 10:58:04 +03001438 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001439 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001440 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001441 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001442}
1443
Eddie Dong97222cc2007-09-12 10:58:04 +03001444/*
1445 *----------------------------------------------------------------------
1446 * timer interface
1447 *----------------------------------------------------------------------
1448 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001449
Avi Kivity2a6eac92012-07-26 18:01:51 +03001450static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001451{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001452 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001453}
1454
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001455int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1456{
Gleb Natapov54e98182012-08-05 15:58:32 +03001457 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001458
Gleb Natapovc48f1492012-08-05 15:58:33 +03001459 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001460 apic_lvt_enabled(apic, APIC_LVTT))
1461 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001462
1463 return 0;
1464}
1465
Avi Kivity89342082011-11-10 14:57:21 +02001466int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001467{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001468 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001469 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001470
Gleb Natapovc48f1492012-08-05 15:58:33 +03001471 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001472 vector = reg & APIC_VECTOR_MASK;
1473 mode = reg & APIC_MODE_MASK;
1474 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001475 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1476 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001477 }
1478 return 0;
1479}
1480
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001481void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001482{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001483 struct kvm_lapic *apic = vcpu->arch.apic;
1484
1485 if (apic)
1486 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001487}
1488
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001489static const struct kvm_io_device_ops apic_mmio_ops = {
1490 .read = apic_mmio_read,
1491 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001492};
1493
Avi Kivitye9d90d42012-07-26 18:01:50 +03001494static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1495{
1496 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001497 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
1498 struct kvm_vcpu *vcpu = apic->vcpu;
Avi Kivitye9d90d42012-07-26 18:01:50 +03001499 wait_queue_head_t *q = &vcpu->wq;
1500
1501 /*
1502 * There is a race window between reading and incrementing, but we do
1503 * not care about potentially losing timer events in the !reinject
1504 * case anyway. Note: KVM_REQ_PENDING_TIMER is implicitly checked
1505 * in vcpu_enter_guest.
1506 */
Avi Kivity2a6eac92012-07-26 18:01:51 +03001507 if (!atomic_read(&ktimer->pending)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001508 atomic_inc(&ktimer->pending);
1509 /* FIXME: this code should not know anything about vcpus */
1510 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1511 }
1512
1513 if (waitqueue_active(q))
1514 wake_up_interruptible(q);
1515
Avi Kivity2a6eac92012-07-26 18:01:51 +03001516 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001517 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1518 return HRTIMER_RESTART;
1519 } else
1520 return HRTIMER_NORESTART;
1521}
1522
Eddie Dong97222cc2007-09-12 10:58:04 +03001523int kvm_create_lapic(struct kvm_vcpu *vcpu)
1524{
1525 struct kvm_lapic *apic;
1526
1527 ASSERT(vcpu != NULL);
1528 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1529
1530 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1531 if (!apic)
1532 goto nomem;
1533
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001534 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001535
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001536 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1537 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001538 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1539 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001540 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001541 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001542 apic->vcpu = vcpu;
1543
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001544 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1545 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001546 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001547
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001548 /*
1549 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1550 * thinking that APIC satet has changed.
1551 */
1552 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001553 kvm_lapic_set_base(vcpu,
1554 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001555
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001556 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001557 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001558 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001559
1560 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001561nomem_free_apic:
1562 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001563nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001564 return -ENOMEM;
1565}
Eddie Dong97222cc2007-09-12 10:58:04 +03001566
1567int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1568{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001569 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001570 int highest_irr;
1571
Gleb Natapovc48f1492012-08-05 15:58:33 +03001572 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001573 return -1;
1574
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001575 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001576 highest_irr = apic_find_highest_irr(apic);
1577 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001578 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001579 return -1;
1580 return highest_irr;
1581}
1582
Qing He40487c62007-09-17 14:47:13 +08001583int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1584{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001585 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001586 int r = 0;
1587
Gleb Natapovc48f1492012-08-05 15:58:33 +03001588 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001589 r = 1;
1590 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1591 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1592 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001593 return r;
1594}
1595
Eddie Dong1b9778d2007-09-03 16:56:58 +03001596void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1597{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001598 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001599
Gleb Natapovc48f1492012-08-05 15:58:33 +03001600 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001601 return;
1602
1603 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001604 kvm_apic_local_deliver(apic, APIC_LVTT);
1605 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001606 }
1607}
1608
Eddie Dong97222cc2007-09-12 10:58:04 +03001609int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1610{
1611 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001612 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001613
1614 if (vector == -1)
1615 return -1;
1616
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001617 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001618 apic_update_ppr(apic);
1619 apic_clear_irr(vector, apic);
1620 return vector;
1621}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001622
Gleb Natapov64eb0622012-08-08 15:24:36 +03001623void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1624 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001625{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001626 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001627
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001628 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001629 /* set SPIV separately to get count of SW disabled APICs right */
1630 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1631 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001632 /* call kvm_apic_set_id() to put apic into apic_map */
1633 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001634 kvm_apic_set_version(vcpu);
1635
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001636 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001637 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001638 update_divide_count(apic);
1639 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001640 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001641 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1642 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001643 apic->highest_isr_cache = -1;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001644 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001645 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001646 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001647}
Eddie Donga3d7f852007-09-03 16:15:12 +03001648
Avi Kivity2f52d582008-01-16 12:49:30 +02001649void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001650{
Eddie Donga3d7f852007-09-03 16:15:12 +03001651 struct hrtimer *timer;
1652
Gleb Natapovc48f1492012-08-05 15:58:33 +03001653 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001654 return;
1655
Gleb Natapov54e98182012-08-05 15:58:32 +03001656 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001657 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001658 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001659}
Avi Kivityb93463a2007-10-25 16:52:32 +02001660
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001661/*
1662 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1663 *
1664 * Detect whether guest triggered PV EOI since the
1665 * last entry. If yes, set EOI on guests's behalf.
1666 * Clear PV EOI in guest memory in any case.
1667 */
1668static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1669 struct kvm_lapic *apic)
1670{
1671 bool pending;
1672 int vector;
1673 /*
1674 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1675 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1676 *
1677 * KVM_APIC_PV_EOI_PENDING is unset:
1678 * -> host disabled PV EOI.
1679 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1680 * -> host enabled PV EOI, guest did not execute EOI yet.
1681 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1682 * -> host enabled PV EOI, guest executed EOI.
1683 */
1684 BUG_ON(!pv_eoi_enabled(vcpu));
1685 pending = pv_eoi_get_pending(vcpu);
1686 /*
1687 * Clear pending bit in any case: it will be set again on vmentry.
1688 * While this might not be ideal from performance point of view,
1689 * this makes sure pv eoi is only enabled when we know it's safe.
1690 */
1691 pv_eoi_clr_pending(vcpu);
1692 if (pending)
1693 return;
1694 vector = apic_set_eoi(apic);
1695 trace_kvm_pv_eoi(apic, vector);
1696}
1697
Avi Kivityb93463a2007-10-25 16:52:32 +02001698void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1699{
1700 u32 data;
1701 void *vapic;
1702
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001703 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1704 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1705
Gleb Natapov41383772012-04-19 14:06:29 +03001706 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001707 return;
1708
Cong Wang8fd75e12011-11-25 23:14:17 +08001709 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
Avi Kivityb93463a2007-10-25 16:52:32 +02001710 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
Cong Wang8fd75e12011-11-25 23:14:17 +08001711 kunmap_atomic(vapic);
Avi Kivityb93463a2007-10-25 16:52:32 +02001712
1713 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1714}
1715
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001716/*
1717 * apic_sync_pv_eoi_to_guest - called before vmentry
1718 *
1719 * Detect whether it's safe to enable PV EOI and
1720 * if yes do so.
1721 */
1722static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1723 struct kvm_lapic *apic)
1724{
1725 if (!pv_eoi_enabled(vcpu) ||
1726 /* IRR set or many bits in ISR: could be nested. */
1727 apic->irr_pending ||
1728 /* Cache not set: could be safe but we don't bother. */
1729 apic->highest_isr_cache == -1 ||
1730 /* Need EOI to update ioapic. */
1731 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1732 /*
1733 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1734 * so we need not do anything here.
1735 */
1736 return;
1737 }
1738
1739 pv_eoi_set_pending(apic->vcpu);
1740}
1741
Avi Kivityb93463a2007-10-25 16:52:32 +02001742void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1743{
1744 u32 data, tpr;
1745 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001746 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001747 void *vapic;
1748
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001749 apic_sync_pv_eoi_to_guest(vcpu, apic);
1750
Gleb Natapov41383772012-04-19 14:06:29 +03001751 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001752 return;
1753
Gleb Natapovc48f1492012-08-05 15:58:33 +03001754 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001755 max_irr = apic_find_highest_irr(apic);
1756 if (max_irr < 0)
1757 max_irr = 0;
1758 max_isr = apic_find_highest_isr(apic);
1759 if (max_isr < 0)
1760 max_isr = 0;
1761 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1762
Cong Wang8fd75e12011-11-25 23:14:17 +08001763 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
Avi Kivityb93463a2007-10-25 16:52:32 +02001764 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
Cong Wang8fd75e12011-11-25 23:14:17 +08001765 kunmap_atomic(vapic);
Avi Kivityb93463a2007-10-25 16:52:32 +02001766}
1767
1768void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1769{
Avi Kivityb93463a2007-10-25 16:52:32 +02001770 vcpu->arch.apic->vapic_addr = vapic_addr;
Gleb Natapov41383772012-04-19 14:06:29 +03001771 if (vapic_addr)
1772 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1773 else
1774 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Avi Kivityb93463a2007-10-25 16:52:32 +02001775}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001776
1777int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1778{
1779 struct kvm_lapic *apic = vcpu->arch.apic;
1780 u32 reg = (msr - APIC_BASE_MSR) << 4;
1781
1782 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1783 return 1;
1784
1785 /* if this is ICR write vector before command */
1786 if (msr == 0x830)
1787 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1788 return apic_reg_write(apic, reg, (u32)data);
1789}
1790
1791int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1792{
1793 struct kvm_lapic *apic = vcpu->arch.apic;
1794 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1795
1796 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1797 return 1;
1798
1799 if (apic_reg_read(apic, reg, 4, &low))
1800 return 1;
1801 if (msr == 0x830)
1802 apic_reg_read(apic, APIC_ICR2, 4, &high);
1803
1804 *data = (((u64)high) << 32) | low;
1805
1806 return 0;
1807}
Gleb Natapov10388a02010-01-17 15:51:23 +02001808
1809int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1810{
1811 struct kvm_lapic *apic = vcpu->arch.apic;
1812
Gleb Natapovc48f1492012-08-05 15:58:33 +03001813 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001814 return 1;
1815
1816 /* if this is ICR write vector before command */
1817 if (reg == APIC_ICR)
1818 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1819 return apic_reg_write(apic, reg, (u32)data);
1820}
1821
1822int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1823{
1824 struct kvm_lapic *apic = vcpu->arch.apic;
1825 u32 low, high = 0;
1826
Gleb Natapovc48f1492012-08-05 15:58:33 +03001827 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001828 return 1;
1829
1830 if (apic_reg_read(apic, reg, 4, &low))
1831 return 1;
1832 if (reg == APIC_ICR)
1833 apic_reg_read(apic, APIC_ICR2, 4, &high);
1834
1835 *data = (((u64)high) << 32) | low;
1836
1837 return 0;
1838}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001839
1840int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1841{
1842 u64 addr = data & ~KVM_MSR_ENABLED;
1843 if (!IS_ALIGNED(addr, 4))
1844 return 1;
1845
1846 vcpu->arch.pv_eoi.msr_val = data;
1847 if (!pv_eoi_enabled(vcpu))
1848 return 0;
1849 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07001850 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001851}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001852
Jan Kiszka66450a22013-03-13 12:42:34 +01001853void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
1854{
1855 struct kvm_lapic *apic = vcpu->arch.apic;
1856 unsigned int sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03001857 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01001858
Gleb Natapov299018f2013-06-03 11:30:02 +03001859 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01001860 return;
1861
Gleb Natapov299018f2013-06-03 11:30:02 +03001862 pe = xchg(&apic->pending_events, 0);
1863
1864 if (test_bit(KVM_APIC_INIT, &pe)) {
Jan Kiszka66450a22013-03-13 12:42:34 +01001865 kvm_lapic_reset(vcpu);
1866 kvm_vcpu_reset(vcpu);
1867 if (kvm_vcpu_is_bsp(apic->vcpu))
1868 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1869 else
1870 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
1871 }
Gleb Natapov299018f2013-06-03 11:30:02 +03001872 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01001873 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
1874 /* evaluate pending_events before reading the vector */
1875 smp_rmb();
1876 sipi_vector = apic->sipi_vector;
1877 pr_debug("vcpu %d received sipi with vector # %x\n",
1878 vcpu->vcpu_id, sipi_vector);
1879 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
1880 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1881 }
1882}
1883
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001884void kvm_lapic_init(void)
1885{
1886 /* do not patch jump label more than once per second */
1887 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001888 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001889}