blob: e6471daf3fb5ddfdd7147f5af0efb6886bd50690 [file] [log] [blame]
Marc Zyngier54f81d02012-12-10 16:29:28 +00001/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * Derived from arch/arm/include/uapi/asm/kvm.h:
6 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
7 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#ifndef __ARM_KVM_H__
23#define __ARM_KVM_H__
24
25#define KVM_SPSR_EL1 0
Marc Zyngier40033a62013-02-06 19:17:50 +000026#define KVM_SPSR_SVC KVM_SPSR_EL1
27#define KVM_SPSR_ABT 1
28#define KVM_SPSR_UND 2
29#define KVM_SPSR_IRQ 3
30#define KVM_SPSR_FIQ 4
31#define KVM_NR_SPSR 5
Marc Zyngier54f81d02012-12-10 16:29:28 +000032
33#ifndef __ASSEMBLY__
Anup Patel7d0f84a2014-04-29 11:24:16 +053034#include <linux/psci.h>
Marc Zyngier54f81d02012-12-10 16:29:28 +000035#include <asm/types.h>
36#include <asm/ptrace.h>
37
38#define __KVM_HAVE_GUEST_DEBUG
39#define __KVM_HAVE_IRQ_LINE
40
41#define KVM_REG_SIZE(id) \
42 (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
43
44struct kvm_regs {
45 struct user_pt_regs regs; /* sp = sp_el0 */
46
47 __u64 sp_el1;
48 __u64 elr_el1;
49
50 __u64 spsr[KVM_NR_SPSR];
51
52 struct user_fpsimd_state fp_regs;
53};
54
55/* Supported Processor Types */
56#define KVM_ARM_TARGET_AEM_V8 0
57#define KVM_ARM_TARGET_FOUNDATION_V8 1
58#define KVM_ARM_TARGET_CORTEX_A57 2
Anup Patele28100b2013-11-14 15:20:08 +000059#define KVM_ARM_TARGET_XGENE_POTENZA 3
Marc Zyngier54f81d02012-12-10 16:29:28 +000060
Anup Patele28100b2013-11-14 15:20:08 +000061#define KVM_ARM_NUM_TARGETS 4
Marc Zyngier54f81d02012-12-10 16:29:28 +000062
63/* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
64#define KVM_ARM_DEVICE_TYPE_SHIFT 0
65#define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
66#define KVM_ARM_DEVICE_ID_SHIFT 16
67#define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
68
69/* Supported device IDs */
70#define KVM_ARM_DEVICE_VGIC_V2 0
71
72/* Supported VGIC address types */
73#define KVM_VGIC_V2_ADDR_TYPE_DIST 0
74#define KVM_VGIC_V2_ADDR_TYPE_CPU 1
75
76#define KVM_VGIC_V2_DIST_SIZE 0x1000
77#define KVM_VGIC_V2_CPU_SIZE 0x2000
78
Marc Zyngierdcd2e402012-12-12 18:52:05 +000079#define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
Marc Zyngier0d854a62013-02-07 10:46:46 +000080#define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */
Anup Patel7d0f84a2014-04-29 11:24:16 +053081#define KVM_ARM_VCPU_PSCI_0_2 2 /* CPU uses PSCI v0.2 */
Marc Zyngierdcd2e402012-12-12 18:52:05 +000082
Marc Zyngier54f81d02012-12-10 16:29:28 +000083struct kvm_vcpu_init {
84 __u32 target;
85 __u32 features[7];
86};
87
88struct kvm_sregs {
89};
90
91struct kvm_fpu {
92};
93
94struct kvm_guest_debug_arch {
95};
96
97struct kvm_debug_exit_arch {
98};
99
100struct kvm_sync_regs {
101};
102
103struct kvm_arch_memory_slot {
104};
105
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000106/* If you need to interpret the index values, here is the key: */
107#define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
108#define KVM_REG_ARM_COPROC_SHIFT 16
109
110/* Normal registers are mapped as coprocessor 16. */
111#define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
112#define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32))
113
114/* Some registers need more space to represent values. */
115#define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
116#define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
117#define KVM_REG_ARM_DEMUX_ID_SHIFT 8
118#define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
119#define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
120#define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
121
122/* AArch64 system registers */
123#define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT)
124#define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000
125#define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14
126#define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800
127#define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11
128#define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780
129#define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7
130#define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078
131#define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3
132#define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007
133#define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0
134
Andre Przywara39735a32013-12-13 14:23:26 +0100135#define ARM64_SYS_REG_SHIFT_MASK(x,n) \
136 (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \
137 KVM_REG_ARM64_SYSREG_ ## n ## _MASK)
138
139#define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \
140 (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \
141 ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \
142 ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \
143 ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \
144 ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \
145 ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
146
147#define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64)
148
149#define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1)
150#define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2)
151#define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2)
152
Christoffer Dall2a2f3e262014-02-02 13:41:02 -0800153/* Device Control API: ARM VGIC */
154#define KVM_DEV_ARM_VGIC_GRP_ADDR 0
155#define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
156#define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
157#define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
158#define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
159#define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
160#define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
161
Marc Zyngier54f81d02012-12-10 16:29:28 +0000162/* KVM_IRQ_LINE irq field index values */
163#define KVM_ARM_IRQ_TYPE_SHIFT 24
164#define KVM_ARM_IRQ_TYPE_MASK 0xff
165#define KVM_ARM_IRQ_VCPU_SHIFT 16
166#define KVM_ARM_IRQ_VCPU_MASK 0xff
167#define KVM_ARM_IRQ_NUM_SHIFT 0
168#define KVM_ARM_IRQ_NUM_MASK 0xffff
169
170/* irq_type field */
171#define KVM_ARM_IRQ_TYPE_CPU 0
172#define KVM_ARM_IRQ_TYPE_SPI 1
173#define KVM_ARM_IRQ_TYPE_PPI 2
174
175/* out-of-kernel GIC cpu interrupt injection irq_number field */
176#define KVM_ARM_IRQ_CPU_IRQ 0
177#define KVM_ARM_IRQ_CPU_FIQ 1
178
179/* Highest supported SPI, from VGIC_NR_IRQS */
180#define KVM_ARM_IRQ_GIC_MAX 127
181
Marc Zyngierdcd2e402012-12-12 18:52:05 +0000182/* PSCI interface */
183#define KVM_PSCI_FN_BASE 0x95c1ba5e
184#define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
185
186#define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
187#define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
188#define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
189#define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
190
Anup Patel7d0f84a2014-04-29 11:24:16 +0530191#define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
192#define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
193#define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
194#define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
Marc Zyngierdcd2e402012-12-12 18:52:05 +0000195
Marc Zyngier54f81d02012-12-10 16:29:28 +0000196#endif
197
198#endif /* __ARM_KVM_H__ */