Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Uwe Zeisberger | f30c226 | 2006-10-03 23:01:26 +0200 | [diff] [blame] | 2 | * arch/powerpc/oprofile/op_model_fsl_booke.c |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Freescale Book-E oprofile support, based on ppc64 oprofile support |
| 5 | * Copyright (C) 2004 Anton Blanchard <anton@au.ibm.com>, IBM |
| 6 | * |
| 7 | * Copyright (c) 2004 Freescale Semiconductor, Inc |
| 8 | * |
| 9 | * Author: Andy Fleming |
Kumar Gala | 4c8d3d9 | 2005-11-13 16:06:30 -0800 | [diff] [blame] | 10 | * Maintainer: Kumar Gala <galak@kernel.crashing.org> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License |
| 14 | * as published by the Free Software Foundation; either version |
| 15 | * 2 of the License, or (at your option) any later version. |
| 16 | */ |
| 17 | |
| 18 | #include <linux/oprofile.h> |
| 19 | #include <linux/init.h> |
| 20 | #include <linux/smp.h> |
| 21 | #include <asm/ptrace.h> |
| 22 | #include <asm/system.h> |
| 23 | #include <asm/processor.h> |
| 24 | #include <asm/cputable.h> |
| 25 | #include <asm/reg_booke.h> |
| 26 | #include <asm/page.h> |
David Gibson | f7f6f4f | 2005-10-19 14:53:32 +1000 | [diff] [blame] | 27 | #include <asm/pmc.h> |
Stephen Rothwell | 654810e | 2005-09-19 23:21:15 +1000 | [diff] [blame] | 28 | #include <asm/oprofile_impl.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
| 30 | static unsigned long reset_value[OP_MAX_COUNTER]; |
| 31 | |
| 32 | static int num_counters; |
| 33 | static int oprofile_running; |
| 34 | |
Olof Johansson | c69b767 | 2007-01-28 21:23:14 -0600 | [diff] [blame] | 35 | static inline u32 get_pmlca(int ctr) |
| 36 | { |
| 37 | u32 pmlca; |
| 38 | |
| 39 | switch (ctr) { |
| 40 | case 0: |
| 41 | pmlca = mfpmr(PMRN_PMLCA0); |
| 42 | break; |
| 43 | case 1: |
| 44 | pmlca = mfpmr(PMRN_PMLCA1); |
| 45 | break; |
| 46 | case 2: |
| 47 | pmlca = mfpmr(PMRN_PMLCA2); |
| 48 | break; |
| 49 | case 3: |
| 50 | pmlca = mfpmr(PMRN_PMLCA3); |
| 51 | break; |
| 52 | default: |
| 53 | panic("Bad ctr number\n"); |
| 54 | } |
| 55 | |
| 56 | return pmlca; |
| 57 | } |
| 58 | |
| 59 | static inline void set_pmlca(int ctr, u32 pmlca) |
| 60 | { |
| 61 | switch (ctr) { |
| 62 | case 0: |
| 63 | mtpmr(PMRN_PMLCA0, pmlca); |
| 64 | break; |
| 65 | case 1: |
| 66 | mtpmr(PMRN_PMLCA1, pmlca); |
| 67 | break; |
| 68 | case 2: |
| 69 | mtpmr(PMRN_PMLCA2, pmlca); |
| 70 | break; |
| 71 | case 3: |
| 72 | mtpmr(PMRN_PMLCA3, pmlca); |
| 73 | break; |
| 74 | default: |
| 75 | panic("Bad ctr number\n"); |
| 76 | } |
| 77 | } |
| 78 | |
| 79 | static inline unsigned int ctr_read(unsigned int i) |
| 80 | { |
| 81 | switch(i) { |
| 82 | case 0: |
| 83 | return mfpmr(PMRN_PMC0); |
| 84 | case 1: |
| 85 | return mfpmr(PMRN_PMC1); |
| 86 | case 2: |
| 87 | return mfpmr(PMRN_PMC2); |
| 88 | case 3: |
| 89 | return mfpmr(PMRN_PMC3); |
| 90 | default: |
| 91 | return 0; |
| 92 | } |
| 93 | } |
| 94 | |
| 95 | static inline void ctr_write(unsigned int i, unsigned int val) |
| 96 | { |
| 97 | switch(i) { |
| 98 | case 0: |
| 99 | mtpmr(PMRN_PMC0, val); |
| 100 | break; |
| 101 | case 1: |
| 102 | mtpmr(PMRN_PMC1, val); |
| 103 | break; |
| 104 | case 2: |
| 105 | mtpmr(PMRN_PMC2, val); |
| 106 | break; |
| 107 | case 3: |
| 108 | mtpmr(PMRN_PMC3, val); |
| 109 | break; |
| 110 | default: |
| 111 | break; |
| 112 | } |
| 113 | } |
| 114 | |
| 115 | |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 116 | static void init_pmc_stop(int ctr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 117 | { |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 118 | u32 pmlca = (PMLCA_FC | PMLCA_FCS | PMLCA_FCU | |
| 119 | PMLCA_FCM1 | PMLCA_FCM0); |
| 120 | u32 pmlcb = 0; |
| 121 | |
| 122 | switch (ctr) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | case 0: |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 124 | mtpmr(PMRN_PMLCA0, pmlca); |
| 125 | mtpmr(PMRN_PMLCB0, pmlcb); |
| 126 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 | case 1: |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 128 | mtpmr(PMRN_PMLCA1, pmlca); |
| 129 | mtpmr(PMRN_PMLCB1, pmlcb); |
| 130 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 | case 2: |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 132 | mtpmr(PMRN_PMLCA2, pmlca); |
| 133 | mtpmr(PMRN_PMLCB2, pmlcb); |
| 134 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | case 3: |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 136 | mtpmr(PMRN_PMLCA3, pmlca); |
| 137 | mtpmr(PMRN_PMLCB3, pmlcb); |
| 138 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | default: |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 140 | panic("Bad ctr number!\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | } |
| 142 | } |
| 143 | |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 144 | static void set_pmc_event(int ctr, int event) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | { |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 146 | u32 pmlca; |
| 147 | |
| 148 | pmlca = get_pmlca(ctr); |
| 149 | |
| 150 | pmlca = (pmlca & ~PMLCA_EVENT_MASK) | |
| 151 | ((event << PMLCA_EVENT_SHIFT) & |
| 152 | PMLCA_EVENT_MASK); |
| 153 | |
| 154 | set_pmlca(ctr, pmlca); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | } |
| 156 | |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 157 | static void set_pmc_user_kernel(int ctr, int user, int kernel) |
| 158 | { |
| 159 | u32 pmlca; |
| 160 | |
| 161 | pmlca = get_pmlca(ctr); |
| 162 | |
| 163 | if(user) |
| 164 | pmlca &= ~PMLCA_FCU; |
| 165 | else |
| 166 | pmlca |= PMLCA_FCU; |
| 167 | |
| 168 | if(kernel) |
| 169 | pmlca &= ~PMLCA_FCS; |
| 170 | else |
| 171 | pmlca |= PMLCA_FCS; |
| 172 | |
| 173 | set_pmlca(ctr, pmlca); |
| 174 | } |
| 175 | |
| 176 | static void set_pmc_marked(int ctr, int mark0, int mark1) |
| 177 | { |
| 178 | u32 pmlca = get_pmlca(ctr); |
| 179 | |
| 180 | if(mark0) |
| 181 | pmlca &= ~PMLCA_FCM0; |
| 182 | else |
| 183 | pmlca |= PMLCA_FCM0; |
| 184 | |
| 185 | if(mark1) |
| 186 | pmlca &= ~PMLCA_FCM1; |
| 187 | else |
| 188 | pmlca |= PMLCA_FCM1; |
| 189 | |
| 190 | set_pmlca(ctr, pmlca); |
| 191 | } |
| 192 | |
| 193 | static void pmc_start_ctr(int ctr, int enable) |
| 194 | { |
| 195 | u32 pmlca = get_pmlca(ctr); |
| 196 | |
| 197 | pmlca &= ~PMLCA_FC; |
| 198 | |
| 199 | if (enable) |
| 200 | pmlca |= PMLCA_CE; |
| 201 | else |
| 202 | pmlca &= ~PMLCA_CE; |
| 203 | |
| 204 | set_pmlca(ctr, pmlca); |
| 205 | } |
| 206 | |
| 207 | static void pmc_start_ctrs(int enable) |
| 208 | { |
| 209 | u32 pmgc0 = mfpmr(PMRN_PMGC0); |
| 210 | |
| 211 | pmgc0 &= ~PMGC0_FAC; |
| 212 | pmgc0 |= PMGC0_FCECE; |
| 213 | |
| 214 | if (enable) |
| 215 | pmgc0 |= PMGC0_PMIE; |
| 216 | else |
| 217 | pmgc0 &= ~PMGC0_PMIE; |
| 218 | |
| 219 | mtpmr(PMRN_PMGC0, pmgc0); |
| 220 | } |
| 221 | |
| 222 | static void pmc_stop_ctrs(void) |
| 223 | { |
| 224 | u32 pmgc0 = mfpmr(PMRN_PMGC0); |
| 225 | |
| 226 | pmgc0 |= PMGC0_FAC; |
| 227 | |
| 228 | pmgc0 &= ~(PMGC0_PMIE | PMGC0_FCECE); |
| 229 | |
| 230 | mtpmr(PMRN_PMGC0, pmgc0); |
| 231 | } |
| 232 | |
| 233 | static void dump_pmcs(void) |
| 234 | { |
| 235 | printk("pmgc0: %x\n", mfpmr(PMRN_PMGC0)); |
| 236 | printk("pmc\t\tpmlca\t\tpmlcb\n"); |
| 237 | printk("%8x\t%8x\t%8x\n", mfpmr(PMRN_PMC0), |
| 238 | mfpmr(PMRN_PMLCA0), mfpmr(PMRN_PMLCB0)); |
| 239 | printk("%8x\t%8x\t%8x\n", mfpmr(PMRN_PMC1), |
| 240 | mfpmr(PMRN_PMLCA1), mfpmr(PMRN_PMLCB1)); |
| 241 | printk("%8x\t%8x\t%8x\n", mfpmr(PMRN_PMC2), |
| 242 | mfpmr(PMRN_PMLCA2), mfpmr(PMRN_PMLCB2)); |
| 243 | printk("%8x\t%8x\t%8x\n", mfpmr(PMRN_PMC3), |
| 244 | mfpmr(PMRN_PMLCA3), mfpmr(PMRN_PMLCB3)); |
| 245 | } |
| 246 | |
| 247 | static void fsl_booke_cpu_setup(struct op_counter_config *ctr) |
| 248 | { |
| 249 | int i; |
| 250 | |
| 251 | /* freeze all counters */ |
| 252 | pmc_stop_ctrs(); |
| 253 | |
| 254 | for (i = 0;i < num_counters;i++) { |
| 255 | init_pmc_stop(i); |
| 256 | |
| 257 | set_pmc_event(i, ctr[i].event); |
| 258 | |
| 259 | set_pmc_user_kernel(i, ctr[i].user, ctr[i].kernel); |
| 260 | } |
| 261 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | |
| 263 | static void fsl_booke_reg_setup(struct op_counter_config *ctr, |
| 264 | struct op_system_config *sys, |
| 265 | int num_ctrs) |
| 266 | { |
| 267 | int i; |
| 268 | |
| 269 | num_counters = num_ctrs; |
| 270 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | /* Our counters count up, and "count" refers to |
| 272 | * how much before the next interrupt, and we interrupt |
| 273 | * on overflow. So we calculate the starting value |
| 274 | * which will give us "count" until overflow. |
| 275 | * Then we set the events on the enabled counters */ |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 276 | for (i = 0; i < num_counters; ++i) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | reset_value[i] = 0x80000000UL - ctr[i].count; |
| 278 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 | } |
| 280 | |
| 281 | static void fsl_booke_start(struct op_counter_config *ctr) |
| 282 | { |
| 283 | int i; |
| 284 | |
| 285 | mtmsr(mfmsr() | MSR_PMM); |
| 286 | |
| 287 | for (i = 0; i < num_counters; ++i) { |
| 288 | if (ctr[i].enabled) { |
| 289 | ctr_write(i, reset_value[i]); |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 290 | /* Set each enabled counter to only |
| 291 | * count when the Mark bit is *not* set */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 292 | set_pmc_marked(i, 1, 0); |
| 293 | pmc_start_ctr(i, 1); |
| 294 | } else { |
| 295 | ctr_write(i, 0); |
| 296 | |
| 297 | /* Set the ctr to be stopped */ |
| 298 | pmc_start_ctr(i, 0); |
| 299 | } |
| 300 | } |
| 301 | |
| 302 | /* Clear the freeze bit, and enable the interrupt. |
| 303 | * The counters won't actually start until the rfi clears |
| 304 | * the PMM bit */ |
| 305 | pmc_start_ctrs(1); |
| 306 | |
| 307 | oprofile_running = 1; |
| 308 | |
| 309 | pr_debug("start on cpu %d, pmgc0 %x\n", smp_processor_id(), |
| 310 | mfpmr(PMRN_PMGC0)); |
| 311 | } |
| 312 | |
| 313 | static void fsl_booke_stop(void) |
| 314 | { |
| 315 | /* freeze counters */ |
| 316 | pmc_stop_ctrs(); |
| 317 | |
| 318 | oprofile_running = 0; |
| 319 | |
| 320 | pr_debug("stop on cpu %d, pmgc0 %x\n", smp_processor_id(), |
| 321 | mfpmr(PMRN_PMGC0)); |
| 322 | |
| 323 | mb(); |
| 324 | } |
| 325 | |
| 326 | |
| 327 | static void fsl_booke_handle_interrupt(struct pt_regs *regs, |
| 328 | struct op_counter_config *ctr) |
| 329 | { |
| 330 | unsigned long pc; |
| 331 | int is_kernel; |
| 332 | int val; |
| 333 | int i; |
| 334 | |
| 335 | /* set the PMM bit (see comment below) */ |
| 336 | mtmsr(mfmsr() | MSR_PMM); |
| 337 | |
| 338 | pc = regs->nip; |
Anton Blanchard | fa465f8 | 2006-03-27 12:03:17 +1100 | [diff] [blame] | 339 | is_kernel = is_kernel_addr(pc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 | |
| 341 | for (i = 0; i < num_counters; ++i) { |
| 342 | val = ctr_read(i); |
| 343 | if (val < 0) { |
| 344 | if (oprofile_running && ctr[i].enabled) { |
Anton Blanchard | fa465f8 | 2006-03-27 12:03:17 +1100 | [diff] [blame] | 345 | oprofile_add_ext_sample(pc, regs, i, is_kernel); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | ctr_write(i, reset_value[i]); |
| 347 | } else { |
| 348 | ctr_write(i, 0); |
| 349 | } |
| 350 | } |
| 351 | } |
| 352 | |
| 353 | /* The freeze bit was set by the interrupt. */ |
| 354 | /* Clear the freeze bit, and reenable the interrupt. |
| 355 | * The counters won't actually start until the rfi clears |
| 356 | * the PMM bit */ |
| 357 | pmc_start_ctrs(1); |
| 358 | } |
| 359 | |
Stephen Rothwell | a3e48c1 | 2005-09-19 23:18:31 +1000 | [diff] [blame] | 360 | struct op_powerpc_model op_model_fsl_booke = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 361 | .reg_setup = fsl_booke_reg_setup, |
Andy Fleming | dd6c89f | 2006-10-27 15:06:32 -0500 | [diff] [blame] | 362 | .cpu_setup = fsl_booke_cpu_setup, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | .start = fsl_booke_start, |
| 364 | .stop = fsl_booke_stop, |
| 365 | .handle_interrupt = fsl_booke_handle_interrupt, |
| 366 | }; |