blob: 275f1c3dbba03c322b0697d20695cb6e9667caba [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
31#include "amdgpu_uvd.h"
32#include "amdgpu_vce.h"
33
34#include <linux/vga_switcheroo.h>
35#include <linux/slab.h>
36#include <linux/pm_runtime.h>
Oded Gabbay130e0372015-06-12 21:35:14 +030037#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040038
39#if defined(CONFIG_VGA_SWITCHEROO)
40bool amdgpu_has_atpx(void);
41#else
42static inline bool amdgpu_has_atpx(void) { return false; }
43#endif
44
45/**
46 * amdgpu_driver_unload_kms - Main unload function for KMS.
47 *
48 * @dev: drm dev pointer
49 *
50 * This is the main unload function for KMS (all asics).
51 * Returns 0 on success.
52 */
53int amdgpu_driver_unload_kms(struct drm_device *dev)
54{
55 struct amdgpu_device *adev = dev->dev_private;
56
57 if (adev == NULL)
58 return 0;
59
60 if (adev->rmmio == NULL)
61 goto done_free;
62
63 pm_runtime_get_sync(dev->dev);
64
Oded Gabbay130e0372015-06-12 21:35:14 +030065 amdgpu_amdkfd_device_fini(adev);
66
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067 amdgpu_acpi_fini(adev);
68
69 amdgpu_device_fini(adev);
70
71done_free:
72 kfree(adev);
73 dev->dev_private = NULL;
74 return 0;
75}
76
77/**
78 * amdgpu_driver_load_kms - Main load function for KMS.
79 *
80 * @dev: drm dev pointer
81 * @flags: device flags
82 *
83 * This is the main load function for KMS (all asics).
84 * Returns 0 on success, error on failure.
85 */
86int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
87{
88 struct amdgpu_device *adev;
89 int r, acpi_status;
90
91 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
92 if (adev == NULL) {
93 return -ENOMEM;
94 }
95 dev->dev_private = (void *)adev;
96
97 if ((amdgpu_runtime_pm != 0) &&
98 amdgpu_has_atpx() &&
Jammy Zhou2f7d10b2015-07-22 11:29:01 +080099 ((flags & AMD_IS_APU) == 0))
100 flags |= AMD_IS_PX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101
102 /* amdgpu_device_init should report only fatal error
103 * like memory allocation failure or iomapping failure,
104 * or memory manager initialization failure, it must
105 * properly initialize the GPU MC controller and permit
106 * VRAM allocation
107 */
108 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
109 if (r) {
110 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
111 goto out;
112 }
113
114 /* Call ACPI methods: require modeset init
115 * but failure is not fatal
116 */
117 if (!r) {
118 acpi_status = amdgpu_acpi_init(adev);
119 if (acpi_status)
120 dev_dbg(&dev->pdev->dev,
121 "Error during ACPI methods call\n");
122 }
123
Oded Gabbay130e0372015-06-12 21:35:14 +0300124 amdgpu_amdkfd_load_interface(adev);
125 amdgpu_amdkfd_device_probe(adev);
126 amdgpu_amdkfd_device_init(adev);
127
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128 if (amdgpu_device_is_px(dev)) {
129 pm_runtime_use_autosuspend(dev->dev);
130 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
131 pm_runtime_set_active(dev->dev);
132 pm_runtime_allow(dev->dev);
133 pm_runtime_mark_last_busy(dev->dev);
134 pm_runtime_put_autosuspend(dev->dev);
135 }
136
137out:
138 if (r)
139 amdgpu_driver_unload_kms(dev);
140
141
142 return r;
143}
144
145/*
146 * Userspace get information ioctl
147 */
148/**
149 * amdgpu_info_ioctl - answer a device specific request.
150 *
151 * @adev: amdgpu device pointer
152 * @data: request object
153 * @filp: drm filp
154 *
155 * This function is used to pass device specific parameters to the userspace
156 * drivers. Examples include: pci device id, pipeline parms, tiling params,
157 * etc. (all asics).
158 * Returns 0 on success, -EINVAL on failure.
159 */
160static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
161{
162 struct amdgpu_device *adev = dev->dev_private;
163 struct drm_amdgpu_info *info = data;
164 struct amdgpu_mode_info *minfo = &adev->mode_info;
165 void __user *out = (void __user *)(long)info->return_pointer;
166 uint32_t size = info->return_size;
167 struct drm_crtc *crtc;
168 uint32_t ui32 = 0;
169 uint64_t ui64 = 0;
170 int i, found;
171
172 if (!info->return_size || !info->return_pointer)
173 return -EINVAL;
174
175 switch (info->query) {
176 case AMDGPU_INFO_ACCEL_WORKING:
177 ui32 = adev->accel_working;
178 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
179 case AMDGPU_INFO_CRTC_FROM_ID:
180 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
181 crtc = (struct drm_crtc *)minfo->crtcs[i];
182 if (crtc && crtc->base.id == info->mode_crtc.id) {
183 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
184 ui32 = amdgpu_crtc->crtc_id;
185 found = 1;
186 break;
187 }
188 }
189 if (!found) {
190 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
191 return -EINVAL;
192 }
193 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
194 case AMDGPU_INFO_HW_IP_INFO: {
195 struct drm_amdgpu_info_hw_ip ip = {};
yanyang15fc3aee2015-05-22 14:39:35 -0400196 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197 uint32_t ring_mask = 0;
Ken Wang71062f42015-06-04 21:26:57 +0800198 uint32_t ib_start_alignment = 0;
199 uint32_t ib_size_alignment = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400200
201 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
202 return -EINVAL;
203
204 switch (info->query_hw_ip.type) {
205 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400206 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400207 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
208 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800209 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
210 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400211 break;
212 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400213 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400214 for (i = 0; i < adev->gfx.num_compute_rings; i++)
215 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800216 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
217 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400218 break;
219 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400220 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221 ring_mask = adev->sdma[0].ring.ready ? 1 : 0;
222 ring_mask |= ((adev->sdma[1].ring.ready ? 1 : 0) << 1);
Ken Wang71062f42015-06-04 21:26:57 +0800223 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
224 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400225 break;
226 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400227 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400228 ring_mask = adev->uvd.ring.ready ? 1 : 0;
Ken Wang71062f42015-06-04 21:26:57 +0800229 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
230 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400231 break;
232 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400233 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400234 for (i = 0; i < AMDGPU_MAX_VCE_RINGS; i++)
235 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800236 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
237 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400238 break;
239 default:
240 return -EINVAL;
241 }
242
243 for (i = 0; i < adev->num_ip_blocks; i++) {
244 if (adev->ip_blocks[i].type == type &&
Alex Deucher8faf0e082015-07-28 11:50:31 -0400245 adev->ip_block_status[i].valid) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400246 ip.hw_ip_version_major = adev->ip_blocks[i].major;
247 ip.hw_ip_version_minor = adev->ip_blocks[i].minor;
248 ip.capabilities_flags = 0;
249 ip.available_rings = ring_mask;
Ken Wang71062f42015-06-04 21:26:57 +0800250 ip.ib_start_alignment = ib_start_alignment;
251 ip.ib_size_alignment = ib_size_alignment;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400252 break;
253 }
254 }
255 return copy_to_user(out, &ip,
256 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
257 }
258 case AMDGPU_INFO_HW_IP_COUNT: {
yanyang15fc3aee2015-05-22 14:39:35 -0400259 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400260 uint32_t count = 0;
261
262 switch (info->query_hw_ip.type) {
263 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400264 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400265 break;
266 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400267 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400268 break;
269 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400270 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400271 break;
272 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400273 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400274 break;
275 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400276 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400277 break;
278 default:
279 return -EINVAL;
280 }
281
282 for (i = 0; i < adev->num_ip_blocks; i++)
283 if (adev->ip_blocks[i].type == type &&
Alex Deucher8faf0e082015-07-28 11:50:31 -0400284 adev->ip_block_status[i].valid &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400285 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
286 count++;
287
288 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
289 }
290 case AMDGPU_INFO_TIMESTAMP:
291 ui64 = amdgpu_asic_get_gpu_clock_counter(adev);
292 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
293 case AMDGPU_INFO_FW_VERSION: {
294 struct drm_amdgpu_info_firmware fw_info;
295
296 /* We only support one instance of each IP block right now. */
297 if (info->query_fw.ip_instance != 0)
298 return -EINVAL;
299
300 switch (info->query_fw.fw_type) {
301 case AMDGPU_INFO_FW_VCE:
302 fw_info.ver = adev->vce.fw_version;
303 fw_info.feature = adev->vce.fb_version;
304 break;
305 case AMDGPU_INFO_FW_UVD:
306 fw_info.ver = 0;
307 fw_info.feature = 0;
308 break;
309 case AMDGPU_INFO_FW_GMC:
310 fw_info.ver = adev->mc.fw_version;
311 fw_info.feature = 0;
312 break;
313 case AMDGPU_INFO_FW_GFX_ME:
314 fw_info.ver = adev->gfx.me_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +0800315 fw_info.feature = adev->gfx.me_feature_version;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400316 break;
317 case AMDGPU_INFO_FW_GFX_PFP:
318 fw_info.ver = adev->gfx.pfp_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +0800319 fw_info.feature = adev->gfx.pfp_feature_version;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400320 break;
321 case AMDGPU_INFO_FW_GFX_CE:
322 fw_info.ver = adev->gfx.ce_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +0800323 fw_info.feature = adev->gfx.ce_feature_version;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400324 break;
325 case AMDGPU_INFO_FW_GFX_RLC:
326 fw_info.ver = adev->gfx.rlc_fw_version;
Jammy Zhou351643d2015-08-04 10:43:50 +0800327 fw_info.feature = adev->gfx.rlc_feature_version;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400328 break;
329 case AMDGPU_INFO_FW_GFX_MEC:
Jammy Zhou351643d2015-08-04 10:43:50 +0800330 if (info->query_fw.index == 0) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400331 fw_info.ver = adev->gfx.mec_fw_version;
Jammy Zhou351643d2015-08-04 10:43:50 +0800332 fw_info.feature = adev->gfx.mec_feature_version;
333 } else if (info->query_fw.index == 1) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400334 fw_info.ver = adev->gfx.mec2_fw_version;
Jammy Zhou351643d2015-08-04 10:43:50 +0800335 fw_info.feature = adev->gfx.mec2_feature_version;
336 } else
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400337 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400338 break;
339 case AMDGPU_INFO_FW_SMC:
340 fw_info.ver = adev->pm.fw_version;
341 fw_info.feature = 0;
342 break;
343 case AMDGPU_INFO_FW_SDMA:
344 if (info->query_fw.index >= 2)
345 return -EINVAL;
346 fw_info.ver = adev->sdma[info->query_fw.index].fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +0800347 fw_info.feature = adev->sdma[info->query_fw.index].feature_version;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400348 break;
349 default:
350 return -EINVAL;
351 }
352 return copy_to_user(out, &fw_info,
353 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
354 }
355 case AMDGPU_INFO_NUM_BYTES_MOVED:
356 ui64 = atomic64_read(&adev->num_bytes_moved);
357 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
358 case AMDGPU_INFO_VRAM_USAGE:
359 ui64 = atomic64_read(&adev->vram_usage);
360 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
361 case AMDGPU_INFO_VIS_VRAM_USAGE:
362 ui64 = atomic64_read(&adev->vram_vis_usage);
363 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
364 case AMDGPU_INFO_GTT_USAGE:
365 ui64 = atomic64_read(&adev->gtt_usage);
366 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
367 case AMDGPU_INFO_GDS_CONFIG: {
368 struct drm_amdgpu_info_gds gds_info;
369
Alex Deucherc92b90c2015-04-30 11:47:03 -0400370 memset(&gds_info, 0, sizeof(gds_info));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400371 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
372 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
373 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
374 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
375 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
376 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
377 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
378 return copy_to_user(out, &gds_info,
379 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
380 }
381 case AMDGPU_INFO_VRAM_GTT: {
382 struct drm_amdgpu_info_vram_gtt vram_gtt;
383
384 vram_gtt.vram_size = adev->mc.real_vram_size;
385 vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
386 vram_gtt.vram_cpu_accessible_size -= adev->vram_pin_size;
387 vram_gtt.gtt_size = adev->mc.gtt_size;
388 vram_gtt.gtt_size -= adev->gart_pin_size;
389 return copy_to_user(out, &vram_gtt,
390 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
391 }
392 case AMDGPU_INFO_READ_MMR_REG: {
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300393 unsigned n, alloc_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400394 uint32_t *regs;
395 unsigned se_num = (info->read_mmr_reg.instance >>
396 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
397 AMDGPU_INFO_MMR_SE_INDEX_MASK;
398 unsigned sh_num = (info->read_mmr_reg.instance >>
399 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
400 AMDGPU_INFO_MMR_SH_INDEX_MASK;
401
402 /* set full masks if the userspace set all bits
403 * in the bitfields */
404 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
405 se_num = 0xffffffff;
406 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
407 sh_num = 0xffffffff;
408
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300409 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400410 if (!regs)
411 return -ENOMEM;
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300412 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400413
414 for (i = 0; i < info->read_mmr_reg.count; i++)
415 if (amdgpu_asic_read_register(adev, se_num, sh_num,
416 info->read_mmr_reg.dword_offset + i,
417 &regs[i])) {
418 DRM_DEBUG_KMS("unallowed offset %#x\n",
419 info->read_mmr_reg.dword_offset + i);
420 kfree(regs);
421 return -EFAULT;
422 }
423 n = copy_to_user(out, regs, min(size, alloc_size));
424 kfree(regs);
425 return n ? -EFAULT : 0;
426 }
427 case AMDGPU_INFO_DEV_INFO: {
Dan Carpenterc193fa912015-07-28 18:51:29 +0300428 struct drm_amdgpu_info_device dev_info = {};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400429 struct amdgpu_cu_info cu_info;
430
431 dev_info.device_id = dev->pdev->device;
432 dev_info.chip_rev = adev->rev_id;
433 dev_info.external_rev = adev->external_rev_id;
434 dev_info.pci_rev = dev->pdev->revision;
435 dev_info.family = adev->family;
436 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
437 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
438 /* return all clocks in KHz */
439 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800440 if (adev->pm.dpm_enabled) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400441 dev_info.max_engine_clock =
442 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800443 dev_info.max_memory_clock =
444 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk * 10;
445 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400446 dev_info.max_engine_clock = adev->pm.default_sclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800447 dev_info.max_memory_clock = adev->pm.default_mclk * 10;
448 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400449 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
450 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
451 adev->gfx.config.max_shader_engines;
452 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
453 dev_info._pad = 0;
454 dev_info.ids_flags = 0;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800455 if (adev->flags & AMD_IS_APU)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400456 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
457 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
Jammy Zhou02b70c82015-05-12 22:46:45 +0800458 dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
Christian Königc548b342015-08-07 20:22:40 +0200459 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400460 dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
461 AMDGPU_GPU_PAGE_SIZE;
462 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
463
464 amdgpu_asic_get_cu_info(adev, &cu_info);
465 dev_info.cu_active_number = cu_info.number;
466 dev_info.cu_ao_mask = cu_info.ao_cu_mask;
Ken Wanga101a892015-06-03 17:47:54 +0800467 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468 memcpy(&dev_info.cu_bitmap[0], &cu_info.bitmap[0], sizeof(cu_info.bitmap));
Ken Wang81c59f52015-06-03 21:02:01 +0800469 dev_info.vram_type = adev->mc.vram_type;
470 dev_info.vram_bit_width = adev->mc.vram_width;
Leo Liufa927542015-07-13 12:46:23 -0400471 dev_info.vce_harvest_config = adev->vce.harvest_config;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400472
473 return copy_to_user(out, &dev_info,
474 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
475 }
476 default:
477 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
478 return -EINVAL;
479 }
480 return 0;
481}
482
483
484/*
485 * Outdated mess for old drm with Xorg being in charge (void function now).
486 */
487/**
488 * amdgpu_driver_firstopen_kms - drm callback for last close
489 *
490 * @dev: drm dev pointer
491 *
492 * Switch vga switcheroo state after last close (all asics).
493 */
494void amdgpu_driver_lastclose_kms(struct drm_device *dev)
495{
496 vga_switcheroo_process_delayed_switch();
497}
498
499/**
500 * amdgpu_driver_open_kms - drm callback for open
501 *
502 * @dev: drm dev pointer
503 * @file_priv: drm file
504 *
505 * On device open, init vm on cayman+ (all asics).
506 * Returns 0 on success, error on failure.
507 */
508int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
509{
510 struct amdgpu_device *adev = dev->dev_private;
511 struct amdgpu_fpriv *fpriv;
512 int r;
513
514 file_priv->driver_priv = NULL;
515
516 r = pm_runtime_get_sync(dev->dev);
517 if (r < 0)
518 return r;
519
520 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
521 if (unlikely(!fpriv))
522 return -ENOMEM;
523
524 r = amdgpu_vm_init(adev, &fpriv->vm);
525 if (r)
526 goto error_free;
527
528 mutex_init(&fpriv->bo_list_lock);
529 idr_init(&fpriv->bo_list_handles);
530
Christian Königefd4ccb2015-08-04 16:20:31 +0200531 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400532
533 file_priv->driver_priv = fpriv;
534
535 pm_runtime_mark_last_busy(dev->dev);
536 pm_runtime_put_autosuspend(dev->dev);
537 return 0;
538
539error_free:
540 kfree(fpriv);
541
542 return r;
543}
544
545/**
546 * amdgpu_driver_postclose_kms - drm callback for post close
547 *
548 * @dev: drm dev pointer
549 * @file_priv: drm file
550 *
551 * On device post close, tear down vm on cayman+ (all asics).
552 */
553void amdgpu_driver_postclose_kms(struct drm_device *dev,
554 struct drm_file *file_priv)
555{
556 struct amdgpu_device *adev = dev->dev_private;
557 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
558 struct amdgpu_bo_list *list;
559 int handle;
560
561 if (!fpriv)
562 return;
563
Christian König02537d62015-08-25 15:05:20 +0200564 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
565
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400566 amdgpu_vm_fini(adev, &fpriv->vm);
567
568 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
569 amdgpu_bo_list_free(list);
570
571 idr_destroy(&fpriv->bo_list_handles);
572 mutex_destroy(&fpriv->bo_list_lock);
573
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400574 kfree(fpriv);
575 file_priv->driver_priv = NULL;
576}
577
578/**
579 * amdgpu_driver_preclose_kms - drm callback for pre close
580 *
581 * @dev: drm dev pointer
582 * @file_priv: drm file
583 *
584 * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
585 * (all asics).
586 */
587void amdgpu_driver_preclose_kms(struct drm_device *dev,
588 struct drm_file *file_priv)
589{
590 struct amdgpu_device *adev = dev->dev_private;
591
592 amdgpu_uvd_free_handles(adev, file_priv);
593 amdgpu_vce_free_handles(adev, file_priv);
594}
595
596/*
597 * VBlank related functions.
598 */
599/**
600 * amdgpu_get_vblank_counter_kms - get frame count
601 *
602 * @dev: drm dev pointer
603 * @crtc: crtc to get the frame count from
604 *
605 * Gets the frame count on the requested crtc (all asics).
606 * Returns frame count on success, -EINVAL on failure.
607 */
608u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc)
609{
610 struct amdgpu_device *adev = dev->dev_private;
611
612 if (crtc < 0 || crtc >= adev->mode_info.num_crtc) {
613 DRM_ERROR("Invalid crtc %d\n", crtc);
614 return -EINVAL;
615 }
616
617 return amdgpu_display_vblank_get_counter(adev, crtc);
618}
619
620/**
621 * amdgpu_enable_vblank_kms - enable vblank interrupt
622 *
623 * @dev: drm dev pointer
624 * @crtc: crtc to enable vblank interrupt for
625 *
626 * Enable the interrupt on the requested crtc (all asics).
627 * Returns 0 on success, -EINVAL on failure.
628 */
629int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc)
630{
631 struct amdgpu_device *adev = dev->dev_private;
632 int idx = amdgpu_crtc_idx_to_irq_type(adev, crtc);
633
634 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
635}
636
637/**
638 * amdgpu_disable_vblank_kms - disable vblank interrupt
639 *
640 * @dev: drm dev pointer
641 * @crtc: crtc to disable vblank interrupt for
642 *
643 * Disable the interrupt on the requested crtc (all asics).
644 */
645void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc)
646{
647 struct amdgpu_device *adev = dev->dev_private;
648 int idx = amdgpu_crtc_idx_to_irq_type(adev, crtc);
649
650 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
651}
652
653/**
654 * amdgpu_get_vblank_timestamp_kms - get vblank timestamp
655 *
656 * @dev: drm dev pointer
657 * @crtc: crtc to get the timestamp for
658 * @max_error: max error
659 * @vblank_time: time value
660 * @flags: flags passed to the driver
661 *
662 * Gets the timestamp on the requested crtc based on the
663 * scanout position. (all asics).
664 * Returns postive status flags on success, negative error on failure.
665 */
666int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
667 int *max_error,
668 struct timeval *vblank_time,
669 unsigned flags)
670{
671 struct drm_crtc *drmcrtc;
672 struct amdgpu_device *adev = dev->dev_private;
673
674 if (crtc < 0 || crtc >= dev->num_crtcs) {
675 DRM_ERROR("Invalid crtc %d\n", crtc);
676 return -EINVAL;
677 }
678
679 /* Get associated drm_crtc: */
680 drmcrtc = &adev->mode_info.crtcs[crtc]->base;
681
682 /* Helper routine in DRM core does all the work: */
683 return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
684 vblank_time, flags,
Ville Syrjäläeba1f352015-09-14 22:43:43 +0300685 &drmcrtc->hwmode);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400686}
687
688const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
689 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
690 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
691 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
692 /* KMS */
693 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
694 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
695 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
696 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
697 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
698 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
699 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
700 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
701 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
702};
703int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);