blob: 446cdcd9b7f5dd24e3683dec94fb0082792cbcf6 [file] [log] [blame]
Scott Wooda1110652010-02-25 18:09:45 -06001/*
2 * Performance event support - PowerPC classic/server specific definitions.
3 *
4 * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#include <linux/types.h>
13#include <asm/hw_irq.h>
Sukadev Bhattiprolu1c53a272013-01-22 22:24:54 -080014#include <linux/device.h>
Michael Ellerman8d7c55d2013-07-23 18:07:45 +100015#include <uapi/asm/perf_event.h>
Scott Wooda1110652010-02-25 18:09:45 -060016
Anshuman Khandual5f6d0382014-03-14 16:00:27 +110017/* Update perf_event_print_debug() if this changes */
Scott Wooda1110652010-02-25 18:09:45 -060018#define MAX_HWEVENTS 8
19#define MAX_EVENT_ALTERNATIVES 8
20#define MAX_LIMITED_HWCOUNTERS 2
21
Michael Ellerman8abd8182014-07-23 21:12:37 +100022struct perf_event;
23
Scott Wooda1110652010-02-25 18:09:45 -060024/*
25 * This struct provides the constants and functions needed to
26 * describe the PMU on a particular POWER-family CPU.
27 */
28struct power_pmu {
29 const char *name;
30 int n_counter;
31 int max_alternatives;
32 unsigned long add_fields;
33 unsigned long test_adder;
34 int (*compute_mmcr)(u64 events[], int n_ev,
Michael Ellerman8abd8182014-07-23 21:12:37 +100035 unsigned int hwc[], unsigned long mmcr[],
36 struct perf_event *pevents[]);
Scott Wooda1110652010-02-25 18:09:45 -060037 int (*get_constraint)(u64 event_id, unsigned long *mskp,
38 unsigned long *valp);
39 int (*get_alternatives)(u64 event_id, unsigned int flags,
40 u64 alt[]);
Madhavan Srinivasan79e96f82017-04-11 07:21:06 +053041 void (*get_mem_data_src)(union perf_mem_data_src *dsrc,
42 u32 flags, struct pt_regs *regs);
Anshuman Khandual5afc9b522013-04-22 19:42:42 +000043 u64 (*bhrb_filter_map)(u64 branch_sample_type);
44 void (*config_bhrb)(u64 pmu_bhrb_filter);
Scott Wooda1110652010-02-25 18:09:45 -060045 void (*disable_pmc)(unsigned int pmc, unsigned long mmcr[]);
46 int (*limited_pmc_event)(u64 event_id);
47 u32 flags;
Sukadev Bhattiprolu1c53a272013-01-22 22:24:54 -080048 const struct attribute_group **attr_groups;
Scott Wooda1110652010-02-25 18:09:45 -060049 int n_generic;
50 int *generic_events;
51 int (*cache_events)[PERF_COUNT_HW_CACHE_MAX]
52 [PERF_COUNT_HW_CACHE_OP_MAX]
53 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Anshuman Khandual5afc9b522013-04-22 19:42:42 +000054
55 /* BHRB entries in the PMU */
56 int bhrb_nr;
Scott Wooda1110652010-02-25 18:09:45 -060057};
58
59/*
60 * Values for power_pmu.flags
61 */
Anshuman Khandual6f79cb82012-11-19 01:11:46 +000062#define PPMU_LIMITED_PMC5_6 0x00000001 /* PMC5/6 have limited function */
63#define PPMU_ALT_SIPR 0x00000002 /* uses alternate posn for SIPR/HV */
64#define PPMU_NO_SIPR 0x00000004 /* no SIPR/HV in MMCRA at all */
65#define PPMU_NO_CONT_SAMPLING 0x00000008 /* no continuous sampling */
66#define PPMU_SIAR_VALID 0x00000010 /* Processor has SIAR Valid bit */
Michael Ellerman7a786832013-04-25 19:28:23 +000067#define PPMU_HAS_SSLOT 0x00000020 /* Has sampled slot in MMCRA */
Michael Ellerman8f61aa32013-04-25 19:28:27 +000068#define PPMU_HAS_SIER 0x00000040 /* Has SIER */
Joel Stanley4d9690d2014-07-08 16:08:21 +093069#define PPMU_ARCH_207S 0x00000080 /* PMC is architecture v2.07S */
Madhavan Srinivasan27593d72017-01-18 09:12:56 +053070#define PPMU_NO_SIAR 0x00000100 /* Do not use SIAR */
Scott Wooda1110652010-02-25 18:09:45 -060071
72/*
73 * Values for flags to get_alternatives()
74 */
75#define PPMU_LIMITED_PMC_OK 1 /* can put this on a limited PMC */
76#define PPMU_LIMITED_PMC_REQD 2 /* have to put this on a limited PMC */
77#define PPMU_ONLY_COUNT_RUN 4 /* only counting in run state */
78
79extern int register_power_pmu(struct power_pmu *);
80
81struct pt_regs;
82extern unsigned long perf_misc_flags(struct pt_regs *regs);
83extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
Anshuman Khandual3925f462013-04-22 19:42:44 +000084extern unsigned long int read_bhrb(int n);
Scott Wooda1110652010-02-25 18:09:45 -060085
Scott Wooda1110652010-02-25 18:09:45 -060086/*
87 * Only override the default definitions in include/linux/perf_event.h
88 * if we have hardware PMU support.
89 */
90#ifdef CONFIG_PPC_PERF_CTRS
91#define perf_misc_flags(regs) perf_misc_flags(regs)
92#endif
93
94/*
95 * The power_pmu.get_constraint function returns a 32/64-bit value and
96 * a 32/64-bit mask that express the constraints between this event_id and
97 * other events.
98 *
99 * The value and mask are divided up into (non-overlapping) bitfields
100 * of three different types:
101 *
102 * Select field: this expresses the constraint that some set of bits
103 * in MMCR* needs to be set to a specific value for this event_id. For a
104 * select field, the mask contains 1s in every bit of the field, and
105 * the value contains a unique value for each possible setting of the
106 * MMCR* bits. The constraint checking code will ensure that two events
107 * that set the same field in their masks have the same value in their
108 * value dwords.
109 *
110 * Add field: this expresses the constraint that there can be at most
111 * N events in a particular class. A field of k bits can be used for
112 * N <= 2^(k-1) - 1. The mask has the most significant bit of the field
113 * set (and the other bits 0), and the value has only the least significant
114 * bit of the field set. In addition, the 'add_fields' and 'test_adder'
115 * in the struct power_pmu for this processor come into play. The
116 * add_fields value contains 1 in the LSB of the field, and the
117 * test_adder contains 2^(k-1) - 1 - N in the field.
118 *
119 * NAND field: this expresses the constraint that you may not have events
120 * in all of a set of classes. (For example, on PPC970, you can't select
121 * events from the FPU, ISU and IDU simultaneously, although any two are
122 * possible.) For N classes, the field is N+1 bits wide, and each class
123 * is assigned one bit from the least-significant N bits. The mask has
124 * only the most-significant bit set, and the value has only the bit
125 * for the event_id's class set. The test_adder has the least significant
126 * bit set in the field.
127 *
128 * If an event_id is not subject to the constraint expressed by a particular
129 * field, then it will have 0 in both the mask and value for that field.
130 */
Sukadev Bhattiprolu1c53a272013-01-22 22:24:54 -0800131
132extern ssize_t power_events_sysfs_show(struct device *dev,
133 struct device_attribute *attr, char *page);
134
135/*
136 * EVENT_VAR() is same as PMU_EVENT_VAR with a suffix.
137 *
138 * Having a suffix allows us to have aliases in sysfs - eg: the generic
139 * event 'cpu-cycles' can have two entries in sysfs: 'cpu-cycles' and
140 * 'PM_CYC' where the latter is the name by which the event is known in
141 * POWER CPU specification.
Sukadev Bhattiprolue0728b52016-01-11 14:55:26 -0800142 *
143 * Similarly, some hardware and cache events use the same event code. Eg.
144 * on POWER8, both "cache-references" and "L1-dcache-loads" events refer
145 * to the same event, PM_LD_REF_L1. The suffix, allows us to have two
146 * sysfs objects for the same event and thus two entries/aliases in sysfs.
Sukadev Bhattiprolu1c53a272013-01-22 22:24:54 -0800147 */
148#define EVENT_VAR(_id, _suffix) event_attr_##_id##_suffix
Sukadev Bhattiproluf2b43672013-02-05 15:04:49 -0800149#define EVENT_PTR(_id, _suffix) &EVENT_VAR(_id, _suffix).attr.attr
Sukadev Bhattiprolu1c53a272013-01-22 22:24:54 -0800150
151#define EVENT_ATTR(_name, _id, _suffix) \
Sukadev Bhattiprolud4969e22016-01-11 14:55:25 -0800152 PMU_EVENT_ATTR(_name, EVENT_VAR(_id, _suffix), _id, \
Sukadev Bhattiprolu1c53a272013-01-22 22:24:54 -0800153 power_events_sysfs_show)
154
155#define GENERIC_EVENT_ATTR(_name, _id) EVENT_ATTR(_name, _id, _g)
156#define GENERIC_EVENT_PTR(_id) EVENT_PTR(_id, _g)
Sukadev Bhattiprolu886c3b22013-01-22 22:25:29 -0800157
Sukadev Bhattiprolue0728b52016-01-11 14:55:26 -0800158#define CACHE_EVENT_ATTR(_name, _id) EVENT_ATTR(_name, _id, _c)
159#define CACHE_EVENT_PTR(_id) EVENT_PTR(_id, _c)
160
Runzhen Wangcfe0d8b2013-06-28 16:14:57 +0800161#define POWER_EVENT_ATTR(_name, _id) EVENT_ATTR(_name, _id, _p)
Sukadev Bhattiprolu886c3b22013-01-22 22:25:29 -0800162#define POWER_EVENT_PTR(_id) EVENT_PTR(_id, _p)