blob: 052a9c4ebb9228fe4f7fb12f78e9f7d56f2a0eac [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080030
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040031#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040032
Sujith394cf0a2009-02-09 13:26:54 +053033#define ATHEROS_VENDOR_ID 0x168c
34#define AR5416_DEVID_PCI 0x0023
35#define AR5416_DEVID_PCIE 0x0024
36#define AR9160_DEVID_PCI 0x0027
37#define AR9280_DEVID_PCI 0x0029
38#define AR9280_DEVID_PCIE 0x002a
39#define AR9285_DEVID_PCIE 0x002b
40#define AR5416_AR9100_DEVID 0x000b
41#define AR_SUBVENDOR_ID_NOG 0x0e11
42#define AR_SUBVENDOR_ID_NEW_A 0x7065
43#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070044
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053045#define AR5416_DEVID_AR9287_PCI 0x002D
46#define AR5416_DEVID_AR9287_PCIE 0x002E
47
Sujith394cf0a2009-02-09 13:26:54 +053048/* Register read/write primitives */
David S. Miller2d6a5e92009-03-17 15:01:30 -070049#define REG_WRITE(_ah, _reg, _val) ath9k_iowrite32((_ah), (_reg), (_val))
50#define REG_READ(_ah, _reg) ath9k_ioread32((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070051
Sujith394cf0a2009-02-09 13:26:54 +053052#define SM(_v, _f) (((_v) << _f##_S) & _f)
53#define MS(_v, _f) (((_v) & _f) >> _f##_S)
54#define REG_RMW(_a, _r, _set, _clr) \
55 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
56#define REG_RMW_FIELD(_a, _r, _f, _v) \
57 REG_WRITE(_a, _r, \
58 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
59#define REG_SET_BIT(_a, _r, _f) \
60 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
61#define REG_CLR_BIT(_a, _r, _f) \
62 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070063
Sujith394cf0a2009-02-09 13:26:54 +053064#define DO_DELAY(x) do { \
65 if ((++(x) % 64) == 0) \
66 udelay(1); \
67 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068
Sujith394cf0a2009-02-09 13:26:54 +053069#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
70 int r; \
71 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
72 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
73 INI_RA((iniarray), r, (column))); \
74 DO_DELAY(regWr); \
75 } \
76 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077
Sujith394cf0a2009-02-09 13:26:54 +053078#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
79#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
80#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
81#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
82#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
83#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084
Sujith394cf0a2009-02-09 13:26:54 +053085#define AR_GPIOD_MASK 0x00001FFF
86#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070087
Sujith394cf0a2009-02-09 13:26:54 +053088#define BASE_ACTIVATE_DELAY 100
89#define RTC_PLL_SETTLE_DELAY 1000
90#define COEF_SCALE_S 24
91#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070092
Sujith394cf0a2009-02-09 13:26:54 +053093#define ATH9K_ANTENNA0_CHAINMASK 0x1
94#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095
Sujith394cf0a2009-02-09 13:26:54 +053096#define ATH9K_NUM_DMA_DEBUG_REGS 8
97#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070098
Sujith394cf0a2009-02-09 13:26:54 +053099#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530100#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200101#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530102#define AH_TIME_QUANTUM 10
103#define AR_KEYTABLE_SIZE 128
104#define POWER_UP_TIME 200000
105#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700106
Sujith394cf0a2009-02-09 13:26:54 +0530107#define CAB_TIMEOUT_VAL 10
108#define BEACON_TIMEOUT_VAL 10
109#define MIN_BEACON_TIMEOUT_VAL 1
110#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700111
Sujith394cf0a2009-02-09 13:26:54 +0530112#define INIT_CONFIG_STATUS 0x00000000
113#define INIT_RSSI_THR 0x00000700
114#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700115
Sujith394cf0a2009-02-09 13:26:54 +0530116#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700117
Sujith394cf0a2009-02-09 13:26:54 +0530118enum wireless_mode {
119 ATH9K_MODE_11A = 0,
Luis R. Rodriguezb9b6e152009-07-14 20:14:03 -0400120 ATH9K_MODE_11G,
121 ATH9K_MODE_11NA_HT20,
122 ATH9K_MODE_11NG_HT20,
123 ATH9K_MODE_11NA_HT40PLUS,
124 ATH9K_MODE_11NA_HT40MINUS,
125 ATH9K_MODE_11NG_HT40PLUS,
126 ATH9K_MODE_11NG_HT40MINUS,
127 ATH9K_MODE_MAX,
Sujith394cf0a2009-02-09 13:26:54 +0530128};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129
Sujith1cf68732009-08-13 09:34:32 +0530130enum ath9k_ant_setting {
131 ATH9K_ANT_VARIABLE = 0,
132 ATH9K_ANT_FIXED_A,
133 ATH9K_ANT_FIXED_B
134};
135
Sujith394cf0a2009-02-09 13:26:54 +0530136enum ath9k_hw_caps {
Sujithbdbdf462009-03-30 15:28:22 +0530137 ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
138 ATH9K_HW_CAP_MIC_CKIP = BIT(1),
139 ATH9K_HW_CAP_MIC_TKIP = BIT(2),
140 ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
141 ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
142 ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
143 ATH9K_HW_CAP_VEOL = BIT(6),
144 ATH9K_HW_CAP_BSSIDMASK = BIT(7),
145 ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
146 ATH9K_HW_CAP_HT = BIT(9),
147 ATH9K_HW_CAP_GTT = BIT(10),
148 ATH9K_HW_CAP_FASTCC = BIT(11),
149 ATH9K_HW_CAP_RFSILENT = BIT(12),
150 ATH9K_HW_CAP_CST = BIT(13),
151 ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
152 ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
153 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
Sujith394cf0a2009-02-09 13:26:54 +0530154};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700155
Sujith394cf0a2009-02-09 13:26:54 +0530156enum ath9k_capability_type {
157 ATH9K_CAP_CIPHER = 0,
158 ATH9K_CAP_TKIP_MIC,
159 ATH9K_CAP_TKIP_SPLIT,
Sujith394cf0a2009-02-09 13:26:54 +0530160 ATH9K_CAP_DIVERSITY,
161 ATH9K_CAP_TXPOW,
Sujith394cf0a2009-02-09 13:26:54 +0530162 ATH9K_CAP_MCAST_KEYSRCH,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530163 ATH9K_CAP_DS
Sujith394cf0a2009-02-09 13:26:54 +0530164};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700165
Sujith394cf0a2009-02-09 13:26:54 +0530166struct ath9k_hw_capabilities {
167 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
168 DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
169 u16 total_queues;
170 u16 keycache_size;
171 u16 low_5ghz_chan, high_5ghz_chan;
172 u16 low_2ghz_chan, high_2ghz_chan;
Sujith394cf0a2009-02-09 13:26:54 +0530173 u16 rts_aggr_limit;
174 u8 tx_chainmask;
175 u8 rx_chainmask;
176 u16 tx_triglevel_max;
177 u16 reg_cap;
178 u8 num_gpio_pins;
179 u8 num_antcfg_2ghz;
180 u8 num_antcfg_5ghz;
181};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700182
Sujith394cf0a2009-02-09 13:26:54 +0530183struct ath9k_ops_config {
184 int dma_beacon_response_time;
185 int sw_beacon_response_time;
186 int additional_swba_backoff;
187 int ack_6mb;
188 int cwm_ignore_extcca;
189 u8 pcie_powersave_enable;
Sujith394cf0a2009-02-09 13:26:54 +0530190 u8 pcie_clock_req;
191 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530192 u8 analog_shiftreg;
193 u8 ht_enable;
194 u32 ofdm_trig_low;
195 u32 ofdm_trig_high;
196 u32 cck_trig_high;
197 u32 cck_trig_low;
198 u32 enable_ani;
Sujith1cf68732009-08-13 09:34:32 +0530199 enum ath9k_ant_setting diversity_control;
Sujith394cf0a2009-02-09 13:26:54 +0530200 u16 antenna_switch_swap;
201 int serialize_regmode;
Sujith0ef1f162009-03-30 15:28:35 +0530202 bool intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530203#define SPUR_DISABLE 0
204#define SPUR_ENABLE_IOCTL 1
205#define SPUR_ENABLE_EEPROM 2
206#define AR_EEPROM_MODAL_SPURS 5
207#define AR_SPUR_5413_1 1640
208#define AR_SPUR_5413_2 1200
209#define AR_NO_SPUR 0x8000
210#define AR_BASE_FREQ_2GHZ 2300
211#define AR_BASE_FREQ_5GHZ 4900
212#define AR_SPUR_FEEQ_BOUND_HT40 19
213#define AR_SPUR_FEEQ_BOUND_HT20 10
214 int spurmode;
215 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
216};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700217
Sujith394cf0a2009-02-09 13:26:54 +0530218enum ath9k_int {
219 ATH9K_INT_RX = 0x00000001,
220 ATH9K_INT_RXDESC = 0x00000002,
221 ATH9K_INT_RXNOFRM = 0x00000008,
222 ATH9K_INT_RXEOL = 0x00000010,
223 ATH9K_INT_RXORN = 0x00000020,
224 ATH9K_INT_TX = 0x00000040,
225 ATH9K_INT_TXDESC = 0x00000080,
226 ATH9K_INT_TIM_TIMER = 0x00000100,
227 ATH9K_INT_TXURN = 0x00000800,
228 ATH9K_INT_MIB = 0x00001000,
229 ATH9K_INT_RXPHY = 0x00004000,
230 ATH9K_INT_RXKCM = 0x00008000,
231 ATH9K_INT_SWBA = 0x00010000,
232 ATH9K_INT_BMISS = 0x00040000,
233 ATH9K_INT_BNR = 0x00100000,
234 ATH9K_INT_TIM = 0x00200000,
235 ATH9K_INT_DTIM = 0x00400000,
236 ATH9K_INT_DTIMSYNC = 0x00800000,
237 ATH9K_INT_GPIO = 0x01000000,
238 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530239 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530240 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530241 ATH9K_INT_CST = 0x10000000,
242 ATH9K_INT_GTT = 0x20000000,
243 ATH9K_INT_FATAL = 0x40000000,
244 ATH9K_INT_GLOBAL = 0x80000000,
245 ATH9K_INT_BMISC = ATH9K_INT_TIM |
246 ATH9K_INT_DTIM |
247 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530248 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530249 ATH9K_INT_CABEND,
250 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
251 ATH9K_INT_RXDESC |
252 ATH9K_INT_RXEOL |
253 ATH9K_INT_RXORN |
254 ATH9K_INT_TXURN |
255 ATH9K_INT_TXDESC |
256 ATH9K_INT_MIB |
257 ATH9K_INT_RXPHY |
258 ATH9K_INT_RXKCM |
259 ATH9K_INT_SWBA |
260 ATH9K_INT_BMISS |
261 ATH9K_INT_GPIO,
262 ATH9K_INT_NOCARD = 0xffffffff
263};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700264
Sujith394cf0a2009-02-09 13:26:54 +0530265#define CHANNEL_CW_INT 0x00002
266#define CHANNEL_CCK 0x00020
267#define CHANNEL_OFDM 0x00040
268#define CHANNEL_2GHZ 0x00080
269#define CHANNEL_5GHZ 0x00100
270#define CHANNEL_PASSIVE 0x00200
271#define CHANNEL_DYN 0x00400
272#define CHANNEL_HALF 0x04000
273#define CHANNEL_QUARTER 0x08000
274#define CHANNEL_HT20 0x10000
275#define CHANNEL_HT40PLUS 0x20000
276#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700277
Sujith394cf0a2009-02-09 13:26:54 +0530278#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
279#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
280#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
281#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
282#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
283#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
284#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
285#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
286#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
287#define CHANNEL_ALL \
288 (CHANNEL_OFDM| \
289 CHANNEL_CCK| \
290 CHANNEL_2GHZ | \
291 CHANNEL_5GHZ | \
292 CHANNEL_HT20 | \
293 CHANNEL_HT40PLUS | \
294 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700295
Sujith394cf0a2009-02-09 13:26:54 +0530296struct ath9k_channel {
297 struct ieee80211_channel *chan;
298 u16 channel;
299 u32 channelFlags;
300 u32 chanmode;
301 int32_t CalValid;
302 bool oneTimeCalsDone;
303 int8_t iCoff;
304 int8_t qCoff;
305 int16_t rawNoiseFloor;
306};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700307
Sujith394cf0a2009-02-09 13:26:54 +0530308#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
309 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
310 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
311 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
312#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
313#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
314#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530315#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
316#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
317#define IS_CHAN_A_5MHZ_SPACED(_c) \
318 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
319 (((_c)->channel % 20) != 0) && \
320 (((_c)->channel % 10) != 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700321
Sujith394cf0a2009-02-09 13:26:54 +0530322/* These macros check chanmode and not channelFlags */
323#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
324#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
325 ((_c)->chanmode == CHANNEL_G_HT20))
326#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
327 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
328 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
329 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
330#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700331
Sujith394cf0a2009-02-09 13:26:54 +0530332enum ath9k_power_mode {
333 ATH9K_PM_AWAKE = 0,
334 ATH9K_PM_FULL_SLEEP,
335 ATH9K_PM_NETWORK_SLEEP,
336 ATH9K_PM_UNDEFINED
337};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700338
Sujith394cf0a2009-02-09 13:26:54 +0530339enum ath9k_tp_scale {
340 ATH9K_TP_SCALE_MAX = 0,
341 ATH9K_TP_SCALE_50,
342 ATH9K_TP_SCALE_25,
343 ATH9K_TP_SCALE_12,
344 ATH9K_TP_SCALE_MIN
345};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700346
Sujith394cf0a2009-02-09 13:26:54 +0530347enum ser_reg_mode {
348 SER_REG_MODE_OFF = 0,
349 SER_REG_MODE_ON = 1,
350 SER_REG_MODE_AUTO = 2,
351};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700352
Sujith394cf0a2009-02-09 13:26:54 +0530353struct ath9k_beacon_state {
354 u32 bs_nexttbtt;
355 u32 bs_nextdtim;
356 u32 bs_intval;
357#define ATH9K_BEACON_PERIOD 0x0000ffff
358#define ATH9K_BEACON_ENA 0x00800000
359#define ATH9K_BEACON_RESET_TSF 0x01000000
Sujith4af9cf42009-02-12 10:06:47 +0530360#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530361 u32 bs_dtimperiod;
362 u16 bs_cfpperiod;
363 u16 bs_cfpmaxduration;
364 u32 bs_cfpnext;
365 u16 bs_timoffset;
366 u16 bs_bmissthreshold;
367 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530368 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530369};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700370
Sujith394cf0a2009-02-09 13:26:54 +0530371struct chan_centers {
372 u16 synth_center;
373 u16 ctl_center;
374 u16 ext_center;
375};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700376
Sujith394cf0a2009-02-09 13:26:54 +0530377enum {
378 ATH9K_RESET_POWER_ON,
379 ATH9K_RESET_WARM,
380 ATH9K_RESET_COLD,
381};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700382
Sujithd535a422009-02-09 13:27:06 +0530383struct ath9k_hw_version {
384 u32 magic;
385 u16 devid;
386 u16 subvendorid;
387 u32 macVersion;
388 u16 macRev;
389 u16 phyRev;
390 u16 analog5GhzRev;
391 u16 analog2GhzRev;
392};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700393
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530394/* Generic TSF timer definitions */
395
396#define ATH_MAX_GEN_TIMER 16
397
398#define AR_GENTMR_BIT(_index) (1 << (_index))
399
400/*
401 * Using de Bruijin sequence to to look up 1's index in a 32 bit number
402 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
403 */
404#define debruijn32 0x077CB531UL
405
406struct ath_gen_timer_configuration {
407 u32 next_addr;
408 u32 period_addr;
409 u32 mode_addr;
410 u32 mode_mask;
411};
412
413struct ath_gen_timer {
414 void (*trigger)(void *arg);
415 void (*overflow)(void *arg);
416 void *arg;
417 u8 index;
418};
419
420struct ath_gen_timer_table {
421 u32 gen_timer_index[32];
422 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
423 union {
424 unsigned long timer_bits;
425 u16 val;
426 } timer_mask;
427};
428
Sujithcbe61d82009-02-09 13:27:12 +0530429struct ath_hw {
Sujith394cf0a2009-02-09 13:26:54 +0530430 struct ath_softc *ah_sc;
Sujithcbe61d82009-02-09 13:27:12 +0530431 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530432 struct ath9k_ops_config config;
433 struct ath9k_hw_capabilities caps;
Sujith2660b812009-02-09 13:27:26 +0530434 struct ath9k_channel channels[38];
435 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530436
Sujithcbe61d82009-02-09 13:27:12 +0530437 union {
438 struct ar5416_eeprom_def def;
439 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400440 struct ar9287_eeprom map9287;
Sujith2660b812009-02-09 13:27:26 +0530441 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530442 const struct eeprom_ops *eep_ops;
Sujith2660b812009-02-09 13:27:26 +0530443 enum ath9k_eep_map eep_map;
Sujithcbe61d82009-02-09 13:27:12 +0530444
445 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530446 bool is_pciexpress;
Sujithcbe61d82009-02-09 13:27:12 +0530447 u8 macaddr[ETH_ALEN];
Sujith2660b812009-02-09 13:27:26 +0530448 u16 tx_trig_level;
449 u16 rfsilent;
450 u32 rfkill_gpio;
451 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530452 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530453
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400454 bool htc_reset_init;
455
Sujith2660b812009-02-09 13:27:26 +0530456 enum nl80211_iftype opmode;
457 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530458
459 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
Sujitha13883b2009-08-26 08:39:40 +0530460 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530461 struct ar5416Stats stats;
462 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530463
Sujith2660b812009-02-09 13:27:26 +0530464 int16_t curchan_rad_index;
465 u32 mask_reg;
466 u32 txok_interrupt_mask;
467 u32 txerr_interrupt_mask;
468 u32 txdesc_interrupt_mask;
469 u32 txeol_interrupt_mask;
470 u32 txurn_interrupt_mask;
471 bool chip_fullsleep;
472 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530473
474 /* Calibration */
Sujithcbfe9462009-04-13 21:56:56 +0530475 enum ath9k_cal_types supp_cals;
476 struct ath9k_cal_list iq_caldata;
477 struct ath9k_cal_list adcgain_caldata;
478 struct ath9k_cal_list adcdc_calinitdata;
479 struct ath9k_cal_list adcdc_caldata;
480 struct ath9k_cal_list *cal_list;
481 struct ath9k_cal_list *cal_list_last;
482 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530483#define totalPowerMeasI meas0.unsign
484#define totalPowerMeasQ meas1.unsign
485#define totalIqCorrMeas meas2.sign
486#define totalAdcIOddPhase meas0.unsign
487#define totalAdcIEvenPhase meas1.unsign
488#define totalAdcQOddPhase meas2.unsign
489#define totalAdcQEvenPhase meas3.unsign
490#define totalAdcDcOffsetIOddPhase meas0.sign
491#define totalAdcDcOffsetIEvenPhase meas1.sign
492#define totalAdcDcOffsetQOddPhase meas2.sign
493#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700494 union {
495 u32 unsign[AR5416_MAX_CHAINS];
496 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530497 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700498 union {
499 u32 unsign[AR5416_MAX_CHAINS];
500 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530501 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700502 union {
503 u32 unsign[AR5416_MAX_CHAINS];
504 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530505 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700506 union {
507 u32 unsign[AR5416_MAX_CHAINS];
508 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530509 } meas3;
510 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530511
Sujith2660b812009-02-09 13:27:26 +0530512 u32 sta_id1_defaults;
513 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700514 enum {
515 AUTO_32KHZ,
516 USE_32KHZ,
517 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530518 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530519
520 /* RF */
Sujith2660b812009-02-09 13:27:26 +0530521 u32 *analogBank0Data;
522 u32 *analogBank1Data;
523 u32 *analogBank2Data;
524 u32 *analogBank3Data;
525 u32 *analogBank6Data;
526 u32 *analogBank6TPCData;
527 u32 *analogBank7Data;
528 u32 *addac5416_21;
529 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530530
Sujith2660b812009-02-09 13:27:26 +0530531 int16_t txpower_indexoffset;
532 u32 beacon_interval;
533 u32 slottime;
534 u32 acktimeout;
535 u32 ctstimeout;
536 u32 globaltxtimeout;
537 u8 gbeacon_rate;
Sujith6a2b9e82008-08-11 14:04:32 +0530538
539 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530540 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530541 u32 aniperiod;
542 struct ar5416AniState *curani;
543 struct ar5416AniState ani[255];
544 int totalSizeDesired[5];
545 int coarse_high[5];
546 int coarse_low[5];
547 int firpwr[5];
548 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530549
Sujith2660b812009-02-09 13:27:26 +0530550 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530551 enum ath9k_ht_extprotspacing extprotspacing;
552 u8 txchainmask;
553 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530554
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530555 u32 originalGain[22];
556 int initPDADC;
557 int PDADCdelta;
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530558 u8 led_pin;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530559
Sujith2660b812009-02-09 13:27:26 +0530560 struct ar5416IniArray iniModes;
561 struct ar5416IniArray iniCommon;
562 struct ar5416IniArray iniBank0;
563 struct ar5416IniArray iniBB_RfGain;
564 struct ar5416IniArray iniBank1;
565 struct ar5416IniArray iniBank2;
566 struct ar5416IniArray iniBank3;
567 struct ar5416IniArray iniBank6;
568 struct ar5416IniArray iniBank6TPC;
569 struct ar5416IniArray iniBank7;
570 struct ar5416IniArray iniAddac;
571 struct ar5416IniArray iniPcieSerdes;
572 struct ar5416IniArray iniModesAdditional;
573 struct ar5416IniArray iniModesRxGain;
574 struct ar5416IniArray iniModesTxGain;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530575
576 u32 intr_gen_timer_trigger;
577 u32 intr_gen_timer_thresh;
578 struct ath_gen_timer_table hw_gen_timers;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700579};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700580
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700581/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530582const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujithcbe61d82009-02-09 13:27:12 +0530583void ath9k_hw_detach(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700584int ath9k_hw_init(struct ath_hw *ah);
Luis R. Rodriguez081b35a2009-08-03 12:24:50 -0700585void ath9k_hw_rf_free(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530586int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith394cf0a2009-02-09 13:26:54 +0530587 bool bChannelChange);
Sujitheef7a572009-03-30 15:28:28 +0530588void ath9k_hw_fill_cap_info(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530589bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530590 u32 capability, u32 *result);
Sujithcbe61d82009-02-09 13:27:12 +0530591bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530592 u32 capability, u32 setting, int *status);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700593
Sujith394cf0a2009-02-09 13:26:54 +0530594/* Key Cache Management */
Sujithcbe61d82009-02-09 13:27:12 +0530595bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
596bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
597bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujith394cf0a2009-02-09 13:26:54 +0530598 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +0200599 const u8 *mac);
Sujithcbe61d82009-02-09 13:27:12 +0530600bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700601
Sujith394cf0a2009-02-09 13:26:54 +0530602/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530603void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
604u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
605void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530606 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530607void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530608u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
609void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
610bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530611 enum ath9k_ant_setting settings,
612 struct ath9k_channel *chan,
613 u8 *tx_chainmask, u8 *rx_chainmask,
614 u8 *antenna_cfgd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700615
Sujith394cf0a2009-02-09 13:26:54 +0530616/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530617bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Sujith394cf0a2009-02-09 13:26:54 +0530618u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Sujithcbe61d82009-02-09 13:27:12 +0530619bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400620u16 ath9k_hw_computetxtime(struct ath_hw *ah,
621 const struct ath_rate_table *rates,
Sujith394cf0a2009-02-09 13:26:54 +0530622 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530623void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530624 struct ath9k_channel *chan,
625 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530626u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
627void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
628bool ath9k_hw_phy_disable(struct ath_hw *ah);
629bool ath9k_hw_disable(struct ath_hw *ah);
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -0700630void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
Sujithcbe61d82009-02-09 13:27:12 +0530631void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
632void ath9k_hw_setopmode(struct ath_hw *ah);
633void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Sujithba52da52009-02-09 13:27:10 +0530634void ath9k_hw_setbssidmask(struct ath_softc *sc);
635void ath9k_hw_write_associd(struct ath_softc *sc);
Sujithcbe61d82009-02-09 13:27:12 +0530636u64 ath9k_hw_gettsf64(struct ath_hw *ah);
637void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
638void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530639void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Sujithcbe61d82009-02-09 13:27:12 +0530640bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
641void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode);
642void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
643void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530644 const struct ath9k_beacon_state *bs);
Sujithcbe61d82009-02-09 13:27:12 +0530645bool ath9k_hw_setpower(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530646 enum ath9k_power_mode mode);
Sujithcbe61d82009-02-09 13:27:12 +0530647void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700648
Sujith394cf0a2009-02-09 13:26:54 +0530649/* Interrupt Handling */
Sujithcbe61d82009-02-09 13:27:12 +0530650bool ath9k_hw_intrpend(struct ath_hw *ah);
651bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
Sujithcbe61d82009-02-09 13:27:12 +0530652enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700653
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530654/* Generic hw timer primitives */
655struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
656 void (*trigger)(void *),
657 void (*overflow)(void *),
658 void *arg,
659 u8 timer_index);
660void ath_gen_timer_start(struct ath_hw *ah, struct ath_gen_timer *timer,
661 u32 timer_next, u32 timer_period);
662void ath_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
663void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
664void ath_gen_timer_isr(struct ath_hw *hw);
665
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700666#endif