blob: 3611c42bff7ff1a4ba48aa0188f983facab7e805 [file] [log] [blame]
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivib2b89f52014-11-14 08:52:29 -080024/**
25 * DOC: Panel Self Refresh (PSR/SRD)
26 *
27 * Since Haswell Display controller supports Panel Self-Refresh on display
28 * panels witch have a remote frame buffer (RFB) implemented according to PSR
29 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
30 * when system is idle but display is on as it eliminates display refresh
31 * request to DDR memory completely as long as the frame buffer for that
32 * display is unchanged.
33 *
34 * Panel Self Refresh must be supported by both Hardware (source) and
35 * Panel (sink).
36 *
37 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
38 * to power down the link and memory controller. For DSI panels the same idea
39 * is called "manual mode".
40 *
41 * The implementation uses the hardware-based PSR support which automatically
42 * enters/exits self-refresh mode. The hardware takes care of sending the
43 * required DP aux message and could even retrain the link (that part isn't
44 * enabled yet though). The hardware also keeps track of any frontbuffer
45 * changes to know when to exit self-refresh mode again. Unfortunately that
46 * part doesn't work too well, hence why the i915 PSR support uses the
47 * software frontbuffer tracking to make sure it doesn't miss a screen
48 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
49 * get called by the frontbuffer tracking code. Note that because of locking
50 * issues the self-refresh re-enable code is done from a work queue, which
51 * must be correctly synchronized/cancelled when shutting down the pipe."
52 */
53
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080054#include <drm/drmP.h>
55
56#include "intel_drv.h"
57#include "i915_drv.h"
58
59static bool is_edp_psr(struct intel_dp *intel_dp)
60{
61 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
62}
63
Rodrigo Vivie2bbc342014-11-19 07:37:00 -080064static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
65{
Chris Wilsonfac5e232016-07-04 11:34:36 +010066 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -080067 uint32_t val;
68
69 val = I915_READ(VLV_PSRSTAT(pipe)) &
70 VLV_EDP_PSR_CURR_STATE_MASK;
71 return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
72 (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
73}
74
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080075static void intel_psr_write_vsc(struct intel_dp *intel_dp,
Ville Syrjälä436c6d42015-09-18 20:03:37 +030076 const struct edp_vsc_psr *vsc_psr)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080077{
78 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
79 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010080 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080081 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
Ville Syrjälä436c6d42015-09-18 20:03:37 +030082 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020083 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080084 uint32_t *data = (uint32_t *) vsc_psr;
85 unsigned int i;
86
87 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
88 the video DIP being updated before program video DIP data buffer
89 registers for DIP being updated. */
90 I915_WRITE(ctl_reg, 0);
91 POSTING_READ(ctl_reg);
92
Ville Syrjälä436c6d42015-09-18 20:03:37 +030093 for (i = 0; i < sizeof(*vsc_psr); i += 4) {
94 I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
95 i >> 2), *data);
96 data++;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080097 }
Ville Syrjälä436c6d42015-09-18 20:03:37 +030098 for (; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4)
99 I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
100 i >> 2), 0);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800101
102 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
103 POSTING_READ(ctl_reg);
104}
105
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800106static void vlv_psr_setup_vsc(struct intel_dp *intel_dp)
107{
108 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
109 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100110 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800111 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
112 enum pipe pipe = to_intel_crtc(crtc)->pipe;
113 uint32_t val;
114
115 /* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
116 val = I915_READ(VLV_VSCSDP(pipe));
117 val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
118 val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
119 I915_WRITE(VLV_VSCSDP(pipe), val);
120}
121
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530122static void skl_psr_setup_su_vsc(struct intel_dp *intel_dp)
123{
124 struct edp_vsc_psr psr_vsc;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530125 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
126 struct drm_device *dev = intel_dig_port->base.base.dev;
127 struct drm_i915_private *dev_priv = to_i915(dev);
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530128
129 /* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
130 memset(&psr_vsc, 0, sizeof(psr_vsc));
131 psr_vsc.sdp_header.HB0 = 0;
132 psr_vsc.sdp_header.HB1 = 0x7;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530133 if (dev_priv->psr.colorimetry_support &&
134 dev_priv->psr.y_cord_support) {
135 psr_vsc.sdp_header.HB2 = 0x5;
136 psr_vsc.sdp_header.HB3 = 0x13;
137 } else if (dev_priv->psr.y_cord_support) {
138 psr_vsc.sdp_header.HB2 = 0x4;
139 psr_vsc.sdp_header.HB3 = 0xe;
140 } else {
141 psr_vsc.sdp_header.HB2 = 0x3;
142 psr_vsc.sdp_header.HB3 = 0xc;
143 }
144
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530145 intel_psr_write_vsc(intel_dp, &psr_vsc);
146}
147
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800148static void hsw_psr_setup_vsc(struct intel_dp *intel_dp)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800149{
150 struct edp_vsc_psr psr_vsc;
151
152 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
153 memset(&psr_vsc, 0, sizeof(psr_vsc));
154 psr_vsc.sdp_header.HB0 = 0;
155 psr_vsc.sdp_header.HB1 = 0x7;
156 psr_vsc.sdp_header.HB2 = 0x2;
157 psr_vsc.sdp_header.HB3 = 0x8;
158 intel_psr_write_vsc(intel_dp, &psr_vsc);
159}
160
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800161static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
162{
163 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
Durgadoss R670b90d2015-03-27 17:21:32 +0530164 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800165}
166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200167static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
168 enum port port)
Ville Syrjälä1f380892015-11-11 20:34:16 +0200169{
170 if (INTEL_INFO(dev_priv)->gen >= 9)
171 return DP_AUX_CH_CTL(port);
172 else
173 return EDP_PSR_AUX_CTL;
174}
175
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200176static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
177 enum port port, int index)
Ville Syrjälä1f380892015-11-11 20:34:16 +0200178{
179 if (INTEL_INFO(dev_priv)->gen >= 9)
180 return DP_AUX_CH_DATA(port, index);
181 else
182 return EDP_PSR_AUX_DATA(index);
183}
184
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800185static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800186{
187 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
188 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100189 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800190 uint32_t aux_clock_divider;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200191 i915_reg_t aux_ctl_reg;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800192 static const uint8_t aux_msg[] = {
193 [0] = DP_AUX_NATIVE_WRITE << 4,
194 [1] = DP_SET_POWER >> 8,
195 [2] = DP_SET_POWER & 0xff,
196 [3] = 1 - 1,
197 [4] = DP_SET_POWER_D0,
198 };
Ville Syrjälä750a9512015-11-11 20:34:12 +0200199 enum port port = dig_port->port;
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200200 u32 aux_ctl;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800201 int i;
202
203 BUILD_BUG_ON(sizeof(aux_msg) > 20);
204
205 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
206
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530207 /* Enable AUX frame sync at sink */
208 if (dev_priv->psr.aux_frame_sync)
209 drm_dp_dpcd_writeb(&intel_dp->aux,
210 DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
211 DP_AUX_FRAME_SYNC_ENABLE);
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +0530212 /* Enable ALPM at sink for psr2 */
213 if (dev_priv->psr.psr2_support && dev_priv->psr.alpm)
214 drm_dp_dpcd_writeb(&intel_dp->aux,
215 DP_RECEIVER_ALPM_CONFIG,
216 DP_ALPM_ENABLE);
Daniel Vetter6f32ea72016-05-18 18:47:14 +0200217 if (dev_priv->psr.link_standby)
218 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
219 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
220 else
221 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
222 DP_PSR_ENABLE);
223
Ville Syrjälä1f380892015-11-11 20:34:16 +0200224 aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
Sonika Jindale3d99842015-01-22 14:30:54 +0530225
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800226 /* Setup AUX registers */
227 for (i = 0; i < sizeof(aux_msg); i += 4)
Ville Syrjälä1f380892015-11-11 20:34:16 +0200228 I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800229 intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
230
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200231 aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
232 aux_clock_divider);
233 I915_WRITE(aux_ctl_reg, aux_ctl);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800234}
235
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800236static void vlv_psr_enable_source(struct intel_dp *intel_dp)
237{
238 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
239 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100240 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800241 struct drm_crtc *crtc = dig_port->base.base.crtc;
242 enum pipe pipe = to_intel_crtc(crtc)->pipe;
243
244 /* Transition from PSR_state 0 to PSR_state 1, i.e. PSR Inactive */
245 I915_WRITE(VLV_PSRCTL(pipe),
246 VLV_EDP_PSR_MODE_SW_TIMER |
247 VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
248 VLV_EDP_PSR_ENABLE);
249}
250
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800251static void vlv_psr_activate(struct intel_dp *intel_dp)
252{
253 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
254 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100255 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800256 struct drm_crtc *crtc = dig_port->base.base.crtc;
257 enum pipe pipe = to_intel_crtc(crtc)->pipe;
258
259 /* Let's do the transition from PSR_state 1 to PSR_state 2
260 * that is PSR transition to active - static frame transmission.
261 * Then Hardware is responsible for the transition to PSR_state 3
262 * that is PSR active - no Remote Frame Buffer (RFB) update.
263 */
264 I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
265 VLV_EDP_PSR_ACTIVE_ENTRY);
266}
267
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530268static void intel_enable_source_psr1(struct intel_dp *intel_dp)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800269{
270 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
271 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100272 struct drm_i915_private *dev_priv = to_i915(dev);
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530273
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800274 uint32_t max_sleep_time = 0x1f;
Rodrigo Vivi40918e02016-09-07 17:42:31 -0700275 /*
276 * Let's respect VBT in case VBT asks a higher idle_frame value.
277 * Let's use 6 as the minimum to cover all known cases including
278 * the off-by-one issue that HW has in some cases. Also there are
279 * cases where sink should be able to train
280 * with the 5 or 6 idle patterns.
Rodrigo Vivid44b4dc2014-11-14 08:52:31 -0800281 */
Rodrigo Vivi40918e02016-09-07 17:42:31 -0700282 uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
Daniel Vetter50db1392016-05-18 18:47:11 +0200283 uint32_t val = EDP_PSR_ENABLE;
284
285 val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
286 val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
Rodrigo Vivi7370c682015-12-11 16:31:31 -0800287
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +0100288 if (IS_HASWELL(dev_priv))
Rodrigo Vivi7370c682015-12-11 16:31:31 -0800289 val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800290
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800291 if (dev_priv->psr.link_standby)
292 val |= EDP_PSR_LINK_STANDBY;
293
Daniel Vetter50db1392016-05-18 18:47:11 +0200294 if (dev_priv->vbt.psr.tp1_wakeup_time > 5)
295 val |= EDP_PSR_TP1_TIME_2500us;
296 else if (dev_priv->vbt.psr.tp1_wakeup_time > 1)
297 val |= EDP_PSR_TP1_TIME_500us;
298 else if (dev_priv->vbt.psr.tp1_wakeup_time > 0)
299 val |= EDP_PSR_TP1_TIME_100us;
300 else
301 val |= EDP_PSR_TP1_TIME_0us;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530302
Daniel Vetter50db1392016-05-18 18:47:11 +0200303 if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
304 val |= EDP_PSR_TP2_TP3_TIME_2500us;
305 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
306 val |= EDP_PSR_TP2_TP3_TIME_500us;
307 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
308 val |= EDP_PSR_TP2_TP3_TIME_100us;
309 else
310 val |= EDP_PSR_TP2_TP3_TIME_0us;
311
312 if (intel_dp_source_supports_hbr2(intel_dp) &&
313 drm_dp_tps3_supported(intel_dp->dpcd))
314 val |= EDP_PSR_TP1_TP3_SEL;
315 else
316 val |= EDP_PSR_TP1_TP2_SEL;
317
318 I915_WRITE(EDP_PSR_CTL, val);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530319}
Daniel Vetter50db1392016-05-18 18:47:11 +0200320
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530321static void intel_enable_source_psr2(struct intel_dp *intel_dp)
322{
323 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
324 struct drm_device *dev = dig_port->base.base.dev;
325 struct drm_i915_private *dev_priv = to_i915(dev);
326 /*
327 * Let's respect VBT in case VBT asks a higher idle_frame value.
328 * Let's use 6 as the minimum to cover all known cases including
329 * the off-by-one issue that HW has in some cases. Also there are
330 * cases where sink should be able to train
331 * with the 5 or 6 idle patterns.
332 */
333 uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
334 uint32_t val;
335
336 val = idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
Daniel Vetter50db1392016-05-18 18:47:11 +0200337
338 /* FIXME: selective update is probably totally broken because it doesn't
339 * mesh at all with our frontbuffer tracking. And the hw alone isn't
340 * good enough. */
Nagaraju, Vathsala64332262017-01-13 06:01:24 +0530341 val |= EDP_PSR2_ENABLE |
342 EDP_SU_TRACK_ENABLE |
343 EDP_FRAMES_BEFORE_SU_ENTRY;
Daniel Vetter50db1392016-05-18 18:47:11 +0200344
345 if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
346 val |= EDP_PSR2_TP2_TIME_2500;
347 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
348 val |= EDP_PSR2_TP2_TIME_500;
349 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
350 val |= EDP_PSR2_TP2_TIME_100;
351 else
352 val |= EDP_PSR2_TP2_TIME_50;
353
354 I915_WRITE(EDP_PSR2_CTL, val);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800355}
356
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530357static void hsw_psr_enable_source(struct intel_dp *intel_dp)
358{
359 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
360 struct drm_device *dev = dig_port->base.base.dev;
361 struct drm_i915_private *dev_priv = to_i915(dev);
362
363 /* psr1 and psr2 are mutually exclusive.*/
364 if (dev_priv->psr.psr2_support)
365 intel_enable_source_psr2(intel_dp);
366 else
367 intel_enable_source_psr1(intel_dp);
368}
369
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800370static bool intel_psr_match_conditions(struct intel_dp *intel_dp)
371{
372 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
373 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100374 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800375 struct drm_crtc *crtc = dig_port->base.base.crtc;
376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300377 const struct drm_display_mode *adjusted_mode =
378 &intel_crtc->config->base.adjusted_mode;
379 int psr_setup_time;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800380
381 lockdep_assert_held(&dev_priv->psr.lock);
382 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
383 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
384
385 dev_priv->psr.source_ok = false;
386
Rodrigo Vividc9b5a02016-02-01 12:02:06 -0800387 /*
388 * HSW spec explicitly says PSR is tied to port A.
389 * BDW+ platforms with DDI implementation of PSR have different
390 * PSR registers per transcoder and we only implement transcoder EDP
391 * ones. Since by Display design transcoder EDP is tied to port A
392 * we can safely escape based on the port A.
393 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100394 if (HAS_DDI(dev_priv) && dig_port->port != PORT_A) {
Rodrigo Vividc9b5a02016-02-01 12:02:06 -0800395 DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800396 return false;
397 }
398
399 if (!i915.enable_psr) {
400 DRM_DEBUG_KMS("PSR disable by flag\n");
401 return false;
402 }
403
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100404 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800405 !dev_priv->psr.link_standby) {
406 DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
407 return false;
408 }
409
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +0100410 if (IS_HASWELL(dev_priv) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200411 I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config->cpu_transcoder)) &
Rodrigo Vivic8e68b72015-01-12 10:14:29 -0800412 S3D_ENABLE) {
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800413 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
414 return false;
415 }
416
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +0100417 if (IS_HASWELL(dev_priv) &&
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300418 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800419 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
420 return false;
421 }
422
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300423 psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
424 if (psr_setup_time < 0) {
425 DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
426 intel_dp->psr_dpcd[1]);
427 return false;
428 }
429
430 if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
431 adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
432 DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
433 psr_setup_time);
434 return false;
435 }
436
Nagaraju, Vathsalaacf45d12017-01-10 12:32:26 +0530437 /* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
438 if (intel_crtc->config->pipe_src_w > 3200 ||
439 intel_crtc->config->pipe_src_h > 2000) {
440 dev_priv->psr.psr2_support = false;
441 return false;
442 }
443
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800444 dev_priv->psr.source_ok = true;
445 return true;
446}
447
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800448static void intel_psr_activate(struct intel_dp *intel_dp)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800449{
450 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
451 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100452 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800453
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530454 if (dev_priv->psr.psr2_support)
455 WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
456 else
457 WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800458 WARN_ON(dev_priv->psr.active);
459 lockdep_assert_held(&dev_priv->psr.lock);
460
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800461 /* Enable/Re-enable PSR on the host */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100462 if (HAS_DDI(dev_priv))
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800463 /* On HSW+ after we enable PSR on source it will activate it
464 * as soon as it match configure idle_frame count. So
465 * we just actually enable it here on activation time.
466 */
467 hsw_psr_enable_source(intel_dp);
468 else
469 vlv_psr_activate(intel_dp);
470
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800471 dev_priv->psr.active = true;
472}
473
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800474/**
475 * intel_psr_enable - Enable PSR
476 * @intel_dp: Intel DP
477 *
478 * This function can only be called after the pipe is fully trained and enabled.
479 */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800480void intel_psr_enable(struct intel_dp *intel_dp)
481{
482 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
483 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100484 struct drm_i915_private *dev_priv = to_i915(dev);
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +0530485 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
486 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
487 u32 chicken;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800488
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +0000489 if (!HAS_PSR(dev_priv)) {
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800490 DRM_DEBUG_KMS("PSR not supported on this platform\n");
491 return;
492 }
493
494 if (!is_edp_psr(intel_dp)) {
495 DRM_DEBUG_KMS("PSR not supported by this panel\n");
496 return;
497 }
498
499 mutex_lock(&dev_priv->psr.lock);
500 if (dev_priv->psr.enabled) {
501 DRM_DEBUG_KMS("PSR already in use\n");
502 goto unlock;
503 }
504
505 if (!intel_psr_match_conditions(intel_dp))
506 goto unlock;
507
508 dev_priv->psr.busy_frontbuffer_bits = 0;
509
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100510 if (HAS_DDI(dev_priv)) {
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530511 if (dev_priv->psr.psr2_support) {
Nagaraju, Vathsalaacf45d12017-01-10 12:32:26 +0530512 skl_psr_setup_su_vsc(intel_dp);
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +0530513 chicken = PSR2_VSC_ENABLE_PROG_HEADER;
514 if (dev_priv->psr.y_cord_support)
515 chicken |= PSR2_ADD_VERTICAL_LINE_COUNT;
516 I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);
Nagaraju, Vathsala64332262017-01-13 06:01:24 +0530517 I915_WRITE(EDP_PSR_DEBUG_CTL,
518 EDP_PSR_DEBUG_MASK_MEMUP |
519 EDP_PSR_DEBUG_MASK_HPD |
520 EDP_PSR_DEBUG_MASK_LPSP |
521 EDP_PSR_DEBUG_MASK_MAX_SLEEP |
522 EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530523 } else {
524 /* set up vsc header for psr1 */
525 hsw_psr_setup_vsc(intel_dp);
Nagaraju, Vathsala64332262017-01-13 06:01:24 +0530526 /*
527 * Per Spec: Avoid continuous PSR exit by masking MEMUP
528 * and HPD. also mask LPSP to avoid dependency on other
529 * drivers that might block runtime_pm besides
530 * preventing other hw tracking issues now we can rely
531 * on frontbuffer tracking.
532 */
533 I915_WRITE(EDP_PSR_DEBUG_CTL,
534 EDP_PSR_DEBUG_MASK_MEMUP |
535 EDP_PSR_DEBUG_MASK_HPD |
536 EDP_PSR_DEBUG_MASK_LPSP);
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530537 }
538
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800539 /* Enable PSR on the panel */
540 hsw_psr_enable_sink(intel_dp);
Sonika Jindale3d99842015-01-22 14:30:54 +0530541
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000542 if (INTEL_GEN(dev_priv) >= 9)
Sonika Jindale3d99842015-01-22 14:30:54 +0530543 intel_psr_activate(intel_dp);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800544 } else {
545 vlv_psr_setup_vsc(intel_dp);
546
547 /* Enable PSR on the panel */
548 vlv_psr_enable_sink(intel_dp);
549
550 /* On HSW+ enable_source also means go to PSR entry/active
551 * state as soon as idle_frame achieved and here would be
552 * to soon. However on VLV enable_source just enable PSR
553 * but let it on inactive state. So we might do this prior
554 * to active transition, i.e. here.
555 */
556 vlv_psr_enable_source(intel_dp);
557 }
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800558
Rodrigo Vivid0ac8962015-11-11 11:37:07 -0800559 /*
560 * FIXME: Activation should happen immediately since this function
561 * is just called after pipe is fully trained and enabled.
562 * However on every platform we face issues when first activation
563 * follows a modeset so quickly.
564 * - On VLV/CHV we get bank screen on first activation
565 * - On HSW/BDW we get a recoverable frozen screen until next
566 * exit-activate sequence.
567 */
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000568 if (INTEL_GEN(dev_priv) < 9)
Rodrigo Vivid0ac8962015-11-11 11:37:07 -0800569 schedule_delayed_work(&dev_priv->psr.work,
570 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
571
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800572 dev_priv->psr.enabled = intel_dp;
573unlock:
574 mutex_unlock(&dev_priv->psr.lock);
575}
576
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800577static void vlv_psr_disable(struct intel_dp *intel_dp)
578{
579 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
580 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100581 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800582 struct intel_crtc *intel_crtc =
583 to_intel_crtc(intel_dig_port->base.base.crtc);
584 uint32_t val;
585
586 if (dev_priv->psr.active) {
587 /* Put VLV PSR back to PSR_state 0 that is PSR Disabled. */
Chris Wilsoneb0241c2016-06-30 15:33:26 +0100588 if (intel_wait_for_register(dev_priv,
589 VLV_PSRSTAT(intel_crtc->pipe),
590 VLV_EDP_PSR_IN_TRANS,
591 0,
592 1))
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800593 WARN(1, "PSR transition took longer than expected\n");
594
595 val = I915_READ(VLV_PSRCTL(intel_crtc->pipe));
596 val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
597 val &= ~VLV_EDP_PSR_ENABLE;
598 val &= ~VLV_EDP_PSR_MODE_MASK;
599 I915_WRITE(VLV_PSRCTL(intel_crtc->pipe), val);
600
601 dev_priv->psr.active = false;
602 } else {
603 WARN_ON(vlv_is_psr_active_on_pipe(dev, intel_crtc->pipe));
604 }
605}
606
607static void hsw_psr_disable(struct intel_dp *intel_dp)
608{
609 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
610 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100611 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800612
613 if (dev_priv->psr.active) {
Nagaraju, Vathsalaf40c4842017-01-11 20:44:33 +0530614 if (dev_priv->psr.aux_frame_sync)
615 drm_dp_dpcd_writeb(&intel_dp->aux,
616 DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
617 0);
618
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530619 if (dev_priv->psr.psr2_support) {
620 I915_WRITE(EDP_PSR2_CTL,
621 I915_READ(EDP_PSR2_CTL) &
622 ~(EDP_PSR2_ENABLE |
623 EDP_SU_TRACK_ENABLE));
624 /* Wait till PSR2 is idle */
625 if (intel_wait_for_register(dev_priv,
626 EDP_PSR2_STATUS_CTL,
627 EDP_PSR2_STATUS_STATE_MASK,
628 0,
629 2000))
630 DRM_ERROR("Timed out waiting for PSR2 Idle State\n");
631 } else {
632 I915_WRITE(EDP_PSR_CTL,
633 I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
634 /* Wait till PSR1 is idle */
635 if (intel_wait_for_register(dev_priv,
636 EDP_PSR_STATUS_CTL,
637 EDP_PSR_STATUS_STATE_MASK,
638 0,
639 2000))
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800640 DRM_ERROR("Timed out waiting for PSR Idle State\n");
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530641 }
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800642 dev_priv->psr.active = false;
643 } else {
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530644 if (dev_priv->psr.psr2_support)
645 WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
646 else
647 WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800648 }
649}
650
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800651/**
652 * intel_psr_disable - Disable PSR
653 * @intel_dp: Intel DP
654 *
655 * This function needs to be called before disabling pipe.
656 */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800657void intel_psr_disable(struct intel_dp *intel_dp)
658{
659 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
660 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100661 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800662
663 mutex_lock(&dev_priv->psr.lock);
664 if (!dev_priv->psr.enabled) {
665 mutex_unlock(&dev_priv->psr.lock);
666 return;
667 }
668
Rodrigo Vivib6e4d532015-11-23 14:19:32 -0800669 /* Disable PSR on Source */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100670 if (HAS_DDI(dev_priv))
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800671 hsw_psr_disable(intel_dp);
672 else
673 vlv_psr_disable(intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800674
Rodrigo Vivib6e4d532015-11-23 14:19:32 -0800675 /* Disable PSR on Sink */
676 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);
677
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800678 dev_priv->psr.enabled = NULL;
679 mutex_unlock(&dev_priv->psr.lock);
680
681 cancel_delayed_work_sync(&dev_priv->psr.work);
682}
683
684static void intel_psr_work(struct work_struct *work)
685{
686 struct drm_i915_private *dev_priv =
687 container_of(work, typeof(*dev_priv), psr.work.work);
688 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800689 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
690 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800691
692 /* We have to make sure PSR is ready for re-enable
693 * otherwise it keeps disabled until next full enable/disable cycle.
694 * PSR might take some time to get fully disabled
695 * and be ready for re-enable.
696 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300697 if (HAS_DDI(dev_priv)) {
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530698 if (dev_priv->psr.psr2_support) {
699 if (intel_wait_for_register(dev_priv,
700 EDP_PSR2_STATUS_CTL,
701 EDP_PSR2_STATUS_STATE_MASK,
702 0,
703 50)) {
704 DRM_ERROR("Timed out waiting for PSR2 Idle for re-enable\n");
705 return;
706 }
707 } else {
708 if (intel_wait_for_register(dev_priv,
709 EDP_PSR_STATUS_CTL,
710 EDP_PSR_STATUS_STATE_MASK,
711 0,
712 50)) {
713 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
714 return;
715 }
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800716 }
717 } else {
Chris Wilson12bb6312016-06-30 15:33:28 +0100718 if (intel_wait_for_register(dev_priv,
719 VLV_PSRSTAT(pipe),
720 VLV_EDP_PSR_IN_TRANS,
721 0,
722 1)) {
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800723 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
724 return;
725 }
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800726 }
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800727 mutex_lock(&dev_priv->psr.lock);
728 intel_dp = dev_priv->psr.enabled;
729
730 if (!intel_dp)
731 goto unlock;
732
733 /*
734 * The delayed work can race with an invalidate hence we need to
735 * recheck. Since psr_flush first clears this and then reschedules we
736 * won't ever miss a flush when bailing out here.
737 */
738 if (dev_priv->psr.busy_frontbuffer_bits)
739 goto unlock;
740
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800741 intel_psr_activate(intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800742unlock:
743 mutex_unlock(&dev_priv->psr.lock);
744}
745
Chris Wilson5748b6a2016-08-04 16:32:38 +0100746static void intel_psr_exit(struct drm_i915_private *dev_priv)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800747{
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800748 struct intel_dp *intel_dp = dev_priv->psr.enabled;
749 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
750 enum pipe pipe = to_intel_crtc(crtc)->pipe;
751 u32 val;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800752
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800753 if (!dev_priv->psr.active)
754 return;
755
Chris Wilson5748b6a2016-08-04 16:32:38 +0100756 if (HAS_DDI(dev_priv)) {
Nagaraju, Vathsalaf40c4842017-01-11 20:44:33 +0530757 if (dev_priv->psr.aux_frame_sync)
758 drm_dp_dpcd_writeb(&intel_dp->aux,
759 DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
760 0);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530761 if (dev_priv->psr.psr2_support) {
762 val = I915_READ(EDP_PSR2_CTL);
763 WARN_ON(!(val & EDP_PSR2_ENABLE));
764 I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
765 } else {
766 val = I915_READ(EDP_PSR_CTL);
767 WARN_ON(!(val & EDP_PSR_ENABLE));
768 I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
769 }
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800770 } else {
771 val = I915_READ(VLV_PSRCTL(pipe));
772
773 /* Here we do the transition from PSR_state 3 to PSR_state 5
774 * directly once PSR State 4 that is active with single frame
775 * update can be skipped. PSR_state 5 that is PSR exit then
776 * Hardware is responsible to transition back to PSR_state 1
777 * that is PSR inactive. Same state after
778 * vlv_edp_psr_enable_source.
779 */
780 val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
781 I915_WRITE(VLV_PSRCTL(pipe), val);
782
783 /* Send AUX wake up - Spec says after transitioning to PSR
784 * active we have to send AUX wake up by writing 01h in DPCD
785 * 600h of sink device.
786 * XXX: This might slow down the transition, but without this
787 * HW doesn't complete the transition to PSR_state 1 and we
788 * never get the screen updated.
789 */
790 drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
791 DP_SET_POWER_D0);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800792 }
793
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800794 dev_priv->psr.active = false;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800795}
796
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800797/**
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700798 * intel_psr_single_frame_update - Single Frame Update
Chris Wilson5748b6a2016-08-04 16:32:38 +0100799 * @dev_priv: i915 device
Daniel Vetter20c88382015-06-18 10:30:27 +0200800 * @frontbuffer_bits: frontbuffer plane tracking bits
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700801 *
802 * Some platforms support a single frame update feature that is used to
803 * send and update only one frame on Remote Frame Buffer.
804 * So far it is only implemented for Valleyview and Cherryview because
805 * hardware requires this to be done before a page flip.
806 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100807void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +0200808 unsigned frontbuffer_bits)
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700809{
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700810 struct drm_crtc *crtc;
811 enum pipe pipe;
812 u32 val;
813
814 /*
815 * Single frame update is already supported on BDW+ but it requires
816 * many W/A and it isn't really needed.
817 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100818 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700819 return;
820
821 mutex_lock(&dev_priv->psr.lock);
822 if (!dev_priv->psr.enabled) {
823 mutex_unlock(&dev_priv->psr.lock);
824 return;
825 }
826
827 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
828 pipe = to_intel_crtc(crtc)->pipe;
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700829
Daniel Vetter20c88382015-06-18 10:30:27 +0200830 if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
831 val = I915_READ(VLV_PSRCTL(pipe));
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700832
Daniel Vetter20c88382015-06-18 10:30:27 +0200833 /*
834 * We need to set this bit before writing registers for a flip.
835 * This bit will be self-clear when it gets to the PSR active state.
836 */
837 I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
838 }
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700839 mutex_unlock(&dev_priv->psr.lock);
840}
841
842/**
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800843 * intel_psr_invalidate - Invalidade PSR
Chris Wilson5748b6a2016-08-04 16:32:38 +0100844 * @dev_priv: i915 device
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800845 * @frontbuffer_bits: frontbuffer plane tracking bits
846 *
847 * Since the hardware frontbuffer tracking has gaps we need to integrate
848 * with the software frontbuffer tracking. This function gets called every
849 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
850 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
851 *
852 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
853 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100854void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +0200855 unsigned frontbuffer_bits)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800856{
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800857 struct drm_crtc *crtc;
858 enum pipe pipe;
859
860 mutex_lock(&dev_priv->psr.lock);
861 if (!dev_priv->psr.enabled) {
862 mutex_unlock(&dev_priv->psr.lock);
863 return;
864 }
865
866 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
867 pipe = to_intel_crtc(crtc)->pipe;
868
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800869 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800870 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
Daniel Vetterec76d622015-06-18 10:30:26 +0200871
872 if (frontbuffer_bits)
Chris Wilson5748b6a2016-08-04 16:32:38 +0100873 intel_psr_exit(dev_priv);
Daniel Vetterec76d622015-06-18 10:30:26 +0200874
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800875 mutex_unlock(&dev_priv->psr.lock);
876}
877
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800878/**
879 * intel_psr_flush - Flush PSR
Chris Wilson5748b6a2016-08-04 16:32:38 +0100880 * @dev_priv: i915 device
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800881 * @frontbuffer_bits: frontbuffer plane tracking bits
Rodrigo Vivi169de132015-07-08 16:21:31 -0700882 * @origin: which operation caused the flush
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800883 *
884 * Since the hardware frontbuffer tracking has gaps we need to integrate
885 * with the software frontbuffer tracking. This function gets called every
886 * time frontbuffer rendering has completed and flushed out to memory. PSR
887 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
888 *
889 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
890 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100891void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -0700892 unsigned frontbuffer_bits, enum fb_op_origin origin)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800893{
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800894 struct drm_crtc *crtc;
895 enum pipe pipe;
896
897 mutex_lock(&dev_priv->psr.lock);
898 if (!dev_priv->psr.enabled) {
899 mutex_unlock(&dev_priv->psr.lock);
900 return;
901 }
902
903 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
904 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterec76d622015-06-18 10:30:26 +0200905
906 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800907 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
908
Rodrigo Vivi921ec282015-11-18 11:21:12 -0800909 /* By definition flush = invalidate + flush */
910 if (frontbuffer_bits)
Chris Wilson5748b6a2016-08-04 16:32:38 +0100911 intel_psr_exit(dev_priv);
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800912
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800913 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
Rodrigo Vivid0ac8962015-11-11 11:37:07 -0800914 if (!work_busy(&dev_priv->psr.work.work))
915 schedule_delayed_work(&dev_priv->psr.work,
Rodrigo Vivi20bb97f2015-11-11 11:37:08 -0800916 msecs_to_jiffies(100));
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800917 mutex_unlock(&dev_priv->psr.lock);
918}
919
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800920/**
921 * intel_psr_init - Init basic PSR work and mutex.
Ander Conselvan de Oliveira93de0562016-11-29 13:48:47 +0200922 * @dev_priv: i915 device private
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800923 *
924 * This function is called only once at driver load to initialize basic
925 * PSR stuff.
926 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +0200927void intel_psr_init(struct drm_i915_private *dev_priv)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800928{
Ville Syrjälä443a3892015-11-11 20:34:15 +0200929 dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
930 HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;
931
Paulo Zanoni2ee7dc42016-12-13 18:57:44 -0200932 /* Per platform default: all disabled. */
933 if (i915.enable_psr == -1)
934 i915.enable_psr = 0;
Rodrigo Vivid94d6e82016-02-12 04:08:11 -0800935
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800936 /* Set link_standby x link_off defaults */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100937 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800938 /* HSW and BDW require workarounds that we don't implement. */
939 dev_priv->psr.link_standby = false;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100940 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800941 /* On VLV and CHV only standby mode is supported. */
942 dev_priv->psr.link_standby = true;
943 else
944 /* For new platforms let's respect VBT back again */
945 dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;
946
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800947 /* Override link_standby x link_off defaults */
948 if (i915.enable_psr == 2 && !dev_priv->psr.link_standby) {
949 DRM_DEBUG_KMS("PSR: Forcing link standby\n");
950 dev_priv->psr.link_standby = true;
951 }
952 if (i915.enable_psr == 3 && dev_priv->psr.link_standby) {
953 DRM_DEBUG_KMS("PSR: Forcing main link off\n");
954 dev_priv->psr.link_standby = false;
955 }
956
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800957 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
958 mutex_init(&dev_priv->psr.lock);
959}