blob: 8cc46874ade3bfcba6afd963c8ed8a5496d78147 [file] [log] [blame]
Yusuke Goda04e917b2008-06-06 17:03:23 +09001/*
2 * Renesas - AP-325RXA
3 * (Compatible with Algo System ., LTD. - AP-320A)
4 *
5 * Copyright (C) 2008 Renesas Solutions Corp.
6 * Author : Yusuke Goda <goda.yuske@renesas.com>
7 *
8 * This file is subject to the terms and conditions of the GNU General Public
9 * License. See the file "COPYING" in the main directory of this archive
10 * for more details.
11 */
12
13#include <linux/init.h>
14#include <linux/device.h>
Magnus Damm4875ea22008-07-28 19:11:07 +090015#include <linux/interrupt.h>
Yusuke Goda04e917b2008-06-06 17:03:23 +090016#include <linux/platform_device.h>
17#include <linux/mtd/physmap.h>
Yoshihiro Shimoda908978a2008-09-09 17:17:42 +090018#include <linux/mtd/sh_flctl.h>
Yusuke Goda04e917b2008-06-06 17:03:23 +090019#include <linux/delay.h>
Magnus Damm026953d2008-07-05 12:32:44 +090020#include <linux/i2c.h>
Steve Glendinning90b76492009-01-07 17:20:07 +090021#include <linux/smsc911x.h>
Magnus Damm16587c42008-10-08 20:42:20 +090022#include <linux/gpio.h>
Magnus Dammfbdd9a72009-01-07 20:35:21 +090023#include <linux/spi/spi.h>
24#include <linux/spi/spi_gpio.h>
Kuninori Morimoto47131252009-01-22 00:38:31 +000025#include <media/ov772x.h>
Nobuhiro Iwamatsuba087e62009-03-06 02:51:14 +000026#include <media/soc_camera.h>
Magnus Damm8b2224d2008-07-28 19:14:35 +090027#include <media/soc_camera_platform.h>
28#include <media/sh_mobile_ceu.h>
Paul Mundt225c9a82008-10-01 16:24:32 +090029#include <video/sh_mobile_lcdc.h>
Yusuke Goda04e917b2008-06-06 17:03:23 +090030#include <asm/io.h>
Magnus Damm6968980a2008-07-28 19:07:04 +090031#include <asm/clock.h>
Paul Mundtf7275652008-10-20 12:04:53 +090032#include <cpu/sh7723.h>
Yusuke Goda04e917b2008-06-06 17:03:23 +090033
Steve Glendinning90b76492009-01-07 17:20:07 +090034static struct smsc911x_platform_config smsc911x_config = {
35 .phy_interface = PHY_INTERFACE_MODE_MII,
36 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
37 .irq_type = SMSC911X_IRQ_TYPE_OPEN_DRAIN,
38 .flags = SMSC911X_USE_32BIT,
Magnus Damm4875ea22008-07-28 19:11:07 +090039};
40
Steve Glendinning90b76492009-01-07 17:20:07 +090041static struct resource smsc9118_resources[] = {
Yusuke Goda04e917b2008-06-06 17:03:23 +090042 [0] = {
43 .start = 0xb6080000,
44 .end = 0xb60fffff,
45 .flags = IORESOURCE_MEM,
46 },
47 [1] = {
48 .start = 35,
49 .end = 35,
50 .flags = IORESOURCE_IRQ,
51 }
52};
53
Steve Glendinning90b76492009-01-07 17:20:07 +090054static struct platform_device smsc9118_device = {
55 .name = "smsc911x",
Yusuke Goda04e917b2008-06-06 17:03:23 +090056 .id = -1,
Steve Glendinning90b76492009-01-07 17:20:07 +090057 .num_resources = ARRAY_SIZE(smsc9118_resources),
58 .resource = smsc9118_resources,
Magnus Damm4875ea22008-07-28 19:11:07 +090059 .dev = {
Steve Glendinning90b76492009-01-07 17:20:07 +090060 .platform_data = &smsc911x_config,
Magnus Damm4875ea22008-07-28 19:11:07 +090061 },
Yusuke Goda04e917b2008-06-06 17:03:23 +090062};
63
Nobuhiro Iwamatsuaa88f162008-09-24 11:46:48 +090064/*
65 * AP320 and AP325RXA has CPLD data in NOR Flash(0xA80000-0xABFFFF).
66 * If this area erased, this board can not boot.
67 */
Yusuke Goda04e917b2008-06-06 17:03:23 +090068static struct mtd_partition ap325rxa_nor_flash_partitions[] = {
69 {
Nobuhiro Iwamatsuaa88f162008-09-24 11:46:48 +090070 .name = "uboot",
71 .offset = 0,
72 .size = (1 * 1024 * 1024),
73 .mask_flags = MTD_WRITEABLE, /* Read-only */
Yusuke Goda04e917b2008-06-06 17:03:23 +090074 }, {
Nobuhiro Iwamatsuaa88f162008-09-24 11:46:48 +090075 .name = "kernel",
76 .offset = MTDPART_OFS_APPEND,
77 .size = (2 * 1024 * 1024),
Yusuke Goda04e917b2008-06-06 17:03:23 +090078 }, {
Nobuhiro Iwamatsuaa88f162008-09-24 11:46:48 +090079 .name = "free-area0",
80 .offset = MTDPART_OFS_APPEND,
81 .size = ((7 * 1024 * 1024) + (512 * 1024)),
82 }, {
83 .name = "CPLD-Data",
84 .offset = MTDPART_OFS_APPEND,
85 .mask_flags = MTD_WRITEABLE, /* Read-only */
86 .size = (1024 * 128 * 2),
87 }, {
88 .name = "free-area1",
89 .offset = MTDPART_OFS_APPEND,
90 .size = MTDPART_SIZ_FULL,
Yusuke Goda04e917b2008-06-06 17:03:23 +090091 },
92};
93
94static struct physmap_flash_data ap325rxa_nor_flash_data = {
95 .width = 2,
96 .parts = ap325rxa_nor_flash_partitions,
97 .nr_parts = ARRAY_SIZE(ap325rxa_nor_flash_partitions),
98};
99
100static struct resource ap325rxa_nor_flash_resources[] = {
101 [0] = {
102 .name = "NOR Flash",
103 .start = 0x00000000,
104 .end = 0x00ffffff,
105 .flags = IORESOURCE_MEM,
106 }
107};
108
109static struct platform_device ap325rxa_nor_flash_device = {
110 .name = "physmap-flash",
111 .resource = ap325rxa_nor_flash_resources,
112 .num_resources = ARRAY_SIZE(ap325rxa_nor_flash_resources),
113 .dev = {
114 .platform_data = &ap325rxa_nor_flash_data,
115 },
116};
117
Yoshihiro Shimoda908978a2008-09-09 17:17:42 +0900118static struct mtd_partition nand_partition_info[] = {
119 {
120 .name = "nand_data",
121 .offset = 0,
122 .size = MTDPART_SIZ_FULL,
123 },
124};
125
126static struct resource nand_flash_resources[] = {
127 [0] = {
128 .start = 0xa4530000,
129 .end = 0xa45300ff,
130 .flags = IORESOURCE_MEM,
131 }
132};
133
134static struct sh_flctl_platform_data nand_flash_data = {
135 .parts = nand_partition_info,
136 .nr_parts = ARRAY_SIZE(nand_partition_info),
137 .flcmncr_val = FCKSEL_E | TYPESEL_SET | NANWF_E,
138 .has_hwecc = 1,
139};
140
141static struct platform_device nand_flash_device = {
142 .name = "sh_flctl",
143 .resource = nand_flash_resources,
144 .num_resources = ARRAY_SIZE(nand_flash_resources),
145 .dev = {
146 .platform_data = &nand_flash_data,
147 },
148};
149
Magnus Damm6968980a2008-07-28 19:07:04 +0900150#define FPGA_LCDREG 0xB4100180
151#define FPGA_BKLREG 0xB4100212
152#define FPGA_LCDREG_VAL 0x0018
Magnus Damm8b2224d2008-07-28 19:14:35 +0900153#define PORT_MSELCRB 0xA4050182
Yoshihiro Shimoda908978a2008-09-09 17:17:42 +0900154#define PORT_HIZCRC 0xA405015C
155#define PORT_DRVCRA 0xA405018A
156#define PORT_DRVCRB 0xA405018C
Magnus Damm6968980a2008-07-28 19:07:04 +0900157
158static void ap320_wvga_power_on(void *board_data)
159{
160 msleep(100);
161
162 /* ASD AP-320/325 LCD ON */
163 ctrl_outw(FPGA_LCDREG_VAL, FPGA_LCDREG);
164
165 /* backlight */
Magnus Damm16587c42008-10-08 20:42:20 +0900166 gpio_set_value(GPIO_PTS3, 0);
Magnus Damm6968980a2008-07-28 19:07:04 +0900167 ctrl_outw(0x100, FPGA_BKLREG);
168}
169
Magnus Damm93356d02009-03-13 15:27:14 +0000170static void ap320_wvga_power_off(void *board_data)
171{
172 /* backlight */
173 ctrl_outw(0, FPGA_BKLREG);
174 gpio_set_value(GPIO_PTS3, 1);
175
176 /* ASD AP-320/325 LCD OFF */
177 ctrl_outw(0, FPGA_LCDREG);
178}
179
Magnus Damm6968980a2008-07-28 19:07:04 +0900180static struct sh_mobile_lcdc_info lcdc_info = {
181 .clock_source = LCDC_CLK_EXTERNAL,
182 .ch[0] = {
183 .chan = LCDC_CHAN_MAINLCD,
184 .bpp = 16,
185 .interface_type = RGB18,
186 .clock_divider = 1,
187 .lcd_cfg = {
188 .name = "LB070WV1",
189 .xres = 800,
190 .yres = 480,
191 .left_margin = 40,
192 .right_margin = 160,
193 .hsync_len = 8,
194 .upper_margin = 63,
195 .lower_margin = 80,
196 .vsync_len = 1,
197 .sync = 0, /* hsync and vsync are active low */
198 },
Magnus Dammce9c0082008-08-11 15:26:00 +0900199 .lcd_size_cfg = { /* 7.0 inch */
200 .width = 152,
201 .height = 91,
202 },
Magnus Damm6968980a2008-07-28 19:07:04 +0900203 .board_cfg = {
204 .display_on = ap320_wvga_power_on,
Magnus Damm93356d02009-03-13 15:27:14 +0000205 .display_off = ap320_wvga_power_off,
Magnus Damm6968980a2008-07-28 19:07:04 +0900206 },
207 }
208};
209
210static struct resource lcdc_resources[] = {
211 [0] = {
212 .name = "LCDC",
213 .start = 0xfe940000, /* P4-only space */
214 .end = 0xfe941fff,
215 .flags = IORESOURCE_MEM,
216 },
Magnus Damm07905552008-12-19 12:02:16 +0900217 [1] = {
218 .start = 28,
219 .flags = IORESOURCE_IRQ,
220 },
Magnus Damm6968980a2008-07-28 19:07:04 +0900221};
222
223static struct platform_device lcdc_device = {
224 .name = "sh_mobile_lcdc_fb",
225 .num_resources = ARRAY_SIZE(lcdc_resources),
226 .resource = lcdc_resources,
227 .dev = {
228 .platform_data = &lcdc_info,
229 },
230};
231
Kuninori Morimoto86746282009-01-22 00:33:21 +0000232static void camera_power(int val)
233{
234 gpio_set_value(GPIO_PTZ5, val); /* RST_CAM/RSTB */
235 mdelay(10);
236}
237
Magnus Damme565b512008-07-29 20:57:38 +0900238#ifdef CONFIG_I2C
Kuninori Morimoto47131252009-01-22 00:38:31 +0000239/* support for the old ncm03j camera */
Magnus Damm8b2224d2008-07-28 19:14:35 +0900240static unsigned char camera_ncm03j_magic[] =
241{
242 0x87, 0x00, 0x88, 0x08, 0x89, 0x01, 0x8A, 0xE8,
243 0x1D, 0x00, 0x1E, 0x8A, 0x21, 0x00, 0x33, 0x36,
244 0x36, 0x60, 0x37, 0x08, 0x3B, 0x31, 0x44, 0x0F,
245 0x46, 0xF0, 0x4B, 0x28, 0x4C, 0x21, 0x4D, 0x55,
246 0x4E, 0x1B, 0x4F, 0xC7, 0x50, 0xFC, 0x51, 0x12,
247 0x58, 0x02, 0x66, 0xC0, 0x67, 0x46, 0x6B, 0xA0,
248 0x6C, 0x34, 0x7E, 0x25, 0x7F, 0x25, 0x8D, 0x0F,
249 0x92, 0x40, 0x93, 0x04, 0x94, 0x26, 0x95, 0x0A,
250 0x99, 0x03, 0x9A, 0xF0, 0x9B, 0x14, 0x9D, 0x7A,
251 0xC5, 0x02, 0xD6, 0x07, 0x59, 0x00, 0x5A, 0x1A,
252 0x5B, 0x2A, 0x5C, 0x37, 0x5D, 0x42, 0x5E, 0x56,
253 0xC8, 0x00, 0xC9, 0x1A, 0xCA, 0x2A, 0xCB, 0x37,
254 0xCC, 0x42, 0xCD, 0x56, 0xCE, 0x00, 0xCF, 0x1A,
255 0xD0, 0x2A, 0xD1, 0x37, 0xD2, 0x42, 0xD3, 0x56,
256 0x5F, 0x68, 0x60, 0x87, 0x61, 0xA3, 0x62, 0xBC,
257 0x63, 0xD4, 0x64, 0xEA, 0xD6, 0x0F,
258};
259
Kuninori Morimoto47131252009-01-22 00:38:31 +0000260static int camera_probe(void)
261{
262 struct i2c_adapter *a = i2c_get_adapter(0);
263 struct i2c_msg msg;
264 int ret;
265
Magnus Damm37869fa2009-05-20 14:30:06 +0000266 if (!a)
267 return -ENODEV;
268
Kuninori Morimoto47131252009-01-22 00:38:31 +0000269 camera_power(1);
270 msg.addr = 0x6e;
271 msg.buf = camera_ncm03j_magic;
272 msg.len = 2;
273 msg.flags = 0;
274 ret = i2c_transfer(a, &msg, 1);
275 camera_power(0);
276
277 return ret;
278}
279
Magnus Damm8b2224d2008-07-28 19:14:35 +0900280static int camera_set_capture(struct soc_camera_platform_info *info,
281 int enable)
282{
283 struct i2c_adapter *a = i2c_get_adapter(0);
284 struct i2c_msg msg;
285 int ret = 0;
286 int i;
287
Kuninori Morimoto86746282009-01-22 00:33:21 +0000288 camera_power(0);
Magnus Damm8b2224d2008-07-28 19:14:35 +0900289 if (!enable)
290 return 0; /* no disable for now */
291
Kuninori Morimoto86746282009-01-22 00:33:21 +0000292 camera_power(1);
Magnus Damm8b2224d2008-07-28 19:14:35 +0900293 for (i = 0; i < ARRAY_SIZE(camera_ncm03j_magic); i += 2) {
294 u_int8_t buf[8];
295
296 msg.addr = 0x6e;
297 msg.buf = buf;
298 msg.len = 2;
299 msg.flags = 0;
300
301 buf[0] = camera_ncm03j_magic[i];
302 buf[1] = camera_ncm03j_magic[i + 1];
303
304 ret = (ret < 0) ? ret : i2c_transfer(a, &msg, 1);
305 }
306
307 return ret;
308}
309
310static struct soc_camera_platform_info camera_info = {
311 .iface = 0,
312 .format_name = "UYVY",
313 .format_depth = 16,
314 .format = {
315 .pixelformat = V4L2_PIX_FMT_UYVY,
316 .colorspace = V4L2_COLORSPACE_SMPTE170M,
317 .width = 640,
318 .height = 480,
319 },
320 .bus_param = SOCAM_PCLK_SAMPLE_RISING | SOCAM_HSYNC_ACTIVE_HIGH |
321 SOCAM_VSYNC_ACTIVE_HIGH | SOCAM_MASTER | SOCAM_DATAWIDTH_8,
322 .set_capture = camera_set_capture,
323};
324
325static struct platform_device camera_device = {
326 .name = "soc_camera_platform",
327 .dev = {
328 .platform_data = &camera_info,
329 },
330};
Kuninori Morimoto47131252009-01-22 00:38:31 +0000331
332static int __init camera_setup(void)
333{
334 if (camera_probe() > 0)
335 platform_device_register(&camera_device);
336
337 return 0;
338}
339late_initcall(camera_setup);
340
Magnus Damme565b512008-07-29 20:57:38 +0900341#endif /* CONFIG_I2C */
Magnus Damm8b2224d2008-07-28 19:14:35 +0900342
Kuninori Morimoto47131252009-01-22 00:38:31 +0000343static int ov7725_power(struct device *dev, int mode)
344{
345 camera_power(0);
346 if (mode)
347 camera_power(1);
348
349 return 0;
350}
351
352static struct ov772x_camera_info ov7725_info = {
353 .buswidth = SOCAM_DATAWIDTH_8,
354 .flags = OV772X_FLAG_VFLIP | OV772X_FLAG_HFLIP,
Kuninori Morimotofc3f55e2009-04-13 06:40:04 +0000355 .edgectrl = OV772X_AUTO_EDGECTRL(0xf, 0),
Kuninori Morimoto47131252009-01-22 00:38:31 +0000356 .link = {
357 .power = ov7725_power,
358 },
359};
360
Magnus Damm8b2224d2008-07-28 19:14:35 +0900361static struct sh_mobile_ceu_info sh_mobile_ceu_info = {
Kuninori Morimoto46368fa2009-03-11 07:20:32 +0000362 .flags = SH_CEU_FLAG_USE_8BIT_BUS,
Magnus Damm8b2224d2008-07-28 19:14:35 +0900363};
364
365static struct resource ceu_resources[] = {
366 [0] = {
367 .name = "CEU",
368 .start = 0xfe910000,
369 .end = 0xfe91009f,
370 .flags = IORESOURCE_MEM,
371 },
372 [1] = {
373 .start = 52,
374 .flags = IORESOURCE_IRQ,
375 },
376 [2] = {
377 /* place holder for contiguous memory */
378 },
379};
380
381static struct platform_device ceu_device = {
382 .name = "sh_mobile_ceu",
Magnus Damma42b6dd2008-10-31 20:21:44 +0900383 .id = 0, /* "ceu0" clock */
Magnus Damm8b2224d2008-07-28 19:14:35 +0900384 .num_resources = ARRAY_SIZE(ceu_resources),
385 .resource = ceu_resources,
386 .dev = {
387 .platform_data = &sh_mobile_ceu_info,
388 },
389};
390
Magnus Dammfbdd9a72009-01-07 20:35:21 +0900391struct spi_gpio_platform_data sdcard_cn3_platform_data = {
392 .sck = GPIO_PTD0,
393 .mosi = GPIO_PTD1,
394 .miso = GPIO_PTD2,
395 .num_chipselect = 1,
396};
397
398static struct platform_device sdcard_cn3_device = {
399 .name = "spi_gpio",
400 .dev = {
401 .platform_data = &sdcard_cn3_platform_data,
402 },
403};
404
Yusuke Goda04e917b2008-06-06 17:03:23 +0900405static struct platform_device *ap325rxa_devices[] __initdata = {
Steve Glendinning90b76492009-01-07 17:20:07 +0900406 &smsc9118_device,
Magnus Damm6968980a2008-07-28 19:07:04 +0900407 &ap325rxa_nor_flash_device,
408 &lcdc_device,
Magnus Damm8b2224d2008-07-28 19:14:35 +0900409 &ceu_device,
Yoshihiro Shimoda908978a2008-09-09 17:17:42 +0900410 &nand_flash_device,
Magnus Dammfbdd9a72009-01-07 20:35:21 +0900411 &sdcard_cn3_device,
Yusuke Goda04e917b2008-06-06 17:03:23 +0900412};
413
Magnus Damm026953d2008-07-05 12:32:44 +0900414static struct i2c_board_info __initdata ap325rxa_i2c_devices[] = {
Nobuhiro Iwamatsua3e02702008-10-17 16:53:57 +0900415 {
416 I2C_BOARD_INFO("pcf8563", 0x51),
417 },
Kuninori Morimoto47131252009-01-22 00:38:31 +0000418 {
419 I2C_BOARD_INFO("ov772x", 0x21),
Guennadi Liakhovetski0a861e92009-05-12 15:13:32 +0000420 .platform_data = &ov7725_info.link,
Kuninori Morimoto47131252009-01-22 00:38:31 +0000421 },
Magnus Damm026953d2008-07-05 12:32:44 +0900422};
423
Magnus Dammfbdd9a72009-01-07 20:35:21 +0900424static struct spi_board_info ap325rxa_spi_devices[] = {
425 {
426 .modalias = "mmc_spi",
427 .max_speed_hz = 5000000,
428 .chip_select = 0,
429 .controller_data = (void *) GPIO_PTD5,
430 },
431};
432
Yusuke Goda04e917b2008-06-06 17:03:23 +0900433static int __init ap325rxa_devices_setup(void)
434{
Magnus Damm16587c42008-10-08 20:42:20 +0900435 /* LD3 and LD4 LEDs */
436 gpio_request(GPIO_PTX5, NULL); /* RUN */
437 gpio_direction_output(GPIO_PTX5, 1);
438 gpio_export(GPIO_PTX5, 0);
439
440 gpio_request(GPIO_PTX4, NULL); /* INDICATOR */
441 gpio_direction_output(GPIO_PTX4, 0);
442 gpio_export(GPIO_PTX4, 0);
443
444 /* SW1 input */
445 gpio_request(GPIO_PTF7, NULL); /* MODE */
446 gpio_direction_input(GPIO_PTF7);
447 gpio_export(GPIO_PTF7, 0);
448
449 /* LCDC */
Magnus Damm16587c42008-10-08 20:42:20 +0900450 gpio_request(GPIO_FN_LCDD15, NULL);
451 gpio_request(GPIO_FN_LCDD14, NULL);
452 gpio_request(GPIO_FN_LCDD13, NULL);
453 gpio_request(GPIO_FN_LCDD12, NULL);
454 gpio_request(GPIO_FN_LCDD11, NULL);
455 gpio_request(GPIO_FN_LCDD10, NULL);
456 gpio_request(GPIO_FN_LCDD9, NULL);
457 gpio_request(GPIO_FN_LCDD8, NULL);
458 gpio_request(GPIO_FN_LCDD7, NULL);
459 gpio_request(GPIO_FN_LCDD6, NULL);
460 gpio_request(GPIO_FN_LCDD5, NULL);
461 gpio_request(GPIO_FN_LCDD4, NULL);
462 gpio_request(GPIO_FN_LCDD3, NULL);
463 gpio_request(GPIO_FN_LCDD2, NULL);
464 gpio_request(GPIO_FN_LCDD1, NULL);
465 gpio_request(GPIO_FN_LCDD0, NULL);
466 gpio_request(GPIO_FN_LCDLCLK_PTR, NULL);
467 gpio_request(GPIO_FN_LCDDCK, NULL);
468 gpio_request(GPIO_FN_LCDVEPWC, NULL);
469 gpio_request(GPIO_FN_LCDVCPWC, NULL);
470 gpio_request(GPIO_FN_LCDVSYN, NULL);
471 gpio_request(GPIO_FN_LCDHSYN, NULL);
472 gpio_request(GPIO_FN_LCDDISP, NULL);
473 gpio_request(GPIO_FN_LCDDON, NULL);
474
475 /* LCD backlight */
476 gpio_request(GPIO_PTS3, NULL);
477 gpio_direction_output(GPIO_PTS3, 1);
478
479 /* CEU */
Magnus Damm16587c42008-10-08 20:42:20 +0900480 gpio_request(GPIO_FN_VIO_CLK2, NULL);
481 gpio_request(GPIO_FN_VIO_VD2, NULL);
482 gpio_request(GPIO_FN_VIO_HD2, NULL);
483 gpio_request(GPIO_FN_VIO_FLD, NULL);
484 gpio_request(GPIO_FN_VIO_CKO, NULL);
485 gpio_request(GPIO_FN_VIO_D15, NULL);
486 gpio_request(GPIO_FN_VIO_D14, NULL);
487 gpio_request(GPIO_FN_VIO_D13, NULL);
488 gpio_request(GPIO_FN_VIO_D12, NULL);
489 gpio_request(GPIO_FN_VIO_D11, NULL);
490 gpio_request(GPIO_FN_VIO_D10, NULL);
491 gpio_request(GPIO_FN_VIO_D9, NULL);
492 gpio_request(GPIO_FN_VIO_D8, NULL);
493
494 gpio_request(GPIO_PTZ7, NULL);
495 gpio_direction_output(GPIO_PTZ7, 0); /* OE_CAM */
496 gpio_request(GPIO_PTZ6, NULL);
497 gpio_direction_output(GPIO_PTZ6, 0); /* STBY_CAM */
498 gpio_request(GPIO_PTZ5, NULL);
Kuninori Morimoto86746282009-01-22 00:33:21 +0000499 gpio_direction_output(GPIO_PTZ5, 0); /* RST_CAM */
Magnus Damm16587c42008-10-08 20:42:20 +0900500 gpio_request(GPIO_PTZ4, NULL);
501 gpio_direction_output(GPIO_PTZ4, 0); /* SADDR */
502
503 ctrl_outw(ctrl_inw(PORT_MSELCRB) & ~0x0001, PORT_MSELCRB);
Magnus Damm8b2224d2008-07-28 19:14:35 +0900504
Yoshihiro Shimoda908978a2008-09-09 17:17:42 +0900505 /* FLCTL */
Paul Mundtdd0e20e2008-10-21 18:08:10 +0900506 gpio_request(GPIO_FN_FCE, NULL);
507 gpio_request(GPIO_FN_NAF7, NULL);
508 gpio_request(GPIO_FN_NAF6, NULL);
509 gpio_request(GPIO_FN_NAF5, NULL);
510 gpio_request(GPIO_FN_NAF4, NULL);
511 gpio_request(GPIO_FN_NAF3, NULL);
512 gpio_request(GPIO_FN_NAF2, NULL);
513 gpio_request(GPIO_FN_NAF1, NULL);
514 gpio_request(GPIO_FN_NAF0, NULL);
515 gpio_request(GPIO_FN_FCDE, NULL);
516 gpio_request(GPIO_FN_FOE, NULL);
517 gpio_request(GPIO_FN_FSC, NULL);
518 gpio_request(GPIO_FN_FWE, NULL);
519 gpio_request(GPIO_FN_FRB, NULL);
Yoshihiro Shimoda908978a2008-09-09 17:17:42 +0900520
521 ctrl_outw(0, PORT_HIZCRC);
522 ctrl_outw(0xFFFF, PORT_DRVCRA);
523 ctrl_outw(0xFFFF, PORT_DRVCRB);
524
Magnus Damm8b2224d2008-07-28 19:14:35 +0900525 platform_resource_setup_memory(&ceu_device, "ceu", 4 << 20);
Magnus Damm6968980a2008-07-28 19:07:04 +0900526
Magnus Damm026953d2008-07-05 12:32:44 +0900527 i2c_register_board_info(0, ap325rxa_i2c_devices,
528 ARRAY_SIZE(ap325rxa_i2c_devices));
Yoshihiro Shimoda908978a2008-09-09 17:17:42 +0900529
Magnus Dammfbdd9a72009-01-07 20:35:21 +0900530 spi_register_board_info(ap325rxa_spi_devices,
531 ARRAY_SIZE(ap325rxa_spi_devices));
532
Yusuke Goda04e917b2008-06-06 17:03:23 +0900533 return platform_add_devices(ap325rxa_devices,
534 ARRAY_SIZE(ap325rxa_devices));
535}
536device_initcall(ap325rxa_devices_setup);
537
Magnus Dammc01641b2009-06-03 08:26:40 +0000538/* Return the board specific boot mode pin configuration */
539static int ap325rxa_mode_pins(void)
540{
541 /* MD0=0, MD1=0, MD2=0: Clock Mode 0
542 * MD3=0: 16-bit Area0 Bus Width
543 * MD5=1: Little Endian
544 * TSTMD=1, MD8=1: Test Mode Disabled
545 */
546 return MODE_PIN5 | MODE_PIN8;
547}
548
Yusuke Goda04e917b2008-06-06 17:03:23 +0900549static struct sh_machine_vector mv_ap325rxa __initmv = {
550 .mv_name = "AP-325RXA",
Magnus Dammc01641b2009-06-03 08:26:40 +0000551 .mv_mode_pins = ap325rxa_mode_pins,
Yusuke Goda04e917b2008-06-06 17:03:23 +0900552};