blob: 64bdd92b2bbf8a435bc6c6ae5acaaaf22ebf0164 [file] [log] [blame]
Mugunthan V Ndf828592012-03-18 20:17:54 +00001/*
2 * Texas Instruments Ethernet Switch Driver
3 *
4 * Copyright (C) 2012 Texas Instruments
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/kernel.h>
17#include <linux/io.h>
18#include <linux/clk.h>
19#include <linux/timer.h>
20#include <linux/module.h>
21#include <linux/platform_device.h>
22#include <linux/irqreturn.h>
23#include <linux/interrupt.h>
24#include <linux/if_ether.h>
25#include <linux/etherdevice.h>
26#include <linux/netdevice.h>
Richard Cochran2e5b38a2012-10-29 08:45:20 +000027#include <linux/net_tstamp.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000028#include <linux/phy.h>
29#include <linux/workqueue.h>
30#include <linux/delay.h>
Mugunthan V Nf150bd72012-07-17 08:09:50 +000031#include <linux/pm_runtime.h>
Mugunthan V N1d147cc2015-09-07 15:16:44 +053032#include <linux/gpio.h>
Mugunthan V N2eb32b02012-07-30 10:17:14 +000033#include <linux/of.h>
Heiko Schocher9e42f712015-10-17 06:04:35 +020034#include <linux/of_mdio.h>
Mugunthan V N2eb32b02012-07-30 10:17:14 +000035#include <linux/of_net.h>
36#include <linux/of_device.h>
Mugunthan V N3b72c2f2013-02-05 08:26:48 +000037#include <linux/if_vlan.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000038
Mugunthan V N739683b2013-06-06 23:45:14 +053039#include <linux/pinctrl/consumer.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000040
Mugunthan V Ndbe34722013-08-19 17:47:40 +053041#include "cpsw.h"
Mugunthan V Ndf828592012-03-18 20:17:54 +000042#include "cpsw_ale.h"
Richard Cochran2e5b38a2012-10-29 08:45:20 +000043#include "cpts.h"
Mugunthan V Ndf828592012-03-18 20:17:54 +000044#include "davinci_cpdma.h"
45
46#define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \
47 NETIF_MSG_DRV | NETIF_MSG_LINK | \
48 NETIF_MSG_IFUP | NETIF_MSG_INTR | \
49 NETIF_MSG_PROBE | NETIF_MSG_TIMER | \
50 NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \
51 NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \
52 NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \
53 NETIF_MSG_RX_STATUS)
54
55#define cpsw_info(priv, type, format, ...) \
56do { \
57 if (netif_msg_##type(priv) && net_ratelimit()) \
58 dev_info(priv->dev, format, ## __VA_ARGS__); \
59} while (0)
60
61#define cpsw_err(priv, type, format, ...) \
62do { \
63 if (netif_msg_##type(priv) && net_ratelimit()) \
64 dev_err(priv->dev, format, ## __VA_ARGS__); \
65} while (0)
66
67#define cpsw_dbg(priv, type, format, ...) \
68do { \
69 if (netif_msg_##type(priv) && net_ratelimit()) \
70 dev_dbg(priv->dev, format, ## __VA_ARGS__); \
71} while (0)
72
73#define cpsw_notice(priv, type, format, ...) \
74do { \
75 if (netif_msg_##type(priv) && net_ratelimit()) \
76 dev_notice(priv->dev, format, ## __VA_ARGS__); \
77} while (0)
78
Mugunthan V N5c50a852012-10-29 08:45:11 +000079#define ALE_ALL_PORTS 0x7
80
Mugunthan V Ndf828592012-03-18 20:17:54 +000081#define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7)
82#define CPSW_MINOR_VERSION(reg) (reg & 0xff)
83#define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f)
84
Richard Cochrane90cfac2012-10-29 08:45:14 +000085#define CPSW_VERSION_1 0x19010a
86#define CPSW_VERSION_2 0x19010c
Mugunthan V Nc193f362013-08-05 17:30:05 +053087#define CPSW_VERSION_3 0x19010f
Mugunthan V N926489b2013-08-12 17:11:15 +053088#define CPSW_VERSION_4 0x190112
Richard Cochran549985e2012-11-14 09:07:56 +000089
90#define HOST_PORT_NUM 0
Grygorii Strashkoc6395f12017-11-30 18:21:14 -060091#define CPSW_ALE_PORTS_NUM 3
Richard Cochran549985e2012-11-14 09:07:56 +000092#define SLIVER_SIZE 0x40
93
94#define CPSW1_HOST_PORT_OFFSET 0x028
95#define CPSW1_SLAVE_OFFSET 0x050
96#define CPSW1_SLAVE_SIZE 0x040
97#define CPSW1_CPDMA_OFFSET 0x100
98#define CPSW1_STATERAM_OFFSET 0x200
Mugunthan V Nd9718542013-07-23 15:38:17 +053099#define CPSW1_HW_STATS 0x400
Richard Cochran549985e2012-11-14 09:07:56 +0000100#define CPSW1_CPTS_OFFSET 0x500
101#define CPSW1_ALE_OFFSET 0x600
102#define CPSW1_SLIVER_OFFSET 0x700
103
104#define CPSW2_HOST_PORT_OFFSET 0x108
105#define CPSW2_SLAVE_OFFSET 0x200
106#define CPSW2_SLAVE_SIZE 0x100
107#define CPSW2_CPDMA_OFFSET 0x800
Mugunthan V Nd9718542013-07-23 15:38:17 +0530108#define CPSW2_HW_STATS 0x900
Richard Cochran549985e2012-11-14 09:07:56 +0000109#define CPSW2_STATERAM_OFFSET 0xa00
110#define CPSW2_CPTS_OFFSET 0xc00
111#define CPSW2_ALE_OFFSET 0xd00
112#define CPSW2_SLIVER_OFFSET 0xd80
113#define CPSW2_BD_OFFSET 0x2000
114
Mugunthan V Ndf828592012-03-18 20:17:54 +0000115#define CPDMA_RXTHRESH 0x0c0
116#define CPDMA_RXFREE 0x0e0
117#define CPDMA_TXHDP 0x00
118#define CPDMA_RXHDP 0x20
119#define CPDMA_TXCP 0x40
120#define CPDMA_RXCP 0x60
121
Mugunthan V Ndf828592012-03-18 20:17:54 +0000122#define CPSW_POLL_WEIGHT 64
Grygorii Strashko9421c902017-11-15 09:46:35 -0600123#define CPSW_MIN_PACKET_SIZE (VLAN_ETH_ZLEN)
124#define CPSW_MAX_PACKET_SIZE (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000125
126#define RX_PRIORITY_MAPPING 0x76543210
127#define TX_PRIORITY_MAPPING 0x33221100
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300128#define CPDMA_TX_PRIORITY_MAP 0x01234567
Mugunthan V Ndf828592012-03-18 20:17:54 +0000129
Mugunthan V N3b72c2f2013-02-05 08:26:48 +0000130#define CPSW_VLAN_AWARE BIT(1)
131#define CPSW_ALE_VLAN_AWARE 1
132
John Ogness35717d82014-11-14 15:42:52 +0100133#define CPSW_FIFO_NORMAL_MODE (0 << 16)
134#define CPSW_FIFO_DUAL_MAC_MODE (1 << 16)
135#define CPSW_FIFO_RATE_LIMIT_MODE (2 << 16)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000136
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000137#define CPSW_INTPACEEN (0x3f << 16)
138#define CPSW_INTPRESCALE_MASK (0x7FF << 0)
139#define CPSW_CMINTMAX_CNT 63
140#define CPSW_CMINTMIN_CNT 2
141#define CPSW_CMINTMAX_INTVL (1000 / CPSW_CMINTMIN_CNT)
142#define CPSW_CMINTMIN_INTVL ((1000 / CPSW_CMINTMAX_CNT) + 1)
143
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300144#define cpsw_slave_index(cpsw, priv) \
145 ((cpsw->data.dual_emac) ? priv->emac_port : \
146 cpsw->data.active_slave)
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300147#define IRQ_NUM 2
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300148#define CPSW_MAX_QUEUES 8
Grygorii Strashko90225bf2017-01-06 14:07:33 -0600149#define CPSW_CPDMA_DESCS_POOL_SIZE_DEFAULT 256
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +0000150
Mugunthan V Ndf828592012-03-18 20:17:54 +0000151static int debug_level;
152module_param(debug_level, int, 0);
153MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");
154
155static int ale_ageout = 10;
156module_param(ale_ageout, int, 0);
157MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");
158
159static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
160module_param(rx_packet_max, int, 0);
161MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");
162
Grygorii Strashko90225bf2017-01-06 14:07:33 -0600163static int descs_pool_size = CPSW_CPDMA_DESCS_POOL_SIZE_DEFAULT;
164module_param(descs_pool_size, int, 0444);
165MODULE_PARM_DESC(descs_pool_size, "Number of CPDMA CPPI descriptors in pool");
166
Richard Cochran996a5c22012-10-29 08:45:12 +0000167struct cpsw_wr_regs {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000168 u32 id_ver;
169 u32 soft_reset;
170 u32 control;
171 u32 int_control;
172 u32 rx_thresh_en;
173 u32 rx_en;
174 u32 tx_en;
175 u32 misc_en;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000176 u32 mem_allign1[8];
177 u32 rx_thresh_stat;
178 u32 rx_stat;
179 u32 tx_stat;
180 u32 misc_stat;
181 u32 mem_allign2[8];
182 u32 rx_imax;
183 u32 tx_imax;
184
Mugunthan V Ndf828592012-03-18 20:17:54 +0000185};
186
Richard Cochran996a5c22012-10-29 08:45:12 +0000187struct cpsw_ss_regs {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000188 u32 id_ver;
189 u32 control;
190 u32 soft_reset;
191 u32 stat_port_en;
192 u32 ptype;
Richard Cochranbd357af2012-10-29 08:45:13 +0000193 u32 soft_idle;
194 u32 thru_rate;
195 u32 gap_thresh;
196 u32 tx_start_wds;
197 u32 flow_control;
198 u32 vlan_ltype;
199 u32 ts_ltype;
200 u32 dlr_ltype;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000201};
202
Richard Cochran9750a3a2012-10-29 08:45:15 +0000203/* CPSW_PORT_V1 */
204#define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */
205#define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */
206#define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */
207#define CPSW1_PORT_VLAN 0x0c /* VLAN Register */
208#define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */
209#define CPSW1_TS_CTL 0x14 /* Time Sync Control */
210#define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */
211#define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */
212
213/* CPSW_PORT_V2 */
214#define CPSW2_CONTROL 0x00 /* Control Register */
215#define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */
216#define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */
217#define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */
218#define CPSW2_PORT_VLAN 0x14 /* VLAN Register */
219#define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */
220#define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */
221
222/* CPSW_PORT_V1 and V2 */
223#define SA_LO 0x20 /* CPGMAC_SL Source Address Low */
224#define SA_HI 0x24 /* CPGMAC_SL Source Address High */
225#define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */
226
227/* CPSW_PORT_V2 only */
228#define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */
229#define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */
230#define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */
231#define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */
232#define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */
233#define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */
234#define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */
235#define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */
236
237/* Bit definitions for the CPSW2_CONTROL register */
238#define PASS_PRI_TAGGED (1<<24) /* Pass Priority Tagged */
239#define VLAN_LTYPE2_EN (1<<21) /* VLAN LTYPE 2 enable */
240#define VLAN_LTYPE1_EN (1<<20) /* VLAN LTYPE 1 enable */
241#define DSCP_PRI_EN (1<<16) /* DSCP Priority Enable */
242#define TS_320 (1<<14) /* Time Sync Dest Port 320 enable */
243#define TS_319 (1<<13) /* Time Sync Dest Port 319 enable */
244#define TS_132 (1<<12) /* Time Sync Dest IP Addr 132 enable */
245#define TS_131 (1<<11) /* Time Sync Dest IP Addr 131 enable */
246#define TS_130 (1<<10) /* Time Sync Dest IP Addr 130 enable */
247#define TS_129 (1<<9) /* Time Sync Dest IP Addr 129 enable */
George Cherian09c55372014-05-02 12:02:02 +0530248#define TS_TTL_NONZERO (1<<8) /* Time Sync Time To Live Non-zero enable */
249#define TS_ANNEX_F_EN (1<<6) /* Time Sync Annex F enable */
Richard Cochran9750a3a2012-10-29 08:45:15 +0000250#define TS_ANNEX_D_EN (1<<4) /* Time Sync Annex D enable */
251#define TS_LTYPE2_EN (1<<3) /* Time Sync LTYPE 2 enable */
252#define TS_LTYPE1_EN (1<<2) /* Time Sync LTYPE 1 enable */
253#define TS_TX_EN (1<<1) /* Time Sync Transmit Enable */
254#define TS_RX_EN (1<<0) /* Time Sync Receive Enable */
255
George Cherian09c55372014-05-02 12:02:02 +0530256#define CTRL_V2_TS_BITS \
257 (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
258 TS_TTL_NONZERO | TS_ANNEX_D_EN | TS_LTYPE1_EN)
Richard Cochran9750a3a2012-10-29 08:45:15 +0000259
George Cherian09c55372014-05-02 12:02:02 +0530260#define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN)
261#define CTRL_V2_TX_TS_BITS (CTRL_V2_TS_BITS | TS_TX_EN)
262#define CTRL_V2_RX_TS_BITS (CTRL_V2_TS_BITS | TS_RX_EN)
263
264
265#define CTRL_V3_TS_BITS \
266 (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
267 TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\
268 TS_LTYPE1_EN)
269
270#define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN)
271#define CTRL_V3_TX_TS_BITS (CTRL_V3_TS_BITS | TS_TX_EN)
272#define CTRL_V3_RX_TS_BITS (CTRL_V3_TS_BITS | TS_RX_EN)
Richard Cochran9750a3a2012-10-29 08:45:15 +0000273
274/* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
275#define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */
276#define TS_SEQ_ID_OFFSET_MASK (0x3f)
277#define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */
278#define TS_MSG_TYPE_EN_MASK (0xffff)
279
280/* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
281#define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
Mugunthan V Ndf828592012-03-18 20:17:54 +0000282
Richard Cochran2e5b38a2012-10-29 08:45:20 +0000283/* Bit definitions for the CPSW1_TS_CTL register */
284#define CPSW_V1_TS_RX_EN BIT(0)
285#define CPSW_V1_TS_TX_EN BIT(4)
286#define CPSW_V1_MSG_TYPE_OFS 16
287
288/* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */
289#define CPSW_V1_SEQ_ID_OFS_SHIFT 16
290
Grygorii Strashko48f5bcc2017-05-08 14:21:21 -0500291#define CPSW_MAX_BLKS_TX 15
292#define CPSW_MAX_BLKS_TX_SHIFT 4
293#define CPSW_MAX_BLKS_RX 5
294
Mugunthan V Ndf828592012-03-18 20:17:54 +0000295struct cpsw_host_regs {
296 u32 max_blks;
297 u32 blk_cnt;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000298 u32 tx_in_ctl;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000299 u32 port_vlan;
300 u32 tx_pri_map;
301 u32 cpdma_tx_pri_map;
302 u32 cpdma_rx_chan_map;
303};
304
305struct cpsw_sliver_regs {
306 u32 id_ver;
307 u32 mac_control;
308 u32 mac_status;
309 u32 soft_reset;
310 u32 rx_maxlen;
311 u32 __reserved_0;
312 u32 rx_pause;
313 u32 tx_pause;
314 u32 __reserved_1;
315 u32 rx_pri_map;
316};
317
Mugunthan V Nd9718542013-07-23 15:38:17 +0530318struct cpsw_hw_stats {
319 u32 rxgoodframes;
320 u32 rxbroadcastframes;
321 u32 rxmulticastframes;
322 u32 rxpauseframes;
323 u32 rxcrcerrors;
324 u32 rxaligncodeerrors;
325 u32 rxoversizedframes;
326 u32 rxjabberframes;
327 u32 rxundersizedframes;
328 u32 rxfragments;
329 u32 __pad_0[2];
330 u32 rxoctets;
331 u32 txgoodframes;
332 u32 txbroadcastframes;
333 u32 txmulticastframes;
334 u32 txpauseframes;
335 u32 txdeferredframes;
336 u32 txcollisionframes;
337 u32 txsinglecollframes;
338 u32 txmultcollframes;
339 u32 txexcessivecollisions;
340 u32 txlatecollisions;
341 u32 txunderrun;
342 u32 txcarriersenseerrors;
343 u32 txoctets;
344 u32 octetframes64;
345 u32 octetframes65t127;
346 u32 octetframes128t255;
347 u32 octetframes256t511;
348 u32 octetframes512t1023;
349 u32 octetframes1024tup;
350 u32 netoctets;
351 u32 rxsofoverruns;
352 u32 rxmofoverruns;
353 u32 rxdmaoverruns;
354};
355
Grygorii Strashko2c8a14d2017-11-30 18:21:12 -0600356struct cpsw_slave_data {
357 struct device_node *phy_node;
358 char phy_id[MII_BUS_ID_SIZE];
359 int phy_if;
360 u8 mac_addr[ETH_ALEN];
361 u16 dual_emac_res_vlan; /* Reserved VLAN for DualEMAC */
362};
363
364struct cpsw_platform_data {
365 struct cpsw_slave_data *slave_data;
366 u32 ss_reg_ofs; /* Subsystem control register offset */
367 u32 channels; /* number of cpdma channels (symmetric) */
368 u32 slaves; /* number of slave cpgmac ports */
369 u32 active_slave; /* time stamping, ethtool and SIOCGMIIPHY slave */
370 u32 ale_entries; /* ale table size */
371 u32 bd_ram_size; /*buffer descriptor ram size */
372 u32 mac_control; /* Mac control register */
373 u16 default_vlan; /* Def VLAN for ALE lookup in VLAN aware mode*/
374 bool dual_emac; /* Enable Dual EMAC mode */
375};
376
Mugunthan V Ndf828592012-03-18 20:17:54 +0000377struct cpsw_slave {
Richard Cochran9750a3a2012-10-29 08:45:15 +0000378 void __iomem *regs;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000379 struct cpsw_sliver_regs __iomem *sliver;
380 int slave_num;
381 u32 mac_control;
382 struct cpsw_slave_data *data;
383 struct phy_device *phy;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000384 struct net_device *ndev;
385 u32 port_vlan;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000386};
387
Richard Cochran9750a3a2012-10-29 08:45:15 +0000388static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
389{
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -0600390 return readl_relaxed(slave->regs + offset);
Richard Cochran9750a3a2012-10-29 08:45:15 +0000391}
392
393static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
394{
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -0600395 writel_relaxed(val, slave->regs + offset);
Richard Cochran9750a3a2012-10-29 08:45:15 +0000396}
397
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200398struct cpsw_vector {
399 struct cpdma_chan *ch;
400 int budget;
401};
402
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300403struct cpsw_common {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +0300404 struct device *dev;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300405 struct cpsw_platform_data data;
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300406 struct napi_struct napi_rx;
407 struct napi_struct napi_tx;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300408 struct cpsw_ss_regs __iomem *regs;
409 struct cpsw_wr_regs __iomem *wr_regs;
410 u8 __iomem *hw_stats;
411 struct cpsw_host_regs __iomem *host_port_regs;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300412 u32 version;
413 u32 coal_intvl;
414 u32 bus_freq_mhz;
415 int rx_packet_max;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300416 struct cpsw_slave *slaves;
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300417 struct cpdma_ctlr *dma;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200418 struct cpsw_vector txv[CPSW_MAX_QUEUES];
419 struct cpsw_vector rxv[CPSW_MAX_QUEUES];
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300420 struct cpsw_ale *ale;
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300421 bool quirk_irq;
422 bool rx_irq_disabled;
423 bool tx_irq_disabled;
424 u32 irqs_table[IRQ_NUM];
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300425 struct cpts *cpts;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300426 int rx_ch_num, tx_ch_num;
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +0200427 int speed;
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +0200428 int usage_count;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300429};
430
431struct cpsw_priv {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000432 struct net_device *ndev;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000433 struct device *dev;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000434 u32 msg_enable;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000435 u8 mac_addr[ETH_ALEN];
Mugunthan V N1923d6e2014-09-08 22:54:02 +0530436 bool rx_pause;
437 bool tx_pause;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000438 u32 emac_port;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300439 struct cpsw_common *cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000440};
441
Mugunthan V Nd9718542013-07-23 15:38:17 +0530442struct cpsw_stats {
443 char stat_string[ETH_GSTRING_LEN];
444 int type;
445 int sizeof_stat;
446 int stat_offset;
447};
448
449enum {
450 CPSW_STATS,
451 CPDMA_RX_STATS,
452 CPDMA_TX_STATS,
453};
454
455#define CPSW_STAT(m) CPSW_STATS, \
456 sizeof(((struct cpsw_hw_stats *)0)->m), \
457 offsetof(struct cpsw_hw_stats, m)
458#define CPDMA_RX_STAT(m) CPDMA_RX_STATS, \
459 sizeof(((struct cpdma_chan_stats *)0)->m), \
460 offsetof(struct cpdma_chan_stats, m)
461#define CPDMA_TX_STAT(m) CPDMA_TX_STATS, \
462 sizeof(((struct cpdma_chan_stats *)0)->m), \
463 offsetof(struct cpdma_chan_stats, m)
464
465static const struct cpsw_stats cpsw_gstrings_stats[] = {
466 { "Good Rx Frames", CPSW_STAT(rxgoodframes) },
467 { "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) },
468 { "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) },
469 { "Pause Rx Frames", CPSW_STAT(rxpauseframes) },
470 { "Rx CRC Errors", CPSW_STAT(rxcrcerrors) },
471 { "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) },
472 { "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) },
473 { "Rx Jabbers", CPSW_STAT(rxjabberframes) },
474 { "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) },
475 { "Rx Fragments", CPSW_STAT(rxfragments) },
476 { "Rx Octets", CPSW_STAT(rxoctets) },
477 { "Good Tx Frames", CPSW_STAT(txgoodframes) },
478 { "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) },
479 { "Multicast Tx Frames", CPSW_STAT(txmulticastframes) },
480 { "Pause Tx Frames", CPSW_STAT(txpauseframes) },
481 { "Deferred Tx Frames", CPSW_STAT(txdeferredframes) },
482 { "Collisions", CPSW_STAT(txcollisionframes) },
483 { "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) },
484 { "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) },
485 { "Excessive Collisions", CPSW_STAT(txexcessivecollisions) },
486 { "Late Collisions", CPSW_STAT(txlatecollisions) },
487 { "Tx Underrun", CPSW_STAT(txunderrun) },
488 { "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) },
489 { "Tx Octets", CPSW_STAT(txoctets) },
490 { "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) },
491 { "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) },
492 { "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) },
493 { "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) },
494 { "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) },
495 { "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) },
496 { "Net Octets", CPSW_STAT(netoctets) },
497 { "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) },
498 { "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) },
499 { "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) },
Mugunthan V Nd9718542013-07-23 15:38:17 +0530500};
501
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300502static const struct cpsw_stats cpsw_gstrings_ch_stats[] = {
503 { "head_enqueue", CPDMA_RX_STAT(head_enqueue) },
504 { "tail_enqueue", CPDMA_RX_STAT(tail_enqueue) },
505 { "pad_enqueue", CPDMA_RX_STAT(pad_enqueue) },
506 { "misqueued", CPDMA_RX_STAT(misqueued) },
507 { "desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) },
508 { "pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) },
509 { "runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) },
510 { "runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) },
511 { "empty_dequeue", CPDMA_RX_STAT(empty_dequeue) },
512 { "busy_dequeue", CPDMA_RX_STAT(busy_dequeue) },
513 { "good_dequeue", CPDMA_RX_STAT(good_dequeue) },
514 { "requeue", CPDMA_RX_STAT(requeue) },
515 { "teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) },
516};
517
518#define CPSW_STATS_COMMON_LEN ARRAY_SIZE(cpsw_gstrings_stats)
519#define CPSW_STATS_CH_LEN ARRAY_SIZE(cpsw_gstrings_ch_stats)
Mugunthan V Nd9718542013-07-23 15:38:17 +0530520
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300521#define ndev_to_cpsw(ndev) (((struct cpsw_priv *)netdev_priv(ndev))->cpsw)
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300522#define napi_to_cpsw(napi) container_of(napi, struct cpsw_common, napi)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000523#define for_each_slave(priv, func, arg...) \
524 do { \
Sebastian Siewior6e6ceae2013-04-24 08:48:24 +0000525 struct cpsw_slave *slave; \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300526 struct cpsw_common *cpsw = (priv)->cpsw; \
Sebastian Siewior6e6ceae2013-04-24 08:48:24 +0000527 int n; \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300528 if (cpsw->data.dual_emac) \
529 (func)((cpsw)->slaves + priv->emac_port, ##arg);\
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000530 else \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300531 for (n = cpsw->data.slaves, \
532 slave = cpsw->slaves; \
Sebastian Siewior6e6ceae2013-04-24 08:48:24 +0000533 n; n--) \
534 (func)(slave++, ##arg); \
Mugunthan V Ndf828592012-03-18 20:17:54 +0000535 } while (0)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000536
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300537#define cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb) \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000538 do { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300539 if (!cpsw->data.dual_emac) \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000540 break; \
541 if (CPDMA_RX_SOURCE_PORT(status) == 1) { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300542 ndev = cpsw->slaves[0].ndev; \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000543 skb->dev = ndev; \
544 } else if (CPDMA_RX_SOURCE_PORT(status) == 2) { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300545 ndev = cpsw->slaves[1].ndev; \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000546 skb->dev = ndev; \
547 } \
548 } while (0)
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300549#define cpsw_add_mcast(cpsw, priv, addr) \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000550 do { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300551 if (cpsw->data.dual_emac) { \
552 struct cpsw_slave *slave = cpsw->slaves + \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000553 priv->emac_port; \
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +0300554 int slave_port = cpsw_get_slave_port( \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000555 slave->slave_num); \
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300556 cpsw_ale_add_mcast(cpsw->ale, addr, \
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +0300557 1 << slave_port | ALE_PORT_HOST, \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000558 ALE_VLAN, slave->port_vlan, 0); \
559 } else { \
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300560 cpsw_ale_add_mcast(cpsw->ale, addr, \
Grygorii Strashko61f1cef2016-04-07 15:16:43 +0300561 ALE_ALL_PORTS, \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000562 0, 0, 0); \
563 } \
564 } while (0)
565
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +0300566static inline int cpsw_get_slave_port(u32 slave_num)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000567{
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +0300568 return slave_num + 1;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000569}
Mugunthan V Ndf828592012-03-18 20:17:54 +0000570
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530571static void cpsw_set_promiscious(struct net_device *ndev, bool enable)
572{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300573 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
574 struct cpsw_ale *ale = cpsw->ale;
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530575 int i;
576
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300577 if (cpsw->data.dual_emac) {
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530578 bool flag = false;
579
580 /* Enabling promiscuous mode for one interface will be
581 * common for both the interface as the interface shares
582 * the same hardware resource.
583 */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300584 for (i = 0; i < cpsw->data.slaves; i++)
585 if (cpsw->slaves[i].ndev->flags & IFF_PROMISC)
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530586 flag = true;
587
588 if (!enable && flag) {
589 enable = true;
590 dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n");
591 }
592
593 if (enable) {
594 /* Enable Bypass */
595 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1);
596
597 dev_dbg(&ndev->dev, "promiscuity enabled\n");
598 } else {
599 /* Disable Bypass */
600 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0);
601 dev_dbg(&ndev->dev, "promiscuity disabled\n");
602 }
603 } else {
604 if (enable) {
605 unsigned long timeout = jiffies + HZ;
606
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400607 /* Disable Learn for all ports (host is port 0 and slaves are port 1 and up */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300608 for (i = 0; i <= cpsw->data.slaves; i++) {
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530609 cpsw_ale_control_set(ale, i,
610 ALE_PORT_NOLEARN, 1);
611 cpsw_ale_control_set(ale, i,
612 ALE_PORT_NO_SA_UPDATE, 1);
613 }
614
615 /* Clear All Untouched entries */
616 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
617 do {
618 cpu_relax();
619 if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT))
620 break;
621 } while (time_after(timeout, jiffies));
622 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
623
624 /* Clear all mcast from ALE */
Grygorii Strashko61f1cef2016-04-07 15:16:43 +0300625 cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS, -1);
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530626
627 /* Flood All Unicast Packets to Host port */
628 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1);
629 dev_dbg(&ndev->dev, "promiscuity enabled\n");
630 } else {
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400631 /* Don't Flood All Unicast Packets to Host port */
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530632 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0);
633
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400634 /* Enable Learn for all ports (host is port 0 and slaves are port 1 and up */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300635 for (i = 0; i <= cpsw->data.slaves; i++) {
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530636 cpsw_ale_control_set(ale, i,
637 ALE_PORT_NOLEARN, 0);
638 cpsw_ale_control_set(ale, i,
639 ALE_PORT_NO_SA_UPDATE, 0);
640 }
641 dev_dbg(&ndev->dev, "promiscuity disabled\n");
642 }
643 }
644}
645
Mugunthan V N5c50a852012-10-29 08:45:11 +0000646static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
647{
648 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300649 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V N25906052015-01-13 17:35:49 +0530650 int vid;
651
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300652 if (cpsw->data.dual_emac)
653 vid = cpsw->slaves[priv->emac_port].port_vlan;
Mugunthan V N25906052015-01-13 17:35:49 +0530654 else
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300655 vid = cpsw->data.default_vlan;
Mugunthan V N5c50a852012-10-29 08:45:11 +0000656
657 if (ndev->flags & IFF_PROMISC) {
658 /* Enable promiscuous mode */
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530659 cpsw_set_promiscious(ndev, true);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300660 cpsw_ale_set_allmulti(cpsw->ale, IFF_ALLMULTI);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000661 return;
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530662 } else {
663 /* Disable promiscuous mode */
664 cpsw_set_promiscious(ndev, false);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000665 }
666
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -0400667 /* Restore allmulti on vlans if necessary */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300668 cpsw_ale_set_allmulti(cpsw->ale, priv->ndev->flags & IFF_ALLMULTI);
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -0400669
Mugunthan V N5c50a852012-10-29 08:45:11 +0000670 /* Clear all mcast from ALE */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300671 cpsw_ale_flush_multicast(cpsw->ale, ALE_ALL_PORTS, vid);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000672
673 if (!netdev_mc_empty(ndev)) {
674 struct netdev_hw_addr *ha;
675
676 /* program multicast address list into ALE register */
677 netdev_for_each_mc_addr(ha, ndev) {
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300678 cpsw_add_mcast(cpsw, priv, (u8 *)ha->addr);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000679 }
680 }
681}
682
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300683static void cpsw_intr_enable(struct cpsw_common *cpsw)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000684{
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -0600685 writel_relaxed(0xFF, &cpsw->wr_regs->tx_en);
686 writel_relaxed(0xFF, &cpsw->wr_regs->rx_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000687
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300688 cpdma_ctlr_int_ctrl(cpsw->dma, true);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000689 return;
690}
691
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300692static void cpsw_intr_disable(struct cpsw_common *cpsw)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000693{
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -0600694 writel_relaxed(0, &cpsw->wr_regs->tx_en);
695 writel_relaxed(0, &cpsw->wr_regs->rx_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000696
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300697 cpdma_ctlr_int_ctrl(cpsw->dma, false);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000698 return;
699}
700
Olof Johansson1a3b5052013-12-11 15:58:07 -0800701static void cpsw_tx_handler(void *token, int len, int status)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000702{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300703 struct netdev_queue *txq;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000704 struct sk_buff *skb = token;
705 struct net_device *ndev = skb->dev;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300706 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000707
Mugunthan V Nfae50822013-01-17 06:31:34 +0000708 /* Check whether the queue is stopped due to stalled tx dma, if the
709 * queue is stopped then start the queue as we have free desc for tx
710 */
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300711 txq = netdev_get_tx_queue(ndev, skb_get_queue_mapping(skb));
712 if (unlikely(netif_tx_queue_stopped(txq)))
713 netif_tx_wake_queue(txq);
714
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300715 cpts_tx_timestamp(cpsw->cpts, skb);
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100716 ndev->stats.tx_packets++;
717 ndev->stats.tx_bytes += len;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000718 dev_kfree_skb_any(skb);
719}
720
Olof Johansson1a3b5052013-12-11 15:58:07 -0800721static void cpsw_rx_handler(void *token, int len, int status)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000722{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300723 struct cpdma_chan *ch;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000724 struct sk_buff *skb = token;
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000725 struct sk_buff *new_skb;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000726 struct net_device *ndev = skb->dev;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000727 int ret = 0;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300728 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000729
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300730 cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000731
Mugunthan V N16e5c572014-04-10 14:23:23 +0530732 if (unlikely(status < 0) || unlikely(!netif_running(ndev))) {
Ivan Khoronzhukfe734d02017-01-19 18:58:26 +0200733 /* In dual emac mode check for all interfaces */
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +0200734 if (cpsw->data.dual_emac && cpsw->usage_count &&
Ivan Khoronzhukfe734d02017-01-19 18:58:26 +0200735 (status >= 0)) {
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530736 /* The packet received is for the interface which
737 * is already down and the other interface is up
Joe Perchesdbedd442015-03-06 20:49:12 -0800738 * and running, instead of freeing which results
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530739 * in reducing of the number of rx descriptor in
740 * DMA engine, requeue skb back to cpdma.
741 */
742 new_skb = skb;
743 goto requeue;
744 }
745
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000746 /* the interface is going down, skbs are purged */
Mugunthan V Ndf828592012-03-18 20:17:54 +0000747 dev_kfree_skb_any(skb);
748 return;
749 }
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000750
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300751 new_skb = netdev_alloc_skb_ip_align(ndev, cpsw->rx_packet_max);
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000752 if (new_skb) {
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300753 skb_copy_queue_mapping(new_skb, skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000754 skb_put(skb, len);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300755 cpts_rx_timestamp(cpsw->cpts, skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000756 skb->protocol = eth_type_trans(skb, ndev);
757 netif_receive_skb(skb);
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100758 ndev->stats.rx_bytes += len;
759 ndev->stats.rx_packets++;
Grygorii Strashko254a49d2016-08-09 15:09:44 +0300760 kmemleak_not_leak(new_skb);
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000761 } else {
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100762 ndev->stats.rx_dropped++;
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000763 new_skb = skb;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000764 }
765
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530766requeue:
Ivan Khoronzhukce52c742016-08-22 21:18:28 +0300767 if (netif_dormant(ndev)) {
768 dev_kfree_skb_any(new_skb);
769 return;
770 }
771
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200772 ch = cpsw->rxv[skb_get_queue_mapping(new_skb)].ch;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300773 ret = cpdma_chan_submit(ch, new_skb, new_skb->data,
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300774 skb_tailroom(new_skb), 0);
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000775 if (WARN_ON(ret < 0))
776 dev_kfree_skb_any(new_skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000777}
778
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200779static void cpsw_split_res(struct net_device *ndev)
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200780{
781 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200782 u32 consumed_rate = 0, bigest_rate = 0;
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200783 struct cpsw_common *cpsw = priv->cpsw;
784 struct cpsw_vector *txv = cpsw->txv;
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200785 int i, ch_weight, rlim_ch_num = 0;
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200786 int budget, bigest_rate_ch = 0;
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200787 u32 ch_rate, max_rate;
788 int ch_budget = 0;
789
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200790 for (i = 0; i < cpsw->tx_ch_num; i++) {
791 ch_rate = cpdma_chan_get_rate(txv[i].ch);
792 if (!ch_rate)
793 continue;
794
795 rlim_ch_num++;
796 consumed_rate += ch_rate;
797 }
798
799 if (cpsw->tx_ch_num == rlim_ch_num) {
800 max_rate = consumed_rate;
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200801 } else if (!rlim_ch_num) {
802 ch_budget = CPSW_POLL_WEIGHT / cpsw->tx_ch_num;
803 bigest_rate = 0;
804 max_rate = consumed_rate;
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200805 } else {
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +0200806 max_rate = cpsw->speed * 1000;
807
808 /* if max_rate is less then expected due to reduced link speed,
809 * split proportionally according next potential max speed
810 */
811 if (max_rate < consumed_rate)
812 max_rate *= 10;
813
814 if (max_rate < consumed_rate)
815 max_rate *= 10;
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200816
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200817 ch_budget = (consumed_rate * CPSW_POLL_WEIGHT) / max_rate;
818 ch_budget = (CPSW_POLL_WEIGHT - ch_budget) /
819 (cpsw->tx_ch_num - rlim_ch_num);
820 bigest_rate = (max_rate - consumed_rate) /
821 (cpsw->tx_ch_num - rlim_ch_num);
822 }
823
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200824 /* split tx weight/budget */
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200825 budget = CPSW_POLL_WEIGHT;
826 for (i = 0; i < cpsw->tx_ch_num; i++) {
827 ch_rate = cpdma_chan_get_rate(txv[i].ch);
828 if (ch_rate) {
829 txv[i].budget = (ch_rate * CPSW_POLL_WEIGHT) / max_rate;
830 if (!txv[i].budget)
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200831 txv[i].budget++;
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200832 if (ch_rate > bigest_rate) {
833 bigest_rate_ch = i;
834 bigest_rate = ch_rate;
835 }
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200836
837 ch_weight = (ch_rate * 100) / max_rate;
838 if (!ch_weight)
839 ch_weight++;
840 cpdma_chan_set_weight(cpsw->txv[i].ch, ch_weight);
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200841 } else {
842 txv[i].budget = ch_budget;
843 if (!bigest_rate_ch)
844 bigest_rate_ch = i;
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +0200845 cpdma_chan_set_weight(cpsw->txv[i].ch, 0);
Ivan Khoronzhuk48e0a832016-12-06 03:45:00 +0200846 }
847
848 budget -= txv[i].budget;
849 }
850
851 if (budget)
852 txv[bigest_rate_ch].budget += budget;
853
854 /* split rx budget */
855 budget = CPSW_POLL_WEIGHT;
856 ch_budget = budget / cpsw->rx_ch_num;
857 for (i = 0; i < cpsw->rx_ch_num; i++) {
858 cpsw->rxv[i].budget = ch_budget;
859 budget -= ch_budget;
860 }
861
862 if (budget)
863 cpsw->rxv[0].budget += budget;
864}
865
Felipe Balbic03abd82015-01-16 10:11:12 -0600866static irqreturn_t cpsw_tx_interrupt(int irq, void *dev_id)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000867{
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300868 struct cpsw_common *cpsw = dev_id;
Felipe Balbi7ce67a32015-01-02 16:15:59 -0600869
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300870 writel(0, &cpsw->wr_regs->tx_en);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300871 cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_TX);
Felipe Balbic03abd82015-01-16 10:11:12 -0600872
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300873 if (cpsw->quirk_irq) {
874 disable_irq_nosync(cpsw->irqs_table[1]);
875 cpsw->tx_irq_disabled = true;
Mugunthan V N7da11602015-08-12 15:22:53 +0530876 }
877
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300878 napi_schedule(&cpsw->napi_tx);
Felipe Balbic03abd82015-01-16 10:11:12 -0600879 return IRQ_HANDLED;
880}
881
882static irqreturn_t cpsw_rx_interrupt(int irq, void *dev_id)
883{
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300884 struct cpsw_common *cpsw = dev_id;
Felipe Balbic03abd82015-01-16 10:11:12 -0600885
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300886 cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_RX);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300887 writel(0, &cpsw->wr_regs->rx_en);
Sebastian Siewiorfd51cf12013-04-23 07:31:37 +0000888
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300889 if (cpsw->quirk_irq) {
890 disable_irq_nosync(cpsw->irqs_table[0]);
891 cpsw->rx_irq_disabled = true;
Mugunthan V N7da11602015-08-12 15:22:53 +0530892 }
893
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300894 napi_schedule(&cpsw->napi_rx);
Mugunthan V Nd354eb82015-08-04 16:06:19 +0530895 return IRQ_HANDLED;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000896}
897
Mugunthan V N32a74322015-08-04 16:06:20 +0530898static int cpsw_tx_poll(struct napi_struct *napi_tx, int budget)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000899{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300900 u32 ch_map;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200901 int num_tx, cur_budget, ch;
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300902 struct cpsw_common *cpsw = napi_to_cpsw(napi_tx);
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200903 struct cpsw_vector *txv;
Mugunthan V N32a74322015-08-04 16:06:20 +0530904
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300905 /* process every unprocessed channel */
906 ch_map = cpdma_ctrl_txchs_state(cpsw->dma);
Ivan Khoronzhuk342934a2016-11-29 17:00:50 +0200907 for (ch = 0, num_tx = 0; ch_map; ch_map >>= 1, ch++) {
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300908 if (!(ch_map & 0x01))
909 continue;
910
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200911 txv = &cpsw->txv[ch];
912 if (unlikely(txv->budget > budget - num_tx))
913 cur_budget = budget - num_tx;
914 else
915 cur_budget = txv->budget;
916
917 num_tx += cpdma_chan_process(txv->ch, cur_budget);
Ivan Khoronzhuk342934a2016-11-29 17:00:50 +0200918 if (num_tx >= budget)
919 break;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300920 }
921
Mugunthan V N32a74322015-08-04 16:06:20 +0530922 if (num_tx < budget) {
923 napi_complete(napi_tx);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300924 writel(0xff, &cpsw->wr_regs->tx_en);
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300925 if (cpsw->quirk_irq && cpsw->tx_irq_disabled) {
926 cpsw->tx_irq_disabled = false;
927 enable_irq(cpsw->irqs_table[1]);
Mugunthan V N7da11602015-08-12 15:22:53 +0530928 }
Mugunthan V N32a74322015-08-04 16:06:20 +0530929 }
930
Mugunthan V N32a74322015-08-04 16:06:20 +0530931 return num_tx;
932}
933
934static int cpsw_rx_poll(struct napi_struct *napi_rx, int budget)
935{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300936 u32 ch_map;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200937 int num_rx, cur_budget, ch;
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300938 struct cpsw_common *cpsw = napi_to_cpsw(napi_rx);
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200939 struct cpsw_vector *rxv;
Mugunthan V N510a1e722013-02-17 22:19:20 +0000940
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300941 /* process every unprocessed channel */
942 ch_map = cpdma_ctrl_rxchs_state(cpsw->dma);
Ivan Khoronzhuk342934a2016-11-29 17:00:50 +0200943 for (ch = 0, num_rx = 0; ch_map; ch_map >>= 1, ch++) {
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300944 if (!(ch_map & 0x01))
945 continue;
946
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +0200947 rxv = &cpsw->rxv[ch];
948 if (unlikely(rxv->budget > budget - num_rx))
949 cur_budget = budget - num_rx;
950 else
951 cur_budget = rxv->budget;
952
953 num_rx += cpdma_chan_process(rxv->ch, cur_budget);
Ivan Khoronzhuk342934a2016-11-29 17:00:50 +0200954 if (num_rx >= budget)
955 break;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300956 }
957
Mugunthan V N510a1e722013-02-17 22:19:20 +0000958 if (num_rx < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -0800959 napi_complete_done(napi_rx, num_rx);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300960 writel(0xff, &cpsw->wr_regs->rx_en);
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300961 if (cpsw->quirk_irq && cpsw->rx_irq_disabled) {
962 cpsw->rx_irq_disabled = false;
963 enable_irq(cpsw->irqs_table[0]);
Mugunthan V N7da11602015-08-12 15:22:53 +0530964 }
Mugunthan V N510a1e722013-02-17 22:19:20 +0000965 }
Mugunthan V Ndf828592012-03-18 20:17:54 +0000966
Mugunthan V Ndf828592012-03-18 20:17:54 +0000967 return num_rx;
968}
969
970static inline void soft_reset(const char *module, void __iomem *reg)
971{
972 unsigned long timeout = jiffies + HZ;
973
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -0600974 writel_relaxed(1, reg);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000975 do {
976 cpu_relax();
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -0600977 } while ((readl_relaxed(reg) & 1) && time_after(timeout, jiffies));
Mugunthan V Ndf828592012-03-18 20:17:54 +0000978
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -0600979 WARN(readl_relaxed(reg) & 1, "failed to soft-reset %s\n", module);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000980}
981
Mugunthan V Ndf828592012-03-18 20:17:54 +0000982static void cpsw_set_slave_mac(struct cpsw_slave *slave,
983 struct cpsw_priv *priv)
984{
Richard Cochran9750a3a2012-10-29 08:45:15 +0000985 slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
986 slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000987}
988
989static void _cpsw_adjust_link(struct cpsw_slave *slave,
990 struct cpsw_priv *priv, bool *link)
991{
992 struct phy_device *phy = slave->phy;
993 u32 mac_control = 0;
994 u32 slave_port;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300995 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000996
997 if (!phy)
998 return;
999
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +03001000 slave_port = cpsw_get_slave_port(slave->slave_num);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001001
1002 if (phy->link) {
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001003 mac_control = cpsw->data.mac_control;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001004
1005 /* enable forwarding */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001006 cpsw_ale_control_set(cpsw->ale, slave_port,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001007 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
1008
1009 if (phy->speed == 1000)
1010 mac_control |= BIT(7); /* GIGABITEN */
1011 if (phy->duplex)
1012 mac_control |= BIT(0); /* FULLDUPLEXEN */
Daniel Mack342b7b72012-09-27 09:19:34 +00001013
1014 /* set speed_in input in case RMII mode is used in 100Mbps */
1015 if (phy->speed == 100)
1016 mac_control |= BIT(15);
Mugunthan V Na81d8762013-12-13 18:42:55 +05301017 else if (phy->speed == 10)
1018 mac_control |= BIT(18); /* In Band mode */
Daniel Mack342b7b72012-09-27 09:19:34 +00001019
Mugunthan V N1923d6e2014-09-08 22:54:02 +05301020 if (priv->rx_pause)
1021 mac_control |= BIT(3);
1022
1023 if (priv->tx_pause)
1024 mac_control |= BIT(4);
1025
Mugunthan V Ndf828592012-03-18 20:17:54 +00001026 *link = true;
1027 } else {
1028 mac_control = 0;
1029 /* disable forwarding */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001030 cpsw_ale_control_set(cpsw->ale, slave_port,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001031 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
1032 }
1033
1034 if (mac_control != slave->mac_control) {
1035 phy_print_status(phy);
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001036 writel_relaxed(mac_control, &slave->sliver->mac_control);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001037 }
1038
1039 slave->mac_control = mac_control;
1040}
1041
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +02001042static int cpsw_get_common_speed(struct cpsw_common *cpsw)
1043{
1044 int i, speed;
1045
1046 for (i = 0, speed = 0; i < cpsw->data.slaves; i++)
1047 if (cpsw->slaves[i].phy && cpsw->slaves[i].phy->link)
1048 speed += cpsw->slaves[i].phy->speed;
1049
1050 return speed;
1051}
1052
1053static int cpsw_need_resplit(struct cpsw_common *cpsw)
1054{
1055 int i, rlim_ch_num;
1056 int speed, ch_rate;
1057
1058 /* re-split resources only in case speed was changed */
1059 speed = cpsw_get_common_speed(cpsw);
1060 if (speed == cpsw->speed || !speed)
1061 return 0;
1062
1063 cpsw->speed = speed;
1064
1065 for (i = 0, rlim_ch_num = 0; i < cpsw->tx_ch_num; i++) {
1066 ch_rate = cpdma_chan_get_rate(cpsw->txv[i].ch);
1067 if (!ch_rate)
1068 break;
1069
1070 rlim_ch_num++;
1071 }
1072
1073 /* cases not dependent on speed */
1074 if (!rlim_ch_num || rlim_ch_num == cpsw->tx_ch_num)
1075 return 0;
1076
1077 return 1;
1078}
1079
Mugunthan V Ndf828592012-03-18 20:17:54 +00001080static void cpsw_adjust_link(struct net_device *ndev)
1081{
1082 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +02001083 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001084 bool link = false;
1085
1086 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
1087
1088 if (link) {
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +02001089 if (cpsw_need_resplit(cpsw))
1090 cpsw_split_res(ndev);
1091
Mugunthan V Ndf828592012-03-18 20:17:54 +00001092 netif_carrier_on(ndev);
1093 if (netif_running(ndev))
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001094 netif_tx_wake_all_queues(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001095 } else {
1096 netif_carrier_off(ndev);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001097 netif_tx_stop_all_queues(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001098 }
1099}
1100
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001101static int cpsw_get_coalesce(struct net_device *ndev,
1102 struct ethtool_coalesce *coal)
1103{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001104 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001105
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001106 coal->rx_coalesce_usecs = cpsw->coal_intvl;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001107 return 0;
1108}
1109
1110static int cpsw_set_coalesce(struct net_device *ndev,
1111 struct ethtool_coalesce *coal)
1112{
1113 struct cpsw_priv *priv = netdev_priv(ndev);
1114 u32 int_ctrl;
1115 u32 num_interrupts = 0;
1116 u32 prescale = 0;
1117 u32 addnl_dvdr = 1;
1118 u32 coal_intvl = 0;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001119 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001120
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001121 coal_intvl = coal->rx_coalesce_usecs;
1122
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001123 int_ctrl = readl(&cpsw->wr_regs->int_control);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001124 prescale = cpsw->bus_freq_mhz * 4;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001125
Mugunthan V Na84bc2a2014-07-15 20:26:53 +05301126 if (!coal->rx_coalesce_usecs) {
1127 int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN);
1128 goto update_return;
1129 }
1130
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001131 if (coal_intvl < CPSW_CMINTMIN_INTVL)
1132 coal_intvl = CPSW_CMINTMIN_INTVL;
1133
1134 if (coal_intvl > CPSW_CMINTMAX_INTVL) {
1135 /* Interrupt pacer works with 4us Pulse, we can
1136 * throttle further by dilating the 4us pulse.
1137 */
1138 addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale;
1139
1140 if (addnl_dvdr > 1) {
1141 prescale *= addnl_dvdr;
1142 if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr))
1143 coal_intvl = (CPSW_CMINTMAX_INTVL
1144 * addnl_dvdr);
1145 } else {
1146 addnl_dvdr = 1;
1147 coal_intvl = CPSW_CMINTMAX_INTVL;
1148 }
1149 }
1150
1151 num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001152 writel(num_interrupts, &cpsw->wr_regs->rx_imax);
1153 writel(num_interrupts, &cpsw->wr_regs->tx_imax);
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001154
1155 int_ctrl |= CPSW_INTPACEEN;
1156 int_ctrl &= (~CPSW_INTPRESCALE_MASK);
1157 int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK);
Mugunthan V Na84bc2a2014-07-15 20:26:53 +05301158
1159update_return:
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001160 writel(int_ctrl, &cpsw->wr_regs->int_control);
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001161
1162 cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001163 cpsw->coal_intvl = coal_intvl;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001164
1165 return 0;
1166}
1167
Mugunthan V Nd9718542013-07-23 15:38:17 +05301168static int cpsw_get_sset_count(struct net_device *ndev, int sset)
1169{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001170 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
1171
Mugunthan V Nd9718542013-07-23 15:38:17 +05301172 switch (sset) {
1173 case ETH_SS_STATS:
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001174 return (CPSW_STATS_COMMON_LEN +
1175 (cpsw->rx_ch_num + cpsw->tx_ch_num) *
1176 CPSW_STATS_CH_LEN);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301177 default:
1178 return -EOPNOTSUPP;
1179 }
1180}
1181
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001182static void cpsw_add_ch_strings(u8 **p, int ch_num, int rx_dir)
1183{
1184 int ch_stats_len;
1185 int line;
1186 int i;
1187
1188 ch_stats_len = CPSW_STATS_CH_LEN * ch_num;
1189 for (i = 0; i < ch_stats_len; i++) {
1190 line = i % CPSW_STATS_CH_LEN;
1191 snprintf(*p, ETH_GSTRING_LEN,
1192 "%s DMA chan %d: %s", rx_dir ? "Rx" : "Tx",
1193 i / CPSW_STATS_CH_LEN,
1194 cpsw_gstrings_ch_stats[line].stat_string);
1195 *p += ETH_GSTRING_LEN;
1196 }
1197}
1198
Mugunthan V Nd9718542013-07-23 15:38:17 +05301199static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1200{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001201 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301202 u8 *p = data;
1203 int i;
1204
1205 switch (stringset) {
1206 case ETH_SS_STATS:
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001207 for (i = 0; i < CPSW_STATS_COMMON_LEN; i++) {
Mugunthan V Nd9718542013-07-23 15:38:17 +05301208 memcpy(p, cpsw_gstrings_stats[i].stat_string,
1209 ETH_GSTRING_LEN);
1210 p += ETH_GSTRING_LEN;
1211 }
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001212
1213 cpsw_add_ch_strings(&p, cpsw->rx_ch_num, 1);
1214 cpsw_add_ch_strings(&p, cpsw->tx_ch_num, 0);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301215 break;
1216 }
1217}
1218
1219static void cpsw_get_ethtool_stats(struct net_device *ndev,
1220 struct ethtool_stats *stats, u64 *data)
1221{
Mugunthan V Nd9718542013-07-23 15:38:17 +05301222 u8 *p;
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001223 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001224 struct cpdma_chan_stats ch_stats;
1225 int i, l, ch;
Mugunthan V Nd9718542013-07-23 15:38:17 +05301226
1227 /* Collect Davinci CPDMA stats for Rx and Tx Channel */
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001228 for (l = 0; l < CPSW_STATS_COMMON_LEN; l++)
1229 data[l] = readl(cpsw->hw_stats +
1230 cpsw_gstrings_stats[l].stat_offset);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301231
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001232 for (ch = 0; ch < cpsw->rx_ch_num; ch++) {
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001233 cpdma_chan_get_stats(cpsw->rxv[ch].ch, &ch_stats);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001234 for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) {
1235 p = (u8 *)&ch_stats +
1236 cpsw_gstrings_ch_stats[i].stat_offset;
1237 data[l] = *(u32 *)p;
1238 }
1239 }
Mugunthan V Nd9718542013-07-23 15:38:17 +05301240
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001241 for (ch = 0; ch < cpsw->tx_ch_num; ch++) {
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001242 cpdma_chan_get_stats(cpsw->txv[ch].ch, &ch_stats);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001243 for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) {
1244 p = (u8 *)&ch_stats +
1245 cpsw_gstrings_ch_stats[i].stat_offset;
1246 data[l] = *(u32 *)p;
Mugunthan V Nd9718542013-07-23 15:38:17 +05301247 }
1248 }
1249}
1250
Ivan Khoronzhuk27e9e102016-08-10 02:22:32 +03001251static inline int cpsw_tx_packet_submit(struct cpsw_priv *priv,
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001252 struct sk_buff *skb,
1253 struct cpdma_chan *txch)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001254{
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001255 struct cpsw_common *cpsw = priv->cpsw;
1256
Ivan Khoronzhuk98fdd852017-06-27 16:58:51 +03001257 skb_tx_timestamp(skb);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001258 return cpdma_chan_submit(txch, skb, skb->data, skb->len,
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001259 priv->emac_port + cpsw->data.dual_emac);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001260}
1261
1262static inline void cpsw_add_dual_emac_def_ale_entries(
1263 struct cpsw_priv *priv, struct cpsw_slave *slave,
1264 u32 slave_port)
1265{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001266 struct cpsw_common *cpsw = priv->cpsw;
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03001267 u32 port_mask = 1 << slave_port | ALE_PORT_HOST;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001268
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001269 if (cpsw->version == CPSW_VERSION_1)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001270 slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN);
1271 else
1272 slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001273 cpsw_ale_add_vlan(cpsw->ale, slave->port_vlan, port_mask,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001274 port_mask, port_mask, 0);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001275 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001276 port_mask, ALE_VLAN, slave->port_vlan, 0);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001277 cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr,
1278 HOST_PORT_NUM, ALE_VLAN |
1279 ALE_SECURE, slave->port_vlan);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001280}
1281
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001282static void soft_reset_slave(struct cpsw_slave *slave)
Mugunthan V Ndf828592012-03-18 20:17:54 +00001283{
1284 char name[32];
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001285
1286 snprintf(name, sizeof(name), "slave-%d", slave->slave_num);
1287 soft_reset(name, &slave->sliver->soft_reset);
1288}
1289
1290static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
1291{
Mugunthan V Ndf828592012-03-18 20:17:54 +00001292 u32 slave_port;
Sekhar Nori30c57f02017-04-03 17:34:28 +05301293 struct phy_device *phy;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001294 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001295
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001296 soft_reset_slave(slave);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001297
1298 /* setup priority mapping */
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001299 writel_relaxed(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
Richard Cochran9750a3a2012-10-29 08:45:15 +00001300
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001301 switch (cpsw->version) {
Richard Cochran9750a3a2012-10-29 08:45:15 +00001302 case CPSW_VERSION_1:
1303 slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
Grygorii Strashko48f5bcc2017-05-08 14:21:21 -05001304 /* Increase RX FIFO size to 5 for supporting fullduplex
1305 * flow control mode
1306 */
1307 slave_write(slave,
1308 (CPSW_MAX_BLKS_TX << CPSW_MAX_BLKS_TX_SHIFT) |
1309 CPSW_MAX_BLKS_RX, CPSW1_MAX_BLKS);
Richard Cochran9750a3a2012-10-29 08:45:15 +00001310 break;
1311 case CPSW_VERSION_2:
Mugunthan V Nc193f362013-08-05 17:30:05 +05301312 case CPSW_VERSION_3:
Mugunthan V N926489b2013-08-12 17:11:15 +05301313 case CPSW_VERSION_4:
Richard Cochran9750a3a2012-10-29 08:45:15 +00001314 slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
Grygorii Strashko48f5bcc2017-05-08 14:21:21 -05001315 /* Increase RX FIFO size to 5 for supporting fullduplex
1316 * flow control mode
1317 */
1318 slave_write(slave,
1319 (CPSW_MAX_BLKS_TX << CPSW_MAX_BLKS_TX_SHIFT) |
1320 CPSW_MAX_BLKS_RX, CPSW2_MAX_BLKS);
Richard Cochran9750a3a2012-10-29 08:45:15 +00001321 break;
1322 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001323
1324 /* setup max packet size, and mac address */
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001325 writel_relaxed(cpsw->rx_packet_max, &slave->sliver->rx_maxlen);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001326 cpsw_set_slave_mac(slave, priv);
1327
1328 slave->mac_control = 0; /* no link yet */
1329
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +03001330 slave_port = cpsw_get_slave_port(slave->slave_num);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001331
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001332 if (cpsw->data.dual_emac)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001333 cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port);
1334 else
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001335 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001336 1 << slave_port, 0, 0, ALE_MCAST_FWD_2);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001337
David Rivshind733f7542016-04-27 21:32:31 -04001338 if (slave->data->phy_node) {
Sekhar Nori30c57f02017-04-03 17:34:28 +05301339 phy = of_phy_connect(priv->ndev, slave->data->phy_node,
Heiko Schocher9e42f712015-10-17 06:04:35 +02001340 &cpsw_adjust_link, 0, slave->data->phy_if);
Sekhar Nori30c57f02017-04-03 17:34:28 +05301341 if (!phy) {
Rob Herringf7ce9102017-07-18 16:43:19 -05001342 dev_err(priv->dev, "phy \"%pOF\" not found on slave %d\n",
1343 slave->data->phy_node,
David Rivshind733f7542016-04-27 21:32:31 -04001344 slave->slave_num);
1345 return;
1346 }
1347 } else {
Sekhar Nori30c57f02017-04-03 17:34:28 +05301348 phy = phy_connect(priv->ndev, slave->data->phy_id,
Florian Fainellif9a8f832013-01-14 00:52:52 +00001349 &cpsw_adjust_link, slave->data->phy_if);
Sekhar Nori30c57f02017-04-03 17:34:28 +05301350 if (IS_ERR(phy)) {
David Rivshind733f7542016-04-27 21:32:31 -04001351 dev_err(priv->dev,
1352 "phy \"%s\" not found on slave %d, err %ld\n",
1353 slave->data->phy_id, slave->slave_num,
Sekhar Nori30c57f02017-04-03 17:34:28 +05301354 PTR_ERR(phy));
David Rivshind733f7542016-04-27 21:32:31 -04001355 return;
1356 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001357 }
David Rivshind733f7542016-04-27 21:32:31 -04001358
Sekhar Nori30c57f02017-04-03 17:34:28 +05301359 slave->phy = phy;
1360
David Rivshind733f7542016-04-27 21:32:31 -04001361 phy_attached_info(slave->phy);
1362
1363 phy_start(slave->phy);
1364
1365 /* Configure GMII_SEL register */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001366 cpsw_phy_sel(cpsw->dev, slave->phy->interface, slave->slave_num);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001367}
1368
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001369static inline void cpsw_add_default_vlan(struct cpsw_priv *priv)
1370{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001371 struct cpsw_common *cpsw = priv->cpsw;
1372 const int vlan = cpsw->data.default_vlan;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001373 u32 reg;
1374 int i;
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001375 int unreg_mcast_mask;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001376
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001377 reg = (cpsw->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN :
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001378 CPSW2_PORT_VLAN;
1379
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001380 writel(vlan, &cpsw->host_port_regs->port_vlan);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001381
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001382 for (i = 0; i < cpsw->data.slaves; i++)
1383 slave_write(cpsw->slaves + i, vlan, reg);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001384
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001385 if (priv->ndev->flags & IFF_ALLMULTI)
1386 unreg_mcast_mask = ALE_ALL_PORTS;
1387 else
1388 unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
1389
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001390 cpsw_ale_add_vlan(cpsw->ale, vlan, ALE_ALL_PORTS,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03001391 ALE_ALL_PORTS, ALE_ALL_PORTS,
1392 unreg_mcast_mask);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001393}
1394
Mugunthan V Ndf828592012-03-18 20:17:54 +00001395static void cpsw_init_host_port(struct cpsw_priv *priv)
1396{
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001397 u32 fifo_mode;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001398 u32 control_reg;
1399 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001400
Mugunthan V Ndf828592012-03-18 20:17:54 +00001401 /* soft reset the controller and initialize ale */
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001402 soft_reset("cpsw", &cpsw->regs->soft_reset);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001403 cpsw_ale_start(cpsw->ale);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001404
1405 /* switch to vlan unaware mode */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001406 cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM, ALE_VLAN_AWARE,
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001407 CPSW_ALE_VLAN_AWARE);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001408 control_reg = readl(&cpsw->regs->control);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001409 control_reg |= CPSW_VLAN_AWARE;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001410 writel(control_reg, &cpsw->regs->control);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001411 fifo_mode = (cpsw->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE :
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001412 CPSW_FIFO_NORMAL_MODE;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001413 writel(fifo_mode, &cpsw->host_port_regs->tx_in_ctl);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001414
1415 /* setup host port priority mapping */
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001416 writel_relaxed(CPDMA_TX_PRIORITY_MAP,
1417 &cpsw->host_port_regs->cpdma_tx_pri_map);
1418 writel_relaxed(0, &cpsw->host_port_regs->cpdma_rx_chan_map);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001419
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001420 cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001421 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
1422
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001423 if (!cpsw->data.dual_emac) {
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001424 cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001425 0, 0);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001426 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03001427 ALE_PORT_HOST, 0, 0, ALE_MCAST_FWD_2);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001428 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001429}
1430
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001431static int cpsw_fill_rx_channels(struct cpsw_priv *priv)
1432{
1433 struct cpsw_common *cpsw = priv->cpsw;
1434 struct sk_buff *skb;
1435 int ch_buf_num;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001436 int ch, i, ret;
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001437
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001438 for (ch = 0; ch < cpsw->rx_ch_num; ch++) {
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001439 ch_buf_num = cpdma_chan_get_rx_buf_num(cpsw->rxv[ch].ch);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001440 for (i = 0; i < ch_buf_num; i++) {
1441 skb = __netdev_alloc_skb_ip_align(priv->ndev,
1442 cpsw->rx_packet_max,
1443 GFP_KERNEL);
1444 if (!skb) {
1445 cpsw_err(priv, ifup, "cannot allocate skb\n");
1446 return -ENOMEM;
1447 }
1448
1449 skb_set_queue_mapping(skb, ch);
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001450 ret = cpdma_chan_submit(cpsw->rxv[ch].ch, skb,
1451 skb->data, skb_tailroom(skb),
1452 0);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001453 if (ret < 0) {
1454 cpsw_err(priv, ifup,
1455 "cannot submit skb to channel %d rx, error %d\n",
1456 ch, ret);
1457 kfree_skb(skb);
1458 return ret;
1459 }
1460 kmemleak_not_leak(skb);
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001461 }
1462
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001463 cpsw_info(priv, ifup, "ch %d rx, submitted %d descriptors\n",
1464 ch, ch_buf_num);
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001465 }
1466
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001467 return 0;
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001468}
1469
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001470static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_common *cpsw)
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001471{
Schuyler Patton3995d262014-03-03 16:19:06 +05301472 u32 slave_port;
1473
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +03001474 slave_port = cpsw_get_slave_port(slave->slave_num);
Schuyler Patton3995d262014-03-03 16:19:06 +05301475
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001476 if (!slave->phy)
1477 return;
1478 phy_stop(slave->phy);
1479 phy_disconnect(slave->phy);
1480 slave->phy = NULL;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001481 cpsw_ale_control_set(cpsw->ale, slave_port,
Schuyler Patton3995d262014-03-03 16:19:06 +05301482 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
Grygorii Strashko1f95ba02016-06-24 21:23:41 +03001483 soft_reset_slave(slave);
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001484}
1485
Mugunthan V Ndf828592012-03-18 20:17:54 +00001486static int cpsw_ndo_open(struct net_device *ndev)
1487{
1488 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001489 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001490 int ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001491 u32 reg;
1492
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001493 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashko108a6532016-06-24 21:23:42 +03001494 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001495 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashko108a6532016-06-24 21:23:42 +03001496 return ret;
1497 }
Grygorii Strashko3fa88c52016-04-19 21:09:49 +03001498
Mugunthan V Ndf828592012-03-18 20:17:54 +00001499 netif_carrier_off(ndev);
1500
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001501 /* Notify the stack of the actual queue counts. */
1502 ret = netif_set_real_num_tx_queues(ndev, cpsw->tx_ch_num);
1503 if (ret) {
1504 dev_err(priv->dev, "cannot set real number of tx queues\n");
1505 goto err_cleanup;
1506 }
1507
1508 ret = netif_set_real_num_rx_queues(ndev, cpsw->rx_ch_num);
1509 if (ret) {
1510 dev_err(priv->dev, "cannot set real number of rx queues\n");
1511 goto err_cleanup;
1512 }
1513
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001514 reg = cpsw->version;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001515
1516 dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
1517 CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
1518 CPSW_RTL_VERSION(reg));
1519
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02001520 /* Initialize host and slave ports */
1521 if (!cpsw->usage_count)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001522 cpsw_init_host_port(priv);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001523 for_each_slave(priv, cpsw_slave_open, priv);
1524
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001525 /* Add default VLAN */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001526 if (!cpsw->data.dual_emac)
Mugunthan V Ne6afea02014-06-18 17:21:48 +05301527 cpsw_add_default_vlan(priv);
1528 else
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001529 cpsw_ale_add_vlan(cpsw->ale, cpsw->data.default_vlan,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03001530 ALE_ALL_PORTS, ALE_ALL_PORTS, 0, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001531
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02001532 /* initialize shared resources for every ndev */
1533 if (!cpsw->usage_count) {
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001534 /* disable priority elevation */
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001535 writel_relaxed(0, &cpsw->regs->ptype);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001536
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001537 /* enable statistics collection only on all ports */
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001538 writel_relaxed(0x7, &cpsw->regs->stat_port_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001539
Mugunthan V N1923d6e2014-09-08 22:54:02 +05301540 /* Enable internal fifo flow control */
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001541 writel(0x7, &cpsw->regs->flow_control);
Mugunthan V N1923d6e2014-09-08 22:54:02 +05301542
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03001543 napi_enable(&cpsw->napi_rx);
1544 napi_enable(&cpsw->napi_tx);
Mugunthan V Nd354eb82015-08-04 16:06:19 +05301545
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03001546 if (cpsw->tx_irq_disabled) {
1547 cpsw->tx_irq_disabled = false;
1548 enable_irq(cpsw->irqs_table[1]);
Mugunthan V N7da11602015-08-12 15:22:53 +05301549 }
1550
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03001551 if (cpsw->rx_irq_disabled) {
1552 cpsw->rx_irq_disabled = false;
1553 enable_irq(cpsw->irqs_table[0]);
Mugunthan V N7da11602015-08-12 15:22:53 +05301554 }
1555
Ivan Khoronzhuk3802dce12016-08-22 21:18:24 +03001556 ret = cpsw_fill_rx_channels(priv);
1557 if (ret < 0)
1558 goto err_cleanup;
Mugunthan V Nf280e892013-12-11 22:09:05 -06001559
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06001560 if (cpts_register(cpsw->cpts))
Mugunthan V Nf280e892013-12-11 22:09:05 -06001561 dev_err(priv->dev, "error registering cpts device\n");
1562
Mugunthan V Ndf828592012-03-18 20:17:54 +00001563 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001564
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001565 /* Enable Interrupt pacing if configured */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001566 if (cpsw->coal_intvl != 0) {
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001567 struct ethtool_coalesce coal;
1568
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001569 coal.rx_coalesce_usecs = cpsw->coal_intvl;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001570 cpsw_set_coalesce(ndev, &coal);
1571 }
1572
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001573 cpdma_ctlr_start(cpsw->dma);
1574 cpsw_intr_enable(cpsw);
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02001575 cpsw->usage_count++;
Mugunthan V Nf63a9752014-04-10 14:23:24 +05301576
Mugunthan V Ndf828592012-03-18 20:17:54 +00001577 return 0;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001578
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001579err_cleanup:
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001580 cpdma_ctlr_stop(cpsw->dma);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001581 for_each_slave(priv, cpsw_slave_stop, cpsw);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001582 pm_runtime_put_sync(cpsw->dev);
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001583 netif_carrier_off(priv->ndev);
1584 return ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001585}
1586
1587static int cpsw_ndo_stop(struct net_device *ndev)
1588{
1589 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001590 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001591
1592 cpsw_info(priv, ifdown, "shutting down cpsw device\n");
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001593 netif_tx_stop_all_queues(priv->ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001594 netif_carrier_off(priv->ndev);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001595
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02001596 if (cpsw->usage_count <= 1) {
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03001597 napi_disable(&cpsw->napi_rx);
1598 napi_disable(&cpsw->napi_tx);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001599 cpts_unregister(cpsw->cpts);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001600 cpsw_intr_disable(cpsw);
1601 cpdma_ctlr_stop(cpsw->dma);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001602 cpsw_ale_stop(cpsw->ale);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001603 }
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001604 for_each_slave(priv, cpsw_slave_stop, cpsw);
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +02001605
1606 if (cpsw_need_resplit(cpsw))
1607 cpsw_split_res(ndev);
1608
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02001609 cpsw->usage_count--;
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001610 pm_runtime_put_sync(cpsw->dev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001611 return 0;
1612}
1613
1614static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
1615 struct net_device *ndev)
1616{
1617 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001618 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhukf44f8412017-06-27 16:58:52 +03001619 struct cpts *cpts = cpsw->cpts;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001620 struct netdev_queue *txq;
1621 struct cpdma_chan *txch;
1622 int ret, q_idx;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001623
Mugunthan V Ndf828592012-03-18 20:17:54 +00001624 if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
1625 cpsw_err(priv, tx_err, "packet pad failed\n");
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01001626 ndev->stats.tx_dropped++;
Ivan Khoronzhuk1bf96052017-02-11 03:49:57 +02001627 return NET_XMIT_DROP;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001628 }
1629
Mugunthan V N9232b162013-02-11 09:52:19 +00001630 if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
Ivan Khoronzhukf44f8412017-06-27 16:58:52 +03001631 cpts_is_tx_enabled(cpts) && cpts_can_timestamp(cpts, skb))
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001632 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1633
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001634 q_idx = skb_get_queue_mapping(skb);
1635 if (q_idx >= cpsw->tx_ch_num)
1636 q_idx = q_idx % cpsw->tx_ch_num;
1637
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001638 txch = cpsw->txv[q_idx].ch;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001639 ret = cpsw_tx_packet_submit(priv, skb, txch);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001640 if (unlikely(ret != 0)) {
1641 cpsw_err(priv, tx_err, "desc submit failed\n");
1642 goto fail;
1643 }
1644
Mugunthan V Nfae50822013-01-17 06:31:34 +00001645 /* If there is no more tx desc left free then we need to
1646 * tell the kernel to stop sending us tx frames.
1647 */
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001648 if (unlikely(!cpdma_check_free_tx_desc(txch))) {
1649 txq = netdev_get_tx_queue(ndev, q_idx);
1650 netif_tx_stop_queue(txq);
1651 }
Mugunthan V Nfae50822013-01-17 06:31:34 +00001652
Mugunthan V Ndf828592012-03-18 20:17:54 +00001653 return NETDEV_TX_OK;
1654fail:
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01001655 ndev->stats.tx_dropped++;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001656 txq = netdev_get_tx_queue(ndev, skb_get_queue_mapping(skb));
1657 netif_tx_stop_queue(txq);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001658 return NETDEV_TX_BUSY;
1659}
1660
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06001661#if IS_ENABLED(CONFIG_TI_CPTS)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001662
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001663static void cpsw_hwtstamp_v1(struct cpsw_common *cpsw)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001664{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001665 struct cpsw_slave *slave = &cpsw->slaves[cpsw->data.active_slave];
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001666 u32 ts_en, seq_id;
1667
Grygorii Strashkob63ba582016-12-06 18:00:35 -06001668 if (!cpts_is_tx_enabled(cpsw->cpts) &&
1669 !cpts_is_rx_enabled(cpsw->cpts)) {
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001670 slave_write(slave, 0, CPSW1_TS_CTL);
1671 return;
1672 }
1673
1674 seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588;
1675 ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS;
1676
Grygorii Strashkob63ba582016-12-06 18:00:35 -06001677 if (cpts_is_tx_enabled(cpsw->cpts))
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001678 ts_en |= CPSW_V1_TS_TX_EN;
1679
Grygorii Strashkob63ba582016-12-06 18:00:35 -06001680 if (cpts_is_rx_enabled(cpsw->cpts))
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001681 ts_en |= CPSW_V1_TS_RX_EN;
1682
1683 slave_write(slave, ts_en, CPSW1_TS_CTL);
1684 slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE);
1685}
1686
1687static void cpsw_hwtstamp_v2(struct cpsw_priv *priv)
1688{
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001689 struct cpsw_slave *slave;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001690 struct cpsw_common *cpsw = priv->cpsw;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001691 u32 ctrl, mtype;
1692
Ivan Khoronzhukcb7d78d02016-12-10 14:23:46 +02001693 slave = &cpsw->slaves[cpsw_slave_index(cpsw, priv)];
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001694
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001695 ctrl = slave_read(slave, CPSW2_CONTROL);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001696 switch (cpsw->version) {
George Cherian09c55372014-05-02 12:02:02 +05301697 case CPSW_VERSION_2:
1698 ctrl &= ~CTRL_V2_ALL_TS_MASK;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001699
Grygorii Strashkob63ba582016-12-06 18:00:35 -06001700 if (cpts_is_tx_enabled(cpsw->cpts))
George Cherian09c55372014-05-02 12:02:02 +05301701 ctrl |= CTRL_V2_TX_TS_BITS;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001702
Grygorii Strashkob63ba582016-12-06 18:00:35 -06001703 if (cpts_is_rx_enabled(cpsw->cpts))
George Cherian09c55372014-05-02 12:02:02 +05301704 ctrl |= CTRL_V2_RX_TS_BITS;
Richard Cochran26fe7eb2015-05-25 11:02:13 +02001705 break;
George Cherian09c55372014-05-02 12:02:02 +05301706 case CPSW_VERSION_3:
1707 default:
1708 ctrl &= ~CTRL_V3_ALL_TS_MASK;
1709
Grygorii Strashkob63ba582016-12-06 18:00:35 -06001710 if (cpts_is_tx_enabled(cpsw->cpts))
George Cherian09c55372014-05-02 12:02:02 +05301711 ctrl |= CTRL_V3_TX_TS_BITS;
1712
Grygorii Strashkob63ba582016-12-06 18:00:35 -06001713 if (cpts_is_rx_enabled(cpsw->cpts))
George Cherian09c55372014-05-02 12:02:02 +05301714 ctrl |= CTRL_V3_RX_TS_BITS;
Richard Cochran26fe7eb2015-05-25 11:02:13 +02001715 break;
George Cherian09c55372014-05-02 12:02:02 +05301716 }
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001717
1718 mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS;
1719
1720 slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE);
1721 slave_write(slave, ctrl, CPSW2_CONTROL);
Grygorii Strashkodda5f5fe2017-11-30 18:21:11 -06001722 writel_relaxed(ETH_P_1588, &cpsw->regs->ts_ltype);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001723}
1724
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001725static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001726{
Mugunthan V N3177bf62012-11-27 07:53:40 +00001727 struct cpsw_priv *priv = netdev_priv(dev);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001728 struct hwtstamp_config cfg;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001729 struct cpsw_common *cpsw = priv->cpsw;
1730 struct cpts *cpts = cpsw->cpts;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001731
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001732 if (cpsw->version != CPSW_VERSION_1 &&
1733 cpsw->version != CPSW_VERSION_2 &&
1734 cpsw->version != CPSW_VERSION_3)
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001735 return -EOPNOTSUPP;
1736
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001737 if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
1738 return -EFAULT;
1739
1740 /* reserved for future extensions */
1741 if (cfg.flags)
1742 return -EINVAL;
1743
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001744 if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001745 return -ERANGE;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001746
1747 switch (cfg.rx_filter) {
1748 case HWTSTAMP_FILTER_NONE:
Grygorii Strashkob63ba582016-12-06 18:00:35 -06001749 cpts_rx_enable(cpts, 0);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001750 break;
1751 case HWTSTAMP_FILTER_ALL:
Grygorii Strashkoe9523a52017-06-08 13:51:31 -05001752 case HWTSTAMP_FILTER_NTP_ALL:
1753 return -ERANGE;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001754 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1755 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1756 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Grygorii Strashkoe9523a52017-06-08 13:51:31 -05001757 cpts_rx_enable(cpts, HWTSTAMP_FILTER_PTP_V1_L4_EVENT);
1758 cfg.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
1759 break;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001760 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1761 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1762 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1763 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1764 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1765 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1766 case HWTSTAMP_FILTER_PTP_V2_EVENT:
1767 case HWTSTAMP_FILTER_PTP_V2_SYNC:
1768 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Grygorii Strashkoe9523a52017-06-08 13:51:31 -05001769 cpts_rx_enable(cpts, HWTSTAMP_FILTER_PTP_V2_EVENT);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001770 cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
1771 break;
1772 default:
1773 return -ERANGE;
1774 }
1775
Grygorii Strashkob63ba582016-12-06 18:00:35 -06001776 cpts_tx_enable(cpts, cfg.tx_type == HWTSTAMP_TX_ON);
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001777
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001778 switch (cpsw->version) {
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001779 case CPSW_VERSION_1:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001780 cpsw_hwtstamp_v1(cpsw);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001781 break;
1782 case CPSW_VERSION_2:
George Cherianf7d403c2014-05-02 12:02:01 +05301783 case CPSW_VERSION_3:
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001784 cpsw_hwtstamp_v2(priv);
1785 break;
1786 default:
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001787 WARN_ON(1);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001788 }
1789
1790 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1791}
1792
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001793static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
1794{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001795 struct cpsw_common *cpsw = ndev_to_cpsw(dev);
1796 struct cpts *cpts = cpsw->cpts;
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001797 struct hwtstamp_config cfg;
1798
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001799 if (cpsw->version != CPSW_VERSION_1 &&
1800 cpsw->version != CPSW_VERSION_2 &&
1801 cpsw->version != CPSW_VERSION_3)
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001802 return -EOPNOTSUPP;
1803
1804 cfg.flags = 0;
Grygorii Strashkob63ba582016-12-06 18:00:35 -06001805 cfg.tx_type = cpts_is_tx_enabled(cpts) ?
1806 HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1807 cfg.rx_filter = (cpts_is_rx_enabled(cpts) ?
Grygorii Strashkoe9523a52017-06-08 13:51:31 -05001808 cpts->rx_enable : HWTSTAMP_FILTER_NONE);
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001809
1810 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1811}
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06001812#else
1813static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
1814{
1815 return -EOPNOTSUPP;
1816}
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001817
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06001818static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
1819{
1820 return -EOPNOTSUPP;
1821}
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001822#endif /*CONFIG_TI_CPTS*/
1823
1824static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
1825{
Mugunthan V N11f2c982013-03-11 23:16:38 +00001826 struct cpsw_priv *priv = netdev_priv(dev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001827 struct cpsw_common *cpsw = priv->cpsw;
1828 int slave_no = cpsw_slave_index(cpsw, priv);
Mugunthan V N11f2c982013-03-11 23:16:38 +00001829
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001830 if (!netif_running(dev))
1831 return -EINVAL;
1832
Mugunthan V N11f2c982013-03-11 23:16:38 +00001833 switch (cmd) {
Mugunthan V N11f2c982013-03-11 23:16:38 +00001834 case SIOCSHWTSTAMP:
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001835 return cpsw_hwtstamp_set(dev, req);
1836 case SIOCGHWTSTAMP:
1837 return cpsw_hwtstamp_get(dev, req);
Mugunthan V N11f2c982013-03-11 23:16:38 +00001838 }
1839
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001840 if (!cpsw->slaves[slave_no].phy)
Stefan Sørensenc1b59942014-02-16 14:54:25 +01001841 return -EOPNOTSUPP;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001842 return phy_mii_ioctl(cpsw->slaves[slave_no].phy, req, cmd);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001843}
1844
Mugunthan V Ndf828592012-03-18 20:17:54 +00001845static void cpsw_ndo_tx_timeout(struct net_device *ndev)
1846{
1847 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001848 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001849 int ch;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001850
1851 cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01001852 ndev->stats.tx_errors++;
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001853 cpsw_intr_disable(cpsw);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001854 for (ch = 0; ch < cpsw->tx_ch_num; ch++) {
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02001855 cpdma_chan_stop(cpsw->txv[ch].ch);
1856 cpdma_chan_start(cpsw->txv[ch].ch);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001857 }
1858
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001859 cpsw_intr_enable(cpsw);
Grygorii Strashko75514b62017-03-31 18:41:23 -05001860 netif_trans_update(ndev);
1861 netif_tx_wake_all_queues(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001862}
1863
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301864static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p)
1865{
1866 struct cpsw_priv *priv = netdev_priv(ndev);
1867 struct sockaddr *addr = (struct sockaddr *)p;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001868 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301869 int flags = 0;
1870 u16 vid = 0;
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001871 int ret;
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301872
1873 if (!is_valid_ether_addr(addr->sa_data))
1874 return -EADDRNOTAVAIL;
1875
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001876 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001877 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001878 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001879 return ret;
1880 }
1881
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001882 if (cpsw->data.dual_emac) {
1883 vid = cpsw->slaves[priv->emac_port].port_vlan;
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301884 flags = ALE_VLAN;
1885 }
1886
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001887 cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM,
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301888 flags, vid);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001889 cpsw_ale_add_ucast(cpsw->ale, addr->sa_data, HOST_PORT_NUM,
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301890 flags, vid);
1891
1892 memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN);
1893 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
1894 for_each_slave(priv, cpsw_set_slave_mac, priv);
1895
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001896 pm_runtime_put(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001897
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301898 return 0;
1899}
1900
Mugunthan V Ndf828592012-03-18 20:17:54 +00001901#ifdef CONFIG_NET_POLL_CONTROLLER
1902static void cpsw_ndo_poll_controller(struct net_device *ndev)
1903{
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03001904 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001905
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03001906 cpsw_intr_disable(cpsw);
1907 cpsw_rx_interrupt(cpsw->irqs_table[0], cpsw);
1908 cpsw_tx_interrupt(cpsw->irqs_table[1], cpsw);
1909 cpsw_intr_enable(cpsw);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001910}
1911#endif
1912
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001913static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv,
1914 unsigned short vid)
1915{
1916 int ret;
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301917 int unreg_mcast_mask = 0;
1918 u32 port_mask;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001919 struct cpsw_common *cpsw = priv->cpsw;
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001920
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001921 if (cpsw->data.dual_emac) {
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301922 port_mask = (1 << (priv->emac_port + 1)) | ALE_PORT_HOST;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001923
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301924 if (priv->ndev->flags & IFF_ALLMULTI)
1925 unreg_mcast_mask = port_mask;
1926 } else {
1927 port_mask = ALE_ALL_PORTS;
1928
1929 if (priv->ndev->flags & IFF_ALLMULTI)
1930 unreg_mcast_mask = ALE_ALL_PORTS;
1931 else
1932 unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
1933 }
1934
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001935 ret = cpsw_ale_add_vlan(cpsw->ale, vid, port_mask, 0, port_mask,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03001936 unreg_mcast_mask);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001937 if (ret != 0)
1938 return ret;
1939
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001940 ret = cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr,
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03001941 HOST_PORT_NUM, ALE_VLAN, vid);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001942 if (ret != 0)
1943 goto clean_vid;
1944
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001945 ret = cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301946 port_mask, ALE_VLAN, vid, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001947 if (ret != 0)
1948 goto clean_vlan_ucast;
1949 return 0;
1950
1951clean_vlan_ucast:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001952 cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr,
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03001953 HOST_PORT_NUM, ALE_VLAN, vid);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001954clean_vid:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001955 cpsw_ale_del_vlan(cpsw->ale, vid, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001956 return ret;
1957}
1958
1959static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev,
Patrick McHardy80d5c362013-04-19 02:04:28 +00001960 __be16 proto, u16 vid)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001961{
1962 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001963 struct cpsw_common *cpsw = priv->cpsw;
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001964 int ret;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001965
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001966 if (vid == cpsw->data.default_vlan)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001967 return 0;
1968
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001969 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001970 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001971 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001972 return ret;
1973 }
1974
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001975 if (cpsw->data.dual_emac) {
Mugunthan V N02a54162015-01-22 15:19:22 +05301976 /* In dual EMAC, reserved VLAN id should not be used for
1977 * creating VLAN interfaces as this can break the dual
1978 * EMAC port separation
1979 */
1980 int i;
1981
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001982 for (i = 0; i < cpsw->data.slaves; i++) {
1983 if (vid == cpsw->slaves[i].port_vlan)
Mugunthan V N02a54162015-01-22 15:19:22 +05301984 return -EINVAL;
1985 }
1986 }
1987
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001988 dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001989 ret = cpsw_add_vlan_ale_entry(priv, vid);
1990
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001991 pm_runtime_put(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001992 return ret;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001993}
1994
1995static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev,
Patrick McHardy80d5c362013-04-19 02:04:28 +00001996 __be16 proto, u16 vid)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001997{
1998 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001999 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002000 int ret;
2001
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002002 if (vid == cpsw->data.default_vlan)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002003 return 0;
2004
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002005 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002006 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002007 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002008 return ret;
2009 }
2010
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002011 if (cpsw->data.dual_emac) {
Mugunthan V N02a54162015-01-22 15:19:22 +05302012 int i;
2013
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002014 for (i = 0; i < cpsw->data.slaves; i++) {
2015 if (vid == cpsw->slaves[i].port_vlan)
Mugunthan V N02a54162015-01-22 15:19:22 +05302016 return -EINVAL;
2017 }
2018 }
2019
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002020 dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002021 ret = cpsw_ale_del_vlan(cpsw->ale, vid, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002022 if (ret != 0)
2023 return ret;
2024
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002025 ret = cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03002026 HOST_PORT_NUM, ALE_VLAN, vid);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002027 if (ret != 0)
2028 return ret;
2029
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002030 ret = cpsw_ale_del_mcast(cpsw->ale, priv->ndev->broadcast,
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002031 0, ALE_VLAN, vid);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002032 pm_runtime_put(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03002033 return ret;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002034}
2035
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002036static int cpsw_ndo_set_tx_maxrate(struct net_device *ndev, int queue, u32 rate)
2037{
2038 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002039 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhuk52986a22016-12-10 14:23:50 +02002040 struct cpsw_slave *slave;
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002041 u32 min_rate;
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002042 u32 ch_rate;
Ivan Khoronzhuk52986a22016-12-10 14:23:50 +02002043 int i, ret;
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002044
2045 ch_rate = netdev_get_tx_queue(ndev, queue)->tx_maxrate;
2046 if (ch_rate == rate)
2047 return 0;
2048
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002049 ch_rate = rate * 1000;
2050 min_rate = cpdma_chan_get_min_rate(cpsw->dma);
2051 if ((ch_rate < min_rate && ch_rate)) {
2052 dev_err(priv->dev, "The channel rate cannot be less than %dMbps",
2053 min_rate);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002054 return -EINVAL;
2055 }
2056
Ivan Khoronzhuk0be01b82016-12-10 14:23:49 +02002057 if (rate > cpsw->speed) {
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002058 dev_err(priv->dev, "The channel rate cannot be more than 2Gbps");
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002059 return -EINVAL;
2060 }
2061
2062 ret = pm_runtime_get_sync(cpsw->dev);
2063 if (ret < 0) {
2064 pm_runtime_put_noidle(cpsw->dev);
2065 return ret;
2066 }
2067
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002068 ret = cpdma_chan_set_rate(cpsw->txv[queue].ch, ch_rate);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002069 pm_runtime_put(cpsw->dev);
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002070
2071 if (ret)
2072 return ret;
2073
Ivan Khoronzhuk52986a22016-12-10 14:23:50 +02002074 /* update rates for slaves tx queues */
2075 for (i = 0; i < cpsw->data.slaves; i++) {
2076 slave = &cpsw->slaves[i];
2077 if (!slave->ndev)
2078 continue;
2079
2080 netdev_get_tx_queue(slave->ndev, queue)->tx_maxrate = rate;
2081 }
2082
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002083 cpsw_split_res(ndev);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002084 return ret;
2085}
2086
Mugunthan V Ndf828592012-03-18 20:17:54 +00002087static const struct net_device_ops cpsw_netdev_ops = {
2088 .ndo_open = cpsw_ndo_open,
2089 .ndo_stop = cpsw_ndo_stop,
2090 .ndo_start_xmit = cpsw_ndo_start_xmit,
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05302091 .ndo_set_mac_address = cpsw_ndo_set_mac_address,
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002092 .ndo_do_ioctl = cpsw_ndo_ioctl,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002093 .ndo_validate_addr = eth_validate_addr,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002094 .ndo_tx_timeout = cpsw_ndo_tx_timeout,
Mugunthan V N5c50a852012-10-29 08:45:11 +00002095 .ndo_set_rx_mode = cpsw_ndo_set_rx_mode,
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002096 .ndo_set_tx_maxrate = cpsw_ndo_set_tx_maxrate,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002097#ifdef CONFIG_NET_POLL_CONTROLLER
2098 .ndo_poll_controller = cpsw_ndo_poll_controller,
2099#endif
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00002100 .ndo_vlan_rx_add_vid = cpsw_ndo_vlan_rx_add_vid,
2101 .ndo_vlan_rx_kill_vid = cpsw_ndo_vlan_rx_kill_vid,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002102};
2103
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302104static int cpsw_get_regs_len(struct net_device *ndev)
2105{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002106 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302107
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002108 return cpsw->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302109}
2110
2111static void cpsw_get_regs(struct net_device *ndev,
2112 struct ethtool_regs *regs, void *p)
2113{
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302114 u32 *reg = p;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002115 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302116
2117 /* update CPSW IP version */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002118 regs->version = cpsw->version;
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302119
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002120 cpsw_ale_dump(cpsw->ale, reg);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302121}
2122
Mugunthan V Ndf828592012-03-18 20:17:54 +00002123static void cpsw_get_drvinfo(struct net_device *ndev,
2124 struct ethtool_drvinfo *info)
2125{
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002126 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002127 struct platform_device *pdev = to_platform_device(cpsw->dev);
Jiri Pirko7826d432013-01-06 00:44:26 +00002128
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302129 strlcpy(info->driver, "cpsw", sizeof(info->driver));
Jiri Pirko7826d432013-01-06 00:44:26 +00002130 strlcpy(info->version, "1.0", sizeof(info->version));
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002131 strlcpy(info->bus_info, pdev->name, sizeof(info->bus_info));
Mugunthan V Ndf828592012-03-18 20:17:54 +00002132}
2133
2134static u32 cpsw_get_msglevel(struct net_device *ndev)
2135{
2136 struct cpsw_priv *priv = netdev_priv(ndev);
2137 return priv->msg_enable;
2138}
2139
2140static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
2141{
2142 struct cpsw_priv *priv = netdev_priv(ndev);
2143 priv->msg_enable = value;
2144}
2145
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06002146#if IS_ENABLED(CONFIG_TI_CPTS)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002147static int cpsw_get_ts_info(struct net_device *ndev,
2148 struct ethtool_ts_info *info)
2149{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002150 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002151
2152 info->so_timestamping =
2153 SOF_TIMESTAMPING_TX_HARDWARE |
2154 SOF_TIMESTAMPING_TX_SOFTWARE |
2155 SOF_TIMESTAMPING_RX_HARDWARE |
2156 SOF_TIMESTAMPING_RX_SOFTWARE |
2157 SOF_TIMESTAMPING_SOFTWARE |
2158 SOF_TIMESTAMPING_RAW_HARDWARE;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002159 info->phc_index = cpsw->cpts->phc_index;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002160 info->tx_types =
2161 (1 << HWTSTAMP_TX_OFF) |
2162 (1 << HWTSTAMP_TX_ON);
2163 info->rx_filters =
2164 (1 << HWTSTAMP_FILTER_NONE) |
Grygorii Strashkoe9523a52017-06-08 13:51:31 -05002165 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002166 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06002167 return 0;
2168}
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002169#else
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06002170static int cpsw_get_ts_info(struct net_device *ndev,
2171 struct ethtool_ts_info *info)
2172{
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002173 info->so_timestamping =
2174 SOF_TIMESTAMPING_TX_SOFTWARE |
2175 SOF_TIMESTAMPING_RX_SOFTWARE |
2176 SOF_TIMESTAMPING_SOFTWARE;
2177 info->phc_index = -1;
2178 info->tx_types = 0;
2179 info->rx_filters = 0;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002180 return 0;
2181}
Grygorii Strashkoc8395d42016-12-06 18:00:34 -06002182#endif
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002183
Philippe Reynes24798762016-10-08 17:46:15 +02002184static int cpsw_get_link_ksettings(struct net_device *ndev,
2185 struct ethtool_link_ksettings *ecmd)
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002186{
2187 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002188 struct cpsw_common *cpsw = priv->cpsw;
2189 int slave_no = cpsw_slave_index(cpsw, priv);
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002190
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03002191 if (!cpsw->slaves[slave_no].phy)
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002192 return -EOPNOTSUPP;
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03002193
2194 phy_ethtool_ksettings_get(cpsw->slaves[slave_no].phy, ecmd);
2195 return 0;
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002196}
2197
Philippe Reynes24798762016-10-08 17:46:15 +02002198static int cpsw_set_link_ksettings(struct net_device *ndev,
2199 const struct ethtool_link_ksettings *ecmd)
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002200{
2201 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002202 struct cpsw_common *cpsw = priv->cpsw;
2203 int slave_no = cpsw_slave_index(cpsw, priv);
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002204
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002205 if (cpsw->slaves[slave_no].phy)
Philippe Reynes24798762016-10-08 17:46:15 +02002206 return phy_ethtool_ksettings_set(cpsw->slaves[slave_no].phy,
2207 ecmd);
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002208 else
2209 return -EOPNOTSUPP;
2210}
2211
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002212static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2213{
2214 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002215 struct cpsw_common *cpsw = priv->cpsw;
2216 int slave_no = cpsw_slave_index(cpsw, priv);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002217
2218 wol->supported = 0;
2219 wol->wolopts = 0;
2220
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002221 if (cpsw->slaves[slave_no].phy)
2222 phy_ethtool_get_wol(cpsw->slaves[slave_no].phy, wol);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002223}
2224
2225static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2226{
2227 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002228 struct cpsw_common *cpsw = priv->cpsw;
2229 int slave_no = cpsw_slave_index(cpsw, priv);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002230
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002231 if (cpsw->slaves[slave_no].phy)
2232 return phy_ethtool_set_wol(cpsw->slaves[slave_no].phy, wol);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002233 else
2234 return -EOPNOTSUPP;
2235}
2236
Mugunthan V N1923d6e2014-09-08 22:54:02 +05302237static void cpsw_get_pauseparam(struct net_device *ndev,
2238 struct ethtool_pauseparam *pause)
2239{
2240 struct cpsw_priv *priv = netdev_priv(ndev);
2241
2242 pause->autoneg = AUTONEG_DISABLE;
2243 pause->rx_pause = priv->rx_pause ? true : false;
2244 pause->tx_pause = priv->tx_pause ? true : false;
2245}
2246
2247static int cpsw_set_pauseparam(struct net_device *ndev,
2248 struct ethtool_pauseparam *pause)
2249{
2250 struct cpsw_priv *priv = netdev_priv(ndev);
2251 bool link;
2252
2253 priv->rx_pause = pause->rx_pause ? true : false;
2254 priv->tx_pause = pause->tx_pause ? true : false;
2255
2256 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
Mugunthan V N1923d6e2014-09-08 22:54:02 +05302257 return 0;
2258}
2259
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002260static int cpsw_ethtool_op_begin(struct net_device *ndev)
2261{
2262 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002263 struct cpsw_common *cpsw = priv->cpsw;
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002264 int ret;
2265
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002266 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002267 if (ret < 0) {
2268 cpsw_err(priv, drv, "ethtool begin failed %d\n", ret);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002269 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002270 }
2271
2272 return ret;
2273}
2274
2275static void cpsw_ethtool_op_complete(struct net_device *ndev)
2276{
2277 struct cpsw_priv *priv = netdev_priv(ndev);
2278 int ret;
2279
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002280 ret = pm_runtime_put(priv->cpsw->dev);
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002281 if (ret < 0)
2282 cpsw_err(priv, drv, "ethtool complete failed %d\n", ret);
2283}
2284
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002285static void cpsw_get_channels(struct net_device *ndev,
2286 struct ethtool_channels *ch)
2287{
2288 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
2289
2290 ch->max_combined = 0;
2291 ch->max_rx = CPSW_MAX_QUEUES;
2292 ch->max_tx = CPSW_MAX_QUEUES;
2293 ch->max_other = 0;
2294 ch->other_count = 0;
2295 ch->rx_count = cpsw->rx_ch_num;
2296 ch->tx_count = cpsw->tx_ch_num;
2297 ch->combined_count = 0;
2298}
2299
2300static int cpsw_check_ch_settings(struct cpsw_common *cpsw,
2301 struct ethtool_channels *ch)
2302{
2303 if (ch->combined_count)
2304 return -EINVAL;
2305
2306 /* verify we have at least one channel in each direction */
2307 if (!ch->rx_count || !ch->tx_count)
2308 return -EINVAL;
2309
2310 if (ch->rx_count > cpsw->data.channels ||
2311 ch->tx_count > cpsw->data.channels)
2312 return -EINVAL;
2313
2314 return 0;
2315}
2316
2317static int cpsw_update_channels_res(struct cpsw_priv *priv, int ch_num, int rx)
2318{
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002319 struct cpsw_common *cpsw = priv->cpsw;
2320 void (*handler)(void *, int, int);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002321 struct netdev_queue *queue;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002322 struct cpsw_vector *vec;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002323 int ret, *ch;
2324
2325 if (rx) {
2326 ch = &cpsw->rx_ch_num;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002327 vec = cpsw->rxv;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002328 handler = cpsw_rx_handler;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002329 } else {
2330 ch = &cpsw->tx_ch_num;
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002331 vec = cpsw->txv;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002332 handler = cpsw_tx_handler;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002333 }
2334
2335 while (*ch < ch_num) {
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002336 vec[*ch].ch = cpdma_chan_create(cpsw->dma, *ch, handler, rx);
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02002337 queue = netdev_get_tx_queue(priv->ndev, *ch);
2338 queue->tx_maxrate = 0;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002339
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002340 if (IS_ERR(vec[*ch].ch))
2341 return PTR_ERR(vec[*ch].ch);
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002342
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002343 if (!vec[*ch].ch)
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002344 return -EINVAL;
2345
2346 cpsw_info(priv, ifup, "created new %d %s channel\n", *ch,
2347 (rx ? "rx" : "tx"));
2348 (*ch)++;
2349 }
2350
2351 while (*ch > ch_num) {
2352 (*ch)--;
2353
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002354 ret = cpdma_chan_destroy(vec[*ch].ch);
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002355 if (ret)
2356 return ret;
2357
2358 cpsw_info(priv, ifup, "destroyed %d %s channel\n", *ch,
2359 (rx ? "rx" : "tx"));
2360 }
2361
2362 return 0;
2363}
2364
2365static int cpsw_update_channels(struct cpsw_priv *priv,
2366 struct ethtool_channels *ch)
2367{
2368 int ret;
2369
2370 ret = cpsw_update_channels_res(priv, ch->rx_count, 1);
2371 if (ret)
2372 return ret;
2373
2374 ret = cpsw_update_channels_res(priv, ch->tx_count, 0);
2375 if (ret)
2376 return ret;
2377
2378 return 0;
2379}
2380
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002381static void cpsw_suspend_data_pass(struct net_device *ndev)
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002382{
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002383 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002384 struct cpsw_slave *slave;
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002385 int i;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002386
2387 /* Disable NAPI scheduling */
2388 cpsw_intr_disable(cpsw);
2389
2390 /* Stop all transmit queues for every network device.
2391 * Disable re-using rx descriptors with dormant_on.
2392 */
2393 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) {
2394 if (!(slave->ndev && netif_running(slave->ndev)))
2395 continue;
2396
2397 netif_tx_stop_all_queues(slave->ndev);
2398 netif_dormant_on(slave->ndev);
2399 }
2400
2401 /* Handle rest of tx packets and stop cpdma channels */
2402 cpdma_ctlr_stop(cpsw->dma);
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002403}
2404
2405static int cpsw_resume_data_pass(struct net_device *ndev)
2406{
2407 struct cpsw_priv *priv = netdev_priv(ndev);
2408 struct cpsw_common *cpsw = priv->cpsw;
2409 struct cpsw_slave *slave;
2410 int i, ret;
2411
2412 /* Allow rx packets handling */
2413 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++)
2414 if (slave->ndev && netif_running(slave->ndev))
2415 netif_dormant_off(slave->ndev);
2416
2417 /* After this receive is started */
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02002418 if (cpsw->usage_count) {
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002419 ret = cpsw_fill_rx_channels(priv);
2420 if (ret)
2421 return ret;
2422
2423 cpdma_ctlr_start(cpsw->dma);
2424 cpsw_intr_enable(cpsw);
2425 }
2426
2427 /* Resume transmit for every affected interface */
2428 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++)
2429 if (slave->ndev && netif_running(slave->ndev))
2430 netif_tx_start_all_queues(slave->ndev);
2431
2432 return 0;
2433}
2434
2435static int cpsw_set_channels(struct net_device *ndev,
2436 struct ethtool_channels *chs)
2437{
2438 struct cpsw_priv *priv = netdev_priv(ndev);
2439 struct cpsw_common *cpsw = priv->cpsw;
2440 struct cpsw_slave *slave;
2441 int i, ret;
2442
2443 ret = cpsw_check_ch_settings(cpsw, chs);
2444 if (ret < 0)
2445 return ret;
2446
2447 cpsw_suspend_data_pass(ndev);
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002448 ret = cpsw_update_channels(priv, chs);
2449 if (ret)
2450 goto err;
2451
2452 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) {
2453 if (!(slave->ndev && netif_running(slave->ndev)))
2454 continue;
2455
2456 /* Inform stack about new count of queues */
2457 ret = netif_set_real_num_tx_queues(slave->ndev,
2458 cpsw->tx_ch_num);
2459 if (ret) {
2460 dev_err(priv->dev, "cannot set real number of tx queues\n");
2461 goto err;
2462 }
2463
2464 ret = netif_set_real_num_rx_queues(slave->ndev,
2465 cpsw->rx_ch_num);
2466 if (ret) {
2467 dev_err(priv->dev, "cannot set real number of rx queues\n");
2468 goto err;
2469 }
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002470 }
2471
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02002472 if (cpsw->usage_count)
Ivan Khoronzhuk32b78d82016-12-10 14:23:48 +02002473 cpsw_split_res(ndev);
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02002474
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002475 ret = cpsw_resume_data_pass(ndev);
2476 if (!ret)
2477 return 0;
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002478err:
2479 dev_err(priv->dev, "cannot update channels number, closing device\n");
2480 dev_close(ndev);
2481 return ret;
2482}
2483
Yegor Yefremova0909942016-11-28 09:41:33 +01002484static int cpsw_get_eee(struct net_device *ndev, struct ethtool_eee *edata)
2485{
2486 struct cpsw_priv *priv = netdev_priv(ndev);
2487 struct cpsw_common *cpsw = priv->cpsw;
2488 int slave_no = cpsw_slave_index(cpsw, priv);
2489
2490 if (cpsw->slaves[slave_no].phy)
2491 return phy_ethtool_get_eee(cpsw->slaves[slave_no].phy, edata);
2492 else
2493 return -EOPNOTSUPP;
2494}
2495
2496static int cpsw_set_eee(struct net_device *ndev, struct ethtool_eee *edata)
2497{
2498 struct cpsw_priv *priv = netdev_priv(ndev);
2499 struct cpsw_common *cpsw = priv->cpsw;
2500 int slave_no = cpsw_slave_index(cpsw, priv);
2501
2502 if (cpsw->slaves[slave_no].phy)
2503 return phy_ethtool_set_eee(cpsw->slaves[slave_no].phy, edata);
2504 else
2505 return -EOPNOTSUPP;
2506}
2507
Yegor Yefremov6bb10c22016-11-28 10:47:52 +01002508static int cpsw_nway_reset(struct net_device *ndev)
2509{
2510 struct cpsw_priv *priv = netdev_priv(ndev);
2511 struct cpsw_common *cpsw = priv->cpsw;
2512 int slave_no = cpsw_slave_index(cpsw, priv);
2513
2514 if (cpsw->slaves[slave_no].phy)
2515 return genphy_restart_aneg(cpsw->slaves[slave_no].phy);
2516 else
2517 return -EOPNOTSUPP;
2518}
2519
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06002520static void cpsw_get_ringparam(struct net_device *ndev,
2521 struct ethtool_ringparam *ering)
2522{
2523 struct cpsw_priv *priv = netdev_priv(ndev);
2524 struct cpsw_common *cpsw = priv->cpsw;
2525
2526 /* not supported */
2527 ering->tx_max_pending = 0;
2528 ering->tx_pending = cpdma_get_num_tx_descs(cpsw->dma);
Ivan Khoronzhukf89d21b2017-01-08 22:12:27 +02002529 ering->rx_max_pending = descs_pool_size - CPSW_MAX_QUEUES;
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06002530 ering->rx_pending = cpdma_get_num_rx_descs(cpsw->dma);
2531}
2532
2533static int cpsw_set_ringparam(struct net_device *ndev,
2534 struct ethtool_ringparam *ering)
2535{
2536 struct cpsw_priv *priv = netdev_priv(ndev);
2537 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002538 int ret;
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06002539
2540 /* ignore ering->tx_pending - only rx_pending adjustment is supported */
2541
2542 if (ering->rx_mini_pending || ering->rx_jumbo_pending ||
Ivan Khoronzhukf89d21b2017-01-08 22:12:27 +02002543 ering->rx_pending < CPSW_MAX_QUEUES ||
2544 ering->rx_pending > (descs_pool_size - CPSW_MAX_QUEUES))
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06002545 return -EINVAL;
2546
2547 if (ering->rx_pending == cpdma_get_num_rx_descs(cpsw->dma))
2548 return 0;
2549
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002550 cpsw_suspend_data_pass(ndev);
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06002551
2552 cpdma_set_num_rx_descs(cpsw->dma, ering->rx_pending);
2553
Ivan Khoronzhukd5bc1612017-02-14 16:02:36 +02002554 if (cpsw->usage_count)
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06002555 cpdma_chan_split_pool(cpsw->dma);
2556
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002557 ret = cpsw_resume_data_pass(ndev);
2558 if (!ret)
2559 return 0;
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06002560
Ivan Khoronzhuk022d7ad2017-01-19 18:58:27 +02002561 dev_err(&ndev->dev, "cannot set ring params, closing device\n");
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06002562 dev_close(ndev);
2563 return ret;
2564}
2565
Mugunthan V Ndf828592012-03-18 20:17:54 +00002566static const struct ethtool_ops cpsw_ethtool_ops = {
2567 .get_drvinfo = cpsw_get_drvinfo,
2568 .get_msglevel = cpsw_get_msglevel,
2569 .set_msglevel = cpsw_set_msglevel,
2570 .get_link = ethtool_op_get_link,
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002571 .get_ts_info = cpsw_get_ts_info,
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00002572 .get_coalesce = cpsw_get_coalesce,
2573 .set_coalesce = cpsw_set_coalesce,
Mugunthan V Nd9718542013-07-23 15:38:17 +05302574 .get_sset_count = cpsw_get_sset_count,
2575 .get_strings = cpsw_get_strings,
2576 .get_ethtool_stats = cpsw_get_ethtool_stats,
Mugunthan V N1923d6e2014-09-08 22:54:02 +05302577 .get_pauseparam = cpsw_get_pauseparam,
2578 .set_pauseparam = cpsw_set_pauseparam,
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002579 .get_wol = cpsw_get_wol,
2580 .set_wol = cpsw_set_wol,
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302581 .get_regs_len = cpsw_get_regs_len,
2582 .get_regs = cpsw_get_regs,
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002583 .begin = cpsw_ethtool_op_begin,
2584 .complete = cpsw_ethtool_op_complete,
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002585 .get_channels = cpsw_get_channels,
2586 .set_channels = cpsw_set_channels,
Philippe Reynes24798762016-10-08 17:46:15 +02002587 .get_link_ksettings = cpsw_get_link_ksettings,
2588 .set_link_ksettings = cpsw_set_link_ksettings,
Yegor Yefremova0909942016-11-28 09:41:33 +01002589 .get_eee = cpsw_get_eee,
2590 .set_eee = cpsw_set_eee,
Yegor Yefremov6bb10c22016-11-28 10:47:52 +01002591 .nway_reset = cpsw_nway_reset,
Grygorii Strashkobe034fc2017-01-06 14:07:34 -06002592 .get_ringparam = cpsw_get_ringparam,
2593 .set_ringparam = cpsw_set_ringparam,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002594};
2595
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002596static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_common *cpsw,
Richard Cochran549985e2012-11-14 09:07:56 +00002597 u32 slave_reg_ofs, u32 sliver_reg_ofs)
Mugunthan V Ndf828592012-03-18 20:17:54 +00002598{
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03002599 void __iomem *regs = cpsw->regs;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002600 int slave_num = slave->slave_num;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002601 struct cpsw_slave_data *data = cpsw->data.slave_data + slave_num;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002602
2603 slave->data = data;
Richard Cochran549985e2012-11-14 09:07:56 +00002604 slave->regs = regs + slave_reg_ofs;
2605 slave->sliver = regs + sliver_reg_ofs;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002606 slave->port_vlan = data->dual_emac_res_vlan;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002607}
2608
David Rivshin552165b2016-04-27 21:25:25 -04002609static int cpsw_probe_dt(struct cpsw_platform_data *data,
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002610 struct platform_device *pdev)
2611{
2612 struct device_node *node = pdev->dev.of_node;
2613 struct device_node *slave_node;
2614 int i = 0, ret;
2615 u32 prop;
2616
2617 if (!node)
2618 return -EINVAL;
2619
2620 if (of_property_read_u32(node, "slaves", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302621 dev_err(&pdev->dev, "Missing slaves property in the DT.\n");
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002622 return -EINVAL;
2623 }
2624 data->slaves = prop;
2625
Mugunthan V Ne86ac132013-03-11 23:16:35 +00002626 if (of_property_read_u32(node, "active_slave", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302627 dev_err(&pdev->dev, "Missing active_slave property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302628 return -EINVAL;
Richard Cochran78ca0b22012-10-29 08:45:18 +00002629 }
Mugunthan V Ne86ac132013-03-11 23:16:35 +00002630 data->active_slave = prop;
Richard Cochran78ca0b22012-10-29 08:45:18 +00002631
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302632 data->slave_data = devm_kzalloc(&pdev->dev, data->slaves
2633 * sizeof(struct cpsw_slave_data),
2634 GFP_KERNEL);
Joe Perchesb2adaca2013-02-03 17:43:58 +00002635 if (!data->slave_data)
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302636 return -ENOMEM;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002637
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002638 if (of_property_read_u32(node, "cpdma_channels", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302639 dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302640 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002641 }
2642 data->channels = prop;
2643
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002644 if (of_property_read_u32(node, "ale_entries", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302645 dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302646 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002647 }
2648 data->ale_entries = prop;
2649
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002650 if (of_property_read_u32(node, "bd_ram_size", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302651 dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302652 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002653 }
2654 data->bd_ram_size = prop;
2655
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002656 if (of_property_read_u32(node, "mac_control", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302657 dev_err(&pdev->dev, "Missing mac_control property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302658 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002659 }
2660 data->mac_control = prop;
2661
Markus Pargmann281abd92013-10-04 14:44:40 +02002662 if (of_property_read_bool(node, "dual_emac"))
2663 data->dual_emac = 1;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002664
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00002665 /*
2666 * Populate all the child nodes here...
2667 */
2668 ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
2669 /* We do not want to force this, as in some cases may not have child */
2670 if (ret)
George Cherian88c99ff2014-05-12 10:21:19 +05302671 dev_warn(&pdev->dev, "Doesn't have any child node\n");
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00002672
Ben Hutchings8658aaf2016-06-21 01:16:31 +01002673 for_each_available_child_of_node(node, slave_node) {
Richard Cochran549985e2012-11-14 09:07:56 +00002674 struct cpsw_slave_data *slave_data = data->slave_data + i;
2675 const void *mac_addr = NULL;
Richard Cochran549985e2012-11-14 09:07:56 +00002676 int lenp;
2677 const __be32 *parp;
Richard Cochran549985e2012-11-14 09:07:56 +00002678
Markus Pargmannf468b102013-10-04 14:44:39 +02002679 /* This is no slave child node, continue */
2680 if (strcmp(slave_node->name, "slave"))
2681 continue;
2682
David Rivshin552165b2016-04-27 21:25:25 -04002683 slave_data->phy_node = of_parse_phandle(slave_node,
2684 "phy-handle", 0);
David Rivshinf1eea5c2015-12-16 23:02:10 -05002685 parp = of_get_property(slave_node, "phy_id", &lenp);
David Rivshinae092b52016-04-27 21:38:26 -04002686 if (slave_data->phy_node) {
2687 dev_dbg(&pdev->dev,
Rob Herringf7ce9102017-07-18 16:43:19 -05002688 "slave[%d] using phy-handle=\"%pOF\"\n",
2689 i, slave_data->phy_node);
David Rivshinae092b52016-04-27 21:38:26 -04002690 } else if (of_phy_is_fixed_link(slave_node)) {
David Rivshindfc0a6d2015-12-16 23:02:11 -05002691 /* In the case of a fixed PHY, the DT node associated
2692 * to the PHY is the Ethernet MAC DT node.
2693 */
Markus Brunner1f71e8c2015-11-03 22:09:51 +01002694 ret = of_phy_register_fixed_link(slave_node);
Johan Hovold23a09872016-11-17 17:40:04 +01002695 if (ret) {
2696 if (ret != -EPROBE_DEFER)
2697 dev_err(&pdev->dev, "failed to register fixed-link phy: %d\n", ret);
Markus Brunner1f71e8c2015-11-03 22:09:51 +01002698 return ret;
Johan Hovold23a09872016-11-17 17:40:04 +01002699 }
David Rivshin06cd6d62016-04-27 21:45:45 -04002700 slave_data->phy_node = of_node_get(slave_node);
David Rivshinf1eea5c2015-12-16 23:02:10 -05002701 } else if (parp) {
2702 u32 phyid;
2703 struct device_node *mdio_node;
2704 struct platform_device *mdio;
2705
2706 if (lenp != (sizeof(__be32) * 2)) {
2707 dev_err(&pdev->dev, "Invalid slave[%d] phy_id property\n", i);
2708 goto no_phy_slave;
2709 }
2710 mdio_node = of_find_node_by_phandle(be32_to_cpup(parp));
2711 phyid = be32_to_cpup(parp+1);
2712 mdio = of_find_device_by_node(mdio_node);
2713 of_node_put(mdio_node);
2714 if (!mdio) {
2715 dev_err(&pdev->dev, "Missing mdio platform device\n");
2716 return -EINVAL;
2717 }
2718 snprintf(slave_data->phy_id, sizeof(slave_data->phy_id),
2719 PHY_ID_FMT, mdio->name, phyid);
Johan Hovold86e1d5a2016-11-17 17:39:59 +01002720 put_device(&mdio->dev);
David Rivshinf1eea5c2015-12-16 23:02:10 -05002721 } else {
David Rivshinae092b52016-04-27 21:38:26 -04002722 dev_err(&pdev->dev,
2723 "No slave[%d] phy_id, phy-handle, or fixed-link property\n",
2724 i);
Markus Brunner1f71e8c2015-11-03 22:09:51 +01002725 goto no_phy_slave;
2726 }
Mugunthan V N47276fc2014-10-24 18:51:33 +05302727 slave_data->phy_if = of_get_phy_mode(slave_node);
2728 if (slave_data->phy_if < 0) {
2729 dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n",
2730 i);
2731 return slave_data->phy_if;
2732 }
2733
2734no_phy_slave:
Richard Cochran549985e2012-11-14 09:07:56 +00002735 mac_addr = of_get_mac_address(slave_node);
Markus Pargmann0ba517b2014-09-29 08:53:17 +02002736 if (mac_addr) {
Richard Cochran549985e2012-11-14 09:07:56 +00002737 memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
Markus Pargmann0ba517b2014-09-29 08:53:17 +02002738 } else {
Mugunthan V Nb6745f62015-09-21 15:56:50 +05302739 ret = ti_cm_get_macid(&pdev->dev, i,
2740 slave_data->mac_addr);
2741 if (ret)
2742 return ret;
Markus Pargmann0ba517b2014-09-29 08:53:17 +02002743 }
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002744 if (data->dual_emac) {
Mugunthan V N91c41662013-04-15 07:31:28 +00002745 if (of_property_read_u32(slave_node, "dual_emac_res_vlan",
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002746 &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302747 dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002748 slave_data->dual_emac_res_vlan = i+1;
George Cherian88c99ff2014-05-12 10:21:19 +05302749 dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n",
2750 slave_data->dual_emac_res_vlan, i);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002751 } else {
2752 slave_data->dual_emac_res_vlan = prop;
2753 }
2754 }
2755
Richard Cochran549985e2012-11-14 09:07:56 +00002756 i++;
Mugunthan V N3a27bfa2013-12-02 12:53:39 +05302757 if (i == data->slaves)
2758 break;
Richard Cochran549985e2012-11-14 09:07:56 +00002759 }
2760
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002761 return 0;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002762}
2763
Johan Hovolda4e32b02016-11-17 17:40:00 +01002764static void cpsw_remove_dt(struct platform_device *pdev)
2765{
Johan Hovold8cbcc462016-11-17 17:40:01 +01002766 struct net_device *ndev = platform_get_drvdata(pdev);
2767 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
2768 struct cpsw_platform_data *data = &cpsw->data;
2769 struct device_node *node = pdev->dev.of_node;
2770 struct device_node *slave_node;
2771 int i = 0;
2772
2773 for_each_available_child_of_node(node, slave_node) {
2774 struct cpsw_slave_data *slave_data = &data->slave_data[i];
2775
2776 if (strcmp(slave_node->name, "slave"))
2777 continue;
2778
Johan Hovold3f650472016-11-28 19:24:55 +01002779 if (of_phy_is_fixed_link(slave_node))
2780 of_phy_deregister_fixed_link(slave_node);
Johan Hovold8cbcc462016-11-17 17:40:01 +01002781
2782 of_node_put(slave_data->phy_node);
2783
2784 i++;
2785 if (i == data->slaves)
2786 break;
2787 }
2788
Johan Hovolda4e32b02016-11-17 17:40:00 +01002789 of_platform_depopulate(&pdev->dev);
2790}
2791
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002792static int cpsw_probe_dual_emac(struct cpsw_priv *priv)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002793{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002794 struct cpsw_common *cpsw = priv->cpsw;
2795 struct cpsw_platform_data *data = &cpsw->data;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002796 struct net_device *ndev;
2797 struct cpsw_priv *priv_sl2;
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03002798 int ret = 0;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002799
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002800 ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002801 if (!ndev) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002802 dev_err(cpsw->dev, "cpsw: error allocating net_device\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002803 return -ENOMEM;
2804 }
2805
2806 priv_sl2 = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002807 priv_sl2->cpsw = cpsw;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002808 priv_sl2->ndev = ndev;
2809 priv_sl2->dev = &ndev->dev;
2810 priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002811
2812 if (is_valid_ether_addr(data->slave_data[1].mac_addr)) {
2813 memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr,
2814 ETH_ALEN);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002815 dev_info(cpsw->dev, "cpsw: Detected MACID = %pM\n",
2816 priv_sl2->mac_addr);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002817 } else {
2818 random_ether_addr(priv_sl2->mac_addr);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002819 dev_info(cpsw->dev, "cpsw: Random MACID = %pM\n",
2820 priv_sl2->mac_addr);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002821 }
2822 memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN);
2823
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002824 priv_sl2->emac_port = 1;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002825 cpsw->slaves[1].ndev = ndev;
Patrick McHardyf6469682013-04-19 02:04:27 +00002826 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002827
2828 ndev->netdev_ops = &cpsw_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002829 ndev->ethtool_ops = &cpsw_ethtool_ops;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002830
2831 /* register the network device */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002832 SET_NETDEV_DEV(ndev, cpsw->dev);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002833 ret = register_netdev(ndev);
2834 if (ret) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002835 dev_err(cpsw->dev, "cpsw: error registering net device\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002836 free_netdev(ndev);
2837 ret = -ENODEV;
2838 }
2839
2840 return ret;
2841}
2842
Mugunthan V N7da11602015-08-12 15:22:53 +05302843#define CPSW_QUIRK_IRQ BIT(0)
2844
Arvind Yadavf5b58942017-08-13 16:43:18 +05302845static const struct platform_device_id cpsw_devtype[] = {
Mugunthan V N7da11602015-08-12 15:22:53 +05302846 {
2847 /* keep it for existing comaptibles */
2848 .name = "cpsw",
2849 .driver_data = CPSW_QUIRK_IRQ,
2850 }, {
2851 .name = "am335x-cpsw",
2852 .driver_data = CPSW_QUIRK_IRQ,
2853 }, {
2854 .name = "am4372-cpsw",
2855 .driver_data = 0,
2856 }, {
2857 .name = "dra7-cpsw",
2858 .driver_data = 0,
2859 }, {
2860 /* sentinel */
2861 }
2862};
2863MODULE_DEVICE_TABLE(platform, cpsw_devtype);
2864
2865enum ti_cpsw_type {
2866 CPSW = 0,
2867 AM335X_CPSW,
2868 AM4372_CPSW,
2869 DRA7_CPSW,
2870};
2871
2872static const struct of_device_id cpsw_of_mtable[] = {
2873 { .compatible = "ti,cpsw", .data = &cpsw_devtype[CPSW], },
2874 { .compatible = "ti,am335x-cpsw", .data = &cpsw_devtype[AM335X_CPSW], },
2875 { .compatible = "ti,am4372-cpsw", .data = &cpsw_devtype[AM4372_CPSW], },
2876 { .compatible = "ti,dra7-cpsw", .data = &cpsw_devtype[DRA7_CPSW], },
2877 { /* sentinel */ },
2878};
2879MODULE_DEVICE_TABLE(of, cpsw_of_mtable);
2880
Bill Pemberton663e12e2012-12-03 09:23:45 -05002881static int cpsw_probe(struct platform_device *pdev)
Mugunthan V Ndf828592012-03-18 20:17:54 +00002882{
Ivan Khoronzhukef4183a2016-08-10 02:22:35 +03002883 struct clk *clk;
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00002884 struct cpsw_platform_data *data;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002885 struct net_device *ndev;
2886 struct cpsw_priv *priv;
2887 struct cpdma_params dma_params;
2888 struct cpsw_ale_params ale_params;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302889 void __iomem *ss_regs;
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06002890 void __iomem *cpts_regs;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302891 struct resource *res, *ss_res;
Mugunthan V N7da11602015-08-12 15:22:53 +05302892 const struct of_device_id *of_id;
Mugunthan V N1d147cc2015-09-07 15:16:44 +05302893 struct gpio_descs *mode;
Richard Cochran549985e2012-11-14 09:07:56 +00002894 u32 slave_offset, sliver_offset, slave_size;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002895 struct cpsw_common *cpsw;
Felipe Balbi5087b912015-01-16 10:11:11 -06002896 int ret = 0, i;
2897 int irq;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002898
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002899 cpsw = devm_kzalloc(&pdev->dev, sizeof(struct cpsw_common), GFP_KERNEL);
Johan Hovold3420ea82016-11-17 17:40:03 +01002900 if (!cpsw)
2901 return -ENOMEM;
2902
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002903 cpsw->dev = &pdev->dev;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002904
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002905 ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002906 if (!ndev) {
George Cherian88c99ff2014-05-12 10:21:19 +05302907 dev_err(&pdev->dev, "error allocating net_device\n");
Mugunthan V Ndf828592012-03-18 20:17:54 +00002908 return -ENOMEM;
2909 }
2910
2911 platform_set_drvdata(pdev, ndev);
2912 priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002913 priv->cpsw = cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002914 priv->ndev = ndev;
2915 priv->dev = &ndev->dev;
2916 priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002917 cpsw->rx_packet_max = max(rx_packet_max, 128);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002918
Mugunthan V N1d147cc2015-09-07 15:16:44 +05302919 mode = devm_gpiod_get_array_optional(&pdev->dev, "mode", GPIOD_OUT_LOW);
2920 if (IS_ERR(mode)) {
2921 ret = PTR_ERR(mode);
2922 dev_err(&pdev->dev, "gpio request failed, ret %d\n", ret);
2923 goto clean_ndev_ret;
2924 }
2925
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00002926 /*
2927 * This may be required here for child devices.
2928 */
2929 pm_runtime_enable(&pdev->dev);
2930
Mugunthan V N739683b2013-06-06 23:45:14 +05302931 /* Select default pin state */
2932 pinctrl_pm_select_default_state(&pdev->dev);
2933
Johan Hovolda4e32b02016-11-17 17:40:00 +01002934 /* Need to enable clocks with runtime PM api to access module
2935 * registers
2936 */
2937 ret = pm_runtime_get_sync(&pdev->dev);
2938 if (ret < 0) {
2939 pm_runtime_put_noidle(&pdev->dev);
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302940 goto clean_runtime_disable_ret;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002941 }
Johan Hovolda4e32b02016-11-17 17:40:00 +01002942
Johan Hovold23a09872016-11-17 17:40:04 +01002943 ret = cpsw_probe_dt(&cpsw->data, pdev);
2944 if (ret)
Johan Hovolda4e32b02016-11-17 17:40:00 +01002945 goto clean_dt_ret;
Johan Hovold23a09872016-11-17 17:40:04 +01002946
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002947 data = &cpsw->data;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002948 cpsw->rx_ch_num = 1;
2949 cpsw->tx_ch_num = 1;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002950
Mugunthan V Ndf828592012-03-18 20:17:54 +00002951 if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
2952 memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
George Cherian88c99ff2014-05-12 10:21:19 +05302953 dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002954 } else {
Joe Perches7efd26d2012-07-12 19:33:06 +00002955 eth_random_addr(priv->mac_addr);
George Cherian88c99ff2014-05-12 10:21:19 +05302956 dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002957 }
2958
2959 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
2960
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002961 cpsw->slaves = devm_kzalloc(&pdev->dev,
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302962 sizeof(struct cpsw_slave) * data->slaves,
2963 GFP_KERNEL);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002964 if (!cpsw->slaves) {
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302965 ret = -ENOMEM;
Johan Hovolda4e32b02016-11-17 17:40:00 +01002966 goto clean_dt_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002967 }
2968 for (i = 0; i < data->slaves; i++)
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002969 cpsw->slaves[i].slave_num = i;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002970
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002971 cpsw->slaves[0].ndev = ndev;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002972 priv->emac_port = 0;
2973
Ivan Khoronzhukef4183a2016-08-10 02:22:35 +03002974 clk = devm_clk_get(&pdev->dev, "fck");
2975 if (IS_ERR(clk)) {
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302976 dev_err(priv->dev, "fck is not found\n");
Mugunthan V Nf150bd72012-07-17 08:09:50 +00002977 ret = -ENODEV;
Johan Hovolda4e32b02016-11-17 17:40:00 +01002978 goto clean_dt_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002979 }
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002980 cpsw->bus_freq_mhz = clk_get_rate(clk) / 1000000;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002981
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302982 ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2983 ss_regs = devm_ioremap_resource(&pdev->dev, ss_res);
2984 if (IS_ERR(ss_regs)) {
2985 ret = PTR_ERR(ss_regs);
Johan Hovolda4e32b02016-11-17 17:40:00 +01002986 goto clean_dt_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002987 }
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03002988 cpsw->regs = ss_regs;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002989
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002990 cpsw->version = readl(&cpsw->regs->id_ver);
Mugunthan V Nf280e892013-12-11 22:09:05 -06002991
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302992 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03002993 cpsw->wr_regs = devm_ioremap_resource(&pdev->dev, res);
2994 if (IS_ERR(cpsw->wr_regs)) {
2995 ret = PTR_ERR(cpsw->wr_regs);
Johan Hovolda4e32b02016-11-17 17:40:00 +01002996 goto clean_dt_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002997 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00002998
2999 memset(&dma_params, 0, sizeof(dma_params));
Richard Cochran549985e2012-11-14 09:07:56 +00003000 memset(&ale_params, 0, sizeof(ale_params));
3001
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003002 switch (cpsw->version) {
Richard Cochran549985e2012-11-14 09:07:56 +00003003 case CPSW_VERSION_1:
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03003004 cpsw->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET;
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06003005 cpts_regs = ss_regs + CPSW1_CPTS_OFFSET;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03003006 cpsw->hw_stats = ss_regs + CPSW1_HW_STATS;
Richard Cochran549985e2012-11-14 09:07:56 +00003007 dma_params.dmaregs = ss_regs + CPSW1_CPDMA_OFFSET;
3008 dma_params.txhdp = ss_regs + CPSW1_STATERAM_OFFSET;
3009 ale_params.ale_regs = ss_regs + CPSW1_ALE_OFFSET;
3010 slave_offset = CPSW1_SLAVE_OFFSET;
3011 slave_size = CPSW1_SLAVE_SIZE;
3012 sliver_offset = CPSW1_SLIVER_OFFSET;
3013 dma_params.desc_mem_phys = 0;
3014 break;
3015 case CPSW_VERSION_2:
Mugunthan V Nc193f362013-08-05 17:30:05 +05303016 case CPSW_VERSION_3:
Mugunthan V N926489b2013-08-12 17:11:15 +05303017 case CPSW_VERSION_4:
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03003018 cpsw->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET;
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06003019 cpts_regs = ss_regs + CPSW2_CPTS_OFFSET;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03003020 cpsw->hw_stats = ss_regs + CPSW2_HW_STATS;
Richard Cochran549985e2012-11-14 09:07:56 +00003021 dma_params.dmaregs = ss_regs + CPSW2_CPDMA_OFFSET;
3022 dma_params.txhdp = ss_regs + CPSW2_STATERAM_OFFSET;
3023 ale_params.ale_regs = ss_regs + CPSW2_ALE_OFFSET;
3024 slave_offset = CPSW2_SLAVE_OFFSET;
3025 slave_size = CPSW2_SLAVE_SIZE;
3026 sliver_offset = CPSW2_SLIVER_OFFSET;
3027 dma_params.desc_mem_phys =
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303028 (u32 __force) ss_res->start + CPSW2_BD_OFFSET;
Richard Cochran549985e2012-11-14 09:07:56 +00003029 break;
3030 default:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003031 dev_err(priv->dev, "unknown version 0x%08x\n", cpsw->version);
Richard Cochran549985e2012-11-14 09:07:56 +00003032 ret = -ENODEV;
Johan Hovolda4e32b02016-11-17 17:40:00 +01003033 goto clean_dt_ret;
Richard Cochran549985e2012-11-14 09:07:56 +00003034 }
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003035 for (i = 0; i < cpsw->data.slaves; i++) {
3036 struct cpsw_slave *slave = &cpsw->slaves[i];
3037
3038 cpsw_slave_init(slave, cpsw, slave_offset, sliver_offset);
Richard Cochran549985e2012-11-14 09:07:56 +00003039 slave_offset += slave_size;
3040 sliver_offset += SLIVER_SIZE;
3041 }
3042
Mugunthan V Ndf828592012-03-18 20:17:54 +00003043 dma_params.dev = &pdev->dev;
Richard Cochran549985e2012-11-14 09:07:56 +00003044 dma_params.rxthresh = dma_params.dmaregs + CPDMA_RXTHRESH;
3045 dma_params.rxfree = dma_params.dmaregs + CPDMA_RXFREE;
3046 dma_params.rxhdp = dma_params.txhdp + CPDMA_RXHDP;
3047 dma_params.txcp = dma_params.txhdp + CPDMA_TXCP;
3048 dma_params.rxcp = dma_params.txhdp + CPDMA_RXCP;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003049
3050 dma_params.num_chan = data->channels;
3051 dma_params.has_soft_reset = true;
3052 dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE;
3053 dma_params.desc_mem_size = data->bd_ram_size;
3054 dma_params.desc_align = 16;
3055 dma_params.has_ext_regs = true;
Richard Cochran549985e2012-11-14 09:07:56 +00003056 dma_params.desc_hw_addr = dma_params.desc_mem_phys;
Ivan Khoronzhuk83fcad02016-11-29 17:00:49 +02003057 dma_params.bus_freq_mhz = cpsw->bus_freq_mhz;
Grygorii Strashko90225bf2017-01-06 14:07:33 -06003058 dma_params.descs_pool_size = descs_pool_size;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003059
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03003060 cpsw->dma = cpdma_ctlr_create(&dma_params);
3061 if (!cpsw->dma) {
Mugunthan V Ndf828592012-03-18 20:17:54 +00003062 dev_err(priv->dev, "error initializing dma\n");
3063 ret = -ENOMEM;
Johan Hovolda4e32b02016-11-17 17:40:00 +01003064 goto clean_dt_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003065 }
3066
Ivan Khoronzhuk8feb0a12016-11-29 17:00:51 +02003067 cpsw->txv[0].ch = cpdma_chan_create(cpsw->dma, 0, cpsw_tx_handler, 0);
3068 cpsw->rxv[0].ch = cpdma_chan_create(cpsw->dma, 0, cpsw_rx_handler, 1);
3069 if (WARN_ON(!cpsw->rxv[0].ch || !cpsw->txv[0].ch)) {
Mugunthan V Ndf828592012-03-18 20:17:54 +00003070 dev_err(priv->dev, "error initializing dma channels\n");
3071 ret = -ENOMEM;
3072 goto clean_dma_ret;
3073 }
3074
Ivan Khoronzhuk9fe9aa02017-02-15 19:45:02 +02003075 ale_params.dev = &pdev->dev;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003076 ale_params.ale_ageout = ale_ageout;
3077 ale_params.ale_entries = data->ale_entries;
Grygorii Strashkoc6395f12017-11-30 18:21:14 -06003078 ale_params.ale_ports = CPSW_ALE_PORTS_NUM;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003079
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003080 cpsw->ale = cpsw_ale_create(&ale_params);
3081 if (!cpsw->ale) {
Mugunthan V Ndf828592012-03-18 20:17:54 +00003082 dev_err(priv->dev, "error initializing ale engine\n");
3083 ret = -ENODEV;
3084 goto clean_dma_ret;
3085 }
3086
Grygorii Strashko4a88fb92016-12-06 18:00:42 -06003087 cpsw->cpts = cpts_create(cpsw->dev, cpts_regs, cpsw->dev->of_node);
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06003088 if (IS_ERR(cpsw->cpts)) {
3089 ret = PTR_ERR(cpsw->cpts);
3090 goto clean_ale_ret;
3091 }
3092
Felipe Balbic03abd82015-01-16 10:11:12 -06003093 ndev->irq = platform_get_irq(pdev, 1);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003094 if (ndev->irq < 0) {
3095 dev_err(priv->dev, "error getting irq resource\n");
Julia Lawallc1e33342015-12-26 20:12:13 +01003096 ret = ndev->irq;
Mugunthan V Ndf828592012-03-18 20:17:54 +00003097 goto clean_ale_ret;
3098 }
3099
Mugunthan V N7da11602015-08-12 15:22:53 +05303100 of_id = of_match_device(cpsw_of_mtable, &pdev->dev);
3101 if (of_id) {
3102 pdev->id_entry = of_id->data;
3103 if (pdev->id_entry->driver_data)
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03003104 cpsw->quirk_irq = true;
Mugunthan V N7da11602015-08-12 15:22:53 +05303105 }
3106
Keerthy070f9c62017-07-20 16:59:52 +05303107 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
3108
3109 ndev->netdev_ops = &cpsw_netdev_ops;
3110 ndev->ethtool_ops = &cpsw_ethtool_ops;
3111 netif_napi_add(ndev, &cpsw->napi_rx, cpsw_rx_poll, CPSW_POLL_WEIGHT);
3112 netif_tx_napi_add(ndev, &cpsw->napi_tx, cpsw_tx_poll, CPSW_POLL_WEIGHT);
3113 cpsw_split_res(ndev);
3114
3115 /* register the network device */
3116 SET_NETDEV_DEV(ndev, &pdev->dev);
3117 ret = register_netdev(ndev);
3118 if (ret) {
3119 dev_err(priv->dev, "error registering net device\n");
3120 ret = -ENODEV;
3121 goto clean_ale_ret;
3122 }
3123
3124 if (cpsw->data.dual_emac) {
3125 ret = cpsw_probe_dual_emac(priv);
3126 if (ret) {
3127 cpsw_err(priv, probe, "error probe slave 2 emac interface\n");
3128 goto clean_unregister_netdev_ret;
3129 }
3130 }
3131
Felipe Balbic03abd82015-01-16 10:11:12 -06003132 /* Grab RX and TX IRQs. Note that we also have RX_THRESHOLD and
3133 * MISC IRQs which are always kept disabled with this driver so
3134 * we will not request them.
3135 *
3136 * If anyone wants to implement support for those, make sure to
3137 * first request and append them to irqs_table array.
3138 */
Daniel Mackc2b32e52014-09-04 09:00:23 +02003139
Felipe Balbic03abd82015-01-16 10:11:12 -06003140 /* RX IRQ */
Felipe Balbi5087b912015-01-16 10:11:11 -06003141 irq = platform_get_irq(pdev, 1);
Julia Lawallc1e33342015-12-26 20:12:13 +01003142 if (irq < 0) {
3143 ret = irq;
Felipe Balbi5087b912015-01-16 10:11:11 -06003144 goto clean_ale_ret;
Julia Lawallc1e33342015-12-26 20:12:13 +01003145 }
Felipe Balbi5087b912015-01-16 10:11:11 -06003146
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03003147 cpsw->irqs_table[0] = irq;
Felipe Balbic03abd82015-01-16 10:11:12 -06003148 ret = devm_request_irq(&pdev->dev, irq, cpsw_rx_interrupt,
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03003149 0, dev_name(&pdev->dev), cpsw);
Felipe Balbi5087b912015-01-16 10:11:11 -06003150 if (ret < 0) {
3151 dev_err(priv->dev, "error attaching irq (%d)\n", ret);
3152 goto clean_ale_ret;
3153 }
3154
Felipe Balbic03abd82015-01-16 10:11:12 -06003155 /* TX IRQ */
Felipe Balbi5087b912015-01-16 10:11:11 -06003156 irq = platform_get_irq(pdev, 2);
Julia Lawallc1e33342015-12-26 20:12:13 +01003157 if (irq < 0) {
3158 ret = irq;
Felipe Balbi5087b912015-01-16 10:11:11 -06003159 goto clean_ale_ret;
Julia Lawallc1e33342015-12-26 20:12:13 +01003160 }
Felipe Balbi5087b912015-01-16 10:11:11 -06003161
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03003162 cpsw->irqs_table[1] = irq;
Felipe Balbic03abd82015-01-16 10:11:12 -06003163 ret = devm_request_irq(&pdev->dev, irq, cpsw_tx_interrupt,
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03003164 0, dev_name(&pdev->dev), cpsw);
Felipe Balbi5087b912015-01-16 10:11:11 -06003165 if (ret < 0) {
3166 dev_err(priv->dev, "error attaching irq (%d)\n", ret);
3167 goto clean_ale_ret;
3168 }
Daniel Mackc2b32e52014-09-04 09:00:23 +02003169
Grygorii Strashko90225bf2017-01-06 14:07:33 -06003170 cpsw_notice(priv, probe,
3171 "initialized device (regs %pa, irq %d, pool size %d)\n",
3172 &ss_res->start, ndev->irq, dma_params.descs_pool_size);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00003173
Johan Hovoldc46ab7e2016-11-17 17:39:58 +01003174 pm_runtime_put(&pdev->dev);
3175
Mugunthan V Ndf828592012-03-18 20:17:54 +00003176 return 0;
3177
Johan Hovolda7fe9d42016-11-17 17:40:02 +01003178clean_unregister_netdev_ret:
3179 unregister_netdev(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003180clean_ale_ret:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003181 cpsw_ale_destroy(cpsw->ale);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003182clean_dma_ret:
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03003183 cpdma_ctlr_destroy(cpsw->dma);
Johan Hovolda4e32b02016-11-17 17:40:00 +01003184clean_dt_ret:
3185 cpsw_remove_dt(pdev);
Johan Hovoldc46ab7e2016-11-17 17:39:58 +01003186 pm_runtime_put_sync(&pdev->dev);
Daniel Mackaa1a15e2013-09-21 00:50:38 +05303187clean_runtime_disable_ret:
Mugunthan V Nf150bd72012-07-17 08:09:50 +00003188 pm_runtime_disable(&pdev->dev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003189clean_ndev_ret:
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00003190 free_netdev(priv->ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003191 return ret;
3192}
3193
Bill Pemberton663e12e2012-12-03 09:23:45 -05003194static int cpsw_remove(struct platform_device *pdev)
Mugunthan V Ndf828592012-03-18 20:17:54 +00003195{
3196 struct net_device *ndev = platform_get_drvdata(pdev);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003197 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Grygorii Strashko8a0b6dc2016-07-28 20:50:35 +03003198 int ret;
3199
3200 ret = pm_runtime_get_sync(&pdev->dev);
3201 if (ret < 0) {
3202 pm_runtime_put_noidle(&pdev->dev);
3203 return ret;
3204 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00003205
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003206 if (cpsw->data.dual_emac)
3207 unregister_netdev(cpsw->slaves[1].ndev);
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00003208 unregister_netdev(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003209
Grygorii Strashko8a2c9a52016-12-06 18:00:41 -06003210 cpts_release(cpsw->cpts);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03003211 cpsw_ale_destroy(cpsw->ale);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03003212 cpdma_ctlr_destroy(cpsw->dma);
Johan Hovolda4e32b02016-11-17 17:40:00 +01003213 cpsw_remove_dt(pdev);
Grygorii Strashko8a0b6dc2016-07-28 20:50:35 +03003214 pm_runtime_put_sync(&pdev->dev);
3215 pm_runtime_disable(&pdev->dev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003216 if (cpsw->data.dual_emac)
3217 free_netdev(cpsw->slaves[1].ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003218 free_netdev(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003219 return 0;
3220}
3221
Grygorii Strashko8963a502015-02-27 13:19:45 +02003222#ifdef CONFIG_PM_SLEEP
Mugunthan V Ndf828592012-03-18 20:17:54 +00003223static int cpsw_suspend(struct device *dev)
3224{
3225 struct platform_device *pdev = to_platform_device(dev);
3226 struct net_device *ndev = platform_get_drvdata(pdev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003227 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003228
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003229 if (cpsw->data.dual_emac) {
Mugunthan V N618073e2014-09-11 22:52:38 +05303230 int i;
Daniel Mack1e7a2e22013-11-15 08:29:16 +01003231
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003232 for (i = 0; i < cpsw->data.slaves; i++) {
3233 if (netif_running(cpsw->slaves[i].ndev))
3234 cpsw_ndo_stop(cpsw->slaves[i].ndev);
Mugunthan V N618073e2014-09-11 22:52:38 +05303235 }
3236 } else {
3237 if (netif_running(ndev))
3238 cpsw_ndo_stop(ndev);
Mugunthan V N618073e2014-09-11 22:52:38 +05303239 }
Daniel Mack1e7a2e22013-11-15 08:29:16 +01003240
Mugunthan V N739683b2013-06-06 23:45:14 +05303241 /* Select sleep pin state */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03003242 pinctrl_pm_select_sleep_state(dev);
Mugunthan V N739683b2013-06-06 23:45:14 +05303243
Mugunthan V Ndf828592012-03-18 20:17:54 +00003244 return 0;
3245}
3246
3247static int cpsw_resume(struct device *dev)
3248{
3249 struct platform_device *pdev = to_platform_device(dev);
3250 struct net_device *ndev = platform_get_drvdata(pdev);
Ivan Khoronzhuka60ced92017-02-14 14:42:15 +02003251 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003252
Mugunthan V N739683b2013-06-06 23:45:14 +05303253 /* Select default pin state */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03003254 pinctrl_pm_select_default_state(dev);
Mugunthan V N739683b2013-06-06 23:45:14 +05303255
Grygorii Strashko4ccfd632016-11-29 16:27:03 -06003256 /* shut up ASSERT_RTNL() warning in netif_set_real_num_tx/rx_queues */
3257 rtnl_lock();
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003258 if (cpsw->data.dual_emac) {
Mugunthan V N618073e2014-09-11 22:52:38 +05303259 int i;
3260
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03003261 for (i = 0; i < cpsw->data.slaves; i++) {
3262 if (netif_running(cpsw->slaves[i].ndev))
3263 cpsw_ndo_open(cpsw->slaves[i].ndev);
Mugunthan V N618073e2014-09-11 22:52:38 +05303264 }
3265 } else {
3266 if (netif_running(ndev))
3267 cpsw_ndo_open(ndev);
3268 }
Grygorii Strashko4ccfd632016-11-29 16:27:03 -06003269 rtnl_unlock();
3270
Mugunthan V Ndf828592012-03-18 20:17:54 +00003271 return 0;
3272}
Grygorii Strashko8963a502015-02-27 13:19:45 +02003273#endif
Mugunthan V Ndf828592012-03-18 20:17:54 +00003274
Grygorii Strashko8963a502015-02-27 13:19:45 +02003275static SIMPLE_DEV_PM_OPS(cpsw_pm_ops, cpsw_suspend, cpsw_resume);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003276
3277static struct platform_driver cpsw_driver = {
3278 .driver = {
3279 .name = "cpsw",
Mugunthan V Ndf828592012-03-18 20:17:54 +00003280 .pm = &cpsw_pm_ops,
Sachin Kamat1e5c76d2013-09-30 09:55:12 +05303281 .of_match_table = cpsw_of_mtable,
Mugunthan V Ndf828592012-03-18 20:17:54 +00003282 },
3283 .probe = cpsw_probe,
Bill Pemberton663e12e2012-12-03 09:23:45 -05003284 .remove = cpsw_remove,
Mugunthan V Ndf828592012-03-18 20:17:54 +00003285};
3286
Grygorii Strashko6fb3b6b52015-10-23 14:41:12 +03003287module_platform_driver(cpsw_driver);
Mugunthan V Ndf828592012-03-18 20:17:54 +00003288
3289MODULE_LICENSE("GPL");
3290MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
3291MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
3292MODULE_DESCRIPTION("TI CPSW Ethernet driver");