blob: c09cc4a3d1661622ec6fcfdae13557000c26246f [file] [log] [blame]
Raju Lakkarajud50736a2016-08-05 17:54:21 +05301/*
2 * Driver for Microsemi VSC85xx PHYs
3 *
4 * Author: Nagaraju Lakkaraju
5 * License: Dual MIT/GPL
6 * Copyright (c) 2016 Microsemi Corporation
7 */
8
9#include <linux/kernel.h>
10#include <linux/module.h>
11#include <linux/mdio.h>
12#include <linux/mii.h>
13#include <linux/phy.h>
14
15enum rgmii_rx_clock_delay {
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053016 RGMII_RX_CLK_DELAY_0_2_NS = 0,
17 RGMII_RX_CLK_DELAY_0_8_NS = 1,
18 RGMII_RX_CLK_DELAY_1_1_NS = 2,
19 RGMII_RX_CLK_DELAY_1_7_NS = 3,
20 RGMII_RX_CLK_DELAY_2_0_NS = 4,
21 RGMII_RX_CLK_DELAY_2_3_NS = 5,
22 RGMII_RX_CLK_DELAY_2_6_NS = 6,
23 RGMII_RX_CLK_DELAY_3_4_NS = 7
Raju Lakkarajud50736a2016-08-05 17:54:21 +053024};
25
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053026#define MII_VSC85XX_INT_MASK 25
27#define MII_VSC85XX_INT_MASK_MASK 0xa000
28#define MII_VSC85XX_INT_STATUS 26
Raju Lakkarajud50736a2016-08-05 17:54:21 +053029
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053030#define MSCC_EXT_PAGE_ACCESS 31
31#define MSCC_PHY_PAGE_STANDARD 0x0000 /* Standard registers */
32#define MSCC_PHY_PAGE_EXTENDED_2 0x0002 /* Extended reg - page 2 */
Raju Lakkarajud50736a2016-08-05 17:54:21 +053033
34/* Extended Page 2 Registers */
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053035#define MSCC_PHY_RGMII_CNTL 20
36#define RGMII_RX_CLK_DELAY_MASK 0x0070
37#define RGMII_RX_CLK_DELAY_POS 4
Raju Lakkarajud50736a2016-08-05 17:54:21 +053038
39/* Microsemi PHY ID's */
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053040#define PHY_ID_VSC8531 0x00070570
41#define PHY_ID_VSC8541 0x00070770
Raju Lakkarajud50736a2016-08-05 17:54:21 +053042
43static int vsc85xx_phy_page_set(struct phy_device *phydev, u8 page)
44{
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053045 int rc;
Raju Lakkarajud50736a2016-08-05 17:54:21 +053046
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053047 rc = phy_write(phydev, MSCC_EXT_PAGE_ACCESS, page);
48 return rc;
Raju Lakkarajud50736a2016-08-05 17:54:21 +053049}
50
51static int vsc85xx_default_config(struct phy_device *phydev)
52{
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053053 int rc;
54 u16 reg_val;
Raju Lakkarajud50736a2016-08-05 17:54:21 +053055
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053056 mutex_lock(&phydev->lock);
57 rc = vsc85xx_phy_page_set(phydev, MSCC_PHY_PAGE_EXTENDED_2);
58 if (rc != 0)
59 goto out_unlock;
Raju Lakkarajud50736a2016-08-05 17:54:21 +053060
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053061 reg_val = phy_read(phydev, MSCC_PHY_RGMII_CNTL);
62 reg_val &= ~(RGMII_RX_CLK_DELAY_MASK);
63 reg_val |= (RGMII_RX_CLK_DELAY_1_1_NS << RGMII_RX_CLK_DELAY_POS);
64 phy_write(phydev, MSCC_PHY_RGMII_CNTL, reg_val);
65 rc = vsc85xx_phy_page_set(phydev, MSCC_PHY_PAGE_STANDARD);
Raju Lakkarajud50736a2016-08-05 17:54:21 +053066
67out_unlock:
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053068 mutex_unlock(&phydev->lock);
Raju Lakkarajud50736a2016-08-05 17:54:21 +053069
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053070 return rc;
Raju Lakkarajud50736a2016-08-05 17:54:21 +053071}
72
73static int vsc85xx_config_init(struct phy_device *phydev)
74{
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053075 int rc;
Raju Lakkarajud50736a2016-08-05 17:54:21 +053076
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053077 rc = vsc85xx_default_config(phydev);
78 if (rc)
79 return rc;
80 rc = genphy_config_init(phydev);
Raju Lakkarajud50736a2016-08-05 17:54:21 +053081
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053082 return rc;
Raju Lakkarajud50736a2016-08-05 17:54:21 +053083}
84
85static int vsc85xx_ack_interrupt(struct phy_device *phydev)
86{
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053087 int rc = 0;
Raju Lakkarajud50736a2016-08-05 17:54:21 +053088
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053089 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
90 rc = phy_read(phydev, MII_VSC85XX_INT_STATUS);
Raju Lakkarajud50736a2016-08-05 17:54:21 +053091
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053092 return (rc < 0) ? rc : 0;
Raju Lakkarajud50736a2016-08-05 17:54:21 +053093}
94
95static int vsc85xx_config_intr(struct phy_device *phydev)
96{
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053097 int rc;
Raju Lakkarajud50736a2016-08-05 17:54:21 +053098
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +053099 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
100 rc = phy_write(phydev, MII_VSC85XX_INT_MASK,
101 MII_VSC85XX_INT_MASK_MASK);
102 } else {
103 rc = phy_write(phydev, MII_VSC85XX_INT_MASK, 0);
104 if (rc < 0)
105 return rc;
106 rc = phy_read(phydev, MII_VSC85XX_INT_STATUS);
107 }
Raju Lakkarajud50736a2016-08-05 17:54:21 +0530108
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +0530109 return rc;
Raju Lakkarajud50736a2016-08-05 17:54:21 +0530110}
111
112/* Microsemi VSC85xx PHYs */
113static struct phy_driver vsc85xx_driver[] = {
114{
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +0530115 .phy_id = PHY_ID_VSC8531,
116 .name = "Microsemi VSC8531",
117 .phy_id_mask = 0xfffffff0,
118 .features = PHY_GBIT_FEATURES,
119 .flags = PHY_HAS_INTERRUPT,
120 .soft_reset = &genphy_soft_reset,
121 .config_init = &vsc85xx_config_init,
122 .config_aneg = &genphy_config_aneg,
123 .aneg_done = &genphy_aneg_done,
124 .read_status = &genphy_read_status,
125 .ack_interrupt = &vsc85xx_ack_interrupt,
126 .config_intr = &vsc85xx_config_intr,
127 .suspend = &genphy_suspend,
128 .resume = &genphy_resume,
Raju Lakkarajud50736a2016-08-05 17:54:21 +0530129},
130{
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +0530131 .phy_id = PHY_ID_VSC8541,
132 .name = "Microsemi VSC8541 SyncE",
133 .phy_id_mask = 0xfffffff0,
134 .features = PHY_GBIT_FEATURES,
135 .flags = PHY_HAS_INTERRUPT,
136 .soft_reset = &genphy_soft_reset,
137 .config_init = &vsc85xx_config_init,
138 .config_aneg = &genphy_config_aneg,
139 .aneg_done = &genphy_aneg_done,
140 .read_status = &genphy_read_status,
141 .ack_interrupt = &vsc85xx_ack_interrupt,
142 .config_intr = &vsc85xx_config_intr,
143 .suspend = &genphy_suspend,
144 .resume = &genphy_resume,
Raju Lakkarajud50736a2016-08-05 17:54:21 +0530145}
146
147};
148
149module_phy_driver(vsc85xx_driver);
150
151static struct mdio_device_id __maybe_unused vsc85xx_tbl[] = {
Raju Lakkaraju4ffd03f2016-09-08 14:09:31 +0530152 { PHY_ID_VSC8531, 0xfffffff0, },
153 { PHY_ID_VSC8541, 0xfffffff0, },
154 { }
Raju Lakkarajud50736a2016-08-05 17:54:21 +0530155};
156
157MODULE_DEVICE_TABLE(mdio, vsc85xx_tbl);
158
159MODULE_DESCRIPTION("Microsemi VSC85xx PHY driver");
160MODULE_AUTHOR("Nagaraju Lakkaraju");
161MODULE_LICENSE("Dual MIT/GPL");