blob: 7428c729ed4e8252d56e001e5f4a5c180b9ae0d1 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +0300259static void
260intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300261
Ville Syrjälä773538e82014-09-04 14:54:56 +0300262static void pps_lock(struct intel_dp *intel_dp)
263{
264 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
265 struct intel_encoder *encoder = &intel_dig_port->base;
266 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100267 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268 enum intel_display_power_domain power_domain;
269
270 /*
271 * See vlv_power_sequencer_reset() why we need
272 * a power domain reference here.
273 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100274 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300275 intel_display_power_get(dev_priv, power_domain);
276
277 mutex_lock(&dev_priv->pps_mutex);
278}
279
280static void pps_unlock(struct intel_dp *intel_dp)
281{
282 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
283 struct intel_encoder *encoder = &intel_dig_port->base;
284 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100285 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300286 enum intel_display_power_domain power_domain;
287
288 mutex_unlock(&dev_priv->pps_mutex);
289
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100290 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300291 intel_display_power_put(dev_priv, power_domain);
292}
293
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300294static void
295vlv_power_sequencer_kick(struct intel_dp *intel_dp)
296{
297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
298 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100299 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300301 bool pll_enabled, release_cl_override = false;
302 enum dpio_phy phy = DPIO_PHY(pipe);
303 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300304 uint32_t DP;
305
306 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
307 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
308 pipe_name(pipe), port_name(intel_dig_port->port)))
309 return;
310
311 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
312 pipe_name(pipe), port_name(intel_dig_port->port));
313
314 /* Preserve the BIOS-computed detected bit. This is
315 * supposed to be read-only.
316 */
317 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
318 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
319 DP |= DP_PORT_WIDTH(1);
320 DP |= DP_LINK_TRAIN_PAT_1;
321
322 if (IS_CHERRYVIEW(dev))
323 DP |= DP_PIPE_SELECT_CHV(pipe);
324 else if (pipe == PIPE_B)
325 DP |= DP_PIPEB_SELECT;
326
Ville Syrjäläd288f652014-10-28 13:20:22 +0200327 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
328
329 /*
330 * The DPLL for the pipe must be enabled for this to work.
331 * So enable temporarily it if it's not already enabled.
332 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300333 if (!pll_enabled) {
334 release_cl_override = IS_CHERRYVIEW(dev) &&
335 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
336
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000337 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
338 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
339 DRM_ERROR("Failed to force on pll for pipe %c!\n",
340 pipe_name(pipe));
341 return;
342 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300343 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200344
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300345 /*
346 * Similar magic as in intel_dp_enable_port().
347 * We _must_ do this port enable + disable trick
348 * to make this power seqeuencer lock onto the port.
349 * Otherwise even VDD force bit won't work.
350 */
351 I915_WRITE(intel_dp->output_reg, DP);
352 POSTING_READ(intel_dp->output_reg);
353
354 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
355 POSTING_READ(intel_dp->output_reg);
356
357 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
358 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362
363 if (release_cl_override)
364 chv_phy_powergate_ch(dev_priv, phy, ch, false);
365 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300366}
367
Jani Nikulabf13e812013-09-06 07:40:05 +0300368static enum pipe
369vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
370{
371 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300372 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100373 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300374 struct intel_encoder *encoder;
375 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300376 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300377
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300378 lockdep_assert_held(&dev_priv->pps_mutex);
379
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300380 /* We should never land here with regular DP ports */
381 WARN_ON(!is_edp(intel_dp));
382
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300383 if (intel_dp->pps_pipe != INVALID_PIPE)
384 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300385
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300386 /*
387 * We don't have power sequencer currently.
388 * Pick one that's not used by other ports.
389 */
Jani Nikula19c80542015-12-16 12:48:16 +0200390 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300391 struct intel_dp *tmp;
392
393 if (encoder->type != INTEL_OUTPUT_EDP)
394 continue;
395
396 tmp = enc_to_intel_dp(&encoder->base);
397
398 if (tmp->pps_pipe != INVALID_PIPE)
399 pipes &= ~(1 << tmp->pps_pipe);
400 }
401
402 /*
403 * Didn't find one. This should not happen since there
404 * are two power sequencers and up to two eDP ports.
405 */
406 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300407 pipe = PIPE_A;
408 else
409 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300411 vlv_steal_power_sequencer(dev, pipe);
412 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
414 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
415 pipe_name(intel_dp->pps_pipe),
416 port_name(intel_dig_port->port));
417
418 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300419 intel_dp_init_panel_power_sequencer(dev, intel_dp);
420 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300421
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300422 /*
423 * Even vdd force doesn't work until we've made
424 * the power sequencer lock in on the port.
425 */
426 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
428 return intel_dp->pps_pipe;
429}
430
Imre Deak78597992016-06-16 16:37:20 +0300431static int
432bxt_power_sequencer_idx(struct intel_dp *intel_dp)
433{
434 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
435 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100436 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak78597992016-06-16 16:37:20 +0300437
438 lockdep_assert_held(&dev_priv->pps_mutex);
439
440 /* We should never land here with regular DP ports */
441 WARN_ON(!is_edp(intel_dp));
442
443 /*
444 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
445 * mapping needs to be retrieved from VBT, for now just hard-code to
446 * use instance #0 always.
447 */
448 if (!intel_dp->pps_reset)
449 return 0;
450
451 intel_dp->pps_reset = false;
452
453 /*
454 * Only the HW needs to be reprogrammed, the SW state is fixed and
455 * has been setup during connector init.
456 */
457 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
458
459 return 0;
460}
461
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300462typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
463 enum pipe pipe);
464
465static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
Imre Deak44cb7342016-08-10 14:07:29 +0300468 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469}
470
471static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
Imre Deak44cb7342016-08-10 14:07:29 +0300474 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300475}
476
477static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
478 enum pipe pipe)
479{
480 return true;
481}
482
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300484vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
485 enum port port,
486 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487{
Jani Nikulabf13e812013-09-06 07:40:05 +0300488 enum pipe pipe;
489
Jani Nikulabf13e812013-09-06 07:40:05 +0300490 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300491 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300492 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300493
494 if (port_sel != PANEL_PORT_SELECT_VLV(port))
495 continue;
496
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300497 if (!pipe_check(dev_priv, pipe))
498 continue;
499
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300501 }
502
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300503 return INVALID_PIPE;
504}
505
506static void
507vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
508{
509 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
510 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100511 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300512 enum port port = intel_dig_port->port;
513
514 lockdep_assert_held(&dev_priv->pps_mutex);
515
516 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300517 /* first pick one where the panel is on */
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_has_pp_on);
520 /* didn't find one? pick one where vdd is on */
521 if (intel_dp->pps_pipe == INVALID_PIPE)
522 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
523 vlv_pipe_has_vdd_on);
524 /* didn't find one? pick one with just the correct port */
525 if (intel_dp->pps_pipe == INVALID_PIPE)
526 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
527 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300528
529 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
530 if (intel_dp->pps_pipe == INVALID_PIPE) {
531 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
532 port_name(port));
533 return;
534 }
535
536 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
537 port_name(port), pipe_name(intel_dp->pps_pipe));
538
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300539 intel_dp_init_panel_power_sequencer(dev, intel_dp);
540 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Imre Deak78597992016-06-16 16:37:20 +0300543void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300544{
Chris Wilson91c8a322016-07-05 10:40:23 +0100545 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300546 struct intel_encoder *encoder;
547
Imre Deak78597992016-06-16 16:37:20 +0300548 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
549 !IS_BROXTON(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300550 return;
551
552 /*
553 * We can't grab pps_mutex here due to deadlock with power_domain
554 * mutex when power_domain functions are called while holding pps_mutex.
555 * That also means that in order to use pps_pipe the code needs to
556 * hold both a power domain reference and pps_mutex, and the power domain
557 * reference get/put must be done while _not_ holding pps_mutex.
558 * pps_{lock,unlock}() do these steps in the correct order, so one
559 * should use them always.
560 */
561
Jani Nikula19c80542015-12-16 12:48:16 +0200562 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300563 struct intel_dp *intel_dp;
564
565 if (encoder->type != INTEL_OUTPUT_EDP)
566 continue;
567
568 intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak78597992016-06-16 16:37:20 +0300569 if (IS_BROXTON(dev))
570 intel_dp->pps_reset = true;
571 else
572 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300573 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300574}
575
Imre Deak8e8232d2016-06-16 16:37:21 +0300576struct pps_registers {
577 i915_reg_t pp_ctrl;
578 i915_reg_t pp_stat;
579 i915_reg_t pp_on;
580 i915_reg_t pp_off;
581 i915_reg_t pp_div;
582};
583
584static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
585 struct intel_dp *intel_dp,
586 struct pps_registers *regs)
587{
Imre Deak44cb7342016-08-10 14:07:29 +0300588 int pps_idx = 0;
589
Imre Deak8e8232d2016-06-16 16:37:21 +0300590 memset(regs, 0, sizeof(*regs));
591
Imre Deak44cb7342016-08-10 14:07:29 +0300592 if (IS_BROXTON(dev_priv))
593 pps_idx = bxt_power_sequencer_idx(intel_dp);
594 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
595 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300596
Imre Deak44cb7342016-08-10 14:07:29 +0300597 regs->pp_ctrl = PP_CONTROL(pps_idx);
598 regs->pp_stat = PP_STATUS(pps_idx);
599 regs->pp_on = PP_ON_DELAYS(pps_idx);
600 regs->pp_off = PP_OFF_DELAYS(pps_idx);
601 if (!IS_BROXTON(dev_priv))
602 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300603}
604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200605static i915_reg_t
606_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300607{
Imre Deak8e8232d2016-06-16 16:37:21 +0300608 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300609
Imre Deak8e8232d2016-06-16 16:37:21 +0300610 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
611 &regs);
612
613 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300614}
615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200616static i915_reg_t
617_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300618{
Imre Deak8e8232d2016-06-16 16:37:21 +0300619 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300620
Imre Deak8e8232d2016-06-16 16:37:21 +0300621 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
622 &regs);
623
624 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300625}
626
Clint Taylor01527b32014-07-07 13:01:46 -0700627/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
628 This function only applicable when panel PM state is not to be tracked */
629static int edp_notify_handler(struct notifier_block *this, unsigned long code,
630 void *unused)
631{
632 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
633 edp_notifier);
634 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100635 struct drm_i915_private *dev_priv = to_i915(dev);
Clint Taylor01527b32014-07-07 13:01:46 -0700636
637 if (!is_edp(intel_dp) || code != SYS_RESTART)
638 return 0;
639
Ville Syrjälä773538e82014-09-04 14:54:56 +0300640 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300641
Wayne Boyer666a4532015-12-09 12:29:35 -0800642 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300643 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200644 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300645 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300646
Imre Deak44cb7342016-08-10 14:07:29 +0300647 pp_ctrl_reg = PP_CONTROL(pipe);
648 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700649 pp_div = I915_READ(pp_div_reg);
650 pp_div &= PP_REFERENCE_DIVIDER_MASK;
651
652 /* 0x1F write to PP_DIV_REG sets max cycle delay */
653 I915_WRITE(pp_div_reg, pp_div | 0x1F);
654 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
655 msleep(intel_dp->panel_power_cycle_delay);
656 }
657
Ville Syrjälä773538e82014-09-04 14:54:56 +0300658 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300659
Clint Taylor01527b32014-07-07 13:01:46 -0700660 return 0;
661}
662
Daniel Vetter4be73782014-01-17 14:39:48 +0100663static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700664{
Paulo Zanoni30add222012-10-26 19:05:45 -0200665 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100666 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700667
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300668 lockdep_assert_held(&dev_priv->pps_mutex);
669
Wayne Boyer666a4532015-12-09 12:29:35 -0800670 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300671 intel_dp->pps_pipe == INVALID_PIPE)
672 return false;
673
Jani Nikulabf13e812013-09-06 07:40:05 +0300674 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700675}
676
Daniel Vetter4be73782014-01-17 14:39:48 +0100677static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700678{
Paulo Zanoni30add222012-10-26 19:05:45 -0200679 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100680 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700681
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300682 lockdep_assert_held(&dev_priv->pps_mutex);
683
Wayne Boyer666a4532015-12-09 12:29:35 -0800684 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300685 intel_dp->pps_pipe == INVALID_PIPE)
686 return false;
687
Ville Syrjälä773538e82014-09-04 14:54:56 +0300688 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700689}
690
Keith Packard9b984da2011-09-19 13:54:47 -0700691static void
692intel_dp_check_edp(struct intel_dp *intel_dp)
693{
Paulo Zanoni30add222012-10-26 19:05:45 -0200694 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100695 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700696
Keith Packard9b984da2011-09-19 13:54:47 -0700697 if (!is_edp(intel_dp))
698 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700699
Daniel Vetter4be73782014-01-17 14:39:48 +0100700 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700701 WARN(1, "eDP powered off while attempting aux channel communication.\n");
702 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300703 I915_READ(_pp_stat_reg(intel_dp)),
704 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700705 }
706}
707
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100708static uint32_t
709intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
710{
711 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
712 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100713 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200714 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100715 uint32_t status;
716 bool done;
717
Daniel Vetteref04f002012-12-01 21:03:59 +0100718#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100719 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300720 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300721 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100722 else
Imre Deak713a6b662016-06-28 13:37:33 +0300723 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100724 if (!done)
725 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
726 has_aux_irq);
727#undef C
728
729 return status;
730}
731
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200732static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000733{
734 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200735 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000736
Ville Syrjäläa457f542016-03-02 17:22:17 +0200737 if (index)
738 return 0;
739
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000740 /*
741 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200742 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000743 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200744 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000745}
746
747static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
748{
749 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200750 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000751
752 if (index)
753 return 0;
754
Ville Syrjäläa457f542016-03-02 17:22:17 +0200755 /*
756 * The clock divider is based off the cdclk or PCH rawclk, and would
757 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
758 * divide by 2000 and use that
759 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200760 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200761 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200762 else
763 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000764}
765
766static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300767{
768 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200769 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300770
Ville Syrjäläa457f542016-03-02 17:22:17 +0200771 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300772 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100773 switch (index) {
774 case 0: return 63;
775 case 1: return 72;
776 default: return 0;
777 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300778 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200779
780 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300781}
782
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000783static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
784{
785 /*
786 * SKL doesn't need us to program the AUX clock divider (Hardware will
787 * derive the clock from CDCLK automatically). We still implement the
788 * get_aux_clock_divider vfunc to plug-in into the existing code.
789 */
790 return index ? 0 : 1;
791}
792
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200793static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
794 bool has_aux_irq,
795 int send_bytes,
796 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797{
798 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
799 struct drm_device *dev = intel_dig_port->base.base.dev;
800 uint32_t precharge, timeout;
801
802 if (IS_GEN6(dev))
803 precharge = 3;
804 else
805 precharge = 5;
806
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200807 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
809 else
810 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
811
812 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000813 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000814 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000815 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000816 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000817 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000818 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
819 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000820 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000821}
822
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000823static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
824 bool has_aux_irq,
825 int send_bytes,
826 uint32_t unused)
827{
828 return DP_AUX_CH_CTL_SEND_BUSY |
829 DP_AUX_CH_CTL_DONE |
830 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
831 DP_AUX_CH_CTL_TIME_OUT_ERROR |
832 DP_AUX_CH_CTL_TIME_OUT_1600us |
833 DP_AUX_CH_CTL_RECEIVE_ERROR |
834 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200835 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000836 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
837}
838
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100840intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200841 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842 uint8_t *recv, int recv_size)
843{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200844 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
845 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100846 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200847 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100848 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100849 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000851 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100852 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200853 bool vdd;
854
Ville Syrjälä773538e82014-09-04 14:54:56 +0300855 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300856
Ville Syrjälä72c35002014-08-18 22:16:00 +0300857 /*
858 * We will be called with VDD already enabled for dpcd/edid/oui reads.
859 * In such cases we want to leave VDD enabled and it's up to upper layers
860 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
861 * ourselves.
862 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300863 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100864
865 /* dp aux is extremely sensitive to irq latency, hence request the
866 * lowest possible wakeup latency and so prevent the cpu from going into
867 * deep sleep states.
868 */
869 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870
Keith Packard9b984da2011-09-19 13:54:47 -0700871 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800872
Jesse Barnes11bee432011-08-01 15:02:20 -0700873 /* Try to wait for any previous AUX channel activity */
874 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100875 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700876 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
877 break;
878 msleep(1);
879 }
880
881 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300882 static u32 last_status = -1;
883 const u32 status = I915_READ(ch_ctl);
884
885 if (status != last_status) {
886 WARN(1, "dp_aux_ch not started status 0x%08x\n",
887 status);
888 last_status = status;
889 }
890
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100893 }
894
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300895 /* Only 5 data registers! */
896 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
897 ret = -E2BIG;
898 goto out;
899 }
900
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000901 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000902 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
903 has_aux_irq,
904 send_bytes,
905 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000906
Chris Wilsonbc866252013-07-21 16:00:03 +0100907 /* Must try at least 3 times according to DP spec */
908 for (try = 0; try < 5; try++) {
909 /* Load the send data into the aux channel data registers */
910 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200911 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800912 intel_dp_pack_aux(send + i,
913 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400914
Chris Wilsonbc866252013-07-21 16:00:03 +0100915 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000916 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100917
Chris Wilsonbc866252013-07-21 16:00:03 +0100918 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400919
Chris Wilsonbc866252013-07-21 16:00:03 +0100920 /* Clear done status and any errors */
921 I915_WRITE(ch_ctl,
922 status |
923 DP_AUX_CH_CTL_DONE |
924 DP_AUX_CH_CTL_TIME_OUT_ERROR |
925 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400926
Todd Previte74ebf292015-04-15 08:38:41 -0700927 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100928 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700929
930 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
931 * 400us delay required for errors and timeouts
932 * Timeout errors from the HW already meet this
933 * requirement so skip to next iteration
934 */
935 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
936 usleep_range(400, 500);
937 continue;
938 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100939 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700940 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100941 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942 }
943
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700945 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100946 ret = -EBUSY;
947 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948 }
949
Jim Bridee058c942015-05-27 10:21:48 -0700950done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 /* Check for timeout or receive error.
952 * Timeouts occur when the sink is not connected
953 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700954 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700955 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100956 ret = -EIO;
957 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700958 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700959
960 /* Timeouts occur when the device isn't connected, so they're
961 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700962 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800963 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100964 ret = -ETIMEDOUT;
965 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966 }
967
968 /* Unload any bytes sent back from the other side */
969 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
970 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800971
972 /*
973 * By BSpec: "Message sizes of 0 or >20 are not allowed."
974 * We have no idea of what happened so we return -EBUSY so
975 * drm layer takes care for the necessary retries.
976 */
977 if (recv_bytes == 0 || recv_bytes > 20) {
978 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
979 recv_bytes);
980 /*
981 * FIXME: This patch was created on top of a series that
982 * organize the retries at drm level. There EBUSY should
983 * also take care for 1ms wait before retrying.
984 * That aux retries re-org is still needed and after that is
985 * merged we remove this sleep from here.
986 */
987 usleep_range(1000, 1500);
988 ret = -EBUSY;
989 goto out;
990 }
991
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700992 if (recv_bytes > recv_size)
993 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400994
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100995 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200996 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800997 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700998
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100999 ret = recv_bytes;
1000out:
1001 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1002
Jani Nikula884f19e2014-03-14 16:51:14 +02001003 if (vdd)
1004 edp_panel_vdd_off(intel_dp, false);
1005
Ville Syrjälä773538e82014-09-04 14:54:56 +03001006 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001007
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001008 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009}
1010
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001011#define BARE_ADDRESS_SIZE 3
1012#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001013static ssize_t
1014intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001015{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001016 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1017 uint8_t txbuf[20], rxbuf[20];
1018 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001019 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001020
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001021 txbuf[0] = (msg->request << 4) |
1022 ((msg->address >> 16) & 0xf);
1023 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001024 txbuf[2] = msg->address & 0xff;
1025 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001026
Jani Nikula9d1a1032014-03-14 16:51:15 +02001027 switch (msg->request & ~DP_AUX_I2C_MOT) {
1028 case DP_AUX_NATIVE_WRITE:
1029 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001030 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001031 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001032 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001033
Jani Nikula9d1a1032014-03-14 16:51:15 +02001034 if (WARN_ON(txsize > 20))
1035 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001036
Ville Syrjälädd788092016-07-28 17:55:04 +03001037 WARN_ON(!msg->buffer != !msg->size);
1038
Imre Deakd81a67c2016-01-29 14:52:26 +02001039 if (msg->buffer)
1040 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001041
Jani Nikula9d1a1032014-03-14 16:51:15 +02001042 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1043 if (ret > 0) {
1044 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001045
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001046 if (ret > 1) {
1047 /* Number of bytes written in a short write. */
1048 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1049 } else {
1050 /* Return payload size. */
1051 ret = msg->size;
1052 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001053 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001054 break;
1055
1056 case DP_AUX_NATIVE_READ:
1057 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001058 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001059 rxsize = msg->size + 1;
1060
1061 if (WARN_ON(rxsize > 20))
1062 return -E2BIG;
1063
1064 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1065 if (ret > 0) {
1066 msg->reply = rxbuf[0] >> 4;
1067 /*
1068 * Assume happy day, and copy the data. The caller is
1069 * expected to check msg->reply before touching it.
1070 *
1071 * Return payload size.
1072 */
1073 ret--;
1074 memcpy(msg->buffer, rxbuf + 1, ret);
1075 }
1076 break;
1077
1078 default:
1079 ret = -EINVAL;
1080 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001081 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001082
Jani Nikula9d1a1032014-03-14 16:51:15 +02001083 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001084}
1085
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001086static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1087 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001088{
1089 switch (port) {
1090 case PORT_B:
1091 case PORT_C:
1092 case PORT_D:
1093 return DP_AUX_CH_CTL(port);
1094 default:
1095 MISSING_CASE(port);
1096 return DP_AUX_CH_CTL(PORT_B);
1097 }
1098}
1099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1101 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001102{
1103 switch (port) {
1104 case PORT_B:
1105 case PORT_C:
1106 case PORT_D:
1107 return DP_AUX_CH_DATA(port, index);
1108 default:
1109 MISSING_CASE(port);
1110 return DP_AUX_CH_DATA(PORT_B, index);
1111 }
1112}
1113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001114static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1115 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001116{
1117 switch (port) {
1118 case PORT_A:
1119 return DP_AUX_CH_CTL(port);
1120 case PORT_B:
1121 case PORT_C:
1122 case PORT_D:
1123 return PCH_DP_AUX_CH_CTL(port);
1124 default:
1125 MISSING_CASE(port);
1126 return DP_AUX_CH_CTL(PORT_A);
1127 }
1128}
1129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001130static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1131 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001132{
1133 switch (port) {
1134 case PORT_A:
1135 return DP_AUX_CH_DATA(port, index);
1136 case PORT_B:
1137 case PORT_C:
1138 case PORT_D:
1139 return PCH_DP_AUX_CH_DATA(port, index);
1140 default:
1141 MISSING_CASE(port);
1142 return DP_AUX_CH_DATA(PORT_A, index);
1143 }
1144}
1145
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001146/*
1147 * On SKL we don't have Aux for port E so we rely
1148 * on VBT to set a proper alternate aux channel.
1149 */
1150static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1151{
1152 const struct ddi_vbt_port_info *info =
1153 &dev_priv->vbt.ddi_port_info[PORT_E];
1154
1155 switch (info->alternate_aux_channel) {
1156 case DP_AUX_A:
1157 return PORT_A;
1158 case DP_AUX_B:
1159 return PORT_B;
1160 case DP_AUX_C:
1161 return PORT_C;
1162 case DP_AUX_D:
1163 return PORT_D;
1164 default:
1165 MISSING_CASE(info->alternate_aux_channel);
1166 return PORT_A;
1167 }
1168}
1169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001170static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1171 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001172{
1173 if (port == PORT_E)
1174 port = skl_porte_aux_port(dev_priv);
1175
1176 switch (port) {
1177 case PORT_A:
1178 case PORT_B:
1179 case PORT_C:
1180 case PORT_D:
1181 return DP_AUX_CH_CTL(port);
1182 default:
1183 MISSING_CASE(port);
1184 return DP_AUX_CH_CTL(PORT_A);
1185 }
1186}
1187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001188static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1189 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001190{
1191 if (port == PORT_E)
1192 port = skl_porte_aux_port(dev_priv);
1193
1194 switch (port) {
1195 case PORT_A:
1196 case PORT_B:
1197 case PORT_C:
1198 case PORT_D:
1199 return DP_AUX_CH_DATA(port, index);
1200 default:
1201 MISSING_CASE(port);
1202 return DP_AUX_CH_DATA(PORT_A, index);
1203 }
1204}
1205
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001206static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1207 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001208{
1209 if (INTEL_INFO(dev_priv)->gen >= 9)
1210 return skl_aux_ctl_reg(dev_priv, port);
1211 else if (HAS_PCH_SPLIT(dev_priv))
1212 return ilk_aux_ctl_reg(dev_priv, port);
1213 else
1214 return g4x_aux_ctl_reg(dev_priv, port);
1215}
1216
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001217static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1218 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001219{
1220 if (INTEL_INFO(dev_priv)->gen >= 9)
1221 return skl_aux_data_reg(dev_priv, port, index);
1222 else if (HAS_PCH_SPLIT(dev_priv))
1223 return ilk_aux_data_reg(dev_priv, port, index);
1224 else
1225 return g4x_aux_data_reg(dev_priv, port, index);
1226}
1227
1228static void intel_aux_reg_init(struct intel_dp *intel_dp)
1229{
1230 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1231 enum port port = dp_to_dig_port(intel_dp)->port;
1232 int i;
1233
1234 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1235 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1236 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1237}
1238
Jani Nikula9d1a1032014-03-14 16:51:15 +02001239static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001240intel_dp_aux_fini(struct intel_dp *intel_dp)
1241{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001242 kfree(intel_dp->aux.name);
1243}
1244
Chris Wilson7a418e32016-06-24 14:00:14 +01001245static void
Mika Kaholab6339582016-09-09 14:10:52 +03001246intel_dp_aux_init(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001247{
Jani Nikula33ad6622014-03-14 16:51:16 +02001248 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1249 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001250
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001251 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001252 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001253
Chris Wilson7a418e32016-06-24 14:00:14 +01001254 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001255 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001256 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001257}
1258
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301259static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001260intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301261{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001262 if (intel_dp->num_sink_rates) {
1263 *sink_rates = intel_dp->sink_rates;
1264 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301265 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001266
1267 *sink_rates = default_rates;
1268
1269 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301270}
1271
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001272bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301273{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001274 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1275 struct drm_device *dev = dig_port->base.base.dev;
1276
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301277 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001278 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301279 return false;
1280
1281 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1282 (INTEL_INFO(dev)->gen >= 9))
1283 return true;
1284 else
1285 return false;
1286}
1287
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301288static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001289intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301290{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001291 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1292 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301293 int size;
1294
Sonika Jindal64987fc2015-05-26 17:50:13 +05301295 if (IS_BROXTON(dev)) {
1296 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301297 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001298 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301299 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301300 size = ARRAY_SIZE(skl_rates);
1301 } else {
1302 *source_rates = default_rates;
1303 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301304 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001305
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301306 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001307 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301308 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001309
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301310 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301311}
1312
Daniel Vetter0e503382014-07-04 11:26:04 -03001313static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001314intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001315 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001316{
1317 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001318 const struct dp_link_dpll *divisor = NULL;
1319 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001320
1321 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001322 divisor = gen4_dpll;
1323 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001324 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001325 divisor = pch_dpll;
1326 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001327 } else if (IS_CHERRYVIEW(dev)) {
1328 divisor = chv_dpll;
1329 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001330 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001331 divisor = vlv_dpll;
1332 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001333 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001334
1335 if (divisor && count) {
1336 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001337 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001338 pipe_config->dpll = divisor[i].dpll;
1339 pipe_config->clock_set = true;
1340 break;
1341 }
1342 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001343 }
1344}
1345
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001346static int intersect_rates(const int *source_rates, int source_len,
1347 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001348 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301349{
1350 int i = 0, j = 0, k = 0;
1351
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301352 while (i < source_len && j < sink_len) {
1353 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001354 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1355 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001356 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301357 ++k;
1358 ++i;
1359 ++j;
1360 } else if (source_rates[i] < sink_rates[j]) {
1361 ++i;
1362 } else {
1363 ++j;
1364 }
1365 }
1366 return k;
1367}
1368
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001369static int intel_dp_common_rates(struct intel_dp *intel_dp,
1370 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001371{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001372 const int *source_rates, *sink_rates;
1373 int source_len, sink_len;
1374
1375 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001376 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001377
1378 return intersect_rates(source_rates, source_len,
1379 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001380 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001381}
1382
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001383static void snprintf_int_array(char *str, size_t len,
1384 const int *array, int nelem)
1385{
1386 int i;
1387
1388 str[0] = '\0';
1389
1390 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001391 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001392 if (r >= len)
1393 return;
1394 str += r;
1395 len -= r;
1396 }
1397}
1398
1399static void intel_dp_print_rates(struct intel_dp *intel_dp)
1400{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001401 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001402 int source_len, sink_len, common_len;
1403 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001404 char str[128]; /* FIXME: too big for stack? */
1405
1406 if ((drm_debug & DRM_UT_KMS) == 0)
1407 return;
1408
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001409 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001410 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1411 DRM_DEBUG_KMS("source rates: %s\n", str);
1412
1413 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1414 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1415 DRM_DEBUG_KMS("sink rates: %s\n", str);
1416
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001417 common_len = intel_dp_common_rates(intel_dp, common_rates);
1418 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1419 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001420}
1421
Mika Kahola0e390a32016-09-09 14:10:53 +03001422static void intel_dp_print_hw_revision(struct intel_dp *intel_dp)
1423{
1424 uint8_t rev;
1425 int len;
1426
1427 if ((drm_debug & DRM_UT_KMS) == 0)
1428 return;
1429
1430 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
1431 DP_DWN_STRM_PORT_PRESENT))
1432 return;
1433
1434 len = drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_HW_REV, &rev, 1);
1435 if (len < 0)
1436 return;
1437
1438 DRM_DEBUG_KMS("sink hw revision: %d.%d\n", (rev & 0xf0) >> 4, rev & 0xf);
1439}
1440
Mika Kahola1a2724f2016-09-09 14:10:54 +03001441static void intel_dp_print_sw_revision(struct intel_dp *intel_dp)
1442{
1443 uint8_t rev[2];
1444 int len;
1445
1446 if ((drm_debug & DRM_UT_KMS) == 0)
1447 return;
1448
1449 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
1450 DP_DWN_STRM_PORT_PRESENT))
1451 return;
1452
1453 len = drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_SW_REV, &rev, 2);
1454 if (len < 0)
1455 return;
1456
1457 DRM_DEBUG_KMS("sink sw revision: %d.%d\n", rev[0], rev[1]);
1458}
1459
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001460static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301461{
1462 int i = 0;
1463
1464 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1465 if (find == rates[i])
1466 break;
1467
1468 return i;
1469}
1470
Ville Syrjälä50fec212015-03-12 17:10:34 +02001471int
1472intel_dp_max_link_rate(struct intel_dp *intel_dp)
1473{
1474 int rates[DP_MAX_SUPPORTED_RATES] = {};
1475 int len;
1476
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001477 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001478 if (WARN_ON(len <= 0))
1479 return 162000;
1480
Ville Syrjälä1354f732016-07-28 17:50:45 +03001481 return rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001482}
1483
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001484int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1485{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001486 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001487}
1488
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001489void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1490 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001491{
1492 if (intel_dp->num_sink_rates) {
1493 *link_bw = 0;
1494 *rate_select =
1495 intel_dp_rate_select(intel_dp, port_clock);
1496 } else {
1497 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1498 *rate_select = 0;
1499 }
1500}
1501
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001502bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001503intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001504 struct intel_crtc_state *pipe_config,
1505 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001506{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001507 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001508 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001509 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001510 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001511 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001512 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001513 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001514 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001515 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001516 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001517 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001518 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301519 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001520 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001521 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001522 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1523 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001524 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301525
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001526 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301527
1528 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001529 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301530
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001531 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001532
Imre Deakbc7d38a2013-05-16 14:40:36 +03001533 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001534 pipe_config->has_pch_encoder = true;
1535
Vandana Kannanf769cd22014-08-05 07:51:22 -07001536 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001537 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001538
Jani Nikuladd06f902012-10-19 14:51:50 +03001539 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1540 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1541 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001542
1543 if (INTEL_INFO(dev)->gen >= 9) {
1544 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001545 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001546 if (ret)
1547 return ret;
1548 }
1549
Matt Roperb56676272015-11-04 09:05:27 -08001550 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001551 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1552 intel_connector->panel.fitting_mode);
1553 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001554 intel_pch_panel_fitting(intel_crtc, pipe_config,
1555 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001556 }
1557
Daniel Vettercb1793c2012-06-04 18:39:21 +02001558 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001559 return false;
1560
Daniel Vetter083f9562012-04-20 20:23:49 +02001561 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301562 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001563 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001564 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001565
Daniel Vetter36008362013-03-27 00:44:59 +01001566 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1567 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001568 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001569 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301570
1571 /* Get bpp from vbt only for panels that dont have bpp in edid */
1572 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001573 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001574 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001575 dev_priv->vbt.edp.bpp);
1576 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001577 }
1578
Jani Nikula344c5bb2014-09-09 11:25:13 +03001579 /*
1580 * Use the maximum clock and number of lanes the eDP panel
1581 * advertizes being capable of. The panels are generally
1582 * designed to support only a single clock and lane
1583 * configuration, and typically these values correspond to the
1584 * native resolution of the panel.
1585 */
1586 min_lane_count = max_lane_count;
1587 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001588 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001589
Daniel Vetter36008362013-03-27 00:44:59 +01001590 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001591 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1592 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001593
Dave Airliec6930992014-07-14 11:04:39 +10001594 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301595 for (lane_count = min_lane_count;
1596 lane_count <= max_lane_count;
1597 lane_count <<= 1) {
1598
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001599 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001600 link_avail = intel_dp_max_data_rate(link_clock,
1601 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001602
Daniel Vetter36008362013-03-27 00:44:59 +01001603 if (mode_rate <= link_avail) {
1604 goto found;
1605 }
1606 }
1607 }
1608 }
1609
1610 return false;
1611
1612found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001613 if (intel_dp->color_range_auto) {
1614 /*
1615 * See:
1616 * CEA-861-E - 5.1 Default Encoding Parameters
1617 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1618 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001619 pipe_config->limited_color_range =
1620 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1621 } else {
1622 pipe_config->limited_color_range =
1623 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001624 }
1625
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001626 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301627
Daniel Vetter657445f2013-05-04 10:09:18 +02001628 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001629 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001630
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001631 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1632 &link_bw, &rate_select);
1633
1634 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1635 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001636 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001637 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1638 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001639
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001640 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001641 adjusted_mode->crtc_clock,
1642 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001643 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001644
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301645 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301646 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001647 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301648 intel_link_compute_m_n(bpp, lane_count,
1649 intel_connector->panel.downclock_mode->clock,
1650 pipe_config->port_clock,
1651 &pipe_config->dp_m2_n2);
1652 }
1653
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001654 /*
1655 * DPLL0 VCO may need to be adjusted to get the correct
1656 * clock for eDP. This will affect cdclk as well.
1657 */
1658 if (is_edp(intel_dp) &&
1659 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1660 int vco;
1661
1662 switch (pipe_config->port_clock / 2) {
1663 case 108000:
1664 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001665 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001666 break;
1667 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001668 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001669 break;
1670 }
1671
1672 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1673 }
1674
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001675 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001676 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001677
Daniel Vetter36008362013-03-27 00:44:59 +01001678 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001679}
1680
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001681void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001682 int link_rate, uint8_t lane_count,
1683 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001684{
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001685 intel_dp->link_rate = link_rate;
1686 intel_dp->lane_count = lane_count;
1687 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001688}
1689
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001690static void intel_dp_prepare(struct intel_encoder *encoder,
1691 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001692{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001693 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001694 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001695 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001696 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001697 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001698 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001699
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001700 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1701 pipe_config->lane_count,
1702 intel_crtc_has_type(pipe_config,
1703 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001704
Keith Packard417e8222011-11-01 19:54:11 -07001705 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001706 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001707 *
1708 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001709 * SNB CPU
1710 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001711 * CPT PCH
1712 *
1713 * IBX PCH and CPU are the same for almost everything,
1714 * except that the CPU DP PLL is configured in this
1715 * register
1716 *
1717 * CPT PCH is quite different, having many bits moved
1718 * to the TRANS_DP_CTL register instead. That
1719 * configuration happens (oddly) in ironlake_pch_enable
1720 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001721
Keith Packard417e8222011-11-01 19:54:11 -07001722 /* Preserve the BIOS-computed detected bit. This is
1723 * supposed to be read-only.
1724 */
1725 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001726
Keith Packard417e8222011-11-01 19:54:11 -07001727 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001728 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001729 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001730
Keith Packard417e8222011-11-01 19:54:11 -07001731 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001732
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001733 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001734 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1735 intel_dp->DP |= DP_SYNC_HS_HIGH;
1736 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1737 intel_dp->DP |= DP_SYNC_VS_HIGH;
1738 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1739
Jani Nikula6aba5b62013-10-04 15:08:10 +03001740 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001741 intel_dp->DP |= DP_ENHANCED_FRAMING;
1742
Daniel Vetter7c62a162013-06-01 17:16:20 +02001743 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001744 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001745 u32 trans_dp;
1746
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001747 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001748
1749 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1750 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1751 trans_dp |= TRANS_DP_ENH_FRAMING;
1752 else
1753 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1754 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001755 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001756 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001757 !IS_CHERRYVIEW(dev) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001758 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001759
1760 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1761 intel_dp->DP |= DP_SYNC_HS_HIGH;
1762 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1763 intel_dp->DP |= DP_SYNC_VS_HIGH;
1764 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1765
Jani Nikula6aba5b62013-10-04 15:08:10 +03001766 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001767 intel_dp->DP |= DP_ENHANCED_FRAMING;
1768
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001769 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001770 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001771 else if (crtc->pipe == PIPE_B)
1772 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001773 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001774}
1775
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001776#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1777#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001778
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001779#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1780#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001781
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001782#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1783#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001784
Imre Deakde9c1b62016-06-16 20:01:46 +03001785static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1786 struct intel_dp *intel_dp);
1787
Daniel Vetter4be73782014-01-17 14:39:48 +01001788static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001789 u32 mask,
1790 u32 value)
1791{
Paulo Zanoni30add222012-10-26 19:05:45 -02001792 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001793 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001794 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001795
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001796 lockdep_assert_held(&dev_priv->pps_mutex);
1797
Imre Deakde9c1b62016-06-16 20:01:46 +03001798 intel_pps_verify_state(dev_priv, intel_dp);
1799
Jani Nikulabf13e812013-09-06 07:40:05 +03001800 pp_stat_reg = _pp_stat_reg(intel_dp);
1801 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001802
1803 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001804 mask, value,
1805 I915_READ(pp_stat_reg),
1806 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001807
Chris Wilson9036ff02016-06-30 15:33:09 +01001808 if (intel_wait_for_register(dev_priv,
1809 pp_stat_reg, mask, value,
1810 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001811 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001812 I915_READ(pp_stat_reg),
1813 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001814
1815 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001816}
1817
Daniel Vetter4be73782014-01-17 14:39:48 +01001818static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001819{
1820 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001821 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001822}
1823
Daniel Vetter4be73782014-01-17 14:39:48 +01001824static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001825{
Keith Packardbd943152011-09-18 23:09:52 -07001826 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001827 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001828}
Keith Packardbd943152011-09-18 23:09:52 -07001829
Daniel Vetter4be73782014-01-17 14:39:48 +01001830static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001831{
Abhay Kumard28d4732016-01-22 17:39:04 -08001832 ktime_t panel_power_on_time;
1833 s64 panel_power_off_duration;
1834
Keith Packard99ea7122011-11-01 19:57:50 -07001835 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001836
Abhay Kumard28d4732016-01-22 17:39:04 -08001837 /* take the difference of currrent time and panel power off time
1838 * and then make panel wait for t11_t12 if needed. */
1839 panel_power_on_time = ktime_get_boottime();
1840 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1841
Paulo Zanonidce56b32013-12-19 14:29:40 -02001842 /* When we disable the VDD override bit last we have to do the manual
1843 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001844 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1845 wait_remaining_ms_from_jiffies(jiffies,
1846 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001847
Daniel Vetter4be73782014-01-17 14:39:48 +01001848 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001849}
Keith Packardbd943152011-09-18 23:09:52 -07001850
Daniel Vetter4be73782014-01-17 14:39:48 +01001851static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001852{
1853 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1854 intel_dp->backlight_on_delay);
1855}
1856
Daniel Vetter4be73782014-01-17 14:39:48 +01001857static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001858{
1859 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1860 intel_dp->backlight_off_delay);
1861}
Keith Packard99ea7122011-11-01 19:57:50 -07001862
Keith Packard832dd3c2011-11-01 19:34:06 -07001863/* Read the current pp_control value, unlocking the register if it
1864 * is locked
1865 */
1866
Jesse Barnes453c5422013-03-28 09:55:41 -07001867static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001868{
Jesse Barnes453c5422013-03-28 09:55:41 -07001869 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001870 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07001871 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001872
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001873 lockdep_assert_held(&dev_priv->pps_mutex);
1874
Jani Nikulabf13e812013-09-06 07:40:05 +03001875 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03001876 if (WARN_ON(!HAS_DDI(dev_priv) &&
1877 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301878 control &= ~PANEL_UNLOCK_MASK;
1879 control |= PANEL_UNLOCK_REGS;
1880 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001881 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001882}
1883
Ville Syrjälä951468f2014-09-04 14:55:31 +03001884/*
1885 * Must be paired with edp_panel_vdd_off().
1886 * Must hold pps_mutex around the whole on/off sequence.
1887 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1888 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001889static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001890{
Paulo Zanoni30add222012-10-26 19:05:45 -02001891 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001892 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1893 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001894 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001895 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001896 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001897 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001898 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001899
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001900 lockdep_assert_held(&dev_priv->pps_mutex);
1901
Keith Packard97af61f572011-09-28 16:23:51 -07001902 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001903 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001904
Egbert Eich2c623c12014-11-25 12:54:57 +01001905 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001906 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001907
Daniel Vetter4be73782014-01-17 14:39:48 +01001908 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001909 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001910
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001911 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001912 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001913
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001914 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1915 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001916
Daniel Vetter4be73782014-01-17 14:39:48 +01001917 if (!edp_have_panel_power(intel_dp))
1918 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001919
Jesse Barnes453c5422013-03-28 09:55:41 -07001920 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001921 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001922
Jani Nikulabf13e812013-09-06 07:40:05 +03001923 pp_stat_reg = _pp_stat_reg(intel_dp);
1924 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001925
1926 I915_WRITE(pp_ctrl_reg, pp);
1927 POSTING_READ(pp_ctrl_reg);
1928 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1929 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001930 /*
1931 * If the panel wasn't on, delay before accessing aux channel
1932 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001933 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001934 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1935 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001936 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001937 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001938
1939 return need_to_disable;
1940}
1941
Ville Syrjälä951468f2014-09-04 14:55:31 +03001942/*
1943 * Must be paired with intel_edp_panel_vdd_off() or
1944 * intel_edp_panel_off().
1945 * Nested calls to these functions are not allowed since
1946 * we drop the lock. Caller must use some higher level
1947 * locking to prevent nested calls from other threads.
1948 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001949void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001950{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001951 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001952
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001953 if (!is_edp(intel_dp))
1954 return;
1955
Ville Syrjälä773538e82014-09-04 14:54:56 +03001956 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001957 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001958 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001959
Rob Clarke2c719b2014-12-15 13:56:32 -05001960 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001961 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001962}
1963
Daniel Vetter4be73782014-01-17 14:39:48 +01001964static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001965{
Paulo Zanoni30add222012-10-26 19:05:45 -02001966 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001967 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001968 struct intel_digital_port *intel_dig_port =
1969 dp_to_dig_port(intel_dp);
1970 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1971 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001972 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001973 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001974
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001975 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001976
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001977 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001978
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001979 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001980 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001981
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001982 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1983 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001984
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001985 pp = ironlake_get_pp_control(intel_dp);
1986 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001987
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001988 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1989 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001990
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001991 I915_WRITE(pp_ctrl_reg, pp);
1992 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001993
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001994 /* Make sure sequencer is idle before allowing subsequent activity */
1995 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1996 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001997
Imre Deak5a162e22016-08-10 14:07:30 +03001998 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001999 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002000
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002001 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002002 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002003}
2004
Daniel Vetter4be73782014-01-17 14:39:48 +01002005static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002006{
2007 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2008 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002009
Ville Syrjälä773538e82014-09-04 14:54:56 +03002010 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002011 if (!intel_dp->want_panel_vdd)
2012 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002013 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002014}
2015
Imre Deakaba86892014-07-30 15:57:31 +03002016static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2017{
2018 unsigned long delay;
2019
2020 /*
2021 * Queue the timer to fire a long time from now (relative to the power
2022 * down delay) to keep the panel power up across a sequence of
2023 * operations.
2024 */
2025 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2026 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2027}
2028
Ville Syrjälä951468f2014-09-04 14:55:31 +03002029/*
2030 * Must be paired with edp_panel_vdd_on().
2031 * Must hold pps_mutex around the whole on/off sequence.
2032 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2033 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002034static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002035{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002036 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002037
2038 lockdep_assert_held(&dev_priv->pps_mutex);
2039
Keith Packard97af61f572011-09-28 16:23:51 -07002040 if (!is_edp(intel_dp))
2041 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002042
Rob Clarke2c719b2014-12-15 13:56:32 -05002043 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002044 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002045
Keith Packardbd943152011-09-18 23:09:52 -07002046 intel_dp->want_panel_vdd = false;
2047
Imre Deakaba86892014-07-30 15:57:31 +03002048 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002049 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002050 else
2051 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002052}
2053
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002054static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002055{
Paulo Zanoni30add222012-10-26 19:05:45 -02002056 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002057 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard99ea7122011-11-01 19:57:50 -07002058 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002059 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002060
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002061 lockdep_assert_held(&dev_priv->pps_mutex);
2062
Keith Packard97af61f572011-09-28 16:23:51 -07002063 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002064 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002065
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002066 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2067 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002068
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002069 if (WARN(edp_have_panel_power(intel_dp),
2070 "eDP port %c panel power already on\n",
2071 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002072 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002073
Daniel Vetter4be73782014-01-17 14:39:48 +01002074 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002075
Jani Nikulabf13e812013-09-06 07:40:05 +03002076 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002077 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002078 if (IS_GEN5(dev)) {
2079 /* ILK workaround: disable reset around power sequence */
2080 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002081 I915_WRITE(pp_ctrl_reg, pp);
2082 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002083 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002084
Imre Deak5a162e22016-08-10 14:07:30 +03002085 pp |= PANEL_POWER_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002086 if (!IS_GEN5(dev))
2087 pp |= PANEL_POWER_RESET;
2088
Jesse Barnes453c5422013-03-28 09:55:41 -07002089 I915_WRITE(pp_ctrl_reg, pp);
2090 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002091
Daniel Vetter4be73782014-01-17 14:39:48 +01002092 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002093 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002094
Keith Packard05ce1a42011-09-29 16:33:01 -07002095 if (IS_GEN5(dev)) {
2096 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002097 I915_WRITE(pp_ctrl_reg, pp);
2098 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002099 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002100}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002101
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002102void intel_edp_panel_on(struct intel_dp *intel_dp)
2103{
2104 if (!is_edp(intel_dp))
2105 return;
2106
2107 pps_lock(intel_dp);
2108 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002109 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002110}
2111
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002112
2113static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002114{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002115 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2116 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002117 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002118 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002119 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002120 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002121 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002122
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002123 lockdep_assert_held(&dev_priv->pps_mutex);
2124
Keith Packard97af61f572011-09-28 16:23:51 -07002125 if (!is_edp(intel_dp))
2126 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002127
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002128 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2129 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002130
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002131 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2132 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002133
Jesse Barnes453c5422013-03-28 09:55:41 -07002134 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002135 /* We need to switch off panel power _and_ force vdd, for otherwise some
2136 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002137 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002138 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002139
Jani Nikulabf13e812013-09-06 07:40:05 +03002140 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002141
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002142 intel_dp->want_panel_vdd = false;
2143
Jesse Barnes453c5422013-03-28 09:55:41 -07002144 I915_WRITE(pp_ctrl_reg, pp);
2145 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002146
Abhay Kumard28d4732016-01-22 17:39:04 -08002147 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002148 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002149
2150 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002151 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002152 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002153}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002154
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002155void intel_edp_panel_off(struct intel_dp *intel_dp)
2156{
2157 if (!is_edp(intel_dp))
2158 return;
2159
2160 pps_lock(intel_dp);
2161 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002162 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002163}
2164
Jani Nikula1250d102014-08-12 17:11:39 +03002165/* Enable backlight in the panel power control. */
2166static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002167{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002168 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2169 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002170 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002171 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002172 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002173
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002174 /*
2175 * If we enable the backlight right away following a panel power
2176 * on, we may see slight flicker as the panel syncs with the eDP
2177 * link. So delay a bit to make sure the image is solid before
2178 * allowing it to appear.
2179 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002180 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002181
Ville Syrjälä773538e82014-09-04 14:54:56 +03002182 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002183
Jesse Barnes453c5422013-03-28 09:55:41 -07002184 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002185 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002186
Jani Nikulabf13e812013-09-06 07:40:05 +03002187 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002188
2189 I915_WRITE(pp_ctrl_reg, pp);
2190 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002191
Ville Syrjälä773538e82014-09-04 14:54:56 +03002192 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002193}
2194
Jani Nikula1250d102014-08-12 17:11:39 +03002195/* Enable backlight PWM and backlight PP control. */
2196void intel_edp_backlight_on(struct intel_dp *intel_dp)
2197{
2198 if (!is_edp(intel_dp))
2199 return;
2200
2201 DRM_DEBUG_KMS("\n");
2202
2203 intel_panel_enable_backlight(intel_dp->attached_connector);
2204 _intel_edp_backlight_on(intel_dp);
2205}
2206
2207/* Disable backlight in the panel power control. */
2208static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002209{
Paulo Zanoni30add222012-10-26 19:05:45 -02002210 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002211 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002212 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002213 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002214
Keith Packardf01eca22011-09-28 16:48:10 -07002215 if (!is_edp(intel_dp))
2216 return;
2217
Ville Syrjälä773538e82014-09-04 14:54:56 +03002218 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002219
Jesse Barnes453c5422013-03-28 09:55:41 -07002220 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002221 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002222
Jani Nikulabf13e812013-09-06 07:40:05 +03002223 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002224
2225 I915_WRITE(pp_ctrl_reg, pp);
2226 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002227
Ville Syrjälä773538e82014-09-04 14:54:56 +03002228 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002229
Paulo Zanonidce56b32013-12-19 14:29:40 -02002230 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002231 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002232}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002233
Jani Nikula1250d102014-08-12 17:11:39 +03002234/* Disable backlight PP control and backlight PWM. */
2235void intel_edp_backlight_off(struct intel_dp *intel_dp)
2236{
2237 if (!is_edp(intel_dp))
2238 return;
2239
2240 DRM_DEBUG_KMS("\n");
2241
2242 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002243 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002244}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002245
Jani Nikula73580fb72014-08-12 17:11:41 +03002246/*
2247 * Hook for controlling the panel power control backlight through the bl_power
2248 * sysfs attribute. Take care to handle multiple calls.
2249 */
2250static void intel_edp_backlight_power(struct intel_connector *connector,
2251 bool enable)
2252{
2253 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002254 bool is_enabled;
2255
Ville Syrjälä773538e82014-09-04 14:54:56 +03002256 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002257 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002258 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002259
2260 if (is_enabled == enable)
2261 return;
2262
Jani Nikula23ba9372014-08-27 14:08:43 +03002263 DRM_DEBUG_KMS("panel power control backlight %s\n",
2264 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002265
2266 if (enable)
2267 _intel_edp_backlight_on(intel_dp);
2268 else
2269 _intel_edp_backlight_off(intel_dp);
2270}
2271
Ville Syrjälä64e10772015-10-29 21:26:01 +02002272static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2273{
2274 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2275 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2276 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2277
2278 I915_STATE_WARN(cur_state != state,
2279 "DP port %c state assertion failure (expected %s, current %s)\n",
2280 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002281 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002282}
2283#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2284
2285static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2286{
2287 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2288
2289 I915_STATE_WARN(cur_state != state,
2290 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002291 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002292}
2293#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2294#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2295
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002296static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
2297 struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002298{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002299 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002300 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002301
Ville Syrjälä64e10772015-10-29 21:26:01 +02002302 assert_pipe_disabled(dev_priv, crtc->pipe);
2303 assert_dp_port_disabled(intel_dp);
2304 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002305
Ville Syrjäläabfce942015-10-29 21:26:03 +02002306 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002307 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002308
2309 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2310
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002311 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002312 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2313 else
2314 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2315
2316 I915_WRITE(DP_A, intel_dp->DP);
2317 POSTING_READ(DP_A);
2318 udelay(500);
2319
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002320 /*
2321 * [DevILK] Work around required when enabling DP PLL
2322 * while a pipe is enabled going to FDI:
2323 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2324 * 2. Program DP PLL enable
2325 */
2326 if (IS_GEN5(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +01002327 intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002328
Daniel Vetter07679352012-09-06 22:15:42 +02002329 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002330
Daniel Vetter07679352012-09-06 22:15:42 +02002331 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002332 POSTING_READ(DP_A);
2333 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002334}
2335
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002336static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002337{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002338 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002339 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2340 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002341
Ville Syrjälä64e10772015-10-29 21:26:01 +02002342 assert_pipe_disabled(dev_priv, crtc->pipe);
2343 assert_dp_port_disabled(intel_dp);
2344 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002345
Ville Syrjäläabfce942015-10-29 21:26:03 +02002346 DRM_DEBUG_KMS("disabling eDP PLL\n");
2347
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002348 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002349
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002350 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002351 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002352 udelay(200);
2353}
2354
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002355/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002356void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002357{
2358 int ret, i;
2359
2360 /* Should have a valid DPCD by this point */
2361 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2362 return;
2363
2364 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002365 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2366 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002367 } else {
2368 /*
2369 * When turning on, we need to retry for 1ms to give the sink
2370 * time to wake up.
2371 */
2372 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002373 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2374 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002375 if (ret == 1)
2376 break;
2377 msleep(1);
2378 }
2379 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002380
2381 if (ret != 1)
2382 DRM_DEBUG_KMS("failed to %s sink power state\n",
2383 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002384}
2385
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002386static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2387 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002388{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002389 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002390 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002391 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002392 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak6d129be2014-03-05 16:20:54 +02002393 enum intel_display_power_domain power_domain;
2394 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002395 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002396
2397 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002398 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002399 return false;
2400
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002401 ret = false;
2402
Imre Deak6d129be2014-03-05 16:20:54 +02002403 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002404
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002405 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002406 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002407
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002408 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002409 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002410 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002411 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002412
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002413 for_each_pipe(dev_priv, p) {
2414 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2415 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2416 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002417 ret = true;
2418
2419 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002420 }
2421 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002422
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002423 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002424 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002425 } else if (IS_CHERRYVIEW(dev)) {
2426 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2427 } else {
2428 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002429 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002430
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002431 ret = true;
2432
2433out:
2434 intel_display_power_put(dev_priv, power_domain);
2435
2436 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002437}
2438
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002439static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002440 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002441{
2442 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002443 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002444 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002445 struct drm_i915_private *dev_priv = to_i915(dev);
Xiong Zhang63000ef2013-06-28 12:59:06 +08002446 enum port port = dp_to_dig_port(intel_dp)->port;
2447 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002448
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002449 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002450
2451 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002452
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002453 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002454 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2455
2456 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002457 flags |= DRM_MODE_FLAG_PHSYNC;
2458 else
2459 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002460
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002461 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002462 flags |= DRM_MODE_FLAG_PVSYNC;
2463 else
2464 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002465 } else {
2466 if (tmp & DP_SYNC_HS_HIGH)
2467 flags |= DRM_MODE_FLAG_PHSYNC;
2468 else
2469 flags |= DRM_MODE_FLAG_NHSYNC;
2470
2471 if (tmp & DP_SYNC_VS_HIGH)
2472 flags |= DRM_MODE_FLAG_PVSYNC;
2473 else
2474 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002475 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002476
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002477 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002478
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002479 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002480 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002481 pipe_config->limited_color_range = true;
2482
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002483 pipe_config->lane_count =
2484 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2485
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002486 intel_dp_get_m_n(crtc, pipe_config);
2487
Ville Syrjälä18442d02013-09-13 16:00:08 +03002488 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002489 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002490 pipe_config->port_clock = 162000;
2491 else
2492 pipe_config->port_clock = 270000;
2493 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002494
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002495 pipe_config->base.adjusted_mode.crtc_clock =
2496 intel_dotclock_calculate(pipe_config->port_clock,
2497 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002498
Jani Nikula6aa23e62016-03-24 17:50:20 +02002499 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2500 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002501 /*
2502 * This is a big fat ugly hack.
2503 *
2504 * Some machines in UEFI boot mode provide us a VBT that has 18
2505 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2506 * unknown we fail to light up. Yet the same BIOS boots up with
2507 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2508 * max, not what it tells us to use.
2509 *
2510 * Note: This will still be broken if the eDP panel is not lit
2511 * up by the BIOS, and thus we can't get the mode at module
2512 * load.
2513 */
2514 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002515 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2516 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002517 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002518}
2519
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002520static void intel_disable_dp(struct intel_encoder *encoder,
2521 struct intel_crtc_state *old_crtc_state,
2522 struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002523{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002524 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002525 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002526
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002527 if (old_crtc_state->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002528 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002529
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002530 if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002531 intel_psr_disable(intel_dp);
2532
Daniel Vetter6cb49832012-05-20 17:14:50 +02002533 /* Make sure the panel is off before trying to change the mode. But also
2534 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002535 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002536 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002537 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002538 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002539
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002540 /* disable the port before the pipe on g4x */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002541 if (INTEL_GEN(dev_priv) < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002542 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002543}
2544
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002545static void ilk_post_disable_dp(struct intel_encoder *encoder,
2546 struct intel_crtc_state *old_crtc_state,
2547 struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002548{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002549 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002550 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002551
Ville Syrjälä49277c32014-03-31 18:21:26 +03002552 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002553
2554 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002555 if (port == PORT_A)
2556 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002557}
2558
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002559static void vlv_post_disable_dp(struct intel_encoder *encoder,
2560 struct intel_crtc_state *old_crtc_state,
2561 struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002562{
2563 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2564
2565 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002566}
2567
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002568static void chv_post_disable_dp(struct intel_encoder *encoder,
2569 struct intel_crtc_state *old_crtc_state,
2570 struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002571{
2572 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002573 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002574 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002575
2576 intel_dp_link_down(intel_dp);
2577
Ville Syrjäläa5805162015-05-26 20:42:30 +03002578 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002579
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002580 /* Assert data lane reset */
2581 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002582
Ville Syrjäläa5805162015-05-26 20:42:30 +03002583 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002584}
2585
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002586static void
2587_intel_dp_set_link_train(struct intel_dp *intel_dp,
2588 uint32_t *DP,
2589 uint8_t dp_train_pat)
2590{
2591 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2592 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002593 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002594 enum port port = intel_dig_port->port;
2595
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002596 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2597 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2598 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2599
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002600 if (HAS_DDI(dev)) {
2601 uint32_t temp = I915_READ(DP_TP_CTL(port));
2602
2603 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2604 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2605 else
2606 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2607
2608 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2609 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2610 case DP_TRAINING_PATTERN_DISABLE:
2611 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2612
2613 break;
2614 case DP_TRAINING_PATTERN_1:
2615 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2616 break;
2617 case DP_TRAINING_PATTERN_2:
2618 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2619 break;
2620 case DP_TRAINING_PATTERN_3:
2621 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2622 break;
2623 }
2624 I915_WRITE(DP_TP_CTL(port), temp);
2625
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002626 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2627 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002628 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2629
2630 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2631 case DP_TRAINING_PATTERN_DISABLE:
2632 *DP |= DP_LINK_TRAIN_OFF_CPT;
2633 break;
2634 case DP_TRAINING_PATTERN_1:
2635 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2636 break;
2637 case DP_TRAINING_PATTERN_2:
2638 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2639 break;
2640 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002641 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002642 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2643 break;
2644 }
2645
2646 } else {
2647 if (IS_CHERRYVIEW(dev))
2648 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2649 else
2650 *DP &= ~DP_LINK_TRAIN_MASK;
2651
2652 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2653 case DP_TRAINING_PATTERN_DISABLE:
2654 *DP |= DP_LINK_TRAIN_OFF;
2655 break;
2656 case DP_TRAINING_PATTERN_1:
2657 *DP |= DP_LINK_TRAIN_PAT_1;
2658 break;
2659 case DP_TRAINING_PATTERN_2:
2660 *DP |= DP_LINK_TRAIN_PAT_2;
2661 break;
2662 case DP_TRAINING_PATTERN_3:
2663 if (IS_CHERRYVIEW(dev)) {
2664 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2665 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002666 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002667 *DP |= DP_LINK_TRAIN_PAT_2;
2668 }
2669 break;
2670 }
2671 }
2672}
2673
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002674static void intel_dp_enable_port(struct intel_dp *intel_dp,
2675 struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002676{
2677 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002678 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002679
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002680 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002681
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002682 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002683
2684 /*
2685 * Magic for VLV/CHV. We _must_ first set up the register
2686 * without actually enabling the port, and then do another
2687 * write to enable the port. Otherwise link training will
2688 * fail when the power sequencer is freshly used for this port.
2689 */
2690 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002691 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002692 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002693
2694 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2695 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002696}
2697
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002698static void intel_enable_dp(struct intel_encoder *encoder,
2699 struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002700{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002701 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2702 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002703 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulac1dec792014-10-27 16:26:56 +02002704 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002705 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002706 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002707
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002708 if (WARN_ON(dp_reg & DP_PORT_EN))
2709 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002710
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002711 pps_lock(intel_dp);
2712
Wayne Boyer666a4532015-12-09 12:29:35 -08002713 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002714 vlv_init_panel_power_sequencer(intel_dp);
2715
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002716 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002717
2718 edp_panel_vdd_on(intel_dp);
2719 edp_panel_on(intel_dp);
2720 edp_panel_vdd_off(intel_dp, true);
2721
2722 pps_unlock(intel_dp);
2723
Wayne Boyer666a4532015-12-09 12:29:35 -08002724 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002725 unsigned int lane_mask = 0x0;
2726
2727 if (IS_CHERRYVIEW(dev))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002728 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002729
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002730 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2731 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002732 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002733
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002734 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2735 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002736 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002737
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002738 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002739 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002740 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002741 intel_audio_codec_enable(encoder);
2742 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002743}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002744
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002745static void g4x_enable_dp(struct intel_encoder *encoder,
2746 struct intel_crtc_state *pipe_config,
2747 struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002748{
Jani Nikula828f5c62013-09-05 16:44:45 +03002749 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2750
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002751 intel_enable_dp(encoder, pipe_config);
Daniel Vetter4be73782014-01-17 14:39:48 +01002752 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002753}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002754
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002755static void vlv_enable_dp(struct intel_encoder *encoder,
2756 struct intel_crtc_state *pipe_config,
2757 struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002758{
Jani Nikula828f5c62013-09-05 16:44:45 +03002759 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2760
Daniel Vetter4be73782014-01-17 14:39:48 +01002761 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002762 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002763}
2764
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002765static void g4x_pre_enable_dp(struct intel_encoder *encoder,
2766 struct intel_crtc_state *pipe_config,
2767 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002768{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002769 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002770 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002771
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002772 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002773
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002774 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002775 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002776 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002777}
2778
Ville Syrjälä83b84592014-10-16 21:29:51 +03002779static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2780{
2781 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002782 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002783 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03002784 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002785
2786 edp_panel_vdd_off_sync(intel_dp);
2787
2788 /*
2789 * VLV seems to get confused when multiple power seqeuencers
2790 * have the same port selected (even if only one has power/vdd
2791 * enabled). The failure manifests as vlv_wait_port_ready() failing
2792 * CHV on the other hand doesn't seem to mind having the same port
2793 * selected in multiple power seqeuencers, but let's clear the
2794 * port select always when logically disconnecting a power sequencer
2795 * from a port.
2796 */
2797 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2798 pipe_name(pipe), port_name(intel_dig_port->port));
2799 I915_WRITE(pp_on_reg, 0);
2800 POSTING_READ(pp_on_reg);
2801
2802 intel_dp->pps_pipe = INVALID_PIPE;
2803}
2804
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002805static void vlv_steal_power_sequencer(struct drm_device *dev,
2806 enum pipe pipe)
2807{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002808 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002809 struct intel_encoder *encoder;
2810
2811 lockdep_assert_held(&dev_priv->pps_mutex);
2812
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002813 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2814 return;
2815
Jani Nikula19c80542015-12-16 12:48:16 +02002816 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002817 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002818 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002819
2820 if (encoder->type != INTEL_OUTPUT_EDP)
2821 continue;
2822
2823 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002824 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002825
2826 if (intel_dp->pps_pipe != pipe)
2827 continue;
2828
2829 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002830 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002831
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002832 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002833 "stealing pipe %c power sequencer from active eDP port %c\n",
2834 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002835
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002836 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002837 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002838 }
2839}
2840
2841static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2842{
2843 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2844 struct intel_encoder *encoder = &intel_dig_port->base;
2845 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002846 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002847 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002848
2849 lockdep_assert_held(&dev_priv->pps_mutex);
2850
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002851 if (!is_edp(intel_dp))
2852 return;
2853
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002854 if (intel_dp->pps_pipe == crtc->pipe)
2855 return;
2856
2857 /*
2858 * If another power sequencer was being used on this
2859 * port previously make sure to turn off vdd there while
2860 * we still have control of it.
2861 */
2862 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002863 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002864
2865 /*
2866 * We may be stealing the power
2867 * sequencer from another port.
2868 */
2869 vlv_steal_power_sequencer(dev, crtc->pipe);
2870
2871 /* now it's all ours */
2872 intel_dp->pps_pipe = crtc->pipe;
2873
2874 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2875 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2876
2877 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002878 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2879 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002880}
2881
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002882static void vlv_pre_enable_dp(struct intel_encoder *encoder,
2883 struct intel_crtc_state *pipe_config,
2884 struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002885{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002886 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002887
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002888 intel_enable_dp(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002889}
2890
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002891static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
2892 struct intel_crtc_state *pipe_config,
2893 struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002894{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002895 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002896
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002897 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002898}
2899
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002900static void chv_pre_enable_dp(struct intel_encoder *encoder,
2901 struct intel_crtc_state *pipe_config,
2902 struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002903{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002904 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002905
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002906 intel_enable_dp(encoder, pipe_config);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002907
2908 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002909 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002910}
2911
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002912static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
2913 struct intel_crtc_state *pipe_config,
2914 struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03002915{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002916 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03002917
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002918 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002919}
2920
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002921static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
2922 struct intel_crtc_state *pipe_config,
2923 struct drm_connector_state *conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002924{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002925 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002926}
2927
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002928/*
2929 * Fetch AUX CH registers 0x202 - 0x207 which contain
2930 * link status information
2931 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002932bool
Keith Packard93f62da2011-11-01 19:45:03 -07002933intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002934{
Lyude9f085eb2016-04-13 10:58:33 -04002935 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2936 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002937}
2938
Paulo Zanoni11002442014-06-13 18:45:41 -03002939/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002940uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002941intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002942{
Paulo Zanoni30add222012-10-26 19:05:45 -02002943 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002944 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002945 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002946
Vandana Kannan93147262014-11-18 15:45:29 +05302947 if (IS_BROXTON(dev))
2948 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2949 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002950 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302951 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002952 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002953 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302954 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002955 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302956 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002957 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302958 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002959 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302960 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002961}
2962
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002963uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002964intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2965{
Paulo Zanoni30add222012-10-26 19:05:45 -02002966 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002967 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002968
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002969 if (INTEL_INFO(dev)->gen >= 9) {
2970 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2971 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2972 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2973 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2974 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2975 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2976 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2978 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002979 default:
2980 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2981 }
2982 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002983 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302984 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2985 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2986 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2987 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2988 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2989 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2990 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002991 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302992 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002993 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002994 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002995 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302996 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2997 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2998 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2999 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3000 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3001 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3002 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003003 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303004 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003005 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003006 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003007 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3009 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3010 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3011 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3012 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003013 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303014 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003015 }
3016 } else {
3017 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303018 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3019 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3020 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3021 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3022 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3023 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3024 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003025 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303026 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003027 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003028 }
3029}
3030
Daniel Vetter5829975c2015-04-16 11:36:52 +02003031static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003032{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003033 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003034 unsigned long demph_reg_value, preemph_reg_value,
3035 uniqtranscale_reg_value;
3036 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003037
3038 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003040 preemph_reg_value = 0x0004000;
3041 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303042 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003043 demph_reg_value = 0x2B405555;
3044 uniqtranscale_reg_value = 0x552AB83A;
3045 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303046 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003047 demph_reg_value = 0x2B404040;
3048 uniqtranscale_reg_value = 0x5548B83A;
3049 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303050 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003051 demph_reg_value = 0x2B245555;
3052 uniqtranscale_reg_value = 0x5560B83A;
3053 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303054 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003055 demph_reg_value = 0x2B405555;
3056 uniqtranscale_reg_value = 0x5598DA3A;
3057 break;
3058 default:
3059 return 0;
3060 }
3061 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303062 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003063 preemph_reg_value = 0x0002000;
3064 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303065 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003066 demph_reg_value = 0x2B404040;
3067 uniqtranscale_reg_value = 0x5552B83A;
3068 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303069 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003070 demph_reg_value = 0x2B404848;
3071 uniqtranscale_reg_value = 0x5580B83A;
3072 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303073 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003074 demph_reg_value = 0x2B404040;
3075 uniqtranscale_reg_value = 0x55ADDA3A;
3076 break;
3077 default:
3078 return 0;
3079 }
3080 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303081 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003082 preemph_reg_value = 0x0000000;
3083 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303084 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003085 demph_reg_value = 0x2B305555;
3086 uniqtranscale_reg_value = 0x5570B83A;
3087 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303088 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003089 demph_reg_value = 0x2B2B4040;
3090 uniqtranscale_reg_value = 0x55ADDA3A;
3091 break;
3092 default:
3093 return 0;
3094 }
3095 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303096 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003097 preemph_reg_value = 0x0006000;
3098 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003100 demph_reg_value = 0x1B405555;
3101 uniqtranscale_reg_value = 0x55ADDA3A;
3102 break;
3103 default:
3104 return 0;
3105 }
3106 break;
3107 default:
3108 return 0;
3109 }
3110
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003111 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3112 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003113
3114 return 0;
3115}
3116
Daniel Vetter5829975c2015-04-16 11:36:52 +02003117static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003118{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003119 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3120 u32 deemph_reg_value, margin_reg_value;
3121 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003122 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003123
3124 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303125 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003126 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303127 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003128 deemph_reg_value = 128;
3129 margin_reg_value = 52;
3130 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303131 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003132 deemph_reg_value = 128;
3133 margin_reg_value = 77;
3134 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303135 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003136 deemph_reg_value = 128;
3137 margin_reg_value = 102;
3138 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003140 deemph_reg_value = 128;
3141 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003142 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003143 break;
3144 default:
3145 return 0;
3146 }
3147 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303148 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003149 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303150 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003151 deemph_reg_value = 85;
3152 margin_reg_value = 78;
3153 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303154 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003155 deemph_reg_value = 85;
3156 margin_reg_value = 116;
3157 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303158 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003159 deemph_reg_value = 85;
3160 margin_reg_value = 154;
3161 break;
3162 default:
3163 return 0;
3164 }
3165 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303166 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003167 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003169 deemph_reg_value = 64;
3170 margin_reg_value = 104;
3171 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303172 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003173 deemph_reg_value = 64;
3174 margin_reg_value = 154;
3175 break;
3176 default:
3177 return 0;
3178 }
3179 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303180 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003181 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003183 deemph_reg_value = 43;
3184 margin_reg_value = 154;
3185 break;
3186 default:
3187 return 0;
3188 }
3189 break;
3190 default:
3191 return 0;
3192 }
3193
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003194 chv_set_phy_signal_level(encoder, deemph_reg_value,
3195 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003196
3197 return 0;
3198}
3199
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003200static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003201gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003202{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003203 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003204
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003205 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303206 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003207 default:
3208 signal_levels |= DP_VOLTAGE_0_4;
3209 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303210 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003211 signal_levels |= DP_VOLTAGE_0_6;
3212 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003214 signal_levels |= DP_VOLTAGE_0_8;
3215 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303216 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003217 signal_levels |= DP_VOLTAGE_1_2;
3218 break;
3219 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003220 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303221 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003222 default:
3223 signal_levels |= DP_PRE_EMPHASIS_0;
3224 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303225 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003226 signal_levels |= DP_PRE_EMPHASIS_3_5;
3227 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303228 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003229 signal_levels |= DP_PRE_EMPHASIS_6;
3230 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303231 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003232 signal_levels |= DP_PRE_EMPHASIS_9_5;
3233 break;
3234 }
3235 return signal_levels;
3236}
3237
Zhenyu Wange3421a12010-04-08 09:43:27 +08003238/* Gen6's DP voltage swing and pre-emphasis control */
3239static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003240gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003241{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003242 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3243 DP_TRAIN_PRE_EMPHASIS_MASK);
3244 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3246 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003247 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003249 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303250 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3251 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003252 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303253 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3254 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003255 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303256 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3257 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003258 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003259 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003260 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3261 "0x%x\n", signal_levels);
3262 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003263 }
3264}
3265
Keith Packard1a2eb462011-11-16 16:26:07 -08003266/* Gen7's DP voltage swing and pre-emphasis control */
3267static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003268gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003269{
3270 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3271 DP_TRAIN_PRE_EMPHASIS_MASK);
3272 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303273 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003274 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003276 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303277 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003278 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3279
Sonika Jindalbd600182014-08-08 16:23:41 +05303280 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003281 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303282 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003283 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3284
Sonika Jindalbd600182014-08-08 16:23:41 +05303285 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003286 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003288 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3289
3290 default:
3291 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3292 "0x%x\n", signal_levels);
3293 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3294 }
3295}
3296
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003297void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003298intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003299{
3300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003301 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003302 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003303 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003304 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003305 uint8_t train_set = intel_dp->train_set[0];
3306
David Weinehallf8896f52015-06-25 11:11:03 +03003307 if (HAS_DDI(dev)) {
3308 signal_levels = ddi_signal_levels(intel_dp);
3309
3310 if (IS_BROXTON(dev))
3311 signal_levels = 0;
3312 else
3313 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003314 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003315 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003316 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003317 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003318 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003319 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003320 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003321 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003322 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003323 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3324 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003325 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003326 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3327 }
3328
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303329 if (mask)
3330 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3331
3332 DRM_DEBUG_KMS("Using vswing level %d\n",
3333 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3334 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3335 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3336 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003337
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003338 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003339
3340 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3341 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003342}
3343
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003344void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003345intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3346 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003347{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003348 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003349 struct drm_i915_private *dev_priv =
3350 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003351
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003352 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003353
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003354 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003355 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003356}
3357
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003358void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003359{
3360 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3361 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003362 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak3ab9c632013-05-03 12:57:41 +03003363 enum port port = intel_dig_port->port;
3364 uint32_t val;
3365
3366 if (!HAS_DDI(dev))
3367 return;
3368
3369 val = I915_READ(DP_TP_CTL(port));
3370 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3371 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3372 I915_WRITE(DP_TP_CTL(port), val);
3373
3374 /*
3375 * On PORT_A we can have only eDP in SST mode. There the only reason
3376 * we need to set idle transmission mode is to work around a HW issue
3377 * where we enable the pipe while not in idle link-training mode.
3378 * In this case there is requirement to wait for a minimum number of
3379 * idle patterns to be sent.
3380 */
3381 if (port == PORT_A)
3382 return;
3383
Chris Wilsona7670172016-06-30 15:33:10 +01003384 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3385 DP_TP_STATUS_IDLE_DONE,
3386 DP_TP_STATUS_IDLE_DONE,
3387 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003388 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3389}
3390
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003391static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003392intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003393{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003394 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003395 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003396 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003397 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003398 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003399 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003400
Daniel Vetterbc76e322014-05-20 22:46:50 +02003401 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003402 return;
3403
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003404 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003405 return;
3406
Zhao Yakui28c97732009-10-09 11:39:41 +08003407 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003408
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003409 if ((IS_GEN7(dev) && port == PORT_A) ||
3410 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003411 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003412 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003413 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003414 if (IS_CHERRYVIEW(dev))
3415 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3416 else
3417 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003418 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003419 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003420 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003421 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003422
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003423 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3424 I915_WRITE(intel_dp->output_reg, DP);
3425 POSTING_READ(intel_dp->output_reg);
3426
3427 /*
3428 * HW workaround for IBX, we need to move the port
3429 * to transcoder A after disabling it to allow the
3430 * matching HDMI port to be enabled on transcoder A.
3431 */
3432 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003433 /*
3434 * We get CPU/PCH FIFO underruns on the other pipe when
3435 * doing the workaround. Sweep them under the rug.
3436 */
3437 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3438 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3439
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003440 /* always enable with pattern 1 (as per spec) */
3441 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3442 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3443 I915_WRITE(intel_dp->output_reg, DP);
3444 POSTING_READ(intel_dp->output_reg);
3445
3446 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003447 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003448 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003449
Chris Wilson91c8a322016-07-05 10:40:23 +01003450 intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003451 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3452 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003453 }
3454
Keith Packardf01eca22011-09-28 16:48:10 -07003455 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003456
3457 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003458}
3459
Keith Packard26d61aa2011-07-25 20:01:09 -07003460static bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003461intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003462{
Lyude9f085eb2016-04-13 10:58:33 -04003463 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3464 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003465 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003466
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003467 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003468
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003469 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3470}
3471
3472static bool
3473intel_edp_init_dpcd(struct intel_dp *intel_dp)
3474{
3475 struct drm_i915_private *dev_priv =
3476 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3477
3478 /* this function is meant to be called only once */
3479 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3480
3481 if (!intel_dp_read_dpcd(intel_dp))
3482 return false;
3483
3484 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3485 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3486 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3487
3488 /* Check if the panel supports PSR */
3489 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3490 intel_dp->psr_dpcd,
3491 sizeof(intel_dp->psr_dpcd));
3492 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3493 dev_priv->psr.sink_support = true;
3494 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3495 }
3496
3497 if (INTEL_GEN(dev_priv) >= 9 &&
3498 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3499 uint8_t frame_sync_cap;
3500
3501 dev_priv->psr.sink_support = true;
3502 drm_dp_dpcd_read(&intel_dp->aux,
3503 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3504 &frame_sync_cap, 1);
3505 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3506 /* PSR2 needs frame sync as well */
3507 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3508 DRM_DEBUG_KMS("PSR2 %s on sink",
3509 dev_priv->psr.psr2_support ? "supported" : "not supported");
3510 }
3511
3512 /* Read the eDP Display control capabilities registers */
3513 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3514 drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
3515 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
3516 sizeof(intel_dp->edp_dpcd)))
3517 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3518 intel_dp->edp_dpcd);
3519
3520 /* Intermediate frequency support */
3521 if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3522 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3523 int i;
3524
3525 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3526 sink_rates, sizeof(sink_rates));
3527
3528 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3529 int val = le16_to_cpu(sink_rates[i]);
3530
3531 if (val == 0)
3532 break;
3533
3534 /* Value read is in kHz while drm clock is saved in deca-kHz */
3535 intel_dp->sink_rates[i] = (val * 200) / 10;
3536 }
3537 intel_dp->num_sink_rates = i;
3538 }
3539
3540 return true;
3541}
3542
3543
3544static bool
3545intel_dp_get_dpcd(struct intel_dp *intel_dp)
3546{
3547 if (!intel_dp_read_dpcd(intel_dp))
3548 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003549
Lyude9f085eb2016-04-13 10:58:33 -04003550 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3551 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303552 return false;
3553
3554 /*
3555 * Sink count can change between short pulse hpd hence
3556 * a member variable in intel_dp will track any changes
3557 * between short pulse interrupts.
3558 */
3559 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3560
3561 /*
3562 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3563 * a dongle is present but no display. Unless we require to know
3564 * if a dongle is present or not, we don't need to update
3565 * downstream port information. So, an early return here saves
3566 * time from performing other operations which are not required.
3567 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303568 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303569 return false;
3570
Adam Jacksonedb39242012-09-18 10:58:49 -04003571 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3572 DP_DWN_STRM_PORT_PRESENT))
3573 return true; /* native DP sink */
3574
3575 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3576 return true; /* no per-port downstream info */
3577
Lyude9f085eb2016-04-13 10:58:33 -04003578 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3579 intel_dp->downstream_ports,
3580 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003581 return false; /* downstream port status fetch failed */
3582
3583 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003584}
3585
Adam Jackson0d198322012-05-14 16:05:47 -04003586static void
3587intel_dp_probe_oui(struct intel_dp *intel_dp)
3588{
3589 u8 buf[3];
3590
3591 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3592 return;
3593
Lyude9f085eb2016-04-13 10:58:33 -04003594 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003595 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3596 buf[0], buf[1], buf[2]);
3597
Lyude9f085eb2016-04-13 10:58:33 -04003598 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003599 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3600 buf[0], buf[1], buf[2]);
3601}
3602
Dave Airlie0e32b392014-05-02 14:02:48 +10003603static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003604intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003605{
3606 u8 buf[1];
3607
Nathan Schulte7cc96132016-03-15 10:14:05 -05003608 if (!i915.enable_dp_mst)
3609 return false;
3610
Dave Airlie0e32b392014-05-02 14:02:48 +10003611 if (!intel_dp->can_mst)
3612 return false;
3613
3614 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3615 return false;
3616
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003617 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
3618 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003619
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003620 return buf[0] & DP_MST_CAP;
3621}
3622
3623static void
3624intel_dp_configure_mst(struct intel_dp *intel_dp)
3625{
3626 if (!i915.enable_dp_mst)
3627 return;
3628
3629 if (!intel_dp->can_mst)
3630 return;
3631
3632 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3633
3634 if (intel_dp->is_mst)
3635 DRM_DEBUG_KMS("Sink is MST capable\n");
3636 else
3637 DRM_DEBUG_KMS("Sink is not MST capable\n");
3638
3639 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3640 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003641}
3642
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003643static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003644{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003645 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003646 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003647 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003648 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003649 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003650 int count = 0;
3651 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003652
3653 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003654 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003655 ret = -EIO;
3656 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003657 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003658
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003659 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003660 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003661 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003662 ret = -EIO;
3663 goto out;
3664 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003665
Rodrigo Vivic6297842015-11-05 10:50:20 -08003666 do {
3667 intel_wait_for_vblank(dev, intel_crtc->pipe);
3668
3669 if (drm_dp_dpcd_readb(&intel_dp->aux,
3670 DP_TEST_SINK_MISC, &buf) < 0) {
3671 ret = -EIO;
3672 goto out;
3673 }
3674 count = buf & DP_TEST_COUNT_MASK;
3675 } while (--attempts && count);
3676
3677 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003678 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003679 ret = -ETIMEDOUT;
3680 }
3681
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003682 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003683 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003684 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003685}
3686
3687static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3688{
3689 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003690 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003691 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3692 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003693 int ret;
3694
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003695 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3696 return -EIO;
3697
3698 if (!(buf & DP_TEST_CRC_SUPPORTED))
3699 return -ENOTTY;
3700
3701 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3702 return -EIO;
3703
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003704 if (buf & DP_TEST_SINK_START) {
3705 ret = intel_dp_sink_crc_stop(intel_dp);
3706 if (ret)
3707 return ret;
3708 }
3709
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003710 hsw_disable_ips(intel_crtc);
3711
3712 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3713 buf | DP_TEST_SINK_START) < 0) {
3714 hsw_enable_ips(intel_crtc);
3715 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003716 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003717
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003718 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003719 return 0;
3720}
3721
3722int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3723{
3724 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3725 struct drm_device *dev = dig_port->base.base.dev;
3726 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3727 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003728 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003729 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003730
3731 ret = intel_dp_sink_crc_start(intel_dp);
3732 if (ret)
3733 return ret;
3734
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003735 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003736 intel_wait_for_vblank(dev, intel_crtc->pipe);
3737
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003738 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003739 DP_TEST_SINK_MISC, &buf) < 0) {
3740 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003741 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003742 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003743 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003744
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003745 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003746
3747 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003748 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3749 ret = -ETIMEDOUT;
3750 goto stop;
3751 }
3752
3753 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3754 ret = -EIO;
3755 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003756 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003757
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003758stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003759 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003760 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003761}
3762
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003763static bool
3764intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3765{
Lyude9f085eb2016-04-13 10:58:33 -04003766 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003767 DP_DEVICE_SERVICE_IRQ_VECTOR,
3768 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003769}
3770
Dave Airlie0e32b392014-05-02 14:02:48 +10003771static bool
3772intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3773{
3774 int ret;
3775
Lyude9f085eb2016-04-13 10:58:33 -04003776 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003777 DP_SINK_COUNT_ESI,
3778 sink_irq_vector, 14);
3779 if (ret != 14)
3780 return false;
3781
3782 return true;
3783}
3784
Todd Previtec5d5ab72015-04-15 08:38:38 -07003785static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003786{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003787 uint8_t test_result = DP_TEST_ACK;
3788 return test_result;
3789}
3790
3791static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3792{
3793 uint8_t test_result = DP_TEST_NAK;
3794 return test_result;
3795}
3796
3797static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3798{
3799 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003800 struct intel_connector *intel_connector = intel_dp->attached_connector;
3801 struct drm_connector *connector = &intel_connector->base;
3802
3803 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003804 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003805 intel_dp->aux.i2c_defer_count > 6) {
3806 /* Check EDID read for NACKs, DEFERs and corruption
3807 * (DP CTS 1.2 Core r1.1)
3808 * 4.2.2.4 : Failed EDID read, I2C_NAK
3809 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3810 * 4.2.2.6 : EDID corruption detected
3811 * Use failsafe mode for all cases
3812 */
3813 if (intel_dp->aux.i2c_nack_count > 0 ||
3814 intel_dp->aux.i2c_defer_count > 0)
3815 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3816 intel_dp->aux.i2c_nack_count,
3817 intel_dp->aux.i2c_defer_count);
3818 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3819 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303820 struct edid *block = intel_connector->detect_edid;
3821
3822 /* We have to write the checksum
3823 * of the last block read
3824 */
3825 block += intel_connector->detect_edid->extensions;
3826
Todd Previte559be302015-05-04 07:48:20 -07003827 if (!drm_dp_dpcd_write(&intel_dp->aux,
3828 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303829 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003830 1))
Todd Previte559be302015-05-04 07:48:20 -07003831 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3832
3833 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3834 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3835 }
3836
3837 /* Set test active flag here so userspace doesn't interrupt things */
3838 intel_dp->compliance_test_active = 1;
3839
Todd Previtec5d5ab72015-04-15 08:38:38 -07003840 return test_result;
3841}
3842
3843static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3844{
3845 uint8_t test_result = DP_TEST_NAK;
3846 return test_result;
3847}
3848
3849static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3850{
3851 uint8_t response = DP_TEST_NAK;
3852 uint8_t rxdata = 0;
3853 int status = 0;
3854
Todd Previtec5d5ab72015-04-15 08:38:38 -07003855 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3856 if (status <= 0) {
3857 DRM_DEBUG_KMS("Could not read test request from sink\n");
3858 goto update_status;
3859 }
3860
3861 switch (rxdata) {
3862 case DP_TEST_LINK_TRAINING:
3863 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3864 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3865 response = intel_dp_autotest_link_training(intel_dp);
3866 break;
3867 case DP_TEST_LINK_VIDEO_PATTERN:
3868 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3869 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3870 response = intel_dp_autotest_video_pattern(intel_dp);
3871 break;
3872 case DP_TEST_LINK_EDID_READ:
3873 DRM_DEBUG_KMS("EDID test requested\n");
3874 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3875 response = intel_dp_autotest_edid(intel_dp);
3876 break;
3877 case DP_TEST_LINK_PHY_TEST_PATTERN:
3878 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3879 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3880 response = intel_dp_autotest_phy_pattern(intel_dp);
3881 break;
3882 default:
3883 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3884 break;
3885 }
3886
3887update_status:
3888 status = drm_dp_dpcd_write(&intel_dp->aux,
3889 DP_TEST_RESPONSE,
3890 &response, 1);
3891 if (status <= 0)
3892 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003893}
3894
Dave Airlie0e32b392014-05-02 14:02:48 +10003895static int
3896intel_dp_check_mst_status(struct intel_dp *intel_dp)
3897{
3898 bool bret;
3899
3900 if (intel_dp->is_mst) {
3901 u8 esi[16] = { 0 };
3902 int ret = 0;
3903 int retry;
3904 bool handled;
3905 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3906go_again:
3907 if (bret == true) {
3908
3909 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03003910 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003911 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003912 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3913 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003914 intel_dp_stop_link_train(intel_dp);
3915 }
3916
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003917 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003918 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3919
3920 if (handled) {
3921 for (retry = 0; retry < 3; retry++) {
3922 int wret;
3923 wret = drm_dp_dpcd_write(&intel_dp->aux,
3924 DP_SINK_COUNT_ESI+1,
3925 &esi[1], 3);
3926 if (wret == 3) {
3927 break;
3928 }
3929 }
3930
3931 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3932 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003933 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003934 goto go_again;
3935 }
3936 } else
3937 ret = 0;
3938
3939 return ret;
3940 } else {
3941 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3942 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3943 intel_dp->is_mst = false;
3944 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3945 /* send a hotplug event */
3946 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3947 }
3948 }
3949 return -EINVAL;
3950}
3951
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303952static void
3953intel_dp_check_link_status(struct intel_dp *intel_dp)
3954{
3955 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3956 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3957 u8 link_status[DP_LINK_STATUS_SIZE];
3958
3959 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3960
3961 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3962 DRM_ERROR("Failed to get link status\n");
3963 return;
3964 }
3965
3966 if (!intel_encoder->base.crtc)
3967 return;
3968
3969 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3970 return;
3971
3972 /* if link training is requested we should perform it always */
3973 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3974 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3975 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3976 intel_encoder->base.name);
3977 intel_dp_start_link_train(intel_dp);
3978 intel_dp_stop_link_train(intel_dp);
3979 }
3980}
3981
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003982/*
3983 * According to DP spec
3984 * 5.1.2:
3985 * 1. Read DPCD
3986 * 2. Configure link according to Receiver Capabilities
3987 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3988 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303989 *
3990 * intel_dp_short_pulse - handles short pulse interrupts
3991 * when full detection is not required.
3992 * Returns %true if short pulse is handled and full detection
3993 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003994 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303995static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303996intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003997{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003998 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03003999 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304000 u8 old_sink_count = intel_dp->sink_count;
4001 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004002
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304003 /*
4004 * Clearing compliance test variables to allow capturing
4005 * of values for next automated test request.
4006 */
4007 intel_dp->compliance_test_active = 0;
4008 intel_dp->compliance_test_type = 0;
4009 intel_dp->compliance_test_data = 0;
4010
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304011 /*
4012 * Now read the DPCD to see if it's actually running
4013 * If the current value of sink count doesn't match with
4014 * the value that was stored earlier or dpcd read failed
4015 * we need to do full detection
4016 */
4017 ret = intel_dp_get_dpcd(intel_dp);
4018
4019 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4020 /* No need to proceed if we are going to do full detect */
4021 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004022 }
4023
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004024 /* Try to read the source of the interrupt */
4025 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004026 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4027 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004028 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004029 drm_dp_dpcd_writeb(&intel_dp->aux,
4030 DP_DEVICE_SERVICE_IRQ_VECTOR,
4031 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004032
4033 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004034 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004035 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4036 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4037 }
4038
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304039 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4040 intel_dp_check_link_status(intel_dp);
4041 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304042
4043 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004044}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004045
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004046/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004047static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004048intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004049{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004050 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004051 uint8_t type;
4052
4053 if (!intel_dp_get_dpcd(intel_dp))
4054 return connector_status_disconnected;
4055
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304056 if (is_edp(intel_dp))
4057 return connector_status_connected;
4058
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004059 /* if there's no downstream port, we're done */
4060 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004061 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004062
4063 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004064 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4065 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004066
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304067 return intel_dp->sink_count ?
4068 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004069 }
4070
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004071 if (intel_dp_can_mst(intel_dp))
4072 return connector_status_connected;
4073
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004074 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004075 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004076 return connector_status_connected;
4077
4078 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004079 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4080 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4081 if (type == DP_DS_PORT_TYPE_VGA ||
4082 type == DP_DS_PORT_TYPE_NON_EDID)
4083 return connector_status_unknown;
4084 } else {
4085 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4086 DP_DWN_STRM_PORT_TYPE_MASK;
4087 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4088 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4089 return connector_status_unknown;
4090 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004091
4092 /* Anything else is out of spec, warn and ignore */
4093 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004094 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004095}
4096
4097static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004098edp_detect(struct intel_dp *intel_dp)
4099{
4100 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4101 enum drm_connector_status status;
4102
4103 status = intel_panel_detect(dev);
4104 if (status == connector_status_unknown)
4105 status = connector_status_connected;
4106
4107 return status;
4108}
4109
Jani Nikulab93433c2015-08-20 10:47:36 +03004110static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4111 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004112{
Jani Nikulab93433c2015-08-20 10:47:36 +03004113 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004114
Jani Nikula0df53b72015-08-20 10:47:40 +03004115 switch (port->port) {
4116 case PORT_A:
4117 return true;
4118 case PORT_B:
4119 bit = SDE_PORTB_HOTPLUG;
4120 break;
4121 case PORT_C:
4122 bit = SDE_PORTC_HOTPLUG;
4123 break;
4124 case PORT_D:
4125 bit = SDE_PORTD_HOTPLUG;
4126 break;
4127 default:
4128 MISSING_CASE(port->port);
4129 return false;
4130 }
4131
4132 return I915_READ(SDEISR) & bit;
4133}
4134
4135static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4136 struct intel_digital_port *port)
4137{
4138 u32 bit;
4139
4140 switch (port->port) {
4141 case PORT_A:
4142 return true;
4143 case PORT_B:
4144 bit = SDE_PORTB_HOTPLUG_CPT;
4145 break;
4146 case PORT_C:
4147 bit = SDE_PORTC_HOTPLUG_CPT;
4148 break;
4149 case PORT_D:
4150 bit = SDE_PORTD_HOTPLUG_CPT;
4151 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004152 case PORT_E:
4153 bit = SDE_PORTE_HOTPLUG_SPT;
4154 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004155 default:
4156 MISSING_CASE(port->port);
4157 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004158 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004159
Jani Nikulab93433c2015-08-20 10:47:36 +03004160 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004161}
4162
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004163static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004164 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004165{
Jani Nikula9642c812015-08-20 10:47:41 +03004166 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004167
Jani Nikula9642c812015-08-20 10:47:41 +03004168 switch (port->port) {
4169 case PORT_B:
4170 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4171 break;
4172 case PORT_C:
4173 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4174 break;
4175 case PORT_D:
4176 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4177 break;
4178 default:
4179 MISSING_CASE(port->port);
4180 return false;
4181 }
4182
4183 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4184}
4185
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004186static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4187 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004188{
4189 u32 bit;
4190
4191 switch (port->port) {
4192 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004193 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004194 break;
4195 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004196 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004197 break;
4198 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004199 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004200 break;
4201 default:
4202 MISSING_CASE(port->port);
4203 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004204 }
4205
Jani Nikula1d245982015-08-20 10:47:37 +03004206 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004207}
4208
Jani Nikulae464bfd2015-08-20 10:47:42 +03004209static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304210 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004211{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304212 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4213 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004214 u32 bit;
4215
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304216 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4217 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004218 case PORT_A:
4219 bit = BXT_DE_PORT_HP_DDIA;
4220 break;
4221 case PORT_B:
4222 bit = BXT_DE_PORT_HP_DDIB;
4223 break;
4224 case PORT_C:
4225 bit = BXT_DE_PORT_HP_DDIC;
4226 break;
4227 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304228 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004229 return false;
4230 }
4231
4232 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4233}
4234
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004235/*
4236 * intel_digital_port_connected - is the specified port connected?
4237 * @dev_priv: i915 private structure
4238 * @port: the port to test
4239 *
4240 * Return %true if @port is connected, %false otherwise.
4241 */
David Weinehall23f889b2016-08-17 15:47:48 +03004242static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004243 struct intel_digital_port *port)
4244{
Jani Nikula0df53b72015-08-20 10:47:40 +03004245 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004246 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004247 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004248 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004249 else if (IS_BROXTON(dev_priv))
4250 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004251 else if (IS_GM45(dev_priv))
4252 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004253 else
4254 return g4x_digital_port_connected(dev_priv, port);
4255}
4256
Keith Packard8c241fe2011-09-28 16:38:44 -07004257static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004258intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004259{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004260 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004261
Jani Nikula9cd300e2012-10-19 14:51:52 +03004262 /* use cached edid if we have one */
4263 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004264 /* invalid edid */
4265 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004266 return NULL;
4267
Jani Nikula55e9ede2013-10-01 10:38:54 +03004268 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004269 } else
4270 return drm_get_edid(&intel_connector->base,
4271 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004272}
4273
Chris Wilsonbeb60602014-09-02 20:04:00 +01004274static void
4275intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004276{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004277 struct intel_connector *intel_connector = intel_dp->attached_connector;
4278 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004279
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304280 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004281 edid = intel_dp_get_edid(intel_dp);
4282 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004283
Chris Wilsonbeb60602014-09-02 20:04:00 +01004284 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4285 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4286 else
4287 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4288}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004289
Chris Wilsonbeb60602014-09-02 20:04:00 +01004290static void
4291intel_dp_unset_edid(struct intel_dp *intel_dp)
4292{
4293 struct intel_connector *intel_connector = intel_dp->attached_connector;
4294
4295 kfree(intel_connector->detect_edid);
4296 intel_connector->detect_edid = NULL;
4297
4298 intel_dp->has_audio = false;
4299}
4300
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304301static void
4302intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004303{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304304 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004305 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004306 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4307 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004308 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004309 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004310 enum intel_display_power_domain power_domain;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004311 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004312
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004313 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4314 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004315
Chris Wilsond410b562014-09-02 20:03:59 +01004316 /* Can't disconnect eDP, but you can close the lid... */
4317 if (is_edp(intel_dp))
4318 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004319 else if (intel_digital_port_connected(to_i915(dev),
4320 dp_to_dig_port(intel_dp)))
4321 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004322 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004323 status = connector_status_disconnected;
4324
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304325 if (status != connector_status_connected) {
4326 intel_dp->compliance_test_active = 0;
4327 intel_dp->compliance_test_type = 0;
4328 intel_dp->compliance_test_data = 0;
4329
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004330 if (intel_dp->is_mst) {
4331 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4332 intel_dp->is_mst,
4333 intel_dp->mst_mgr.mst_state);
4334 intel_dp->is_mst = false;
4335 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4336 intel_dp->is_mst);
4337 }
4338
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004339 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304340 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004341
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304342 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004343 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304344
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004345 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
4346 yesno(intel_dp_source_supports_hbr2(intel_dp)),
4347 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
4348
4349 intel_dp_print_rates(intel_dp);
4350
Adam Jackson0d198322012-05-14 16:05:47 -04004351 intel_dp_probe_oui(intel_dp);
4352
Mika Kahola0e390a32016-09-09 14:10:53 +03004353 intel_dp_print_hw_revision(intel_dp);
Mika Kahola1a2724f2016-09-09 14:10:54 +03004354 intel_dp_print_sw_revision(intel_dp);
Mika Kahola0e390a32016-09-09 14:10:53 +03004355
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004356 intel_dp_configure_mst(intel_dp);
4357
4358 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304359 /*
4360 * If we are in MST mode then this connector
4361 * won't appear connected or have anything
4362 * with EDID on it
4363 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004364 status = connector_status_disconnected;
4365 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304366 } else if (connector->status == connector_status_connected) {
4367 /*
4368 * If display was connected already and is still connected
4369 * check links status, there has been known issues of
4370 * link loss triggerring long pulse!!!!
4371 */
4372 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4373 intel_dp_check_link_status(intel_dp);
4374 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4375 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004376 }
4377
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304378 /*
4379 * Clearing NACK and defer counts to get their exact values
4380 * while reading EDID which are required by Compliance tests
4381 * 4.2.2.4 and 4.2.2.5
4382 */
4383 intel_dp->aux.i2c_nack_count = 0;
4384 intel_dp->aux.i2c_defer_count = 0;
4385
Chris Wilsonbeb60602014-09-02 20:04:00 +01004386 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004387
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004388 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304389 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004390
Todd Previte09b1eb12015-04-20 15:27:34 -07004391 /* Try to read the source of the interrupt */
4392 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004393 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4394 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004395 /* Clear interrupt source */
4396 drm_dp_dpcd_writeb(&intel_dp->aux,
4397 DP_DEVICE_SERVICE_IRQ_VECTOR,
4398 sink_irq_vector);
4399
4400 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4401 intel_dp_handle_test_request(intel_dp);
4402 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4403 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4404 }
4405
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004406out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004407 if ((status != connector_status_connected) &&
4408 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304409 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304410
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004411 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304412 return;
4413}
4414
4415static enum drm_connector_status
4416intel_dp_detect(struct drm_connector *connector, bool force)
4417{
4418 struct intel_dp *intel_dp = intel_attached_dp(connector);
4419 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4420 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4421 struct intel_connector *intel_connector = to_intel_connector(connector);
4422
4423 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4424 connector->base.id, connector->name);
4425
4426 if (intel_dp->is_mst) {
4427 /* MST devices are disconnected from a monitor POV */
4428 intel_dp_unset_edid(intel_dp);
4429 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004430 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304431 return connector_status_disconnected;
4432 }
4433
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304434 /* If full detect is not performed yet, do a full detect */
4435 if (!intel_dp->detect_done)
4436 intel_dp_long_pulse(intel_dp->attached_connector);
4437
4438 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304439
Ville Syrjälä1b7f2c82016-07-18 13:15:14 +03004440 if (is_edp(intel_dp) || intel_connector->detect_edid)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304441 return connector_status_connected;
4442 else
4443 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004444}
4445
Chris Wilsonbeb60602014-09-02 20:04:00 +01004446static void
4447intel_dp_force(struct drm_connector *connector)
4448{
4449 struct intel_dp *intel_dp = intel_attached_dp(connector);
4450 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004451 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004452 enum intel_display_power_domain power_domain;
4453
4454 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4455 connector->base.id, connector->name);
4456 intel_dp_unset_edid(intel_dp);
4457
4458 if (connector->status != connector_status_connected)
4459 return;
4460
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004461 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4462 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004463
4464 intel_dp_set_edid(intel_dp);
4465
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004466 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004467
4468 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004469 intel_encoder->type = INTEL_OUTPUT_DP;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004470}
4471
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004472static int intel_dp_get_modes(struct drm_connector *connector)
4473{
Jani Nikuladd06f902012-10-19 14:51:50 +03004474 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004475 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004476
Chris Wilsonbeb60602014-09-02 20:04:00 +01004477 edid = intel_connector->detect_edid;
4478 if (edid) {
4479 int ret = intel_connector_update_modes(connector, edid);
4480 if (ret)
4481 return ret;
4482 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004483
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004484 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004485 if (is_edp(intel_attached_dp(connector)) &&
4486 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004487 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004488
4489 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004490 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004491 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004492 drm_mode_probed_add(connector, mode);
4493 return 1;
4494 }
4495 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004496
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004497 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004498}
4499
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004500static bool
4501intel_dp_detect_audio(struct drm_connector *connector)
4502{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004503 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004504 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004505
Chris Wilsonbeb60602014-09-02 20:04:00 +01004506 edid = to_intel_connector(connector)->detect_edid;
4507 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004508 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004509
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004510 return has_audio;
4511}
4512
Chris Wilsonf6849602010-09-19 09:29:33 +01004513static int
4514intel_dp_set_property(struct drm_connector *connector,
4515 struct drm_property *property,
4516 uint64_t val)
4517{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004518 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Yuly Novikov53b41832012-10-26 12:04:00 +03004519 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004520 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4521 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004522 int ret;
4523
Rob Clark662595d2012-10-11 20:36:04 -05004524 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004525 if (ret)
4526 return ret;
4527
Chris Wilson3f43c482011-05-12 22:17:24 +01004528 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004529 int i = val;
4530 bool has_audio;
4531
4532 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004533 return 0;
4534
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004535 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004536
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004537 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004538 has_audio = intel_dp_detect_audio(connector);
4539 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004540 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004541
4542 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004543 return 0;
4544
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004545 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004546 goto done;
4547 }
4548
Chris Wilsone953fd72011-02-21 22:23:52 +00004549 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004550 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004551 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004552
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004553 switch (val) {
4554 case INTEL_BROADCAST_RGB_AUTO:
4555 intel_dp->color_range_auto = true;
4556 break;
4557 case INTEL_BROADCAST_RGB_FULL:
4558 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004559 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004560 break;
4561 case INTEL_BROADCAST_RGB_LIMITED:
4562 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004563 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004564 break;
4565 default:
4566 return -EINVAL;
4567 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004568
4569 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004570 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004571 return 0;
4572
Chris Wilsone953fd72011-02-21 22:23:52 +00004573 goto done;
4574 }
4575
Yuly Novikov53b41832012-10-26 12:04:00 +03004576 if (is_edp(intel_dp) &&
4577 property == connector->dev->mode_config.scaling_mode_property) {
4578 if (val == DRM_MODE_SCALE_NONE) {
4579 DRM_DEBUG_KMS("no scaling not supported\n");
4580 return -EINVAL;
4581 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004582 if (HAS_GMCH_DISPLAY(dev_priv) &&
4583 val == DRM_MODE_SCALE_CENTER) {
4584 DRM_DEBUG_KMS("centering not supported\n");
4585 return -EINVAL;
4586 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004587
4588 if (intel_connector->panel.fitting_mode == val) {
4589 /* the eDP scaling property is not changed */
4590 return 0;
4591 }
4592 intel_connector->panel.fitting_mode = val;
4593
4594 goto done;
4595 }
4596
Chris Wilsonf6849602010-09-19 09:29:33 +01004597 return -EINVAL;
4598
4599done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004600 if (intel_encoder->base.crtc)
4601 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004602
4603 return 0;
4604}
4605
Chris Wilson7a418e32016-06-24 14:00:14 +01004606static int
4607intel_dp_connector_register(struct drm_connector *connector)
4608{
4609 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004610 int ret;
4611
4612 ret = intel_connector_register(connector);
4613 if (ret)
4614 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004615
4616 i915_debugfs_connector_add(connector);
4617
4618 DRM_DEBUG_KMS("registering %s bus for %s\n",
4619 intel_dp->aux.name, connector->kdev->kobj.name);
4620
4621 intel_dp->aux.dev = connector->kdev;
4622 return drm_dp_aux_register(&intel_dp->aux);
4623}
4624
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004625static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004626intel_dp_connector_unregister(struct drm_connector *connector)
4627{
4628 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4629 intel_connector_unregister(connector);
4630}
4631
4632static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004633intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004634{
Jani Nikula1d508702012-10-19 14:51:49 +03004635 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004636
Chris Wilson10e972d2014-09-04 21:43:45 +01004637 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004638
Jani Nikula9cd300e2012-10-19 14:51:52 +03004639 if (!IS_ERR_OR_NULL(intel_connector->edid))
4640 kfree(intel_connector->edid);
4641
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004642 /* Can't call is_edp() since the encoder may have been destroyed
4643 * already. */
4644 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004645 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004646
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004647 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004648 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004649}
4650
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004651void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004652{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004653 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4654 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004655
Dave Airlie0e32b392014-05-02 14:02:48 +10004656 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004657 if (is_edp(intel_dp)) {
4658 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004659 /*
4660 * vdd might still be enabled do to the delayed vdd off.
4661 * Make sure vdd is actually turned off here.
4662 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004663 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004664 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004665 pps_unlock(intel_dp);
4666
Clint Taylor01527b32014-07-07 13:01:46 -07004667 if (intel_dp->edp_notifier.notifier_call) {
4668 unregister_reboot_notifier(&intel_dp->edp_notifier);
4669 intel_dp->edp_notifier.notifier_call = NULL;
4670 }
Keith Packardbd943152011-09-18 23:09:52 -07004671 }
Chris Wilson99681882016-06-20 09:29:17 +01004672
4673 intel_dp_aux_fini(intel_dp);
4674
Imre Deakc8bd0e42014-12-12 17:57:38 +02004675 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004676 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004677}
4678
Imre Deakbf93ba62016-04-18 10:04:21 +03004679void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004680{
4681 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4682
4683 if (!is_edp(intel_dp))
4684 return;
4685
Ville Syrjälä951468f2014-09-04 14:55:31 +03004686 /*
4687 * vdd might still be enabled do to the delayed vdd off.
4688 * Make sure vdd is actually turned off here.
4689 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004690 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004691 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004692 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004693 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004694}
4695
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004696static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4697{
4698 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4699 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004700 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004701 enum intel_display_power_domain power_domain;
4702
4703 lockdep_assert_held(&dev_priv->pps_mutex);
4704
4705 if (!edp_have_panel_vdd(intel_dp))
4706 return;
4707
4708 /*
4709 * The VDD bit needs a power domain reference, so if the bit is
4710 * already enabled when we boot or resume, grab this reference and
4711 * schedule a vdd off, so we don't hold on to the reference
4712 * indefinitely.
4713 */
4714 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004715 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004716 intel_display_power_get(dev_priv, power_domain);
4717
4718 edp_panel_vdd_schedule_off(intel_dp);
4719}
4720
Imre Deakbf93ba62016-04-18 10:04:21 +03004721void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004722{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03004723 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4724 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4725
4726 if (!HAS_DDI(dev_priv))
4727 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004728
4729 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4730 return;
4731
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004732 pps_lock(intel_dp);
4733
Imre Deak335f7522016-08-10 14:07:32 +03004734 /* Reinit the power sequencer, in case BIOS did something with it. */
4735 intel_dp_pps_init(encoder->dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004736 intel_edp_panel_vdd_sanitize(intel_dp);
4737
4738 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004739}
4740
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004741static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004742 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004743 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004744 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004745 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004746 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004747 .atomic_get_property = intel_connector_atomic_get_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01004748 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01004749 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004750 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004751 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004752 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004753};
4754
4755static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4756 .get_modes = intel_dp_get_modes,
4757 .mode_valid = intel_dp_mode_valid,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004758};
4759
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004760static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004761 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004762 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004763};
4764
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004765enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004766intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4767{
4768 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004769 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004770 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004771 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak1c767b32014-08-18 14:42:42 +03004772 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004773 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004774
Takashi Iwai25400582015-11-19 12:09:56 +01004775 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4776 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004777 intel_dig_port->base.type = INTEL_OUTPUT_DP;
Dave Airlie13cf5502014-06-18 11:29:35 +10004778
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004779 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4780 /*
4781 * vdd off can generate a long pulse on eDP which
4782 * would require vdd on to handle it, and thus we
4783 * would end up in an endless cycle of
4784 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4785 */
4786 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4787 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004788 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004789 }
4790
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004791 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4792 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004793 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004794
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004795 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004796 intel_display_power_get(dev_priv, power_domain);
4797
Dave Airlie0e32b392014-05-02 14:02:48 +10004798 if (long_hpd) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304799 intel_dp_long_pulse(intel_dp->attached_connector);
4800 if (intel_dp->is_mst)
4801 ret = IRQ_HANDLED;
4802 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004803
Dave Airlie0e32b392014-05-02 14:02:48 +10004804 } else {
4805 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304806 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4807 /*
4808 * If we were in MST mode, and device is not
4809 * there, get out of MST mode
4810 */
4811 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4812 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4813 intel_dp->is_mst = false;
4814 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4815 intel_dp->is_mst);
4816 goto put_power;
4817 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004818 }
4819
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304820 if (!intel_dp->is_mst) {
4821 if (!intel_dp_short_pulse(intel_dp)) {
4822 intel_dp_long_pulse(intel_dp->attached_connector);
4823 goto put_power;
4824 }
4825 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004826 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004827
4828 ret = IRQ_HANDLED;
4829
Imre Deak1c767b32014-08-18 14:42:42 +03004830put_power:
4831 intel_display_power_put(dev_priv, power_domain);
4832
4833 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004834}
4835
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004836/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004837bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004838{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004839 struct drm_i915_private *dev_priv = to_i915(dev);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004840
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004841 /*
4842 * eDP not supported on g4x. so bail out early just
4843 * for a bit extra safety in case the VBT is bonkers.
4844 */
4845 if (INTEL_INFO(dev)->gen < 5)
4846 return false;
4847
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004848 if (port == PORT_A)
4849 return true;
4850
Jani Nikula951d9ef2016-03-16 12:43:31 +02004851 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004852}
4853
Dave Airlie0e32b392014-05-02 14:02:48 +10004854void
Chris Wilsonf6849602010-09-19 09:29:33 +01004855intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4856{
Yuly Novikov53b41832012-10-26 12:04:00 +03004857 struct intel_connector *intel_connector = to_intel_connector(connector);
4858
Chris Wilson3f43c482011-05-12 22:17:24 +01004859 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004860 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004861 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004862
4863 if (is_edp(intel_dp)) {
4864 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004865 drm_object_attach_property(
4866 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004867 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004868 DRM_MODE_SCALE_ASPECT);
4869 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004870 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004871}
4872
Imre Deakdada1a92014-01-29 13:25:41 +02004873static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4874{
Abhay Kumard28d4732016-01-22 17:39:04 -08004875 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004876 intel_dp->last_power_on = jiffies;
4877 intel_dp->last_backlight_off = jiffies;
4878}
4879
Daniel Vetter67a54562012-10-20 20:57:45 +02004880static void
Imre Deak54648612016-06-16 16:37:22 +03004881intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4882 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02004883{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304884 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03004885 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07004886
Imre Deak8e8232d2016-06-16 16:37:21 +03004887 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02004888
4889 /* Workaround: Need to write PP_CONTROL with the unlock key as
4890 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304891 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004892
Imre Deak8e8232d2016-06-16 16:37:21 +03004893 pp_on = I915_READ(regs.pp_on);
4894 pp_off = I915_READ(regs.pp_off);
Imre Deak54648612016-06-16 16:37:22 +03004895 if (!IS_BROXTON(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004896 I915_WRITE(regs.pp_ctrl, pp_ctl);
4897 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304898 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004899
4900 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03004901 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4902 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004903
Imre Deak54648612016-06-16 16:37:22 +03004904 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4905 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004906
Imre Deak54648612016-06-16 16:37:22 +03004907 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4908 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004909
Imre Deak54648612016-06-16 16:37:22 +03004910 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4911 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004912
Imre Deak54648612016-06-16 16:37:22 +03004913 if (IS_BROXTON(dev_priv)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304914 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4915 BXT_POWER_CYCLE_DELAY_SHIFT;
4916 if (tmp > 0)
Imre Deak54648612016-06-16 16:37:22 +03004917 seq->t11_t12 = (tmp - 1) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304918 else
Imre Deak54648612016-06-16 16:37:22 +03004919 seq->t11_t12 = 0;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304920 } else {
Imre Deak54648612016-06-16 16:37:22 +03004921 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004922 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304923 }
Imre Deak54648612016-06-16 16:37:22 +03004924}
4925
4926static void
Imre Deakde9c1b62016-06-16 20:01:46 +03004927intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
4928{
4929 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4930 state_name,
4931 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
4932}
4933
4934static void
4935intel_pps_verify_state(struct drm_i915_private *dev_priv,
4936 struct intel_dp *intel_dp)
4937{
4938 struct edp_power_seq hw;
4939 struct edp_power_seq *sw = &intel_dp->pps_delays;
4940
4941 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
4942
4943 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
4944 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
4945 DRM_ERROR("PPS state mismatch\n");
4946 intel_pps_dump_state("sw", sw);
4947 intel_pps_dump_state("hw", &hw);
4948 }
4949}
4950
4951static void
Imre Deak54648612016-06-16 16:37:22 +03004952intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4953 struct intel_dp *intel_dp)
4954{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004955 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak54648612016-06-16 16:37:22 +03004956 struct edp_power_seq cur, vbt, spec,
4957 *final = &intel_dp->pps_delays;
4958
4959 lockdep_assert_held(&dev_priv->pps_mutex);
4960
4961 /* already initialized? */
4962 if (final->t11_t12 != 0)
4963 return;
4964
4965 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004966
Imre Deakde9c1b62016-06-16 20:01:46 +03004967 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004968
Jani Nikula6aa23e62016-03-24 17:50:20 +02004969 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004970
4971 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4972 * our hw here, which are all in 100usec. */
4973 spec.t1_t3 = 210 * 10;
4974 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4975 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4976 spec.t10 = 500 * 10;
4977 /* This one is special and actually in units of 100ms, but zero
4978 * based in the hw (so we need to add 100 ms). But the sw vbt
4979 * table multiplies it with 1000 to make it in units of 100usec,
4980 * too. */
4981 spec.t11_t12 = (510 + 100) * 10;
4982
Imre Deakde9c1b62016-06-16 20:01:46 +03004983 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02004984
4985 /* Use the max of the register settings and vbt. If both are
4986 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004987#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004988 spec.field : \
4989 max(cur.field, vbt.field))
4990 assign_final(t1_t3);
4991 assign_final(t8);
4992 assign_final(t9);
4993 assign_final(t10);
4994 assign_final(t11_t12);
4995#undef assign_final
4996
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004997#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004998 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4999 intel_dp->backlight_on_delay = get_delay(t8);
5000 intel_dp->backlight_off_delay = get_delay(t9);
5001 intel_dp->panel_power_down_delay = get_delay(t10);
5002 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5003#undef get_delay
5004
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005005 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5006 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5007 intel_dp->panel_power_cycle_delay);
5008
5009 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5010 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005011
5012 /*
5013 * We override the HW backlight delays to 1 because we do manual waits
5014 * on them. For T8, even BSpec recommends doing it. For T9, if we
5015 * don't do this, we'll end up waiting for the backlight off delay
5016 * twice: once when we do the manual sleep, and once when we disable
5017 * the panel and wait for the PP_STATUS bit to become zero.
5018 */
5019 final->t8 = 1;
5020 final->t9 = 1;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005021}
5022
5023static void
5024intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005025 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005026{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005027 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07005028 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005029 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005030 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005031 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005032 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005033
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005034 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005035
Imre Deak8e8232d2016-06-16 16:37:21 +03005036 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005037
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005038 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005039 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5040 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005041 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005042 /* Compute the divisor for the pp clock, simply match the Bspec
5043 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305044 if (IS_BROXTON(dev)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005045 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305046 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5047 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5048 << BXT_POWER_CYCLE_DELAY_SHIFT);
5049 } else {
5050 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5051 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5052 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5053 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005054
5055 /* Haswell doesn't have any port selection bits for the panel
5056 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005057 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005058 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005059 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005060 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005061 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005062 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005063 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005064 }
5065
Jesse Barnes453c5422013-03-28 09:55:41 -07005066 pp_on |= port_sel;
5067
Imre Deak8e8232d2016-06-16 16:37:21 +03005068 I915_WRITE(regs.pp_on, pp_on);
5069 I915_WRITE(regs.pp_off, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305070 if (IS_BROXTON(dev))
Imre Deak8e8232d2016-06-16 16:37:21 +03005071 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305072 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005073 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005074
Daniel Vetter67a54562012-10-20 20:57:45 +02005075 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005076 I915_READ(regs.pp_on),
5077 I915_READ(regs.pp_off),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305078 IS_BROXTON(dev) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005079 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5080 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005081}
5082
Imre Deak335f7522016-08-10 14:07:32 +03005083static void intel_dp_pps_init(struct drm_device *dev,
5084 struct intel_dp *intel_dp)
5085{
5086 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5087 vlv_initial_power_sequencer_setup(intel_dp);
5088 } else {
5089 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5090 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5091 }
5092}
5093
Vandana Kannanb33a2812015-02-13 15:33:03 +05305094/**
5095 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005096 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005097 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305098 * @refresh_rate: RR to be programmed
5099 *
5100 * This function gets called when refresh rate (RR) has to be changed from
5101 * one frequency to another. Switches can be between high and low RR
5102 * supported by the panel or to any other RR based on media playback (in
5103 * this case, RR value needs to be passed from user space).
5104 *
5105 * The caller of this function needs to take a lock on dev_priv->drrs.
5106 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005107static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5108 struct intel_crtc_state *crtc_state,
5109 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305110{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305111 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305112 struct intel_digital_port *dig_port = NULL;
5113 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305115 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305116
5117 if (refresh_rate <= 0) {
5118 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5119 return;
5120 }
5121
Vandana Kannan96178ee2015-01-10 02:25:56 +05305122 if (intel_dp == NULL) {
5123 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305124 return;
5125 }
5126
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005127 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005128 * FIXME: This needs proper synchronization with psr state for some
5129 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005130 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305131
Vandana Kannan96178ee2015-01-10 02:25:56 +05305132 dig_port = dp_to_dig_port(intel_dp);
5133 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005134 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305135
5136 if (!intel_crtc) {
5137 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5138 return;
5139 }
5140
Vandana Kannan96178ee2015-01-10 02:25:56 +05305141 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305142 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5143 return;
5144 }
5145
Vandana Kannan96178ee2015-01-10 02:25:56 +05305146 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5147 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305148 index = DRRS_LOW_RR;
5149
Vandana Kannan96178ee2015-01-10 02:25:56 +05305150 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305151 DRM_DEBUG_KMS(
5152 "DRRS requested for previously set RR...ignoring\n");
5153 return;
5154 }
5155
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005156 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305157 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5158 return;
5159 }
5160
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005161 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305162 switch (index) {
5163 case DRRS_HIGH_RR:
5164 intel_dp_set_m_n(intel_crtc, M1_N1);
5165 break;
5166 case DRRS_LOW_RR:
5167 intel_dp_set_m_n(intel_crtc, M2_N2);
5168 break;
5169 case DRRS_MAX_RR:
5170 default:
5171 DRM_ERROR("Unsupported refreshrate type\n");
5172 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005173 } else if (INTEL_GEN(dev_priv) > 6) {
5174 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005175 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305176
Ville Syrjälä649636e2015-09-22 19:50:01 +03005177 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305178 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005179 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305180 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5181 else
5182 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305183 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005184 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305185 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5186 else
5187 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305188 }
5189 I915_WRITE(reg, val);
5190 }
5191
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305192 dev_priv->drrs.refresh_rate_type = index;
5193
5194 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5195}
5196
Vandana Kannanb33a2812015-02-13 15:33:03 +05305197/**
5198 * intel_edp_drrs_enable - init drrs struct if supported
5199 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005200 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305201 *
5202 * Initializes frontbuffer_bits and drrs.dp
5203 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005204void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5205 struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305206{
5207 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005208 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305209
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005210 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305211 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5212 return;
5213 }
5214
5215 mutex_lock(&dev_priv->drrs.mutex);
5216 if (WARN_ON(dev_priv->drrs.dp)) {
5217 DRM_ERROR("DRRS already enabled\n");
5218 goto unlock;
5219 }
5220
5221 dev_priv->drrs.busy_frontbuffer_bits = 0;
5222
5223 dev_priv->drrs.dp = intel_dp;
5224
5225unlock:
5226 mutex_unlock(&dev_priv->drrs.mutex);
5227}
5228
Vandana Kannanb33a2812015-02-13 15:33:03 +05305229/**
5230 * intel_edp_drrs_disable - Disable DRRS
5231 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005232 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305233 *
5234 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005235void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5236 struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305237{
5238 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005239 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305240
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005241 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305242 return;
5243
5244 mutex_lock(&dev_priv->drrs.mutex);
5245 if (!dev_priv->drrs.dp) {
5246 mutex_unlock(&dev_priv->drrs.mutex);
5247 return;
5248 }
5249
5250 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005251 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5252 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305253
5254 dev_priv->drrs.dp = NULL;
5255 mutex_unlock(&dev_priv->drrs.mutex);
5256
5257 cancel_delayed_work_sync(&dev_priv->drrs.work);
5258}
5259
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305260static void intel_edp_drrs_downclock_work(struct work_struct *work)
5261{
5262 struct drm_i915_private *dev_priv =
5263 container_of(work, typeof(*dev_priv), drrs.work.work);
5264 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305265
Vandana Kannan96178ee2015-01-10 02:25:56 +05305266 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305267
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305268 intel_dp = dev_priv->drrs.dp;
5269
5270 if (!intel_dp)
5271 goto unlock;
5272
5273 /*
5274 * The delayed work can race with an invalidate hence we need to
5275 * recheck.
5276 */
5277
5278 if (dev_priv->drrs.busy_frontbuffer_bits)
5279 goto unlock;
5280
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005281 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5282 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5283
5284 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5285 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5286 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305287
5288unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305289 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305290}
5291
Vandana Kannanb33a2812015-02-13 15:33:03 +05305292/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305293 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005294 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305295 * @frontbuffer_bits: frontbuffer plane tracking bits
5296 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305297 * This function gets called everytime rendering on the given planes start.
5298 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305299 *
5300 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5301 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005302void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5303 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305304{
Vandana Kannana93fad02015-01-10 02:25:59 +05305305 struct drm_crtc *crtc;
5306 enum pipe pipe;
5307
Daniel Vetter9da7d692015-04-09 16:44:15 +02005308 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305309 return;
5310
Daniel Vetter88f933a2015-04-09 16:44:16 +02005311 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305312
Vandana Kannana93fad02015-01-10 02:25:59 +05305313 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005314 if (!dev_priv->drrs.dp) {
5315 mutex_unlock(&dev_priv->drrs.mutex);
5316 return;
5317 }
5318
Vandana Kannana93fad02015-01-10 02:25:59 +05305319 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5320 pipe = to_intel_crtc(crtc)->pipe;
5321
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005322 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5323 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5324
Ramalingam C0ddfd202015-06-15 20:50:05 +05305325 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005326 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005327 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5328 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305329
Vandana Kannana93fad02015-01-10 02:25:59 +05305330 mutex_unlock(&dev_priv->drrs.mutex);
5331}
5332
Vandana Kannanb33a2812015-02-13 15:33:03 +05305333/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305334 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005335 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305336 * @frontbuffer_bits: frontbuffer plane tracking bits
5337 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305338 * This function gets called every time rendering on the given planes has
5339 * completed or flip on a crtc is completed. So DRRS should be upclocked
5340 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5341 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305342 *
5343 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5344 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005345void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5346 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305347{
Vandana Kannana93fad02015-01-10 02:25:59 +05305348 struct drm_crtc *crtc;
5349 enum pipe pipe;
5350
Daniel Vetter9da7d692015-04-09 16:44:15 +02005351 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305352 return;
5353
Daniel Vetter88f933a2015-04-09 16:44:16 +02005354 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305355
Vandana Kannana93fad02015-01-10 02:25:59 +05305356 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005357 if (!dev_priv->drrs.dp) {
5358 mutex_unlock(&dev_priv->drrs.mutex);
5359 return;
5360 }
5361
Vandana Kannana93fad02015-01-10 02:25:59 +05305362 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5363 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005364
5365 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305366 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5367
Ramalingam C0ddfd202015-06-15 20:50:05 +05305368 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005369 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005370 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5371 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305372
5373 /*
5374 * flush also means no more activity hence schedule downclock, if all
5375 * other fbs are quiescent too
5376 */
5377 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305378 schedule_delayed_work(&dev_priv->drrs.work,
5379 msecs_to_jiffies(1000));
5380 mutex_unlock(&dev_priv->drrs.mutex);
5381}
5382
Vandana Kannanb33a2812015-02-13 15:33:03 +05305383/**
5384 * DOC: Display Refresh Rate Switching (DRRS)
5385 *
5386 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5387 * which enables swtching between low and high refresh rates,
5388 * dynamically, based on the usage scenario. This feature is applicable
5389 * for internal panels.
5390 *
5391 * Indication that the panel supports DRRS is given by the panel EDID, which
5392 * would list multiple refresh rates for one resolution.
5393 *
5394 * DRRS is of 2 types - static and seamless.
5395 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5396 * (may appear as a blink on screen) and is used in dock-undock scenario.
5397 * Seamless DRRS involves changing RR without any visual effect to the user
5398 * and can be used during normal system usage. This is done by programming
5399 * certain registers.
5400 *
5401 * Support for static/seamless DRRS may be indicated in the VBT based on
5402 * inputs from the panel spec.
5403 *
5404 * DRRS saves power by switching to low RR based on usage scenarios.
5405 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005406 * The implementation is based on frontbuffer tracking implementation. When
5407 * there is a disturbance on the screen triggered by user activity or a periodic
5408 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5409 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5410 * made.
5411 *
5412 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5413 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305414 *
5415 * DRRS can be further extended to support other internal panels and also
5416 * the scenario of video playback wherein RR is set based on the rate
5417 * requested by userspace.
5418 */
5419
5420/**
5421 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5422 * @intel_connector: eDP connector
5423 * @fixed_mode: preferred mode of panel
5424 *
5425 * This function is called only once at driver load to initialize basic
5426 * DRRS stuff.
5427 *
5428 * Returns:
5429 * Downclock mode if panel supports it, else return NULL.
5430 * DRRS support is determined by the presence of downclock mode (apart
5431 * from VBT setting).
5432 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305433static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305434intel_dp_drrs_init(struct intel_connector *intel_connector,
5435 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305436{
5437 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305438 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005439 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305440 struct drm_display_mode *downclock_mode = NULL;
5441
Daniel Vetter9da7d692015-04-09 16:44:15 +02005442 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5443 mutex_init(&dev_priv->drrs.mutex);
5444
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305445 if (INTEL_INFO(dev)->gen <= 6) {
5446 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5447 return NULL;
5448 }
5449
5450 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005451 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305452 return NULL;
5453 }
5454
5455 downclock_mode = intel_find_panel_downclock
5456 (dev, fixed_mode, connector);
5457
5458 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305459 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305460 return NULL;
5461 }
5462
Vandana Kannan96178ee2015-01-10 02:25:56 +05305463 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305464
Vandana Kannan96178ee2015-01-10 02:25:56 +05305465 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005466 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305467 return downclock_mode;
5468}
5469
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005470static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005471 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005472{
5473 struct drm_connector *connector = &intel_connector->base;
5474 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005475 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5476 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005477 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005478 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305479 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005480 bool has_dpcd;
5481 struct drm_display_mode *scan;
5482 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005483 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005484
5485 if (!is_edp(intel_dp))
5486 return true;
5487
Imre Deak97a824e12016-06-21 11:51:47 +03005488 /*
5489 * On IBX/CPT we may get here with LVDS already registered. Since the
5490 * driver uses the only internal power sequencer available for both
5491 * eDP and LVDS bail out early in this case to prevent interfering
5492 * with an already powered-on LVDS power sequencer.
5493 */
5494 if (intel_get_lvds_encoder(dev)) {
5495 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5496 DRM_INFO("LVDS was detected, not registering eDP\n");
5497
5498 return false;
5499 }
5500
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005501 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005502
5503 intel_dp_init_panel_power_timestamps(intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +03005504 intel_dp_pps_init(dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005505 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005506
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005507 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005508
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005509 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005510 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005511
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005512 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005513 /* if this fails, presume the device is a ghost */
5514 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005515 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005516 }
5517
Daniel Vetter060c8772014-03-21 23:22:35 +01005518 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005519 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005520 if (edid) {
5521 if (drm_add_edid_modes(connector, edid)) {
5522 drm_mode_connector_update_edid_property(connector,
5523 edid);
5524 drm_edid_to_eld(connector, edid);
5525 } else {
5526 kfree(edid);
5527 edid = ERR_PTR(-EINVAL);
5528 }
5529 } else {
5530 edid = ERR_PTR(-ENOENT);
5531 }
5532 intel_connector->edid = edid;
5533
5534 /* prefer fixed mode from EDID if available */
5535 list_for_each_entry(scan, &connector->probed_modes, head) {
5536 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5537 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305538 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305539 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005540 break;
5541 }
5542 }
5543
5544 /* fallback to VBT if available for eDP */
5545 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5546 fixed_mode = drm_mode_duplicate(dev,
5547 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005548 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005549 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005550 connector->display_info.width_mm = fixed_mode->width_mm;
5551 connector->display_info.height_mm = fixed_mode->height_mm;
5552 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005553 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005554 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005555
Wayne Boyer666a4532015-12-09 12:29:35 -08005556 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005557 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5558 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005559
5560 /*
5561 * Figure out the current pipe for the initial backlight setup.
5562 * If the current pipe isn't valid, try the PPS pipe, and if that
5563 * fails just assume pipe A.
5564 */
5565 if (IS_CHERRYVIEW(dev))
5566 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5567 else
5568 pipe = PORT_TO_PIPE(intel_dp->DP);
5569
5570 if (pipe != PIPE_A && pipe != PIPE_B)
5571 pipe = intel_dp->pps_pipe;
5572
5573 if (pipe != PIPE_A && pipe != PIPE_B)
5574 pipe = PIPE_A;
5575
5576 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5577 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005578 }
5579
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305580 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005581 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005582 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005583
5584 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005585
5586out_vdd_off:
5587 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5588 /*
5589 * vdd might still be enabled do to the delayed vdd off.
5590 * Make sure vdd is actually turned off here.
5591 */
5592 pps_lock(intel_dp);
5593 edp_panel_vdd_off_sync(intel_dp);
5594 pps_unlock(intel_dp);
5595
5596 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005597}
5598
Paulo Zanoni16c25532013-06-12 17:27:25 -03005599bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005600intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5601 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005602{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005603 struct drm_connector *connector = &intel_connector->base;
5604 struct intel_dp *intel_dp = &intel_dig_port->dp;
5605 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5606 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005607 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02005608 enum port port = intel_dig_port->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01005609 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005610
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005611 if (WARN(intel_dig_port->max_lanes < 1,
5612 "Not enough lanes (%d) for DP on port %c\n",
5613 intel_dig_port->max_lanes, port_name(port)))
5614 return false;
5615
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005616 intel_dp->pps_pipe = INVALID_PIPE;
5617
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005618 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005619 if (INTEL_INFO(dev)->gen >= 9)
5620 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005621 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5622 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5623 else if (HAS_PCH_SPLIT(dev))
5624 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5625 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005626 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005627
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005628 if (INTEL_INFO(dev)->gen >= 9)
5629 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5630 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005631 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005632
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005633 if (HAS_DDI(dev))
5634 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5635
Daniel Vetter07679352012-09-06 22:15:42 +02005636 /* Preserve the current hw state. */
5637 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005638 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005639
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005640 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305641 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005642 else
5643 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005644
Imre Deakf7d24902013-05-08 13:14:05 +03005645 /*
5646 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5647 * for DP the encoder type can be set by the caller to
5648 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5649 */
5650 if (type == DRM_MODE_CONNECTOR_eDP)
5651 intel_encoder->type = INTEL_OUTPUT_EDP;
5652
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005653 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005654 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5655 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005656 return false;
5657
Imre Deake7281ea2013-05-08 13:14:08 +03005658 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5659 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5660 port_name(port));
5661
Adam Jacksonb3295302010-07-16 14:46:28 -04005662 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005663 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5664
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005665 connector->interlace_allowed = true;
5666 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005667
Mika Kaholab6339582016-09-09 14:10:52 +03005668 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01005669
Daniel Vetter66a92782012-07-12 20:08:18 +02005670 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005671 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005672
Chris Wilsondf0e9242010-09-09 16:20:55 +01005673 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005674
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005675 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005676 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5677 else
5678 intel_connector->get_hw_state = intel_connector_get_hw_state;
5679
Jani Nikula0b998362014-03-14 16:51:17 +02005680 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005681 switch (port) {
5682 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005683 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005684 break;
5685 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005686 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005687 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305688 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005689 break;
5690 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005691 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005692 break;
5693 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005694 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005695 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005696 case PORT_E:
5697 intel_encoder->hpd_pin = HPD_PORT_E;
5698 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005699 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005700 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005701 }
5702
Dave Airlie0e32b392014-05-02 14:02:48 +10005703 /* init MST on ports that can support it */
Ville Syrjäläf8e58dd2016-06-22 21:56:59 +03005704 if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
Jani Nikula0c9b3712015-05-18 17:10:01 +03005705 (port == PORT_B || port == PORT_C || port == PORT_D))
5706 intel_dp_mst_encoder_init(intel_dig_port,
5707 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005708
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005709 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005710 intel_dp_aux_fini(intel_dp);
5711 intel_dp_mst_encoder_cleanup(intel_dig_port);
5712 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005713 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005714
Chris Wilsonf6849602010-09-19 09:29:33 +01005715 intel_dp_add_properties(intel_dp, connector);
5716
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005717 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5718 * 0xd. Failure to do so will result in spurious interrupts being
5719 * generated on the port when a cable is not attached.
5720 */
5721 if (IS_G4X(dev) && !IS_GM45(dev)) {
5722 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5723 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5724 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005725
5726 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005727
5728fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005729 drm_connector_cleanup(connector);
5730
5731 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005732}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005733
Chris Wilson457c52d2016-06-01 08:27:50 +01005734bool intel_dp_init(struct drm_device *dev,
5735 i915_reg_t output_reg,
5736 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005737{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005738 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005739 struct intel_digital_port *intel_dig_port;
5740 struct intel_encoder *intel_encoder;
5741 struct drm_encoder *encoder;
5742 struct intel_connector *intel_connector;
5743
Daniel Vetterb14c5672013-09-19 12:18:32 +02005744 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005745 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01005746 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005747
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005748 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305749 if (!intel_connector)
5750 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005751
5752 intel_encoder = &intel_dig_port->base;
5753 encoder = &intel_encoder->base;
5754
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305755 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03005756 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305757 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005758
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005759 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005760 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005761 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005762 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005763 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005764 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005765 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005766 intel_encoder->pre_enable = chv_pre_enable_dp;
5767 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005768 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005769 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005770 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005771 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005772 intel_encoder->pre_enable = vlv_pre_enable_dp;
5773 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005774 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005775 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005776 intel_encoder->pre_enable = g4x_pre_enable_dp;
5777 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005778 if (INTEL_INFO(dev)->gen >= 5)
5779 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005780 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005781
Paulo Zanoni174edf12012-10-26 19:05:50 -02005782 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005783 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005784 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005785
Ville Syrjäläcca05022016-06-22 21:57:06 +03005786 intel_encoder->type = INTEL_OUTPUT_DP;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005787 if (IS_CHERRYVIEW(dev)) {
5788 if (port == PORT_D)
5789 intel_encoder->crtc_mask = 1 << 2;
5790 else
5791 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5792 } else {
5793 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5794 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005795 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005796
Dave Airlie13cf5502014-06-18 11:29:35 +10005797 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005798 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005799
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305800 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5801 goto err_init_connector;
5802
Chris Wilson457c52d2016-06-01 08:27:50 +01005803 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305804
5805err_init_connector:
5806 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305807err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305808 kfree(intel_connector);
5809err_connector_alloc:
5810 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01005811 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005812}
Dave Airlie0e32b392014-05-02 14:02:48 +10005813
5814void intel_dp_mst_suspend(struct drm_device *dev)
5815{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005816 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005817 int i;
5818
5819 /* disable MST */
5820 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005821 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005822
5823 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005824 continue;
5825
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005826 if (intel_dig_port->dp.is_mst)
5827 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10005828 }
5829}
5830
5831void intel_dp_mst_resume(struct drm_device *dev)
5832{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005833 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005834 int i;
5835
5836 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005837 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005838 int ret;
5839
5840 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005841 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10005842
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005843 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5844 if (ret)
5845 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10005846 }
5847}