blob: 55abfd09e47fc7b4387e3a4c88b5bdc14c050a47 [file] [log] [blame]
Linas Vepstas172ca922005-11-03 18:50:04 -06001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation.
Gavin Shancb3bc9d2012-02-27 20:03:51 +00003 * Copyright 2001-2012 IBM Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
Linas Vepstas172ca922005-11-03 18:50:04 -06009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Linas Vepstas172ca922005-11-03 18:50:04 -060014 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +000020#ifndef _POWERPC_EEH_H
21#define _POWERPC_EEH_H
Arnd Bergmann88ced032005-12-16 22:43:46 +010022#ifdef __KERNEL__
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/init.h>
25#include <linux/list.h>
26#include <linux/string.h>
Gavin Shan5a719782013-06-20 13:21:01 +080027#include <linux/time.h>
Gavin Shan05ec4242014-06-10 11:41:55 +100028#include <linux/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30struct pci_dev;
John Rose827c1a62006-02-24 11:34:23 -060031struct pci_bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -070032struct device_node;
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34#ifdef CONFIG_EEH
35
Gavin Shan8a5ad352014-04-24 18:00:17 +100036/* EEH subsystem flags */
Gavin Shandc561fb2014-07-17 14:41:39 +100037#define EEH_ENABLED 0x01 /* EEH enabled */
38#define EEH_FORCE_DISABLED 0x02 /* EEH disabled */
39#define EEH_PROBE_MODE_DEV 0x04 /* From PCI device */
40#define EEH_PROBE_MODE_DEVTREE 0x08 /* From device tree */
Gavin Shan2aa5cf92014-11-25 09:27:00 +110041#define EEH_VALID_PE_ZERO 0x10 /* PE#0 is valid */
42#define EEH_ENABLE_IO_FOR_LOG 0x20 /* Enable IO for log */
43#define EEH_EARLY_DUMP_LOG 0x40 /* Dump log immediately */
Gavin Shan8a5ad352014-04-24 18:00:17 +100044
Gavin Shanaa1e6372012-02-27 20:03:53 +000045/*
Gavin Shan26833a52014-04-24 18:00:23 +100046 * Delay for PE reset, all in ms
47 *
48 * PCI specification has reset hold time of 100 milliseconds.
49 * We have 250 milliseconds here. The PCI bus settlement time
50 * is specified as 1.5 seconds and we have 1.8 seconds.
51 */
52#define EEH_PE_RST_HOLD_TIME 250
53#define EEH_PE_RST_SETTLE_TIME 1800
54
55/*
Gavin Shan968f9682012-09-07 22:44:05 +000056 * The struct is used to trace PE related EEH functionality.
57 * In theory, there will have one instance of the struct to
58 * be created against particular PE. In nature, PEs corelate
59 * to each other. the struct has to reflect that hierarchy in
60 * order to easily pick up those affected PEs when one particular
61 * PE has EEH errors.
62 *
63 * Also, one particular PE might be composed of PCI device, PCI
64 * bus and its subordinate components. The struct also need ship
65 * the information. Further more, one particular PE is only meaingful
66 * in the corresponding PHB. Therefore, the root PEs should be created
67 * against existing PHBs in on-to-one fashion.
68 */
Gavin Shan5efc3ad2012-09-11 19:16:16 +000069#define EEH_PE_INVALID (1 << 0) /* Invalid */
70#define EEH_PE_PHB (1 << 1) /* PHB PE */
71#define EEH_PE_DEVICE (1 << 2) /* Device PE */
72#define EEH_PE_BUS (1 << 3) /* Bus PE */
Gavin Shan968f9682012-09-07 22:44:05 +000073
74#define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */
75#define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */
Gavin Shan8a6b3712014-10-01 17:07:50 +100076#define EEH_PE_CFG_BLOCKED (1 << 2) /* Block config access */
Gavin Shan28bf36f2014-11-14 10:47:29 +110077#define EEH_PE_RESET (1 << 3) /* PE reset in progress */
Gavin Shan968f9682012-09-07 22:44:05 +000078
Gavin Shan807a8272013-07-24 10:24:55 +080079#define EEH_PE_KEEP (1 << 8) /* Keep PE on hotplug */
Gavin Shanb6541db2014-10-01 17:07:53 +100080#define EEH_PE_CFG_RESTRICTED (1 << 9) /* Block config on error */
Gavin Shan432227e2014-12-11 14:28:55 +110081#define EEH_PE_REMOVED (1 << 10) /* Removed permanently */
Gavin Shan807a8272013-07-24 10:24:55 +080082
Gavin Shan968f9682012-09-07 22:44:05 +000083struct eeh_pe {
84 int type; /* PE type: PHB/Bus/Device */
85 int state; /* PE EEH dependent mode */
86 int config_addr; /* Traditional PCI address */
87 int addr; /* PE configuration address */
88 struct pci_controller *phb; /* Associated PHB */
Gavin Shan8cdb2832013-06-20 13:20:55 +080089 struct pci_bus *bus; /* Top PCI bus for bus PE */
Gavin Shan968f9682012-09-07 22:44:05 +000090 int check_count; /* Times of ignored error */
91 int freeze_count; /* Times of froze up */
Gavin Shan5a719782013-06-20 13:21:01 +080092 struct timeval tstamp; /* Time on first-time freeze */
Gavin Shan968f9682012-09-07 22:44:05 +000093 int false_positives; /* Times of reported #ff's */
Gavin Shan05ec4242014-06-10 11:41:55 +100094 atomic_t pass_dev_cnt; /* Count of passed through devs */
Gavin Shan968f9682012-09-07 22:44:05 +000095 struct eeh_pe *parent; /* Parent PE */
Gavin Shanbb593c02014-07-17 14:41:43 +100096 void *data; /* PE auxillary data */
Gavin Shan968f9682012-09-07 22:44:05 +000097 struct list_head child_list; /* Link PE to the child list */
98 struct list_head edevs; /* Link list of EEH devices */
99 struct list_head child; /* Child PEs */
100};
101
Gavin Shan9feed422013-07-24 10:24:56 +0800102#define eeh_pe_for_each_dev(pe, edev, tmp) \
103 list_for_each_entry_safe(edev, tmp, &pe->edevs, list)
Gavin Shan5b663522012-09-07 22:44:12 +0000104
Gavin Shan05ec4242014-06-10 11:41:55 +1000105static inline bool eeh_pe_passed(struct eeh_pe *pe)
106{
107 return pe ? !!atomic_read(&pe->pass_dev_cnt) : false;
108}
109
Gavin Shan968f9682012-09-07 22:44:05 +0000110/*
Gavin Shaneb740b52012-02-27 20:04:04 +0000111 * The struct is used to trace EEH state for the associated
112 * PCI device node or PCI device. In future, it might
113 * represent PE as well so that the EEH device to form
114 * another tree except the currently existing tree of PCI
115 * buses and PCI devices
116 */
Gavin Shan4b83bd42013-07-24 10:24:59 +0800117#define EEH_DEV_BRIDGE (1 << 0) /* PCI bridge */
118#define EEH_DEV_ROOT_PORT (1 << 1) /* PCIe root port */
119#define EEH_DEV_DS_PORT (1 << 2) /* Downstream port */
120#define EEH_DEV_IRQ_DISABLED (1 << 3) /* Interrupt disabled */
121#define EEH_DEV_DISCONNECTED (1 << 4) /* Removing from PE */
Gavin Shaneb740b52012-02-27 20:04:04 +0000122
Gavin Shanf26c7a02014-01-12 14:13:45 +0800123#define EEH_DEV_NO_HANDLER (1 << 8) /* No error handler */
124#define EEH_DEV_SYSFS (1 << 9) /* Sysfs created */
Gavin Shand2b0f6f2014-04-24 18:00:19 +1000125#define EEH_DEV_REMOVED (1 << 10) /* Removed permanently */
Gavin Shanab55d212013-07-24 10:25:01 +0800126
Gavin Shaneb740b52012-02-27 20:04:04 +0000127struct eeh_dev {
128 int mode; /* EEH mode */
129 int class_code; /* Class code of the device */
130 int config_addr; /* Config address */
131 int pe_config_addr; /* PE config address */
Gavin Shaneb740b52012-02-27 20:04:04 +0000132 u32 config_space[16]; /* Saved PCI config space */
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000133 int pcix_cap; /* Saved PCIx capability */
134 int pcie_cap; /* Saved PCIe capability */
135 int aer_cap; /* Saved AER capability */
Gavin Shan968f9682012-09-07 22:44:05 +0000136 struct eeh_pe *pe; /* Associated PE */
137 struct list_head list; /* Form link list in the PE */
Gavin Shaneb740b52012-02-27 20:04:04 +0000138 struct pci_controller *phb; /* Associated PHB */
139 struct device_node *dn; /* Associated device node */
140 struct pci_dev *pdev; /* Associated PCI device */
Gavin Shanf5c57712013-07-24 10:24:58 +0800141 struct pci_bus *bus; /* PCI bus for partial hotplug */
Gavin Shaneb740b52012-02-27 20:04:04 +0000142};
143
144static inline struct device_node *eeh_dev_to_of_node(struct eeh_dev *edev)
145{
Gavin Shan2d5c1212013-06-05 15:34:03 +0800146 return edev ? edev->dn : NULL;
Gavin Shaneb740b52012-02-27 20:04:04 +0000147}
148
149static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev)
150{
Gavin Shan2d5c1212013-06-05 15:34:03 +0800151 return edev ? edev->pdev : NULL;
Gavin Shaneb740b52012-02-27 20:04:04 +0000152}
153
Wei Yang2a582222014-09-17 10:48:26 +0800154static inline struct eeh_pe *eeh_dev_to_pe(struct eeh_dev* edev)
155{
156 return edev ? edev->pe : NULL;
157}
158
Gavin Shan7e4e7862014-01-15 13:16:11 +0800159/* Return values from eeh_ops::next_error */
160enum {
161 EEH_NEXT_ERR_NONE = 0,
162 EEH_NEXT_ERR_INF,
163 EEH_NEXT_ERR_FROZEN_PE,
164 EEH_NEXT_ERR_FENCED_PHB,
165 EEH_NEXT_ERR_DEAD_PHB,
166 EEH_NEXT_ERR_DEAD_IOC
167};
168
Gavin Shaneb740b52012-02-27 20:04:04 +0000169/*
Gavin Shanaa1e6372012-02-27 20:03:53 +0000170 * The struct is used to trace the registered EEH operation
171 * callback functions. Actually, those operation callback
172 * functions are heavily platform dependent. That means the
173 * platform should register its own EEH operation callback
174 * functions before any EEH further operations.
175 */
Gavin Shan8fb8f702012-02-27 20:03:55 +0000176#define EEH_OPT_DISABLE 0 /* EEH disable */
177#define EEH_OPT_ENABLE 1 /* EEH enable */
178#define EEH_OPT_THAW_MMIO 2 /* MMIO enable */
179#define EEH_OPT_THAW_DMA 3 /* DMA enable */
Gavin Shan0d5ee522014-09-30 12:38:52 +1000180#define EEH_OPT_FREEZE_PE 4 /* Freeze PE */
Gavin Shaneb594a42012-02-27 20:03:57 +0000181#define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */
182#define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */
183#define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */
184#define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */
185#define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */
186#define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */
187#define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */
Gavin Shan212d16c2014-06-10 11:41:56 +1000188#define EEH_PE_STATE_NORMAL 0 /* Normal state */
189#define EEH_PE_STATE_RESET 1 /* PE reset asserted */
190#define EEH_PE_STATE_STOPPED_IO_DMA 2 /* Frozen PE */
191#define EEH_PE_STATE_STOPPED_DMA 4 /* Stopped DMA, Enabled IO */
192#define EEH_PE_STATE_UNAVAIL 5 /* Unavailable */
Gavin Shan26524812012-02-27 20:03:59 +0000193#define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */
194#define EEH_RESET_HOT 1 /* Hot reset */
195#define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */
Gavin Shan8d633292012-02-27 20:04:00 +0000196#define EEH_LOG_TEMP 1 /* EEH temporary error log */
197#define EEH_LOG_PERM 2 /* EEH permanent error log */
Gavin Shaneb594a42012-02-27 20:03:57 +0000198
Gavin Shanaa1e6372012-02-27 20:03:53 +0000199struct eeh_ops {
200 char *name;
201 int (*init)(void);
Gavin Shan21fd21f2013-06-20 13:20:57 +0800202 int (*post_init)(void);
Gavin Shand7bb8862012-09-07 22:44:21 +0000203 void* (*of_probe)(struct device_node *dn, void *flag);
Gavin Shan51fb5f52013-06-20 13:20:56 +0800204 int (*dev_probe)(struct pci_dev *dev, void *flag);
Gavin Shan371a3952012-09-07 22:44:14 +0000205 int (*set_option)(struct eeh_pe *pe, int option);
206 int (*get_pe_addr)(struct eeh_pe *pe);
207 int (*get_state)(struct eeh_pe *pe, int *state);
208 int (*reset)(struct eeh_pe *pe, int option);
209 int (*wait_state)(struct eeh_pe *pe, int max_wait);
210 int (*get_log)(struct eeh_pe *pe, int severity, char *drv_log, unsigned long len);
211 int (*configure_bridge)(struct eeh_pe *pe);
Gavin Shan131c1232014-09-30 12:38:56 +1000212 int (*err_inject)(struct eeh_pe *pe, int type, int func,
213 unsigned long addr, unsigned long mask);
Gavin Shan37804442012-02-27 20:04:11 +0000214 int (*read_config)(struct device_node *dn, int where, int size, u32 *val);
215 int (*write_config)(struct device_node *dn, int where, int size, u32 val);
Gavin Shan8a6b1bc2013-06-20 13:21:04 +0800216 int (*next_error)(struct eeh_pe **pe);
Gavin Shan1d350542014-01-03 17:47:12 +0800217 int (*restore_config)(struct device_node *dn);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000218};
219
Gavin Shan8a5ad352014-04-24 18:00:17 +1000220extern int eeh_subsystem_flags;
Gavin Shan1b28f172014-12-11 14:28:56 +1100221extern int eeh_max_freezes;
Gavin Shanaa1e6372012-02-27 20:03:53 +0000222extern struct eeh_ops *eeh_ops;
Gavin Shan49075812013-06-20 13:21:03 +0800223extern raw_spinlock_t confirm_error_lock;
Gavin Shand7bb8862012-09-07 22:44:21 +0000224
Gavin Shan05b17212014-07-17 14:41:38 +1000225static inline void eeh_add_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000226{
Gavin Shan8a5ad352014-04-24 18:00:17 +1000227 eeh_subsystem_flags |= flag;
Gavin Shand7bb8862012-09-07 22:44:21 +0000228}
229
Gavin Shan05b17212014-07-17 14:41:38 +1000230static inline void eeh_clear_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000231{
Gavin Shan05b17212014-07-17 14:41:38 +1000232 eeh_subsystem_flags &= ~flag;
Gavin Shand7bb8862012-09-07 22:44:21 +0000233}
234
Gavin Shan05b17212014-07-17 14:41:38 +1000235static inline bool eeh_has_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000236{
Gavin Shan05b17212014-07-17 14:41:38 +1000237 return !!(eeh_subsystem_flags & flag);
238}
239
240static inline bool eeh_enabled(void)
241{
242 if (eeh_has_flag(EEH_FORCE_DISABLED) ||
243 !eeh_has_flag(EEH_ENABLED))
244 return false;
245
246 return true;
Gavin Shand7bb8862012-09-07 22:44:21 +0000247}
Gavin Shan646a8492012-09-07 22:44:06 +0000248
Gavin Shan49075812013-06-20 13:21:03 +0800249static inline void eeh_serialize_lock(unsigned long *flags)
250{
251 raw_spin_lock_irqsave(&confirm_error_lock, *flags);
252}
253
254static inline void eeh_serialize_unlock(unsigned long flags)
255{
256 raw_spin_unlock_irqrestore(&confirm_error_lock, flags);
257}
258
Gavin Shan22f4ab12012-09-07 22:44:08 +0000259typedef void *(*eeh_traverse_func)(void *data, void *flag);
Gavin Shanbb593c02014-07-17 14:41:43 +1000260void eeh_set_pe_aux_size(int size);
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800261int eeh_phb_pe_create(struct pci_controller *phb);
Gavin Shan9ff67432013-06-20 13:20:53 +0800262struct eeh_pe *eeh_phb_pe_get(struct pci_controller *phb);
Gavin Shan01566802013-06-20 13:20:54 +0800263struct eeh_pe *eeh_pe_get(struct eeh_dev *edev);
Gavin Shan9b843482012-09-07 22:44:09 +0000264int eeh_add_to_parent_pe(struct eeh_dev *edev);
Gavin Shan807a8272013-07-24 10:24:55 +0800265int eeh_rmv_from_parent_pe(struct eeh_dev *edev);
Gavin Shan5a719782013-06-20 13:21:01 +0800266void eeh_pe_update_time_stamp(struct eeh_pe *pe);
Gavin Shanf5c57712013-07-24 10:24:58 +0800267void *eeh_pe_traverse(struct eeh_pe *root,
268 eeh_traverse_func fn, void *flag);
Gavin Shan9e6d2cf2012-09-07 22:44:15 +0000269void *eeh_pe_dev_traverse(struct eeh_pe *root,
270 eeh_traverse_func fn, void *flag);
271void eeh_pe_restore_bars(struct eeh_pe *pe);
Gavin Shan357b2f32014-06-11 18:26:44 +1000272const char *eeh_pe_loc_get(struct eeh_pe *pe);
Gavin Shan9b3c76f2012-09-07 22:44:19 +0000273struct pci_bus *eeh_pe_bus_get(struct eeh_pe *pe);
Gavin Shan55037d12012-09-07 22:44:07 +0000274
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800275void *eeh_dev_init(struct device_node *dn, void *data);
276void eeh_dev_phb_init_dynamic(struct pci_controller *phb);
Gavin Shaneeb63612013-06-27 13:46:47 +0800277int eeh_init(void);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000278int __init eeh_ops_register(struct eeh_ops *ops);
279int __exit eeh_ops_unregister(const char *name);
Gavin Shan3e938052014-09-30 12:38:50 +1000280int eeh_check_failure(const volatile void __iomem *token);
Gavin Shanf8f7d632012-09-07 22:44:22 +0000281int eeh_dev_check_failure(struct eeh_dev *edev);
Gavin Shaneeb63612013-06-27 13:46:47 +0800282void eeh_addr_cache_build(void);
Gavin Shanf2856492013-07-24 10:24:52 +0800283void eeh_add_device_early(struct device_node *);
Linas Vepstase2a296e2005-11-03 18:51:31 -0600284void eeh_add_device_tree_early(struct device_node *);
Gavin Shanf2856492013-07-24 10:24:52 +0800285void eeh_add_device_late(struct pci_dev *);
John Rose827c1a62006-02-24 11:34:23 -0600286void eeh_add_device_tree_late(struct pci_bus *);
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +0000287void eeh_add_sysfs_files(struct pci_bus *);
Gavin Shan807a8272013-07-24 10:24:55 +0800288void eeh_remove_device(struct pci_dev *);
Gavin Shan4eeeff02014-09-30 12:39:01 +1000289int eeh_unfreeze_pe(struct eeh_pe *pe, bool sw_state);
Gavin Shan5cfb20b2014-09-30 12:39:07 +1000290int eeh_pe_reset_and_recover(struct eeh_pe *pe);
Gavin Shan212d16c2014-06-10 11:41:56 +1000291int eeh_dev_open(struct pci_dev *pdev);
292void eeh_dev_release(struct pci_dev *pdev);
293struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group);
294int eeh_pe_set_option(struct eeh_pe *pe, int option);
295int eeh_pe_get_state(struct eeh_pe *pe);
296int eeh_pe_reset(struct eeh_pe *pe, int option);
297int eeh_pe_configure(struct eeh_pe *pe);
Linas Vepstase2a296e2005-11-03 18:51:31 -0600298
299/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure.
301 *
302 * If this macro yields TRUE, the caller relays to eeh_check_failure()
303 * which does further tests out of line.
304 */
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800305#define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_enabled())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
307/*
308 * Reads from a device which has been isolated by EEH will return
309 * all 1s. This macro gives an all-1s value of the given size (in
310 * bytes: 1, 2, or 4) for comparing with the result of a read.
311 */
312#define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8))
313
314#else /* !CONFIG_EEH */
Gavin Shaneb740b52012-02-27 20:04:04 +0000315
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800316static inline bool eeh_enabled(void)
317{
318 return false;
319}
320
Gavin Shan51fb5f52013-06-20 13:20:56 +0800321static inline int eeh_init(void)
322{
323 return 0;
324}
325
Gavin Shaneb740b52012-02-27 20:04:04 +0000326static inline void *eeh_dev_init(struct device_node *dn, void *data)
327{
328 return NULL;
329}
330
331static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { }
332
Gavin Shan3e938052014-09-30 12:38:50 +1000333static inline int eeh_check_failure(const volatile void __iomem *token)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334{
Gavin Shan3e938052014-09-30 12:38:50 +1000335 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336}
337
Gavin Shanf8f7d632012-09-07 22:44:22 +0000338#define eeh_dev_check_failure(x) (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Gavin Shan3ab96a02012-09-07 22:44:23 +0000340static inline void eeh_addr_cache_build(void) { }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Gavin Shanf2856492013-07-24 10:24:52 +0800342static inline void eeh_add_device_early(struct device_node *dn) { }
343
Haren Myneni022930e2005-12-27 18:58:29 -0800344static inline void eeh_add_device_tree_early(struct device_node *dn) { }
345
Gavin Shanf2856492013-07-24 10:24:52 +0800346static inline void eeh_add_device_late(struct pci_dev *dev) { }
347
John Rose827c1a62006-02-24 11:34:23 -0600348static inline void eeh_add_device_tree_late(struct pci_bus *bus) { }
349
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +0000350static inline void eeh_add_sysfs_files(struct pci_bus *bus) { }
351
Gavin Shan807a8272013-07-24 10:24:55 +0800352static inline void eeh_remove_device(struct pci_dev *dev) { }
Gavin Shan646a8492012-09-07 22:44:06 +0000353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354#define EEH_POSSIBLE_ERROR(val, type) (0)
355#define EEH_IO_ERROR_VALUE(size) (-1UL)
356#endif /* CONFIG_EEH */
357
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000358#ifdef CONFIG_PPC64
Linas Vepstas172ca922005-11-03 18:50:04 -0600359/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 * MMIO read/write operations with EEH support.
361 */
362static inline u8 eeh_readb(const volatile void __iomem *addr)
363{
364 u8 val = in_8(addr);
365 if (EEH_POSSIBLE_ERROR(val, u8))
Gavin Shan3e938052014-09-30 12:38:50 +1000366 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 return val;
368}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
370static inline u16 eeh_readw(const volatile void __iomem *addr)
371{
372 u16 val = in_le16(addr);
373 if (EEH_POSSIBLE_ERROR(val, u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000374 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 return val;
376}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
378static inline u32 eeh_readl(const volatile void __iomem *addr)
379{
380 u32 val = in_le32(addr);
381 if (EEH_POSSIBLE_ERROR(val, u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000382 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 return val;
384}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
386static inline u64 eeh_readq(const volatile void __iomem *addr)
387{
388 u64 val = in_le64(addr);
389 if (EEH_POSSIBLE_ERROR(val, u64))
Gavin Shan3e938052014-09-30 12:38:50 +1000390 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 return val;
392}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100393
394static inline u16 eeh_readw_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100396 u16 val = in_be16(addr);
397 if (EEH_POSSIBLE_ERROR(val, u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000398 eeh_check_failure(addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100399 return val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100401
402static inline u32 eeh_readl_be(const volatile void __iomem *addr)
403{
404 u32 val = in_be32(addr);
405 if (EEH_POSSIBLE_ERROR(val, u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000406 eeh_check_failure(addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100407 return val;
408}
409
410static inline u64 eeh_readq_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411{
412 u64 val = in_be64(addr);
413 if (EEH_POSSIBLE_ERROR(val, u64))
Gavin Shan3e938052014-09-30 12:38:50 +1000414 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 return val;
416}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100418static inline void eeh_memcpy_fromio(void *dest, const
419 volatile void __iomem *src,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 unsigned long n)
421{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100422 _memcpy_fromio(dest, src, n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424 /* Look for ffff's here at dest[n]. Assume that at least 4 bytes
425 * were copied. Check all four bytes.
426 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100427 if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000428 eeh_check_failure(src);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429}
430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431/* in-string eeh macros */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100432static inline void eeh_readsb(const volatile void __iomem *addr, void * buf,
433 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100435 _insb(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8))
Gavin Shan3e938052014-09-30 12:38:50 +1000437 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100440static inline void eeh_readsw(const volatile void __iomem *addr, void * buf,
441 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100443 _insw(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000445 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446}
447
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100448static inline void eeh_readsl(const volatile void __iomem *addr, void * buf,
449 int nl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100451 _insl(addr, buf, nl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000453 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454}
455
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000456#endif /* CONFIG_PPC64 */
Arnd Bergmann88ced032005-12-16 22:43:46 +0100457#endif /* __KERNEL__ */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000458#endif /* _POWERPC_EEH_H */