blob: 8f947002c0bff36590b9969ba7fee3182ebda9c6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/irq.c
3 *
eric miaoe3630db2008-03-04 11:42:26 +08004 * Generic PXA IRQ handling
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/init.h>
16#include <linux/module.h>
17#include <linux/interrupt.h>
eric miaoc01655042008-01-28 23:00:02 +000018#include <linux/sysdev.h>
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080019#include <linux/io.h>
20#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/hardware.h>
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080023#include <mach/irqs.h>
Eric Miaoa58fbcd2009-01-06 17:37:37 +080024#include <mach/gpio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include "generic.h"
27
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080028#define IRQ_BASE (void __iomem *)io_p2v(0x40d00000)
Haojian Zhuangc482ae42009-11-02 14:02:21 -050029
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080030#define ICIP (0x000)
31#define ICMR (0x004)
32#define ICLR (0x008)
33#define ICFR (0x00c)
34#define ICPR (0x010)
35#define ICCR (0x014)
36#define ICHP (0x018)
37#define IPR(i) (((i) < 32) ? (0x01c + ((i) << 2)) : \
38 ((i) < 64) ? (0x0b0 + (((i) - 32) << 2)) : \
39 (0x144 + (((i) - 64) << 2)))
40#define IPR_VALID (1 << 31)
41#define IRQ_BIT(n) (((n) - PXA_IRQ(0)) & 0x1f)
42
43#define MAX_INTERNAL_IRQS 128
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45/*
46 * This is for peripheral IRQs internal to the PXA chip.
47 */
48
eric miaof6fb7af2008-03-04 13:53:05 +080049static int pxa_internal_irq_nr;
50
Haojian Zhuangbb71bdd2010-11-17 19:03:36 +080051static inline int cpu_has_ipr(void)
52{
53 return !cpu_is_pxa25x();
54}
55
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010056static void pxa_mask_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070057{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010058 void __iomem *base = irq_data_get_irq_chip_data(d);
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080059 uint32_t icmr = __raw_readl(base + ICMR);
60
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010061 icmr &= ~(1 << IRQ_BIT(d->irq));
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080062 __raw_writel(icmr, base + ICMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070063}
64
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010065static void pxa_unmask_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070066{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010067 void __iomem *base = irq_data_get_irq_chip_data(d);
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080068 uint32_t icmr = __raw_readl(base + ICMR);
69
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010070 icmr |= 1 << IRQ_BIT(d->irq);
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +080071 __raw_writel(icmr, base + ICMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072}
73
eric miaof6fb7af2008-03-04 13:53:05 +080074static struct irq_chip pxa_internal_irq_chip = {
David Brownell38c677c2006-08-01 22:26:25 +010075 .name = "SC",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010076 .irq_ack = pxa_mask_irq,
77 .irq_mask = pxa_mask_irq,
78 .irq_unmask = pxa_unmask_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Eric Miaoa58fbcd2009-01-06 17:37:37 +080081/*
82 * GPIO IRQs for GPIO 0 and 1
83 */
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010084static int pxa_set_low_gpio_type(struct irq_data *d, unsigned int type)
Eric Miaoa58fbcd2009-01-06 17:37:37 +080085{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010086 int gpio = d->irq - IRQ_GPIO0;
Eric Miaoa58fbcd2009-01-06 17:37:37 +080087
88 if (__gpio_is_occupied(gpio)) {
89 pr_err("%s failed: GPIO is configured\n", __func__);
90 return -EINVAL;
91 }
92
93 if (type & IRQ_TYPE_EDGE_RISING)
94 GRER0 |= GPIO_bit(gpio);
95 else
96 GRER0 &= ~GPIO_bit(gpio);
97
98 if (type & IRQ_TYPE_EDGE_FALLING)
99 GFER0 |= GPIO_bit(gpio);
100 else
101 GFER0 &= ~GPIO_bit(gpio);
102
103 return 0;
104}
105
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100106static void pxa_ack_low_gpio(struct irq_data *d)
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800107{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100108 GEDR0 = (1 << (d->irq - IRQ_GPIO0));
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800109}
110
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100111static void pxa_mask_low_gpio(struct irq_data *d)
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800112{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100113 struct irq_desc *desc = irq_to_desc(d->irq);
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800114
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100115 desc->irq_data.chip->irq_mask(d);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800116}
117
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100118static void pxa_unmask_low_gpio(struct irq_data *d)
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800119{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100120 struct irq_desc *desc = irq_to_desc(d->irq);
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800121
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100122 desc->irq_data.chip->irq_unmask(d);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800123}
124
125static struct irq_chip pxa_low_gpio_chip = {
126 .name = "GPIO-l",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100127 .irq_ack = pxa_ack_low_gpio,
128 .irq_mask = pxa_mask_low_gpio,
129 .irq_unmask = pxa_unmask_low_gpio,
130 .irq_set_type = pxa_set_low_gpio_type,
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800131};
132
133static void __init pxa_init_low_gpio_irq(set_wake_t fn)
134{
135 int irq;
136
137 /* clear edge detection on GPIO 0 and 1 */
138 GFER0 &= ~0x3;
139 GRER0 &= ~0x3;
140 GEDR0 = 0x3;
141
142 for (irq = IRQ_GPIO0; irq <= IRQ_GPIO1; irq++) {
143 set_irq_chip(irq, &pxa_low_gpio_chip);
144 set_irq_handler(irq, handle_edge_irq);
145 set_irq_flags(irq, IRQF_VALID);
146 }
147
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100148 pxa_low_gpio_chip.irq_set_wake = fn;
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800149}
150
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800151static inline void __iomem *irq_base(int i)
152{
153 static unsigned long phys_base[] = {
154 0x40d00000,
155 0x40d0009c,
156 0x40d00130,
157 };
158
159 return (void __iomem *)io_p2v(phys_base[i >> 5]);
160}
161
eric miaob9e25ac2008-03-04 14:19:58 +0800162void __init pxa_init_irq(int irq_nr, set_wake_t fn)
Eric Miao53665a52007-06-06 06:36:04 +0100163{
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800164 int irq, i, n;
Eric Miao53665a52007-06-06 06:36:04 +0100165
Haojian Zhuangc482ae42009-11-02 14:02:21 -0500166 BUG_ON(irq_nr > MAX_INTERNAL_IRQS);
167
eric miaof6fb7af2008-03-04 13:53:05 +0800168 pxa_internal_irq_nr = irq_nr;
Eric Miao53665a52007-06-06 06:36:04 +0100169
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800170 for (n = 0; n < irq_nr; n += 32) {
171 void __iomem *base = irq_base(n);
Eric Miao53665a52007-06-06 06:36:04 +0100172
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800173 __raw_writel(0, base + ICMR); /* disable all IRQs */
174 __raw_writel(0, base + ICLR); /* all IRQs are IRQ, not FIQ */
175 for (i = n; (i < (n + 32)) && (i < irq_nr); i++) {
176 /* initialize interrupt priority */
177 if (cpu_has_ipr())
178 __raw_writel(i | IPR_VALID, IRQ_BASE + IPR(i));
179
180 irq = PXA_IRQ(i);
181 set_irq_chip(irq, &pxa_internal_irq_chip);
182 set_irq_chip_data(irq, base);
183 set_irq_handler(irq, handle_level_irq);
184 set_irq_flags(irq, IRQF_VALID);
185 }
Haojian Zhuangd2c37062009-08-19 19:49:31 +0800186 }
187
Eric Miao53665a52007-06-06 06:36:04 +0100188 /* only unmasked interrupts kick us out of idle */
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800189 __raw_writel(1, irq_base(0) + ICCR);
Eric Miao53665a52007-06-06 06:36:04 +0100190
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100191 pxa_internal_irq_chip.irq_set_wake = fn;
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800192 pxa_init_low_gpio_irq(fn);
eric miaoc95530c2007-08-29 10:22:17 +0100193}
eric miaoc01655042008-01-28 23:00:02 +0000194
195#ifdef CONFIG_PM
Haojian Zhuangc482ae42009-11-02 14:02:21 -0500196static unsigned long saved_icmr[MAX_INTERNAL_IRQS/32];
197static unsigned long saved_ipr[MAX_INTERNAL_IRQS];
eric miaoc01655042008-01-28 23:00:02 +0000198
199static int pxa_irq_suspend(struct sys_device *dev, pm_message_t state)
200{
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800201 int i;
eric miaof6fb7af2008-03-04 13:53:05 +0800202
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800203 for (i = 0; i < pxa_internal_irq_nr; i += 32) {
204 void __iomem *base = irq_base(i);
205
206 saved_icmr[i] = __raw_readl(base + ICMR);
207 __raw_writel(0, base + ICMR);
eric miaoc01655042008-01-28 23:00:02 +0000208 }
Eric Miaoc70f5a62010-01-11 20:39:37 +0800209
Haojian Zhuangbb71bdd2010-11-17 19:03:36 +0800210 if (cpu_has_ipr()) {
Eric Miaoc70f5a62010-01-11 20:39:37 +0800211 for (i = 0; i < pxa_internal_irq_nr; i++)
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800212 saved_ipr[i] = __raw_readl(IRQ_BASE + IPR(i));
Eric Miaoc70f5a62010-01-11 20:39:37 +0800213 }
eric miaoc01655042008-01-28 23:00:02 +0000214
215 return 0;
216}
217
218static int pxa_irq_resume(struct sys_device *dev)
219{
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800220 int i;
eric miaof6fb7af2008-03-04 13:53:05 +0800221
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800222 for (i = 0; i < pxa_internal_irq_nr; i += 32) {
223 void __iomem *base = irq_base(i);
224
225 __raw_writel(saved_icmr[i], base + ICMR);
226 __raw_writel(0, base + ICLR);
227 }
228
Marek Vasut57879b82011-01-10 00:29:04 +0100229 if (cpu_has_ipr())
Eric Miaoc70f5a62010-01-11 20:39:37 +0800230 for (i = 0; i < pxa_internal_irq_nr; i++)
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800231 __raw_writel(saved_ipr[i], IRQ_BASE + IPR(i));
Eric Miaoc70f5a62010-01-11 20:39:37 +0800232
Haojian Zhuanga79a9ad2010-11-24 11:54:22 +0800233 __raw_writel(1, IRQ_BASE + ICCR);
eric miaoc01655042008-01-28 23:00:02 +0000234 return 0;
235}
236#else
237#define pxa_irq_suspend NULL
238#define pxa_irq_resume NULL
239#endif
240
241struct sysdev_class pxa_irq_sysclass = {
242 .name = "irq",
243 .suspend = pxa_irq_suspend,
244 .resume = pxa_irq_resume,
245};
246
247static int __init pxa_irq_init(void)
248{
249 return sysdev_class_register(&pxa_irq_sysclass);
250}
251
252core_initcall(pxa_irq_init);