blob: 3cf4f0a0445301f18a07a53966559ccba69f98db [file] [log] [blame]
Florian Fainelli967dd822016-06-09 18:23:53 -07001/*
2 * B53 switch driver main logic
3 *
4 * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org>
5 * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
6 *
7 * Permission to use, copy, modify, and/or distribute this software for any
8 * purpose with or without fee is hereby granted, provided that the above
9 * copyright notice and this permission notice appear in all copies.
10 *
11 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 */
19
20#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21
22#include <linux/delay.h>
23#include <linux/export.h>
24#include <linux/gpio.h>
25#include <linux/kernel.h>
26#include <linux/module.h>
27#include <linux/platform_data/b53.h>
28#include <linux/phy.h>
Florian Fainelli1da6df82016-06-09 18:23:55 -070029#include <linux/etherdevice.h>
Florian Fainelliff39c2d2016-06-09 18:23:56 -070030#include <linux/if_bridge.h>
Florian Fainelli967dd822016-06-09 18:23:53 -070031#include <net/dsa.h>
32
33#include "b53_regs.h"
34#include "b53_priv.h"
35
36struct b53_mib_desc {
37 u8 size;
38 u8 offset;
39 const char *name;
40};
41
42/* BCM5365 MIB counters */
43static const struct b53_mib_desc b53_mibs_65[] = {
44 { 8, 0x00, "TxOctets" },
45 { 4, 0x08, "TxDropPkts" },
46 { 4, 0x10, "TxBroadcastPkts" },
47 { 4, 0x14, "TxMulticastPkts" },
48 { 4, 0x18, "TxUnicastPkts" },
49 { 4, 0x1c, "TxCollisions" },
50 { 4, 0x20, "TxSingleCollision" },
51 { 4, 0x24, "TxMultipleCollision" },
52 { 4, 0x28, "TxDeferredTransmit" },
53 { 4, 0x2c, "TxLateCollision" },
54 { 4, 0x30, "TxExcessiveCollision" },
55 { 4, 0x38, "TxPausePkts" },
56 { 8, 0x44, "RxOctets" },
57 { 4, 0x4c, "RxUndersizePkts" },
58 { 4, 0x50, "RxPausePkts" },
59 { 4, 0x54, "Pkts64Octets" },
60 { 4, 0x58, "Pkts65to127Octets" },
61 { 4, 0x5c, "Pkts128to255Octets" },
62 { 4, 0x60, "Pkts256to511Octets" },
63 { 4, 0x64, "Pkts512to1023Octets" },
64 { 4, 0x68, "Pkts1024to1522Octets" },
65 { 4, 0x6c, "RxOversizePkts" },
66 { 4, 0x70, "RxJabbers" },
67 { 4, 0x74, "RxAlignmentErrors" },
68 { 4, 0x78, "RxFCSErrors" },
69 { 8, 0x7c, "RxGoodOctets" },
70 { 4, 0x84, "RxDropPkts" },
71 { 4, 0x88, "RxUnicastPkts" },
72 { 4, 0x8c, "RxMulticastPkts" },
73 { 4, 0x90, "RxBroadcastPkts" },
74 { 4, 0x94, "RxSAChanges" },
75 { 4, 0x98, "RxFragments" },
76};
77
78#define B53_MIBS_65_SIZE ARRAY_SIZE(b53_mibs_65)
79
80/* BCM63xx MIB counters */
81static const struct b53_mib_desc b53_mibs_63xx[] = {
82 { 8, 0x00, "TxOctets" },
83 { 4, 0x08, "TxDropPkts" },
84 { 4, 0x0c, "TxQoSPkts" },
85 { 4, 0x10, "TxBroadcastPkts" },
86 { 4, 0x14, "TxMulticastPkts" },
87 { 4, 0x18, "TxUnicastPkts" },
88 { 4, 0x1c, "TxCollisions" },
89 { 4, 0x20, "TxSingleCollision" },
90 { 4, 0x24, "TxMultipleCollision" },
91 { 4, 0x28, "TxDeferredTransmit" },
92 { 4, 0x2c, "TxLateCollision" },
93 { 4, 0x30, "TxExcessiveCollision" },
94 { 4, 0x38, "TxPausePkts" },
95 { 8, 0x3c, "TxQoSOctets" },
96 { 8, 0x44, "RxOctets" },
97 { 4, 0x4c, "RxUndersizePkts" },
98 { 4, 0x50, "RxPausePkts" },
99 { 4, 0x54, "Pkts64Octets" },
100 { 4, 0x58, "Pkts65to127Octets" },
101 { 4, 0x5c, "Pkts128to255Octets" },
102 { 4, 0x60, "Pkts256to511Octets" },
103 { 4, 0x64, "Pkts512to1023Octets" },
104 { 4, 0x68, "Pkts1024to1522Octets" },
105 { 4, 0x6c, "RxOversizePkts" },
106 { 4, 0x70, "RxJabbers" },
107 { 4, 0x74, "RxAlignmentErrors" },
108 { 4, 0x78, "RxFCSErrors" },
109 { 8, 0x7c, "RxGoodOctets" },
110 { 4, 0x84, "RxDropPkts" },
111 { 4, 0x88, "RxUnicastPkts" },
112 { 4, 0x8c, "RxMulticastPkts" },
113 { 4, 0x90, "RxBroadcastPkts" },
114 { 4, 0x94, "RxSAChanges" },
115 { 4, 0x98, "RxFragments" },
116 { 4, 0xa0, "RxSymbolErrors" },
117 { 4, 0xa4, "RxQoSPkts" },
118 { 8, 0xa8, "RxQoSOctets" },
119 { 4, 0xb0, "Pkts1523to2047Octets" },
120 { 4, 0xb4, "Pkts2048to4095Octets" },
121 { 4, 0xb8, "Pkts4096to8191Octets" },
122 { 4, 0xbc, "Pkts8192to9728Octets" },
123 { 4, 0xc0, "RxDiscarded" },
124};
125
126#define B53_MIBS_63XX_SIZE ARRAY_SIZE(b53_mibs_63xx)
127
128/* MIB counters */
129static const struct b53_mib_desc b53_mibs[] = {
130 { 8, 0x00, "TxOctets" },
131 { 4, 0x08, "TxDropPkts" },
132 { 4, 0x10, "TxBroadcastPkts" },
133 { 4, 0x14, "TxMulticastPkts" },
134 { 4, 0x18, "TxUnicastPkts" },
135 { 4, 0x1c, "TxCollisions" },
136 { 4, 0x20, "TxSingleCollision" },
137 { 4, 0x24, "TxMultipleCollision" },
138 { 4, 0x28, "TxDeferredTransmit" },
139 { 4, 0x2c, "TxLateCollision" },
140 { 4, 0x30, "TxExcessiveCollision" },
141 { 4, 0x38, "TxPausePkts" },
142 { 8, 0x50, "RxOctets" },
143 { 4, 0x58, "RxUndersizePkts" },
144 { 4, 0x5c, "RxPausePkts" },
145 { 4, 0x60, "Pkts64Octets" },
146 { 4, 0x64, "Pkts65to127Octets" },
147 { 4, 0x68, "Pkts128to255Octets" },
148 { 4, 0x6c, "Pkts256to511Octets" },
149 { 4, 0x70, "Pkts512to1023Octets" },
150 { 4, 0x74, "Pkts1024to1522Octets" },
151 { 4, 0x78, "RxOversizePkts" },
152 { 4, 0x7c, "RxJabbers" },
153 { 4, 0x80, "RxAlignmentErrors" },
154 { 4, 0x84, "RxFCSErrors" },
155 { 8, 0x88, "RxGoodOctets" },
156 { 4, 0x90, "RxDropPkts" },
157 { 4, 0x94, "RxUnicastPkts" },
158 { 4, 0x98, "RxMulticastPkts" },
159 { 4, 0x9c, "RxBroadcastPkts" },
160 { 4, 0xa0, "RxSAChanges" },
161 { 4, 0xa4, "RxFragments" },
162 { 4, 0xa8, "RxJumboPkts" },
163 { 4, 0xac, "RxSymbolErrors" },
164 { 4, 0xc0, "RxDiscarded" },
165};
166
167#define B53_MIBS_SIZE ARRAY_SIZE(b53_mibs)
168
Florian Fainellibde5d132016-08-26 12:18:31 -0700169static const struct b53_mib_desc b53_mibs_58xx[] = {
170 { 8, 0x00, "TxOctets" },
171 { 4, 0x08, "TxDropPkts" },
172 { 4, 0x0c, "TxQPKTQ0" },
173 { 4, 0x10, "TxBroadcastPkts" },
174 { 4, 0x14, "TxMulticastPkts" },
175 { 4, 0x18, "TxUnicastPKts" },
176 { 4, 0x1c, "TxCollisions" },
177 { 4, 0x20, "TxSingleCollision" },
178 { 4, 0x24, "TxMultipleCollision" },
179 { 4, 0x28, "TxDeferredCollision" },
180 { 4, 0x2c, "TxLateCollision" },
181 { 4, 0x30, "TxExcessiveCollision" },
182 { 4, 0x34, "TxFrameInDisc" },
183 { 4, 0x38, "TxPausePkts" },
184 { 4, 0x3c, "TxQPKTQ1" },
185 { 4, 0x40, "TxQPKTQ2" },
186 { 4, 0x44, "TxQPKTQ3" },
187 { 4, 0x48, "TxQPKTQ4" },
188 { 4, 0x4c, "TxQPKTQ5" },
189 { 8, 0x50, "RxOctets" },
190 { 4, 0x58, "RxUndersizePkts" },
191 { 4, 0x5c, "RxPausePkts" },
192 { 4, 0x60, "RxPkts64Octets" },
193 { 4, 0x64, "RxPkts65to127Octets" },
194 { 4, 0x68, "RxPkts128to255Octets" },
195 { 4, 0x6c, "RxPkts256to511Octets" },
196 { 4, 0x70, "RxPkts512to1023Octets" },
197 { 4, 0x74, "RxPkts1024toMaxPktsOctets" },
198 { 4, 0x78, "RxOversizePkts" },
199 { 4, 0x7c, "RxJabbers" },
200 { 4, 0x80, "RxAlignmentErrors" },
201 { 4, 0x84, "RxFCSErrors" },
202 { 8, 0x88, "RxGoodOctets" },
203 { 4, 0x90, "RxDropPkts" },
204 { 4, 0x94, "RxUnicastPkts" },
205 { 4, 0x98, "RxMulticastPkts" },
206 { 4, 0x9c, "RxBroadcastPkts" },
207 { 4, 0xa0, "RxSAChanges" },
208 { 4, 0xa4, "RxFragments" },
209 { 4, 0xa8, "RxJumboPkt" },
210 { 4, 0xac, "RxSymblErr" },
211 { 4, 0xb0, "InRangeErrCount" },
212 { 4, 0xb4, "OutRangeErrCount" },
213 { 4, 0xb8, "EEELpiEvent" },
214 { 4, 0xbc, "EEELpiDuration" },
215 { 4, 0xc0, "RxDiscard" },
216 { 4, 0xc8, "TxQPKTQ6" },
217 { 4, 0xcc, "TxQPKTQ7" },
218 { 4, 0xd0, "TxPkts64Octets" },
219 { 4, 0xd4, "TxPkts65to127Octets" },
220 { 4, 0xd8, "TxPkts128to255Octets" },
221 { 4, 0xdc, "TxPkts256to511Ocets" },
222 { 4, 0xe0, "TxPkts512to1023Ocets" },
223 { 4, 0xe4, "TxPkts1024toMaxPktOcets" },
224};
225
226#define B53_MIBS_58XX_SIZE ARRAY_SIZE(b53_mibs_58xx)
227
Florian Fainelli967dd822016-06-09 18:23:53 -0700228static int b53_do_vlan_op(struct b53_device *dev, u8 op)
229{
230 unsigned int i;
231
232 b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op);
233
234 for (i = 0; i < 10; i++) {
235 u8 vta;
236
237 b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta);
238 if (!(vta & VTA_START_CMD))
239 return 0;
240
241 usleep_range(100, 200);
242 }
243
244 return -EIO;
245}
246
Florian Fainellia2482d22016-06-09 18:23:57 -0700247static void b53_set_vlan_entry(struct b53_device *dev, u16 vid,
248 struct b53_vlan *vlan)
Florian Fainelli967dd822016-06-09 18:23:53 -0700249{
250 if (is5325(dev)) {
251 u32 entry = 0;
252
Florian Fainellia2482d22016-06-09 18:23:57 -0700253 if (vlan->members) {
254 entry = ((vlan->untag & VA_UNTAG_MASK_25) <<
255 VA_UNTAG_S_25) | vlan->members;
Florian Fainelli967dd822016-06-09 18:23:53 -0700256 if (dev->core_rev >= 3)
257 entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S;
258 else
259 entry |= VA_VALID_25;
260 }
261
262 b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry);
263 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
264 VTA_RW_STATE_WR | VTA_RW_OP_EN);
265 } else if (is5365(dev)) {
266 u16 entry = 0;
267
Florian Fainellia2482d22016-06-09 18:23:57 -0700268 if (vlan->members)
269 entry = ((vlan->untag & VA_UNTAG_MASK_65) <<
270 VA_UNTAG_S_65) | vlan->members | VA_VALID_65;
Florian Fainelli967dd822016-06-09 18:23:53 -0700271
272 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry);
273 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
274 VTA_RW_STATE_WR | VTA_RW_OP_EN);
275 } else {
276 b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
277 b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2],
Florian Fainellia2482d22016-06-09 18:23:57 -0700278 (vlan->untag << VTE_UNTAG_S) | vlan->members);
Florian Fainelli967dd822016-06-09 18:23:53 -0700279
280 b53_do_vlan_op(dev, VTA_CMD_WRITE);
281 }
Florian Fainellia2482d22016-06-09 18:23:57 -0700282
283 dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n",
284 vid, vlan->members, vlan->untag);
Florian Fainelli967dd822016-06-09 18:23:53 -0700285}
286
Florian Fainellia2482d22016-06-09 18:23:57 -0700287static void b53_get_vlan_entry(struct b53_device *dev, u16 vid,
288 struct b53_vlan *vlan)
289{
290 if (is5325(dev)) {
291 u32 entry = 0;
292
293 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
294 VTA_RW_STATE_RD | VTA_RW_OP_EN);
295 b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry);
296
297 if (dev->core_rev >= 3)
298 vlan->valid = !!(entry & VA_VALID_25_R4);
299 else
300 vlan->valid = !!(entry & VA_VALID_25);
301 vlan->members = entry & VA_MEMBER_MASK;
302 vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25;
303
304 } else if (is5365(dev)) {
305 u16 entry = 0;
306
307 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
308 VTA_RW_STATE_WR | VTA_RW_OP_EN);
309 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry);
310
311 vlan->valid = !!(entry & VA_VALID_65);
312 vlan->members = entry & VA_MEMBER_MASK;
313 vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65;
314 } else {
315 u32 entry = 0;
316
317 b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
318 b53_do_vlan_op(dev, VTA_CMD_READ);
319 b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry);
320 vlan->members = entry & VTE_MEMBERS;
321 vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS;
322 vlan->valid = true;
323 }
324}
325
326static void b53_set_forwarding(struct b53_device *dev, int enable)
Florian Fainelli967dd822016-06-09 18:23:53 -0700327{
Florian Fainellia424f0d2017-04-24 14:27:21 -0700328 struct dsa_switch *ds = dev->ds;
Florian Fainelli967dd822016-06-09 18:23:53 -0700329 u8 mgmt;
330
331 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
332
333 if (enable)
334 mgmt |= SM_SW_FWD_EN;
335 else
336 mgmt &= ~SM_SW_FWD_EN;
337
338 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
Florian Fainellia424f0d2017-04-24 14:27:21 -0700339
340 /* Include IMP port in dumb forwarding mode when no tagging protocol is
341 * set
342 */
343 if (ds->ops->get_tag_protocol(ds) == DSA_TAG_PROTO_NONE) {
344 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt);
345 mgmt |= B53_MII_DUMB_FWDG_EN;
346 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt);
347 }
Florian Fainelli967dd822016-06-09 18:23:53 -0700348}
349
Florian Fainellia2482d22016-06-09 18:23:57 -0700350static void b53_enable_vlan(struct b53_device *dev, bool enable)
Florian Fainelli967dd822016-06-09 18:23:53 -0700351{
352 u8 mgmt, vc0, vc1, vc4 = 0, vc5;
353
354 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
355 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0);
356 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1);
357
358 if (is5325(dev) || is5365(dev)) {
359 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
360 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5);
361 } else if (is63xx(dev)) {
362 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4);
363 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5);
364 } else {
365 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4);
366 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5);
367 }
368
369 mgmt &= ~SM_SW_FWD_MODE;
370
371 if (enable) {
372 vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID;
373 vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN;
374 vc4 &= ~VC4_ING_VID_CHECK_MASK;
375 vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S;
376 vc5 |= VC5_DROP_VTABLE_MISS;
377
378 if (is5325(dev))
379 vc0 &= ~VC0_RESERVED_1;
380
381 if (is5325(dev) || is5365(dev))
382 vc1 |= VC1_RX_MCST_TAG_EN;
383
Florian Fainelli967dd822016-06-09 18:23:53 -0700384 } else {
385 vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID);
386 vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN);
387 vc4 &= ~VC4_ING_VID_CHECK_MASK;
388 vc5 &= ~VC5_DROP_VTABLE_MISS;
389
390 if (is5325(dev) || is5365(dev))
391 vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
392 else
393 vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S;
394
395 if (is5325(dev) || is5365(dev))
396 vc1 &= ~VC1_RX_MCST_TAG_EN;
Florian Fainelli967dd822016-06-09 18:23:53 -0700397 }
398
Florian Fainellia2482d22016-06-09 18:23:57 -0700399 if (!is5325(dev) && !is5365(dev))
400 vc5 &= ~VC5_VID_FFF_EN;
401
Florian Fainelli967dd822016-06-09 18:23:53 -0700402 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0);
403 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1);
404
405 if (is5325(dev) || is5365(dev)) {
406 /* enable the high 8 bit vid check on 5325 */
407 if (is5325(dev) && enable)
408 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3,
409 VC3_HIGH_8BIT_EN);
410 else
411 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
412
413 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4);
414 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5);
415 } else if (is63xx(dev)) {
416 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0);
417 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4);
418 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5);
419 } else {
420 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
421 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4);
422 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5);
423 }
424
425 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
426}
427
428static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100)
429{
430 u32 port_mask = 0;
431 u16 max_size = JMS_MIN_SIZE;
432
433 if (is5325(dev) || is5365(dev))
434 return -EINVAL;
435
436 if (enable) {
437 port_mask = dev->enabled_ports;
438 max_size = JMS_MAX_SIZE;
439 if (allow_10_100)
440 port_mask |= JPM_10_100_JUMBO_EN;
441 }
442
443 b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask);
444 return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size);
445}
446
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700447static int b53_flush_arl(struct b53_device *dev, u8 mask)
Florian Fainelli967dd822016-06-09 18:23:53 -0700448{
449 unsigned int i;
450
451 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700452 FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask);
Florian Fainelli967dd822016-06-09 18:23:53 -0700453
454 for (i = 0; i < 10; i++) {
455 u8 fast_age_ctrl;
456
457 b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
458 &fast_age_ctrl);
459
460 if (!(fast_age_ctrl & FAST_AGE_DONE))
461 goto out;
462
463 msleep(1);
464 }
465
466 return -ETIMEDOUT;
467out:
468 /* Only age dynamic entries (default behavior) */
469 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC);
470 return 0;
471}
472
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700473static int b53_fast_age_port(struct b53_device *dev, int port)
474{
475 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port);
476
477 return b53_flush_arl(dev, FAST_AGE_PORT);
478}
479
Florian Fainellia2482d22016-06-09 18:23:57 -0700480static int b53_fast_age_vlan(struct b53_device *dev, u16 vid)
481{
482 b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid);
483
484 return b53_flush_arl(dev, FAST_AGE_VLAN);
485}
486
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700487static void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
488{
Vivien Didelot04bed142016-08-31 18:06:13 -0400489 struct b53_device *dev = ds->priv;
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700490 unsigned int i;
491 u16 pvlan;
492
493 /* Enable the IMP port to be in the same VLAN as the other ports
494 * on a per-port basis such that we only have Port i and IMP in
495 * the same VLAN.
496 */
497 b53_for_each_port(dev, i) {
498 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan);
499 pvlan |= BIT(cpu_port);
500 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan);
501 }
502}
503
Florian Fainelli967dd822016-06-09 18:23:53 -0700504static int b53_enable_port(struct dsa_switch *ds, int port,
505 struct phy_device *phy)
506{
Vivien Didelot04bed142016-08-31 18:06:13 -0400507 struct b53_device *dev = ds->priv;
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700508 unsigned int cpu_port = dev->cpu_port;
509 u16 pvlan;
Florian Fainelli967dd822016-06-09 18:23:53 -0700510
511 /* Clear the Rx and Tx disable bits and set to no spanning tree */
512 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0);
513
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700514 /* Set this port, and only this one to be in the default VLAN,
515 * if member of a bridge, restore its membership prior to
516 * bringing down this port.
517 */
518 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
519 pvlan &= ~0x1ff;
520 pvlan |= BIT(port);
521 pvlan |= dev->ports[port].vlan_ctl_mask;
522 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
523
524 b53_imp_vlan_setup(ds, cpu_port);
525
Florian Fainelli967dd822016-06-09 18:23:53 -0700526 return 0;
527}
528
529static void b53_disable_port(struct dsa_switch *ds, int port,
530 struct phy_device *phy)
531{
Vivien Didelot04bed142016-08-31 18:06:13 -0400532 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700533 u8 reg;
534
535 /* Disable Tx/Rx for the port */
536 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
537 reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE;
538 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
539}
540
541static void b53_enable_cpu_port(struct b53_device *dev)
542{
543 unsigned int cpu_port = dev->cpu_port;
544 u8 port_ctrl;
545
546 /* BCM5325 CPU port is at 8 */
547 if ((is5325(dev) || is5365(dev)) && cpu_port == B53_CPU_PORT_25)
548 cpu_port = B53_CPU_PORT;
549
550 port_ctrl = PORT_CTRL_RX_BCST_EN |
551 PORT_CTRL_RX_MCST_EN |
552 PORT_CTRL_RX_UCST_EN;
553 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(cpu_port), port_ctrl);
554}
555
556static void b53_enable_mib(struct b53_device *dev)
557{
558 u8 gc;
559
560 b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
561 gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN);
562 b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc);
563}
564
565static int b53_configure_vlan(struct b53_device *dev)
566{
Florian Fainellia2482d22016-06-09 18:23:57 -0700567 struct b53_vlan vl = { 0 };
Florian Fainelli967dd822016-06-09 18:23:53 -0700568 int i;
569
570 /* clear all vlan entries */
571 if (is5325(dev) || is5365(dev)) {
572 for (i = 1; i < dev->num_vlans; i++)
Florian Fainellia2482d22016-06-09 18:23:57 -0700573 b53_set_vlan_entry(dev, i, &vl);
Florian Fainelli967dd822016-06-09 18:23:53 -0700574 } else {
575 b53_do_vlan_op(dev, VTA_CMD_CLEAR);
576 }
577
578 b53_enable_vlan(dev, false);
579
580 b53_for_each_port(dev, i)
581 b53_write16(dev, B53_VLAN_PAGE,
582 B53_VLAN_PORT_DEF_TAG(i), 1);
583
584 if (!is5325(dev) && !is5365(dev))
585 b53_set_jumbo(dev, dev->enable_jumbo, false);
586
587 return 0;
588}
589
590static void b53_switch_reset_gpio(struct b53_device *dev)
591{
592 int gpio = dev->reset_gpio;
593
594 if (gpio < 0)
595 return;
596
597 /* Reset sequence: RESET low(50ms)->high(20ms)
598 */
599 gpio_set_value(gpio, 0);
600 mdelay(50);
601
602 gpio_set_value(gpio, 1);
603 mdelay(20);
604
605 dev->current_page = 0xff;
606}
607
608static int b53_switch_reset(struct b53_device *dev)
609{
Florian Fainelli3fb22b02017-04-24 14:27:22 -0700610 unsigned int timeout = 1000;
611 u8 mgmt, reg;
Florian Fainelli967dd822016-06-09 18:23:53 -0700612
613 b53_switch_reset_gpio(dev);
614
615 if (is539x(dev)) {
616 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83);
617 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00);
618 }
619
Florian Fainelli3fb22b02017-04-24 14:27:22 -0700620 /* This is specific to 58xx devices here, do not use is58xx() which
621 * covers the larger Starfigther 2 family, including 7445/7278 which
622 * still use this driver as a library and need to perform the reset
623 * earlier.
624 */
625 if (dev->chip_id == BCM58XX_DEVICE_ID) {
626 b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
627 reg |= SW_RST | EN_SW_RST | EN_CH_RST;
628 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg);
629
630 do {
631 b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
632 if (!(reg & SW_RST))
633 break;
634
635 usleep_range(1000, 2000);
636 } while (timeout-- > 0);
637
638 if (timeout == 0)
639 return -ETIMEDOUT;
640 }
641
Florian Fainelli967dd822016-06-09 18:23:53 -0700642 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
643
644 if (!(mgmt & SM_SW_FWD_EN)) {
645 mgmt &= ~SM_SW_FWD_MODE;
646 mgmt |= SM_SW_FWD_EN;
647
648 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
649 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
650
651 if (!(mgmt & SM_SW_FWD_EN)) {
652 dev_err(dev->dev, "Failed to enable switch!\n");
653 return -EINVAL;
654 }
655 }
656
657 b53_enable_mib(dev);
658
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700659 return b53_flush_arl(dev, FAST_AGE_STATIC);
Florian Fainelli967dd822016-06-09 18:23:53 -0700660}
661
662static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg)
663{
Vivien Didelot04bed142016-08-31 18:06:13 -0400664 struct b53_device *priv = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700665 u16 value = 0;
666 int ret;
667
668 if (priv->ops->phy_read16)
669 ret = priv->ops->phy_read16(priv, addr, reg, &value);
670 else
671 ret = b53_read16(priv, B53_PORT_MII_PAGE(addr),
672 reg * 2, &value);
673
674 return ret ? ret : value;
675}
676
677static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val)
678{
Vivien Didelot04bed142016-08-31 18:06:13 -0400679 struct b53_device *priv = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700680
681 if (priv->ops->phy_write16)
682 return priv->ops->phy_write16(priv, addr, reg, val);
683
684 return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val);
685}
686
687static int b53_reset_switch(struct b53_device *priv)
688{
689 /* reset vlans */
690 priv->enable_jumbo = false;
691
Florian Fainellia2482d22016-06-09 18:23:57 -0700692 memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans);
Florian Fainelli967dd822016-06-09 18:23:53 -0700693 memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports);
694
695 return b53_switch_reset(priv);
696}
697
698static int b53_apply_config(struct b53_device *priv)
699{
700 /* disable switching */
701 b53_set_forwarding(priv, 0);
702
703 b53_configure_vlan(priv);
704
705 /* enable switching */
706 b53_set_forwarding(priv, 1);
707
708 return 0;
709}
710
711static void b53_reset_mib(struct b53_device *priv)
712{
713 u8 gc;
714
715 b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
716
717 b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB);
718 msleep(1);
719 b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB);
720 msleep(1);
721}
722
723static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev)
724{
725 if (is5365(dev))
726 return b53_mibs_65;
727 else if (is63xx(dev))
728 return b53_mibs_63xx;
Florian Fainellibde5d132016-08-26 12:18:31 -0700729 else if (is58xx(dev))
730 return b53_mibs_58xx;
Florian Fainelli967dd822016-06-09 18:23:53 -0700731 else
732 return b53_mibs;
733}
734
735static unsigned int b53_get_mib_size(struct b53_device *dev)
736{
737 if (is5365(dev))
738 return B53_MIBS_65_SIZE;
739 else if (is63xx(dev))
740 return B53_MIBS_63XX_SIZE;
Florian Fainellibde5d132016-08-26 12:18:31 -0700741 else if (is58xx(dev))
742 return B53_MIBS_58XX_SIZE;
Florian Fainelli967dd822016-06-09 18:23:53 -0700743 else
744 return B53_MIBS_SIZE;
745}
746
Florian Fainelli31174552017-01-08 14:52:05 -0800747void b53_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
Florian Fainelli967dd822016-06-09 18:23:53 -0700748{
Vivien Didelot04bed142016-08-31 18:06:13 -0400749 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700750 const struct b53_mib_desc *mibs = b53_get_mib(dev);
751 unsigned int mib_size = b53_get_mib_size(dev);
752 unsigned int i;
753
754 for (i = 0; i < mib_size; i++)
755 memcpy(data + i * ETH_GSTRING_LEN,
756 mibs[i].name, ETH_GSTRING_LEN);
757}
Florian Fainelli31174552017-01-08 14:52:05 -0800758EXPORT_SYMBOL(b53_get_strings);
Florian Fainelli967dd822016-06-09 18:23:53 -0700759
Florian Fainelli31174552017-01-08 14:52:05 -0800760void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data)
Florian Fainelli967dd822016-06-09 18:23:53 -0700761{
Vivien Didelot04bed142016-08-31 18:06:13 -0400762 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700763 const struct b53_mib_desc *mibs = b53_get_mib(dev);
764 unsigned int mib_size = b53_get_mib_size(dev);
765 const struct b53_mib_desc *s;
766 unsigned int i;
767 u64 val = 0;
768
769 if (is5365(dev) && port == 5)
770 port = 8;
771
772 mutex_lock(&dev->stats_mutex);
773
774 for (i = 0; i < mib_size; i++) {
775 s = &mibs[i];
776
Florian Fainelli51dca8a2016-06-20 18:26:53 -0700777 if (s->size == 8) {
Florian Fainelli967dd822016-06-09 18:23:53 -0700778 b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val);
779 } else {
780 u32 val32;
781
782 b53_read32(dev, B53_MIB_PAGE(port), s->offset,
783 &val32);
784 val = val32;
785 }
786 data[i] = (u64)val;
787 }
788
789 mutex_unlock(&dev->stats_mutex);
790}
Florian Fainelli31174552017-01-08 14:52:05 -0800791EXPORT_SYMBOL(b53_get_ethtool_stats);
Florian Fainelli967dd822016-06-09 18:23:53 -0700792
Florian Fainelli31174552017-01-08 14:52:05 -0800793int b53_get_sset_count(struct dsa_switch *ds)
Florian Fainelli967dd822016-06-09 18:23:53 -0700794{
Vivien Didelot04bed142016-08-31 18:06:13 -0400795 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700796
797 return b53_get_mib_size(dev);
798}
Florian Fainelli31174552017-01-08 14:52:05 -0800799EXPORT_SYMBOL(b53_get_sset_count);
Florian Fainelli967dd822016-06-09 18:23:53 -0700800
Florian Fainelli967dd822016-06-09 18:23:53 -0700801static int b53_setup(struct dsa_switch *ds)
802{
Vivien Didelot04bed142016-08-31 18:06:13 -0400803 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700804 unsigned int port;
805 int ret;
806
807 ret = b53_reset_switch(dev);
808 if (ret) {
809 dev_err(ds->dev, "failed to reset switch\n");
810 return ret;
811 }
812
813 b53_reset_mib(dev);
814
815 ret = b53_apply_config(dev);
816 if (ret)
817 dev_err(ds->dev, "failed to apply configuration\n");
818
819 for (port = 0; port < dev->num_ports; port++) {
820 if (BIT(port) & ds->enabled_port_mask)
821 b53_enable_port(ds, port, NULL);
822 else if (dsa_is_cpu_port(ds, port))
823 b53_enable_cpu_port(dev);
824 else
825 b53_disable_port(ds, port, NULL);
826 }
827
828 return ret;
829}
830
831static void b53_adjust_link(struct dsa_switch *ds, int port,
832 struct phy_device *phydev)
833{
Vivien Didelot04bed142016-08-31 18:06:13 -0400834 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700835 u8 rgmii_ctrl = 0, reg = 0, off;
836
837 if (!phy_is_pseudo_fixed_link(phydev))
838 return;
839
840 /* Override the port settings */
841 if (port == dev->cpu_port) {
842 off = B53_PORT_OVERRIDE_CTRL;
843 reg = PORT_OVERRIDE_EN;
844 } else {
845 off = B53_GMII_PORT_OVERRIDE_CTRL(port);
846 reg = GMII_PO_EN;
847 }
848
849 /* Set the link UP */
850 if (phydev->link)
851 reg |= PORT_OVERRIDE_LINK;
852
853 if (phydev->duplex == DUPLEX_FULL)
854 reg |= PORT_OVERRIDE_FULL_DUPLEX;
855
856 switch (phydev->speed) {
857 case 2000:
858 reg |= PORT_OVERRIDE_SPEED_2000M;
859 /* fallthrough */
860 case SPEED_1000:
861 reg |= PORT_OVERRIDE_SPEED_1000M;
862 break;
863 case SPEED_100:
864 reg |= PORT_OVERRIDE_SPEED_100M;
865 break;
866 case SPEED_10:
867 reg |= PORT_OVERRIDE_SPEED_10M;
868 break;
869 default:
870 dev_err(ds->dev, "unknown speed: %d\n", phydev->speed);
871 return;
872 }
873
874 /* Enable flow control on BCM5301x's CPU port */
875 if (is5301x(dev) && port == dev->cpu_port)
876 reg |= PORT_OVERRIDE_RX_FLOW | PORT_OVERRIDE_TX_FLOW;
877
878 if (phydev->pause) {
879 if (phydev->asym_pause)
880 reg |= PORT_OVERRIDE_TX_FLOW;
881 reg |= PORT_OVERRIDE_RX_FLOW;
882 }
883
884 b53_write8(dev, B53_CTRL_PAGE, off, reg);
885
886 if (is531x5(dev) && phy_interface_is_rgmii(phydev)) {
887 if (port == 8)
888 off = B53_RGMII_CTRL_IMP;
889 else
890 off = B53_RGMII_CTRL_P(port);
891
892 /* Configure the port RGMII clock delay by DLL disabled and
893 * tx_clk aligned timing (restoring to reset defaults)
894 */
895 b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl);
896 rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC |
897 RGMII_CTRL_TIMING_SEL);
898
899 /* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make
900 * sure that we enable the port TX clock internal delay to
901 * account for this internal delay that is inserted, otherwise
902 * the switch won't be able to receive correctly.
903 *
904 * PHY_INTERFACE_MODE_RGMII means that we are not introducing
905 * any delay neither on transmission nor reception, so the
906 * BCM53125 must also be configured accordingly to account for
907 * the lack of delay and introduce
908 *
909 * The BCM53125 switch has its RX clock and TX clock control
910 * swapped, hence the reason why we modify the TX clock path in
911 * the "RGMII" case
912 */
913 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
914 rgmii_ctrl |= RGMII_CTRL_DLL_TXC;
915 if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
916 rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC;
917 rgmii_ctrl |= RGMII_CTRL_TIMING_SEL;
918 b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl);
919
920 dev_info(ds->dev, "Configured port %d for %s\n", port,
921 phy_modes(phydev->interface));
922 }
923
924 /* configure MII port if necessary */
925 if (is5325(dev)) {
926 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
927 &reg);
928
929 /* reverse mii needs to be enabled */
930 if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
931 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
932 reg | PORT_OVERRIDE_RV_MII_25);
933 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
934 &reg);
935
936 if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
937 dev_err(ds->dev,
938 "Failed to enable reverse MII mode\n");
939 return;
940 }
941 }
942 } else if (is5301x(dev)) {
943 if (port != dev->cpu_port) {
944 u8 po_reg = B53_GMII_PORT_OVERRIDE_CTRL(dev->cpu_port);
945 u8 gmii_po;
946
947 b53_read8(dev, B53_CTRL_PAGE, po_reg, &gmii_po);
948 gmii_po |= GMII_PO_LINK |
949 GMII_PO_RX_FLOW |
950 GMII_PO_TX_FLOW |
951 GMII_PO_EN |
952 GMII_PO_SPEED_2000M;
953 b53_write8(dev, B53_CTRL_PAGE, po_reg, gmii_po);
954 }
955 }
956}
957
Florian Fainelli31174552017-01-08 14:52:05 -0800958int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering)
Florian Fainellia2482d22016-06-09 18:23:57 -0700959{
960 return 0;
961}
Florian Fainelli31174552017-01-08 14:52:05 -0800962EXPORT_SYMBOL(b53_vlan_filtering);
Florian Fainellia2482d22016-06-09 18:23:57 -0700963
Florian Fainelli31174552017-01-08 14:52:05 -0800964int b53_vlan_prepare(struct dsa_switch *ds, int port,
965 const struct switchdev_obj_port_vlan *vlan,
966 struct switchdev_trans *trans)
Florian Fainellia2482d22016-06-09 18:23:57 -0700967{
Vivien Didelot04bed142016-08-31 18:06:13 -0400968 struct b53_device *dev = ds->priv;
Florian Fainellia2482d22016-06-09 18:23:57 -0700969
970 if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0)
971 return -EOPNOTSUPP;
972
973 if (vlan->vid_end > dev->num_vlans)
974 return -ERANGE;
975
976 b53_enable_vlan(dev, true);
977
978 return 0;
979}
Florian Fainelli31174552017-01-08 14:52:05 -0800980EXPORT_SYMBOL(b53_vlan_prepare);
Florian Fainellia2482d22016-06-09 18:23:57 -0700981
Florian Fainelli31174552017-01-08 14:52:05 -0800982void b53_vlan_add(struct dsa_switch *ds, int port,
983 const struct switchdev_obj_port_vlan *vlan,
984 struct switchdev_trans *trans)
Florian Fainellia2482d22016-06-09 18:23:57 -0700985{
Vivien Didelot04bed142016-08-31 18:06:13 -0400986 struct b53_device *dev = ds->priv;
Florian Fainellia2482d22016-06-09 18:23:57 -0700987 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
988 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
989 unsigned int cpu_port = dev->cpu_port;
990 struct b53_vlan *vl;
991 u16 vid;
992
993 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
994 vl = &dev->vlans[vid];
995
996 b53_get_vlan_entry(dev, vid, vl);
997
998 vl->members |= BIT(port) | BIT(cpu_port);
999 if (untagged)
Florian Fainellie47112d2016-11-15 15:58:15 -08001000 vl->untag |= BIT(port);
Florian Fainellia2482d22016-06-09 18:23:57 -07001001 else
Florian Fainellie47112d2016-11-15 15:58:15 -08001002 vl->untag &= ~BIT(port);
1003 vl->untag &= ~BIT(cpu_port);
Florian Fainellia2482d22016-06-09 18:23:57 -07001004
1005 b53_set_vlan_entry(dev, vid, vl);
1006 b53_fast_age_vlan(dev, vid);
1007 }
1008
1009 if (pvid) {
1010 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1011 vlan->vid_end);
Florian Fainellia2482d22016-06-09 18:23:57 -07001012 b53_fast_age_vlan(dev, vid);
1013 }
1014}
Florian Fainelli31174552017-01-08 14:52:05 -08001015EXPORT_SYMBOL(b53_vlan_add);
Florian Fainellia2482d22016-06-09 18:23:57 -07001016
Florian Fainelli31174552017-01-08 14:52:05 -08001017int b53_vlan_del(struct dsa_switch *ds, int port,
1018 const struct switchdev_obj_port_vlan *vlan)
Florian Fainellia2482d22016-06-09 18:23:57 -07001019{
Vivien Didelot04bed142016-08-31 18:06:13 -04001020 struct b53_device *dev = ds->priv;
Florian Fainellia2482d22016-06-09 18:23:57 -07001021 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
Florian Fainellia2482d22016-06-09 18:23:57 -07001022 struct b53_vlan *vl;
1023 u16 vid;
1024 u16 pvid;
1025
1026 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1027
1028 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1029 vl = &dev->vlans[vid];
1030
1031 b53_get_vlan_entry(dev, vid, vl);
1032
1033 vl->members &= ~BIT(port);
Florian Fainellia2482d22016-06-09 18:23:57 -07001034
1035 if (pvid == vid) {
1036 if (is5325(dev) || is5365(dev))
1037 pvid = 1;
1038 else
1039 pvid = 0;
1040 }
1041
Florian Fainellie47112d2016-11-15 15:58:15 -08001042 if (untagged)
Florian Fainellia2482d22016-06-09 18:23:57 -07001043 vl->untag &= ~(BIT(port));
Florian Fainellia2482d22016-06-09 18:23:57 -07001044
1045 b53_set_vlan_entry(dev, vid, vl);
1046 b53_fast_age_vlan(dev, vid);
1047 }
1048
1049 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid);
Florian Fainellia2482d22016-06-09 18:23:57 -07001050 b53_fast_age_vlan(dev, pvid);
1051
1052 return 0;
1053}
Florian Fainelli31174552017-01-08 14:52:05 -08001054EXPORT_SYMBOL(b53_vlan_del);
Florian Fainellia2482d22016-06-09 18:23:57 -07001055
Florian Fainelli31174552017-01-08 14:52:05 -08001056int b53_vlan_dump(struct dsa_switch *ds, int port,
1057 struct switchdev_obj_port_vlan *vlan,
Vivien Didelot438ff532017-05-17 15:46:05 -04001058 switchdev_obj_dump_cb_t *cb)
Florian Fainellia2482d22016-06-09 18:23:57 -07001059{
Vivien Didelot04bed142016-08-31 18:06:13 -04001060 struct b53_device *dev = ds->priv;
Florian Fainellia2482d22016-06-09 18:23:57 -07001061 u16 vid, vid_start = 0, pvid;
1062 struct b53_vlan *vl;
1063 int err = 0;
1064
1065 if (is5325(dev) || is5365(dev))
1066 vid_start = 1;
1067
1068 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1069
1070 /* Use our software cache for dumps, since we do not have any HW
1071 * operation returning only the used/valid VLANs
1072 */
1073 for (vid = vid_start; vid < dev->num_vlans; vid++) {
1074 vl = &dev->vlans[vid];
1075
1076 if (!vl->valid)
1077 continue;
1078
1079 if (!(vl->members & BIT(port)))
1080 continue;
1081
1082 vlan->vid_begin = vlan->vid_end = vid;
1083 vlan->flags = 0;
1084
1085 if (vl->untag & BIT(port))
1086 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1087 if (pvid == vid)
1088 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1089
1090 err = cb(&vlan->obj);
1091 if (err)
1092 break;
1093 }
1094
1095 return err;
1096}
Florian Fainelli31174552017-01-08 14:52:05 -08001097EXPORT_SYMBOL(b53_vlan_dump);
Florian Fainellia2482d22016-06-09 18:23:57 -07001098
Florian Fainelli1da6df82016-06-09 18:23:55 -07001099/* Address Resolution Logic routines */
1100static int b53_arl_op_wait(struct b53_device *dev)
1101{
1102 unsigned int timeout = 10;
1103 u8 reg;
1104
1105 do {
1106 b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
1107 if (!(reg & ARLTBL_START_DONE))
1108 return 0;
1109
1110 usleep_range(1000, 2000);
1111 } while (timeout--);
1112
1113 dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg);
1114
1115 return -ETIMEDOUT;
1116}
1117
1118static int b53_arl_rw_op(struct b53_device *dev, unsigned int op)
1119{
1120 u8 reg;
1121
1122 if (op > ARLTBL_RW)
1123 return -EINVAL;
1124
1125 b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
1126 reg |= ARLTBL_START_DONE;
1127 if (op)
1128 reg |= ARLTBL_RW;
1129 else
1130 reg &= ~ARLTBL_RW;
1131 b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg);
1132
1133 return b53_arl_op_wait(dev);
1134}
1135
1136static int b53_arl_read(struct b53_device *dev, u64 mac,
1137 u16 vid, struct b53_arl_entry *ent, u8 *idx,
1138 bool is_valid)
1139{
1140 unsigned int i;
1141 int ret;
1142
1143 ret = b53_arl_op_wait(dev);
1144 if (ret)
1145 return ret;
1146
1147 /* Read the bins */
1148 for (i = 0; i < dev->num_arl_entries; i++) {
1149 u64 mac_vid;
1150 u32 fwd_entry;
1151
1152 b53_read64(dev, B53_ARLIO_PAGE,
1153 B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid);
1154 b53_read32(dev, B53_ARLIO_PAGE,
1155 B53_ARLTBL_DATA_ENTRY(i), &fwd_entry);
1156 b53_arl_to_entry(ent, mac_vid, fwd_entry);
1157
1158 if (!(fwd_entry & ARLTBL_VALID))
1159 continue;
1160 if ((mac_vid & ARLTBL_MAC_MASK) != mac)
1161 continue;
1162 *idx = i;
1163 }
1164
1165 return -ENOENT;
1166}
1167
1168static int b53_arl_op(struct b53_device *dev, int op, int port,
1169 const unsigned char *addr, u16 vid, bool is_valid)
1170{
1171 struct b53_arl_entry ent;
1172 u32 fwd_entry;
1173 u64 mac, mac_vid = 0;
1174 u8 idx = 0;
1175 int ret;
1176
1177 /* Convert the array into a 64-bit MAC */
Florian Fainelli4b92ea82017-01-05 11:08:58 -08001178 mac = ether_addr_to_u64(addr);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001179
1180 /* Perform a read for the given MAC and VID */
1181 b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac);
1182 b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid);
1183
1184 /* Issue a read operation for this MAC */
1185 ret = b53_arl_rw_op(dev, 1);
1186 if (ret)
1187 return ret;
1188
1189 ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid);
1190 /* If this is a read, just finish now */
1191 if (op)
1192 return ret;
1193
1194 /* We could not find a matching MAC, so reset to a new entry */
1195 if (ret) {
1196 fwd_entry = 0;
1197 idx = 1;
1198 }
1199
1200 memset(&ent, 0, sizeof(ent));
1201 ent.port = port;
1202 ent.is_valid = is_valid;
1203 ent.vid = vid;
1204 ent.is_static = true;
1205 memcpy(ent.mac, addr, ETH_ALEN);
1206 b53_arl_from_entry(&mac_vid, &fwd_entry, &ent);
1207
1208 b53_write64(dev, B53_ARLIO_PAGE,
1209 B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid);
1210 b53_write32(dev, B53_ARLIO_PAGE,
1211 B53_ARLTBL_DATA_ENTRY(idx), fwd_entry);
1212
1213 return b53_arl_rw_op(dev, 0);
1214}
1215
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001216int b53_fdb_add(struct dsa_switch *ds, int port,
1217 const unsigned char *addr, u16 vid)
Florian Fainelli1da6df82016-06-09 18:23:55 -07001218{
Vivien Didelot04bed142016-08-31 18:06:13 -04001219 struct b53_device *priv = ds->priv;
Florian Fainelli1da6df82016-06-09 18:23:55 -07001220
1221 /* 5325 and 5365 require some more massaging, but could
1222 * be supported eventually
1223 */
1224 if (is5325(priv) || is5365(priv))
1225 return -EOPNOTSUPP;
1226
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001227 return b53_arl_op(priv, 0, port, addr, vid, true);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001228}
Florian Fainelli31174552017-01-08 14:52:05 -08001229EXPORT_SYMBOL(b53_fdb_add);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001230
Florian Fainelli31174552017-01-08 14:52:05 -08001231int b53_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001232 const unsigned char *addr, u16 vid)
Florian Fainelli1da6df82016-06-09 18:23:55 -07001233{
Vivien Didelot04bed142016-08-31 18:06:13 -04001234 struct b53_device *priv = ds->priv;
Florian Fainelli1da6df82016-06-09 18:23:55 -07001235
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001236 return b53_arl_op(priv, 0, port, addr, vid, false);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001237}
Florian Fainelli31174552017-01-08 14:52:05 -08001238EXPORT_SYMBOL(b53_fdb_del);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001239
1240static int b53_arl_search_wait(struct b53_device *dev)
1241{
1242 unsigned int timeout = 1000;
1243 u8 reg;
1244
1245 do {
1246 b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, &reg);
1247 if (!(reg & ARL_SRCH_STDN))
1248 return 0;
1249
1250 if (reg & ARL_SRCH_VLID)
1251 return 0;
1252
1253 usleep_range(1000, 2000);
1254 } while (timeout--);
1255
1256 return -ETIMEDOUT;
1257}
1258
1259static void b53_arl_search_rd(struct b53_device *dev, u8 idx,
1260 struct b53_arl_entry *ent)
1261{
1262 u64 mac_vid;
1263 u32 fwd_entry;
1264
1265 b53_read64(dev, B53_ARLIO_PAGE,
1266 B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid);
1267 b53_read32(dev, B53_ARLIO_PAGE,
1268 B53_ARL_SRCH_RSTL(idx), &fwd_entry);
1269 b53_arl_to_entry(ent, mac_vid, fwd_entry);
1270}
1271
Vivien Didelote6cbef02017-05-26 18:07:37 -04001272static int b53_fdb_copy(int port, const struct b53_arl_entry *ent,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001273 struct switchdev_obj_port_fdb *fdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04001274 switchdev_obj_dump_cb_t *cb)
Florian Fainelli1da6df82016-06-09 18:23:55 -07001275{
1276 if (!ent->is_valid)
1277 return 0;
1278
1279 if (port != ent->port)
1280 return 0;
1281
1282 ether_addr_copy(fdb->addr, ent->mac);
1283 fdb->vid = ent->vid;
1284 fdb->ndm_state = ent->is_static ? NUD_NOARP : NUD_REACHABLE;
1285
1286 return cb(&fdb->obj);
1287}
1288
Florian Fainelli31174552017-01-08 14:52:05 -08001289int b53_fdb_dump(struct dsa_switch *ds, int port,
1290 struct switchdev_obj_port_fdb *fdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04001291 switchdev_obj_dump_cb_t *cb)
Florian Fainelli1da6df82016-06-09 18:23:55 -07001292{
Vivien Didelot04bed142016-08-31 18:06:13 -04001293 struct b53_device *priv = ds->priv;
Florian Fainelli1da6df82016-06-09 18:23:55 -07001294 struct b53_arl_entry results[2];
1295 unsigned int count = 0;
1296 int ret;
1297 u8 reg;
1298
1299 /* Start search operation */
1300 reg = ARL_SRCH_STDN;
1301 b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg);
1302
1303 do {
1304 ret = b53_arl_search_wait(priv);
1305 if (ret)
1306 return ret;
1307
1308 b53_arl_search_rd(priv, 0, &results[0]);
Vivien Didelote6cbef02017-05-26 18:07:37 -04001309 ret = b53_fdb_copy(port, &results[0], fdb, cb);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001310 if (ret)
1311 return ret;
1312
1313 if (priv->num_arl_entries > 2) {
1314 b53_arl_search_rd(priv, 1, &results[1]);
Vivien Didelote6cbef02017-05-26 18:07:37 -04001315 ret = b53_fdb_copy(port, &results[1], fdb, cb);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001316 if (ret)
1317 return ret;
1318
1319 if (!results[0].is_valid && !results[1].is_valid)
1320 break;
1321 }
1322
1323 } while (count++ < 1024);
1324
1325 return 0;
1326}
Florian Fainelli31174552017-01-08 14:52:05 -08001327EXPORT_SYMBOL(b53_fdb_dump);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001328
Vivien Didelotddd3a0c2017-01-27 15:29:44 -05001329int b53_br_join(struct dsa_switch *ds, int port, struct net_device *br)
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001330{
Vivien Didelot04bed142016-08-31 18:06:13 -04001331 struct b53_device *dev = ds->priv;
Vivien Didelot8b0d3ea2017-05-16 14:10:33 -04001332 s8 cpu_port = ds->dst->cpu_dp->index;
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001333 u16 pvlan, reg;
1334 unsigned int i;
1335
Florian Fainelli48aea33a2016-08-26 12:18:32 -07001336 /* Make this port leave the all VLANs join since we will have proper
1337 * VLAN entries from now on
1338 */
1339 if (is58xx(dev)) {
1340 b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
1341 reg &= ~BIT(port);
1342 if ((reg & BIT(cpu_port)) == BIT(cpu_port))
1343 reg &= ~BIT(cpu_port);
1344 b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
1345 }
1346
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001347 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1348
1349 b53_for_each_port(dev, i) {
Vivien Didelotddd3a0c2017-01-27 15:29:44 -05001350 if (ds->ports[i].bridge_dev != br)
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001351 continue;
1352
1353 /* Add this local port to the remote port VLAN control
1354 * membership and update the remote port bitmask
1355 */
1356 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1357 reg |= BIT(port);
1358 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1359 dev->ports[i].vlan_ctl_mask = reg;
1360
1361 pvlan |= BIT(i);
1362 }
1363
1364 /* Configure the local port VLAN control membership to include
1365 * remote ports and update the local port bitmask
1366 */
1367 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1368 dev->ports[port].vlan_ctl_mask = pvlan;
1369
1370 return 0;
1371}
Florian Fainelli31174552017-01-08 14:52:05 -08001372EXPORT_SYMBOL(b53_br_join);
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001373
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001374void b53_br_leave(struct dsa_switch *ds, int port, struct net_device *br)
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001375{
Vivien Didelot04bed142016-08-31 18:06:13 -04001376 struct b53_device *dev = ds->priv;
Florian Fainellia2482d22016-06-09 18:23:57 -07001377 struct b53_vlan *vl = &dev->vlans[0];
Vivien Didelot8b0d3ea2017-05-16 14:10:33 -04001378 s8 cpu_port = ds->dst->cpu_dp->index;
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001379 unsigned int i;
Florian Fainellia2482d22016-06-09 18:23:57 -07001380 u16 pvlan, reg, pvid;
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001381
1382 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1383
1384 b53_for_each_port(dev, i) {
1385 /* Don't touch the remaining ports */
Vivien Didelotddd3a0c2017-01-27 15:29:44 -05001386 if (ds->ports[i].bridge_dev != br)
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001387 continue;
1388
1389 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1390 reg &= ~BIT(port);
1391 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1392 dev->ports[port].vlan_ctl_mask = reg;
1393
1394 /* Prevent self removal to preserve isolation */
1395 if (port != i)
1396 pvlan &= ~BIT(i);
1397 }
1398
1399 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1400 dev->ports[port].vlan_ctl_mask = pvlan;
Florian Fainellia2482d22016-06-09 18:23:57 -07001401
1402 if (is5325(dev) || is5365(dev))
1403 pvid = 1;
1404 else
1405 pvid = 0;
1406
Florian Fainelli48aea33a2016-08-26 12:18:32 -07001407 /* Make this port join all VLANs without VLAN entries */
1408 if (is58xx(dev)) {
1409 b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
1410 reg |= BIT(port);
1411 if (!(reg & BIT(cpu_port)))
1412 reg |= BIT(cpu_port);
1413 b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
1414 } else {
1415 b53_get_vlan_entry(dev, pvid, vl);
1416 vl->members |= BIT(port) | BIT(dev->cpu_port);
1417 vl->untag |= BIT(port) | BIT(dev->cpu_port);
1418 b53_set_vlan_entry(dev, pvid, vl);
1419 }
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001420}
Florian Fainelli31174552017-01-08 14:52:05 -08001421EXPORT_SYMBOL(b53_br_leave);
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001422
Florian Fainelli31174552017-01-08 14:52:05 -08001423void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state)
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001424{
Vivien Didelot04bed142016-08-31 18:06:13 -04001425 struct b53_device *dev = ds->priv;
Vivien Didelot597698f2016-09-22 16:49:23 -04001426 u8 hw_state;
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001427 u8 reg;
1428
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001429 switch (state) {
1430 case BR_STATE_DISABLED:
1431 hw_state = PORT_CTRL_DIS_STATE;
1432 break;
1433 case BR_STATE_LISTENING:
1434 hw_state = PORT_CTRL_LISTEN_STATE;
1435 break;
1436 case BR_STATE_LEARNING:
1437 hw_state = PORT_CTRL_LEARN_STATE;
1438 break;
1439 case BR_STATE_FORWARDING:
1440 hw_state = PORT_CTRL_FWD_STATE;
1441 break;
1442 case BR_STATE_BLOCKING:
1443 hw_state = PORT_CTRL_BLOCK_STATE;
1444 break;
1445 default:
1446 dev_err(ds->dev, "invalid STP state: %d\n", state);
1447 return;
1448 }
1449
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001450 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
1451 reg &= ~PORT_CTRL_STP_STATE_MASK;
1452 reg |= hw_state;
1453 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
1454}
Florian Fainelli31174552017-01-08 14:52:05 -08001455EXPORT_SYMBOL(b53_br_set_stp_state);
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001456
Florian Fainelli31174552017-01-08 14:52:05 -08001457void b53_br_fast_age(struct dsa_switch *ds, int port)
Vivien Didelot597698f2016-09-22 16:49:23 -04001458{
1459 struct b53_device *dev = ds->priv;
1460
1461 if (b53_fast_age_port(dev, port))
1462 dev_err(ds->dev, "fast ageing failed\n");
1463}
Florian Fainelli31174552017-01-08 14:52:05 -08001464EXPORT_SYMBOL(b53_br_fast_age);
Vivien Didelot597698f2016-09-22 16:49:23 -04001465
Andrew Lunn7b314362016-08-22 16:01:01 +02001466static enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds)
1467{
1468 return DSA_TAG_PROTO_NONE;
1469}
1470
Florian Fainellied3af5f2017-01-30 12:41:42 -08001471int b53_mirror_add(struct dsa_switch *ds, int port,
1472 struct dsa_mall_mirror_tc_entry *mirror, bool ingress)
1473{
1474 struct b53_device *dev = ds->priv;
1475 u16 reg, loc;
1476
1477 if (ingress)
1478 loc = B53_IG_MIR_CTL;
1479 else
1480 loc = B53_EG_MIR_CTL;
1481
1482 b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1483 reg &= ~MIRROR_MASK;
1484 reg |= BIT(port);
1485 b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1486
1487 b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1488 reg &= ~CAP_PORT_MASK;
1489 reg |= mirror->to_local_port;
1490 reg |= MIRROR_EN;
1491 b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1492
1493 return 0;
1494}
1495EXPORT_SYMBOL(b53_mirror_add);
1496
1497void b53_mirror_del(struct dsa_switch *ds, int port,
1498 struct dsa_mall_mirror_tc_entry *mirror)
1499{
1500 struct b53_device *dev = ds->priv;
1501 bool loc_disable = false, other_loc_disable = false;
1502 u16 reg, loc;
1503
1504 if (mirror->ingress)
1505 loc = B53_IG_MIR_CTL;
1506 else
1507 loc = B53_EG_MIR_CTL;
1508
1509 /* Update the desired ingress/egress register */
1510 b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1511 reg &= ~BIT(port);
1512 if (!(reg & MIRROR_MASK))
1513 loc_disable = true;
1514 b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1515
1516 /* Now look at the other one to know if we can disable mirroring
1517 * entirely
1518 */
1519 if (mirror->ingress)
1520 b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, &reg);
1521 else
1522 b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, &reg);
1523 if (!(reg & MIRROR_MASK))
1524 other_loc_disable = true;
1525
1526 b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1527 /* Both no longer have ports, let's disable mirroring */
1528 if (loc_disable && other_loc_disable) {
1529 reg &= ~MIRROR_EN;
1530 reg &= ~mirror->to_local_port;
1531 }
1532 b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1533}
1534EXPORT_SYMBOL(b53_mirror_del);
1535
Florian Fainellia82f67a2017-01-08 14:52:08 -08001536static const struct dsa_switch_ops b53_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02001537 .get_tag_protocol = b53_get_tag_protocol,
Florian Fainelli967dd822016-06-09 18:23:53 -07001538 .setup = b53_setup,
Florian Fainelli967dd822016-06-09 18:23:53 -07001539 .get_strings = b53_get_strings,
1540 .get_ethtool_stats = b53_get_ethtool_stats,
1541 .get_sset_count = b53_get_sset_count,
1542 .phy_read = b53_phy_read16,
1543 .phy_write = b53_phy_write16,
1544 .adjust_link = b53_adjust_link,
1545 .port_enable = b53_enable_port,
1546 .port_disable = b53_disable_port,
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001547 .port_bridge_join = b53_br_join,
1548 .port_bridge_leave = b53_br_leave,
1549 .port_stp_state_set = b53_br_set_stp_state,
Vivien Didelot597698f2016-09-22 16:49:23 -04001550 .port_fast_age = b53_br_fast_age,
Florian Fainellia2482d22016-06-09 18:23:57 -07001551 .port_vlan_filtering = b53_vlan_filtering,
1552 .port_vlan_prepare = b53_vlan_prepare,
1553 .port_vlan_add = b53_vlan_add,
1554 .port_vlan_del = b53_vlan_del,
1555 .port_vlan_dump = b53_vlan_dump,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001556 .port_fdb_dump = b53_fdb_dump,
1557 .port_fdb_add = b53_fdb_add,
1558 .port_fdb_del = b53_fdb_del,
Florian Fainellied3af5f2017-01-30 12:41:42 -08001559 .port_mirror_add = b53_mirror_add,
1560 .port_mirror_del = b53_mirror_del,
Florian Fainelli967dd822016-06-09 18:23:53 -07001561};
1562
1563struct b53_chip_data {
1564 u32 chip_id;
1565 const char *dev_name;
1566 u16 vlans;
1567 u16 enabled_ports;
1568 u8 cpu_port;
1569 u8 vta_regs[3];
Florian Fainelli1da6df82016-06-09 18:23:55 -07001570 u8 arl_entries;
Florian Fainelli967dd822016-06-09 18:23:53 -07001571 u8 duplex_reg;
1572 u8 jumbo_pm_reg;
1573 u8 jumbo_size_reg;
1574};
1575
1576#define B53_VTA_REGS \
1577 { B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY }
1578#define B53_VTA_REGS_9798 \
1579 { B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 }
1580#define B53_VTA_REGS_63XX \
1581 { B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX }
1582
1583static const struct b53_chip_data b53_switch_chips[] = {
1584 {
1585 .chip_id = BCM5325_DEVICE_ID,
1586 .dev_name = "BCM5325",
1587 .vlans = 16,
1588 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001589 .arl_entries = 2,
Florian Fainelli967dd822016-06-09 18:23:53 -07001590 .cpu_port = B53_CPU_PORT_25,
1591 .duplex_reg = B53_DUPLEX_STAT_FE,
1592 },
1593 {
1594 .chip_id = BCM5365_DEVICE_ID,
1595 .dev_name = "BCM5365",
1596 .vlans = 256,
1597 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001598 .arl_entries = 2,
Florian Fainelli967dd822016-06-09 18:23:53 -07001599 .cpu_port = B53_CPU_PORT_25,
1600 .duplex_reg = B53_DUPLEX_STAT_FE,
1601 },
1602 {
1603 .chip_id = BCM5395_DEVICE_ID,
1604 .dev_name = "BCM5395",
1605 .vlans = 4096,
1606 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001607 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001608 .cpu_port = B53_CPU_PORT,
1609 .vta_regs = B53_VTA_REGS,
1610 .duplex_reg = B53_DUPLEX_STAT_GE,
1611 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1612 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1613 },
1614 {
1615 .chip_id = BCM5397_DEVICE_ID,
1616 .dev_name = "BCM5397",
1617 .vlans = 4096,
1618 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001619 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001620 .cpu_port = B53_CPU_PORT,
1621 .vta_regs = B53_VTA_REGS_9798,
1622 .duplex_reg = B53_DUPLEX_STAT_GE,
1623 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1624 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1625 },
1626 {
1627 .chip_id = BCM5398_DEVICE_ID,
1628 .dev_name = "BCM5398",
1629 .vlans = 4096,
1630 .enabled_ports = 0x7f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001631 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001632 .cpu_port = B53_CPU_PORT,
1633 .vta_regs = B53_VTA_REGS_9798,
1634 .duplex_reg = B53_DUPLEX_STAT_GE,
1635 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1636 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1637 },
1638 {
1639 .chip_id = BCM53115_DEVICE_ID,
1640 .dev_name = "BCM53115",
1641 .vlans = 4096,
1642 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001643 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001644 .vta_regs = B53_VTA_REGS,
1645 .cpu_port = B53_CPU_PORT,
1646 .duplex_reg = B53_DUPLEX_STAT_GE,
1647 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1648 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1649 },
1650 {
1651 .chip_id = BCM53125_DEVICE_ID,
1652 .dev_name = "BCM53125",
1653 .vlans = 4096,
1654 .enabled_ports = 0xff,
Florian Fainellibe35e8c2017-07-20 12:25:22 -07001655 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001656 .cpu_port = B53_CPU_PORT,
1657 .vta_regs = B53_VTA_REGS,
1658 .duplex_reg = B53_DUPLEX_STAT_GE,
1659 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1660 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1661 },
1662 {
1663 .chip_id = BCM53128_DEVICE_ID,
1664 .dev_name = "BCM53128",
1665 .vlans = 4096,
1666 .enabled_ports = 0x1ff,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001667 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001668 .cpu_port = B53_CPU_PORT,
1669 .vta_regs = B53_VTA_REGS,
1670 .duplex_reg = B53_DUPLEX_STAT_GE,
1671 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1672 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1673 },
1674 {
1675 .chip_id = BCM63XX_DEVICE_ID,
1676 .dev_name = "BCM63xx",
1677 .vlans = 4096,
1678 .enabled_ports = 0, /* pdata must provide them */
Florian Fainelli1da6df82016-06-09 18:23:55 -07001679 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001680 .cpu_port = B53_CPU_PORT,
1681 .vta_regs = B53_VTA_REGS_63XX,
1682 .duplex_reg = B53_DUPLEX_STAT_63XX,
1683 .jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX,
1684 .jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX,
1685 },
1686 {
1687 .chip_id = BCM53010_DEVICE_ID,
1688 .dev_name = "BCM53010",
1689 .vlans = 4096,
1690 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001691 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001692 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1693 .vta_regs = B53_VTA_REGS,
1694 .duplex_reg = B53_DUPLEX_STAT_GE,
1695 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1696 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1697 },
1698 {
1699 .chip_id = BCM53011_DEVICE_ID,
1700 .dev_name = "BCM53011",
1701 .vlans = 4096,
1702 .enabled_ports = 0x1bf,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001703 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001704 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1705 .vta_regs = B53_VTA_REGS,
1706 .duplex_reg = B53_DUPLEX_STAT_GE,
1707 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1708 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1709 },
1710 {
1711 .chip_id = BCM53012_DEVICE_ID,
1712 .dev_name = "BCM53012",
1713 .vlans = 4096,
1714 .enabled_ports = 0x1bf,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001715 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001716 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1717 .vta_regs = B53_VTA_REGS,
1718 .duplex_reg = B53_DUPLEX_STAT_GE,
1719 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1720 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1721 },
1722 {
1723 .chip_id = BCM53018_DEVICE_ID,
1724 .dev_name = "BCM53018",
1725 .vlans = 4096,
1726 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001727 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001728 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1729 .vta_regs = B53_VTA_REGS,
1730 .duplex_reg = B53_DUPLEX_STAT_GE,
1731 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1732 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1733 },
1734 {
1735 .chip_id = BCM53019_DEVICE_ID,
1736 .dev_name = "BCM53019",
1737 .vlans = 4096,
1738 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001739 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001740 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1741 .vta_regs = B53_VTA_REGS,
1742 .duplex_reg = B53_DUPLEX_STAT_GE,
1743 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1744 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1745 },
Florian Fainelli991a36b2016-07-08 11:39:13 -07001746 {
1747 .chip_id = BCM58XX_DEVICE_ID,
1748 .dev_name = "BCM585xx/586xx/88312",
1749 .vlans = 4096,
1750 .enabled_ports = 0x1ff,
1751 .arl_entries = 4,
Florian Fainellibfcda652017-04-24 14:27:23 -07001752 .cpu_port = B53_CPU_PORT,
Florian Fainelli991a36b2016-07-08 11:39:13 -07001753 .vta_regs = B53_VTA_REGS,
1754 .duplex_reg = B53_DUPLEX_STAT_GE,
1755 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1756 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1757 },
Florian Fainelli130401d2016-08-26 12:18:30 -07001758 {
1759 .chip_id = BCM7445_DEVICE_ID,
1760 .dev_name = "BCM7445",
1761 .vlans = 4096,
1762 .enabled_ports = 0x1ff,
1763 .arl_entries = 4,
1764 .cpu_port = B53_CPU_PORT,
1765 .vta_regs = B53_VTA_REGS,
1766 .duplex_reg = B53_DUPLEX_STAT_GE,
1767 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1768 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1769 },
Florian Fainelli0fe99332017-01-20 12:36:30 -08001770 {
1771 .chip_id = BCM7278_DEVICE_ID,
1772 .dev_name = "BCM7278",
1773 .vlans = 4096,
1774 .enabled_ports = 0x1ff,
1775 .arl_entries= 4,
1776 .cpu_port = B53_CPU_PORT,
1777 .vta_regs = B53_VTA_REGS,
1778 .duplex_reg = B53_DUPLEX_STAT_GE,
1779 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1780 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1781 },
Florian Fainelli967dd822016-06-09 18:23:53 -07001782};
1783
1784static int b53_switch_init(struct b53_device *dev)
1785{
Florian Fainelli967dd822016-06-09 18:23:53 -07001786 unsigned int i;
1787 int ret;
1788
1789 for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) {
1790 const struct b53_chip_data *chip = &b53_switch_chips[i];
1791
1792 if (chip->chip_id == dev->chip_id) {
1793 if (!dev->enabled_ports)
1794 dev->enabled_ports = chip->enabled_ports;
1795 dev->name = chip->dev_name;
1796 dev->duplex_reg = chip->duplex_reg;
1797 dev->vta_regs[0] = chip->vta_regs[0];
1798 dev->vta_regs[1] = chip->vta_regs[1];
1799 dev->vta_regs[2] = chip->vta_regs[2];
1800 dev->jumbo_pm_reg = chip->jumbo_pm_reg;
Florian Fainelli967dd822016-06-09 18:23:53 -07001801 dev->cpu_port = chip->cpu_port;
1802 dev->num_vlans = chip->vlans;
Florian Fainelli1da6df82016-06-09 18:23:55 -07001803 dev->num_arl_entries = chip->arl_entries;
Florian Fainelli967dd822016-06-09 18:23:53 -07001804 break;
1805 }
1806 }
1807
1808 /* check which BCM5325x version we have */
1809 if (is5325(dev)) {
1810 u8 vc4;
1811
1812 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
1813
1814 /* check reserved bits */
1815 switch (vc4 & 3) {
1816 case 1:
1817 /* BCM5325E */
1818 break;
1819 case 3:
1820 /* BCM5325F - do not use port 4 */
1821 dev->enabled_ports &= ~BIT(4);
1822 break;
1823 default:
1824/* On the BCM47XX SoCs this is the supported internal switch.*/
1825#ifndef CONFIG_BCM47XX
1826 /* BCM5325M */
1827 return -EINVAL;
1828#else
1829 break;
1830#endif
1831 }
1832 } else if (dev->chip_id == BCM53115_DEVICE_ID) {
1833 u64 strap_value;
1834
1835 b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value);
1836 /* use second IMP port if GMII is enabled */
1837 if (strap_value & SV_GMII_CTRL_115)
1838 dev->cpu_port = 5;
1839 }
1840
1841 /* cpu port is always last */
1842 dev->num_ports = dev->cpu_port + 1;
1843 dev->enabled_ports |= BIT(dev->cpu_port);
1844
1845 dev->ports = devm_kzalloc(dev->dev,
1846 sizeof(struct b53_port) * dev->num_ports,
1847 GFP_KERNEL);
1848 if (!dev->ports)
1849 return -ENOMEM;
1850
Florian Fainellia2482d22016-06-09 18:23:57 -07001851 dev->vlans = devm_kzalloc(dev->dev,
1852 sizeof(struct b53_vlan) * dev->num_vlans,
1853 GFP_KERNEL);
1854 if (!dev->vlans)
1855 return -ENOMEM;
1856
Florian Fainelli967dd822016-06-09 18:23:53 -07001857 dev->reset_gpio = b53_switch_get_reset_gpio(dev);
1858 if (dev->reset_gpio >= 0) {
1859 ret = devm_gpio_request_one(dev->dev, dev->reset_gpio,
1860 GPIOF_OUT_INIT_HIGH, "robo_reset");
1861 if (ret)
1862 return ret;
1863 }
1864
1865 return 0;
1866}
1867
Julia Lawall0dff88d2016-08-09 19:09:45 +02001868struct b53_device *b53_switch_alloc(struct device *base,
1869 const struct b53_io_ops *ops,
Florian Fainelli967dd822016-06-09 18:23:53 -07001870 void *priv)
1871{
1872 struct dsa_switch *ds;
1873 struct b53_device *dev;
1874
Vivien Didelota0c02162017-01-27 15:29:36 -05001875 ds = dsa_switch_alloc(base, DSA_MAX_PORTS);
Florian Fainelli967dd822016-06-09 18:23:53 -07001876 if (!ds)
1877 return NULL;
1878
Vivien Didelota0c02162017-01-27 15:29:36 -05001879 dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL);
1880 if (!dev)
1881 return NULL;
Florian Fainelli967dd822016-06-09 18:23:53 -07001882
1883 ds->priv = dev;
Florian Fainelli967dd822016-06-09 18:23:53 -07001884 dev->dev = base;
1885
1886 dev->ds = ds;
1887 dev->priv = priv;
1888 dev->ops = ops;
Florian Fainelli485ebd62016-08-26 12:18:29 -07001889 ds->ops = &b53_switch_ops;
Florian Fainelli967dd822016-06-09 18:23:53 -07001890 mutex_init(&dev->reg_mutex);
1891 mutex_init(&dev->stats_mutex);
1892
1893 return dev;
1894}
1895EXPORT_SYMBOL(b53_switch_alloc);
1896
1897int b53_switch_detect(struct b53_device *dev)
1898{
1899 u32 id32;
1900 u16 tmp;
1901 u8 id8;
1902 int ret;
1903
1904 ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8);
1905 if (ret)
1906 return ret;
1907
1908 switch (id8) {
1909 case 0:
1910 /* BCM5325 and BCM5365 do not have this register so reads
1911 * return 0. But the read operation did succeed, so assume this
1912 * is one of them.
1913 *
1914 * Next check if we can write to the 5325's VTA register; for
1915 * 5365 it is read only.
1916 */
1917 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf);
1918 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp);
1919
1920 if (tmp == 0xf)
1921 dev->chip_id = BCM5325_DEVICE_ID;
1922 else
1923 dev->chip_id = BCM5365_DEVICE_ID;
1924 break;
1925 case BCM5395_DEVICE_ID:
1926 case BCM5397_DEVICE_ID:
1927 case BCM5398_DEVICE_ID:
1928 dev->chip_id = id8;
1929 break;
1930 default:
1931 ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32);
1932 if (ret)
1933 return ret;
1934
1935 switch (id32) {
1936 case BCM53115_DEVICE_ID:
1937 case BCM53125_DEVICE_ID:
1938 case BCM53128_DEVICE_ID:
1939 case BCM53010_DEVICE_ID:
1940 case BCM53011_DEVICE_ID:
1941 case BCM53012_DEVICE_ID:
1942 case BCM53018_DEVICE_ID:
1943 case BCM53019_DEVICE_ID:
1944 dev->chip_id = id32;
1945 break;
1946 default:
1947 pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n",
1948 id8, id32);
1949 return -ENODEV;
1950 }
1951 }
1952
1953 if (dev->chip_id == BCM5325_DEVICE_ID)
1954 return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25,
1955 &dev->core_rev);
1956 else
1957 return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID,
1958 &dev->core_rev);
1959}
1960EXPORT_SYMBOL(b53_switch_detect);
1961
1962int b53_switch_register(struct b53_device *dev)
1963{
1964 int ret;
1965
1966 if (dev->pdata) {
1967 dev->chip_id = dev->pdata->chip_id;
1968 dev->enabled_ports = dev->pdata->enabled_ports;
1969 }
1970
1971 if (!dev->chip_id && b53_switch_detect(dev))
1972 return -EINVAL;
1973
1974 ret = b53_switch_init(dev);
1975 if (ret)
1976 return ret;
1977
1978 pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev);
1979
Vivien Didelot23c9ee42017-05-26 18:12:51 -04001980 return dsa_register_switch(dev->ds);
Florian Fainelli967dd822016-06-09 18:23:53 -07001981}
1982EXPORT_SYMBOL(b53_switch_register);
1983
1984MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>");
1985MODULE_DESCRIPTION("B53 switch library");
1986MODULE_LICENSE("Dual BSD/GPL");