blob: 177ee69ca9b1256715ecfafb2c0e63ce1cdd622d [file] [log] [blame]
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +00001/*
2 * Copyright © 2014-2017 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "intel_guc.h"
Sagar Arun Kamblea2695742017-11-16 19:02:41 +053026#include "intel_guc_submission.h"
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +000027#include "i915_drv.h"
28
29static void gen8_guc_raise_irq(struct intel_guc *guc)
30{
31 struct drm_i915_private *dev_priv = guc_to_i915(guc);
32
33 I915_WRITE(GUC_SEND_INTERRUPT, GUC_SEND_TRIGGER);
34}
35
36static inline i915_reg_t guc_send_reg(struct intel_guc *guc, u32 i)
37{
38 GEM_BUG_ON(!guc->send_regs.base);
39 GEM_BUG_ON(!guc->send_regs.count);
40 GEM_BUG_ON(i >= guc->send_regs.count);
41
42 return _MMIO(guc->send_regs.base + 4 * i);
43}
44
45void intel_guc_init_send_regs(struct intel_guc *guc)
46{
47 struct drm_i915_private *dev_priv = guc_to_i915(guc);
48 enum forcewake_domains fw_domains = 0;
49 unsigned int i;
50
51 guc->send_regs.base = i915_mmio_reg_offset(SOFT_SCRATCH(0));
52 guc->send_regs.count = SOFT_SCRATCH_COUNT - 1;
53
54 for (i = 0; i < guc->send_regs.count; i++) {
55 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
56 guc_send_reg(guc, i),
57 FW_REG_READ | FW_REG_WRITE);
58 }
59 guc->send_regs.fw_domains = fw_domains;
60}
61
62void intel_guc_init_early(struct intel_guc *guc)
63{
Michal Wajdeczko0dd940c2017-12-06 13:53:11 +000064 intel_guc_fw_init_early(guc);
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +000065 intel_guc_ct_init_early(&guc->ct);
66
67 mutex_init(&guc->send_mutex);
68 guc->send = intel_guc_send_nop;
69 guc->notify = gen8_guc_raise_irq;
70}
71
Michal Wajdeczkofdc6d732017-10-16 14:47:12 +000072static u32 get_gt_type(struct drm_i915_private *dev_priv)
Michal Wajdeczko5d53be42017-10-16 14:47:11 +000073{
74 /* XXX: GT type based on PCI device ID? field seems unused by fw */
75 return 0;
76}
77
78static u32 get_core_family(struct drm_i915_private *dev_priv)
79{
80 u32 gen = INTEL_GEN(dev_priv);
81
82 switch (gen) {
83 case 9:
84 return GUC_CORE_FAMILY_GEN9;
85
86 default:
87 MISSING_CASE(gen);
88 return GUC_CORE_FAMILY_UNKNOWN;
89 }
90}
91
92/*
93 * Initialise the GuC parameter block before starting the firmware
94 * transfer. These parameters are read by the firmware on startup
95 * and cannot be changed thereafter.
96 */
97void intel_guc_init_params(struct intel_guc *guc)
98{
99 struct drm_i915_private *dev_priv = guc_to_i915(guc);
100 u32 params[GUC_CTL_MAX_DWORDS];
101 int i;
102
Michal Wajdeczkofdc6d732017-10-16 14:47:12 +0000103 memset(params, 0, sizeof(params));
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000104
105 params[GUC_CTL_DEVICE_INFO] |=
Michal Wajdeczkofdc6d732017-10-16 14:47:12 +0000106 (get_gt_type(dev_priv) << GUC_CTL_GT_TYPE_SHIFT) |
107 (get_core_family(dev_priv) << GUC_CTL_CORE_FAMILY_SHIFT);
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000108
109 /*
110 * GuC ARAT increment is 10 ns. GuC default scheduler quantum is one
111 * second. This ARAR is calculated by:
112 * Scheduler-Quantum-in-ns / ARAT-increment-in-ns = 1000000000 / 10
113 */
114 params[GUC_CTL_ARAT_HIGH] = 0;
115 params[GUC_CTL_ARAT_LOW] = 100000000;
116
117 params[GUC_CTL_WA] |= GUC_CTL_WA_UK_BY_DRIVER;
118
119 params[GUC_CTL_FEATURE] |= GUC_CTL_DISABLE_SCHEDULER |
120 GUC_CTL_VCS2_ENABLED;
121
122 params[GUC_CTL_LOG_PARAMS] = guc->log.flags;
123
124 if (i915_modparams.guc_log_level >= 0) {
125 params[GUC_CTL_DEBUG] =
126 i915_modparams.guc_log_level << GUC_LOG_VERBOSITY_SHIFT;
Michal Wajdeczkofdc6d732017-10-16 14:47:12 +0000127 } else {
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000128 params[GUC_CTL_DEBUG] = GUC_LOG_DISABLED;
Michal Wajdeczkofdc6d732017-10-16 14:47:12 +0000129 }
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000130
131 /* If GuC submission is enabled, set up additional parameters here */
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000132 if (USES_GUC_SUBMISSION(dev_priv)) {
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000133 u32 ads = guc_ggtt_offset(guc->ads_vma) >> PAGE_SHIFT;
134 u32 pgs = guc_ggtt_offset(dev_priv->guc.stage_desc_pool);
135 u32 ctx_in_16 = GUC_MAX_STAGE_DESCRIPTORS / 16;
136
137 params[GUC_CTL_DEBUG] |= ads << GUC_ADS_ADDR_SHIFT;
138 params[GUC_CTL_DEBUG] |= GUC_ADS_ENABLED;
139
140 pgs >>= PAGE_SHIFT;
141 params[GUC_CTL_CTXINFO] = (pgs << GUC_CTL_BASE_ADDR_SHIFT) |
142 (ctx_in_16 << GUC_CTL_CTXNUM_IN16_SHIFT);
143
144 params[GUC_CTL_FEATURE] |= GUC_CTL_KERNEL_SUBMISSIONS;
145
146 /* Unmask this bit to enable the GuC's internal scheduler */
147 params[GUC_CTL_FEATURE] &= ~GUC_CTL_DISABLE_SCHEDULER;
148 }
149
150 /*
151 * All SOFT_SCRATCH registers are in FORCEWAKE_BLITTER domain and
152 * they are power context saved so it's ok to release forcewake
153 * when we are done here and take it again at xfer time.
154 */
155 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_BLITTER);
156
157 I915_WRITE(SOFT_SCRATCH(0), 0);
158
159 for (i = 0; i < GUC_CTL_MAX_DWORDS; i++)
160 I915_WRITE(SOFT_SCRATCH(1 + i), params[i]);
161
162 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_BLITTER);
163}
164
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000165int intel_guc_send_nop(struct intel_guc *guc, const u32 *action, u32 len)
166{
167 WARN(1, "Unexpected send: action=%#x\n", *action);
168 return -ENODEV;
169}
170
171/*
172 * This function implements the MMIO based host to GuC interface.
173 */
174int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len)
175{
176 struct drm_i915_private *dev_priv = guc_to_i915(guc);
177 u32 status;
178 int i;
179 int ret;
180
181 GEM_BUG_ON(!len);
182 GEM_BUG_ON(len > guc->send_regs.count);
183
184 /* If CT is available, we expect to use MMIO only during init/fini */
185 GEM_BUG_ON(HAS_GUC_CT(dev_priv) &&
186 *action != INTEL_GUC_ACTION_REGISTER_COMMAND_TRANSPORT_BUFFER &&
187 *action != INTEL_GUC_ACTION_DEREGISTER_COMMAND_TRANSPORT_BUFFER);
188
189 mutex_lock(&guc->send_mutex);
190 intel_uncore_forcewake_get(dev_priv, guc->send_regs.fw_domains);
191
192 for (i = 0; i < len; i++)
193 I915_WRITE(guc_send_reg(guc, i), action[i]);
194
195 POSTING_READ(guc_send_reg(guc, i - 1));
196
197 intel_guc_notify(guc);
198
199 /*
200 * No GuC command should ever take longer than 10ms.
201 * Fast commands should still complete in 10us.
202 */
203 ret = __intel_wait_for_register_fw(dev_priv,
204 guc_send_reg(guc, 0),
205 INTEL_GUC_RECV_MASK,
206 INTEL_GUC_RECV_MASK,
207 10, 10, &status);
208 if (status != INTEL_GUC_STATUS_SUCCESS) {
209 /*
210 * Either the GuC explicitly returned an error (which
211 * we convert to -EIO here) or no response at all was
212 * received within the timeout limit (-ETIMEDOUT)
213 */
214 if (ret != -ETIMEDOUT)
215 ret = -EIO;
216
217 DRM_WARN("INTEL_GUC_SEND: Action 0x%X failed;"
218 " ret=%d status=0x%08X response=0x%08X\n",
219 action[0], ret, status, I915_READ(SOFT_SCRATCH(15)));
220 }
221
222 intel_uncore_forcewake_put(dev_priv, guc->send_regs.fw_domains);
223 mutex_unlock(&guc->send_mutex);
224
225 return ret;
226}
227
228int intel_guc_sample_forcewake(struct intel_guc *guc)
229{
230 struct drm_i915_private *dev_priv = guc_to_i915(guc);
231 u32 action[2];
232
233 action[0] = INTEL_GUC_ACTION_SAMPLE_FORCEWAKE;
234 /* WaRsDisableCoarsePowerGating:skl,bxt */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +0000235 if (!HAS_RC6(dev_priv) || NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000236 action[1] = 0;
237 else
238 /* bit 0 and 1 are for Render and Media domain separately */
239 action[1] = GUC_FORCEWAKE_RENDER | GUC_FORCEWAKE_MEDIA;
240
241 return intel_guc_send(guc, action, ARRAY_SIZE(action));
242}
243
244/**
245 * intel_guc_auth_huc() - Send action to GuC to authenticate HuC ucode
246 * @guc: intel_guc structure
247 * @rsa_offset: rsa offset w.r.t ggtt base of huc vma
248 *
249 * Triggers a HuC firmware authentication request to the GuC via intel_guc_send
250 * INTEL_GUC_ACTION_AUTHENTICATE_HUC interface. This function is invoked by
251 * intel_huc_auth().
252 *
253 * Return: non-zero code on error
254 */
255int intel_guc_auth_huc(struct intel_guc *guc, u32 rsa_offset)
256{
257 u32 action[] = {
258 INTEL_GUC_ACTION_AUTHENTICATE_HUC,
259 rsa_offset
260 };
261
262 return intel_guc_send(guc, action, ARRAY_SIZE(action));
263}
264
265/**
266 * intel_guc_suspend() - notify GuC entering suspend state
267 * @dev_priv: i915 device private
268 */
269int intel_guc_suspend(struct drm_i915_private *dev_priv)
270{
271 struct intel_guc *guc = &dev_priv->guc;
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000272 u32 data[3];
273
274 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
275 return 0;
276
277 gen9_disable_guc_interrupts(dev_priv);
278
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000279 data[0] = INTEL_GUC_ACTION_ENTER_S_STATE;
280 /* any value greater than GUC_POWER_D0 */
281 data[1] = GUC_POWER_D1;
Michał Winiarskib8e5eb92017-10-25 22:00:11 +0200282 data[2] = guc_ggtt_offset(guc->shared_data);
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000283
284 return intel_guc_send(guc, data, ARRAY_SIZE(data));
285}
286
287/**
Michel Thierry6acbea82017-10-31 15:53:09 -0700288 * intel_guc_reset_engine() - ask GuC to reset an engine
289 * @guc: intel_guc structure
290 * @engine: engine to be reset
291 */
292int intel_guc_reset_engine(struct intel_guc *guc,
293 struct intel_engine_cs *engine)
294{
295 u32 data[7];
296
297 GEM_BUG_ON(!guc->execbuf_client);
298
299 data[0] = INTEL_GUC_ACTION_REQUEST_ENGINE_RESET;
300 data[1] = engine->guc_id;
301 data[2] = 0;
302 data[3] = 0;
303 data[4] = 0;
304 data[5] = guc->execbuf_client->stage_id;
305 data[6] = guc_ggtt_offset(guc->shared_data);
306
307 return intel_guc_send(guc, data, ARRAY_SIZE(data));
308}
309
310/**
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000311 * intel_guc_resume() - notify GuC resuming from suspend state
312 * @dev_priv: i915 device private
313 */
314int intel_guc_resume(struct drm_i915_private *dev_priv)
315{
316 struct intel_guc *guc = &dev_priv->guc;
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000317 u32 data[3];
318
319 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
320 return 0;
321
322 if (i915_modparams.guc_log_level >= 0)
323 gen9_enable_guc_interrupts(dev_priv);
324
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000325 data[0] = INTEL_GUC_ACTION_EXIT_S_STATE;
326 data[1] = GUC_POWER_D0;
Michał Winiarskib8e5eb92017-10-25 22:00:11 +0200327 data[2] = guc_ggtt_offset(guc->shared_data);
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000328
329 return intel_guc_send(guc, data, ARRAY_SIZE(data));
330}
331
332/**
333 * intel_guc_allocate_vma() - Allocate a GGTT VMA for GuC usage
334 * @guc: the guc
335 * @size: size of area to allocate (both virtual space and memory)
336 *
337 * This is a wrapper to create an object for use with the GuC. In order to
338 * use it inside the GuC, an object needs to be pinned lifetime, so we allocate
339 * both some backing storage and a range inside the Global GTT. We must pin
340 * it in the GGTT somewhere other than than [0, GUC_WOPCM_TOP) because that
341 * range is reserved inside GuC.
342 *
343 * Return: A i915_vma if successful, otherwise an ERR_PTR.
344 */
345struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size)
346{
347 struct drm_i915_private *dev_priv = guc_to_i915(guc);
348 struct drm_i915_gem_object *obj;
349 struct i915_vma *vma;
350 int ret;
351
352 obj = i915_gem_object_create(dev_priv, size);
353 if (IS_ERR(obj))
354 return ERR_CAST(obj);
355
356 vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
357 if (IS_ERR(vma))
358 goto err;
359
360 ret = i915_vma_pin(vma, 0, PAGE_SIZE,
361 PIN_GLOBAL | PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
362 if (ret) {
363 vma = ERR_PTR(ret);
364 goto err;
365 }
366
367 return vma;
368
369err:
370 i915_gem_object_put(obj);
371 return vma;
372}
Michal Wajdeczko46f1e8b2017-10-16 14:47:10 +0000373
374u32 intel_guc_wopcm_size(struct drm_i915_private *dev_priv)
375{
376 u32 wopcm_size = GUC_WOPCM_TOP;
377
378 /* On BXT, the top of WOPCM is reserved for RC6 context */
379 if (IS_GEN9_LP(dev_priv))
380 wopcm_size -= BXT_GUC_WOPCM_RC6_RESERVED;
381
382 return wopcm_size;
383}