blob: 68b85efc3908ec019a582db785e69761dc70178d [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080041#include <linux/slab.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
Amir Vadai43a335e2016-05-13 12:55:41 +000044#include <linux/workqueue.h>
Matan Barak94c68252016-04-17 17:08:40 +030045#include <linux/interrupt.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080046
Eli Cohene126ba92013-07-07 17:25:49 +030047#include <linux/mlx5/device.h>
48#include <linux/mlx5/doorbell.h>
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +030049#include <linux/mlx5/srq.h>
Eli Cohene126ba92013-07-07 17:25:49 +030050
51enum {
52 MLX5_BOARD_ID_LEN = 64,
53 MLX5_MAX_NAME_LEN = 16,
54};
55
56enum {
57 /* one minute for the sake of bringup. Generally, commands must always
58 * complete and we may need to increase this timeout value
59 */
Or Gerlitz6b6c07b2016-03-02 00:13:39 +020060 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
Eli Cohene126ba92013-07-07 17:25:49 +030061 MLX5_CMD_WQ_MAX_NAME = 32,
62};
63
64enum {
65 CMD_OWNER_SW = 0x0,
66 CMD_OWNER_HW = 0x1,
67 CMD_STATUS_SUCCESS = 0,
68};
69
70enum mlx5_sqp_t {
71 MLX5_SQP_SMI = 0,
72 MLX5_SQP_GSI = 1,
73 MLX5_SQP_IEEE_1588 = 2,
74 MLX5_SQP_SNIFFER = 3,
75 MLX5_SQP_SYNC_UMR = 4,
76};
77
78enum {
79 MLX5_MAX_PORTS = 2,
80};
81
82enum {
83 MLX5_EQ_VEC_PAGES = 0,
84 MLX5_EQ_VEC_CMD = 1,
85 MLX5_EQ_VEC_ASYNC = 2,
86 MLX5_EQ_VEC_COMP_BASE,
87};
88
89enum {
Saeed Mahameeddb058a12015-05-28 22:28:39 +030090 MLX5_MAX_IRQ_NAME = 32
Eli Cohene126ba92013-07-07 17:25:49 +030091};
92
93enum {
94 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
95 MLX5_ATOMIC_MODE_CX = 2 << 16,
96 MLX5_ATOMIC_MODE_8B = 3 << 16,
97 MLX5_ATOMIC_MODE_16B = 4 << 16,
98 MLX5_ATOMIC_MODE_32B = 5 << 16,
99 MLX5_ATOMIC_MODE_64B = 6 << 16,
100 MLX5_ATOMIC_MODE_128B = 7 << 16,
101 MLX5_ATOMIC_MODE_256B = 8 << 16,
102};
103
104enum {
Saeed Mahameed4f3961e2016-02-22 18:17:25 +0200105 MLX5_REG_QETCR = 0x4005,
106 MLX5_REG_QTCT = 0x400a,
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200107 MLX5_REG_DCBX_PARAM = 0x4020,
108 MLX5_REG_DCBX_APP = 0x4021,
Eli Cohene126ba92013-07-07 17:25:49 +0300109 MLX5_REG_PCAP = 0x5001,
110 MLX5_REG_PMTU = 0x5003,
111 MLX5_REG_PTYS = 0x5004,
112 MLX5_REG_PAOS = 0x5006,
Achiad Shochat3c2d18e2015-08-16 16:04:51 +0300113 MLX5_REG_PFCC = 0x5007,
Gal Pressmanefea3892015-08-04 14:05:47 +0300114 MLX5_REG_PPCNT = 0x5008,
Eli Cohene126ba92013-07-07 17:25:49 +0300115 MLX5_REG_PMAOS = 0x5012,
116 MLX5_REG_PUDE = 0x5009,
117 MLX5_REG_PMPE = 0x5010,
118 MLX5_REG_PELC = 0x500e,
Majd Dibbinya124d132015-06-04 19:30:45 +0300119 MLX5_REG_PVLC = 0x500f,
Eran Ben Elisha94cb1eb2016-04-24 22:51:52 +0300120 MLX5_REG_PCMR = 0x5041,
Gal Pressmanbb641432016-04-24 22:51:54 +0300121 MLX5_REG_PMLP = 0x5002,
Eli Cohene126ba92013-07-07 17:25:49 +0300122 MLX5_REG_NODE_DESC = 0x6001,
123 MLX5_REG_HOST_ENDIANNESS = 0x7004,
Gal Pressmanbb641432016-04-24 22:51:54 +0300124 MLX5_REG_MCIA = 0x9014,
Gal Pressmanda54d242016-04-24 22:51:53 +0300125 MLX5_REG_MLCR = 0x902b,
Gal Pressman7f503162016-11-17 13:46:01 +0200126 MLX5_REG_MPCNT = 0x9051,
Eli Cohene126ba92013-07-07 17:25:49 +0300127};
128
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200129enum mlx5_dcbx_oper_mode {
130 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
131 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
132};
133
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200134enum {
135 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
136 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
137};
138
Haggai Erane420f0c2014-12-11 17:04:19 +0200139enum mlx5_page_fault_resume_flags {
140 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
141 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
142 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
143 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
144};
145
Eli Cohene126ba92013-07-07 17:25:49 +0300146enum dbg_rsc_type {
147 MLX5_DBG_RSC_QP,
148 MLX5_DBG_RSC_EQ,
149 MLX5_DBG_RSC_CQ,
150};
151
152struct mlx5_field_desc {
153 struct dentry *dent;
154 int i;
155};
156
157struct mlx5_rsc_debug {
158 struct mlx5_core_dev *dev;
159 void *object;
160 enum dbg_rsc_type type;
161 struct dentry *root;
162 struct mlx5_field_desc fields[0];
163};
164
165enum mlx5_dev_event {
166 MLX5_DEV_EVENT_SYS_ERROR,
167 MLX5_DEV_EVENT_PORT_UP,
168 MLX5_DEV_EVENT_PORT_DOWN,
169 MLX5_DEV_EVENT_PORT_INITIALIZED,
170 MLX5_DEV_EVENT_LID_CHANGE,
171 MLX5_DEV_EVENT_PKEY_CHANGE,
172 MLX5_DEV_EVENT_GUID_CHANGE,
173 MLX5_DEV_EVENT_CLIENT_REREG,
174};
175
Rana Shahout4c916a72015-05-28 22:28:43 +0300176enum mlx5_port_status {
Achiad Shochat6fa1bca2015-08-16 16:04:50 +0300177 MLX5_PORT_UP = 1,
178 MLX5_PORT_DOWN = 2,
Rana Shahout4c916a72015-05-28 22:28:43 +0300179};
180
Eli Cohene126ba92013-07-07 17:25:49 +0300181struct mlx5_uuar_info {
182 struct mlx5_uar *uars;
183 int num_uars;
184 int num_low_latency_uuars;
185 unsigned long *bitmap;
186 unsigned int *count;
187 struct mlx5_bf *bfs;
188
189 /*
190 * protect uuar allocation data structs
191 */
192 struct mutex lock;
Eli Cohen78c0f982014-01-30 13:49:48 +0200193 u32 ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300194};
195
196struct mlx5_bf {
197 void __iomem *reg;
198 void __iomem *regreg;
199 int buf_size;
200 struct mlx5_uar *uar;
201 unsigned long offset;
202 int need_lock;
203 /* protect blue flame buffer selection when needed
204 */
205 spinlock_t lock;
206
207 /* serialize 64 bit writes when done as two 32 bit accesses
208 */
209 spinlock_t lock32;
210 int uuarn;
211};
212
213struct mlx5_cmd_first {
214 __be32 data[4];
215};
216
217struct mlx5_cmd_msg {
218 struct list_head list;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200219 struct cmd_msg_cache *parent;
Eli Cohene126ba92013-07-07 17:25:49 +0300220 u32 len;
221 struct mlx5_cmd_first first;
222 struct mlx5_cmd_mailbox *next;
223};
224
225struct mlx5_cmd_debug {
226 struct dentry *dbg_root;
227 struct dentry *dbg_in;
228 struct dentry *dbg_out;
229 struct dentry *dbg_outlen;
230 struct dentry *dbg_status;
231 struct dentry *dbg_run;
232 void *in_msg;
233 void *out_msg;
234 u8 status;
235 u16 inlen;
236 u16 outlen;
237};
238
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200239struct cmd_msg_cache {
Eli Cohene126ba92013-07-07 17:25:49 +0300240 /* protect block chain allocations
241 */
242 spinlock_t lock;
243 struct list_head head;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200244 unsigned int max_inbox_size;
245 unsigned int num_ent;
Eli Cohene126ba92013-07-07 17:25:49 +0300246};
247
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200248enum {
249 MLX5_NUM_COMMAND_CACHES = 5,
Eli Cohene126ba92013-07-07 17:25:49 +0300250};
251
252struct mlx5_cmd_stats {
253 u64 sum;
254 u64 n;
255 struct dentry *root;
256 struct dentry *avg;
257 struct dentry *count;
258 /* protect command average calculations */
259 spinlock_t lock;
260};
261
262struct mlx5_cmd {
Eli Cohen64599cc2015-04-02 17:07:25 +0300263 void *cmd_alloc_buf;
264 dma_addr_t alloc_dma;
265 int alloc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300266 void *cmd_buf;
267 dma_addr_t dma;
268 u16 cmdif_rev;
269 u8 log_sz;
270 u8 log_stride;
271 int max_reg_cmds;
272 int events;
273 u32 __iomem *vector;
274
275 /* protect command queue allocations
276 */
277 spinlock_t alloc_lock;
278
279 /* protect token allocations
280 */
281 spinlock_t token_lock;
282 u8 token;
283 unsigned long bitmask;
284 char wq_name[MLX5_CMD_WQ_MAX_NAME];
285 struct workqueue_struct *wq;
286 struct semaphore sem;
287 struct semaphore pages_sem;
288 int mode;
289 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
290 struct pci_pool *pool;
291 struct mlx5_cmd_debug dbg;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200292 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
Eli Cohene126ba92013-07-07 17:25:49 +0300293 int checksum_disabled;
294 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
295};
296
297struct mlx5_port_caps {
298 int gid_table_len;
299 int pkey_table_len;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300300 u8 ext_port_cap;
Eli Cohene126ba92013-07-07 17:25:49 +0300301};
302
303struct mlx5_cmd_mailbox {
304 void *buf;
305 dma_addr_t dma;
306 struct mlx5_cmd_mailbox *next;
307};
308
309struct mlx5_buf_list {
310 void *buf;
311 dma_addr_t map;
312};
313
314struct mlx5_buf {
315 struct mlx5_buf_list direct;
Eli Cohene126ba92013-07-07 17:25:49 +0300316 int npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300317 int size;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300318 u8 page_shift;
Eli Cohene126ba92013-07-07 17:25:49 +0300319};
320
Matan Barak94c68252016-04-17 17:08:40 +0300321struct mlx5_eq_tasklet {
322 struct list_head list;
323 struct list_head process_list;
324 struct tasklet_struct task;
325 /* lock on completion tasklet list */
326 spinlock_t lock;
327};
328
Eli Cohene126ba92013-07-07 17:25:49 +0300329struct mlx5_eq {
330 struct mlx5_core_dev *dev;
331 __be32 __iomem *doorbell;
332 u32 cons_index;
333 struct mlx5_buf buf;
334 int size;
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200335 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +0300336 u8 eqn;
337 int nent;
338 u64 mask;
Eli Cohene126ba92013-07-07 17:25:49 +0300339 struct list_head list;
340 int index;
341 struct mlx5_rsc_debug *dbg;
Matan Barak94c68252016-04-17 17:08:40 +0300342 struct mlx5_eq_tasklet tasklet_ctx;
Eli Cohene126ba92013-07-07 17:25:49 +0300343};
344
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200345struct mlx5_core_psv {
346 u32 psv_idx;
347 struct psv_layout {
348 u32 pd;
349 u16 syndrome;
350 u16 reserved;
351 u16 bg;
352 u16 app_tag;
353 u32 ref_tag;
354 } psv;
355};
356
357struct mlx5_core_sig_ctx {
358 struct mlx5_core_psv psv_memory;
359 struct mlx5_core_psv psv_wire;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200360 struct ib_sig_err err_item;
361 bool sig_status_checked;
362 bool sig_err_exists;
363 u32 sigerr_count;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200364};
Eli Cohene126ba92013-07-07 17:25:49 +0300365
Matan Baraka606b0f2016-02-29 18:05:28 +0200366struct mlx5_core_mkey {
Eli Cohene126ba92013-07-07 17:25:49 +0300367 u64 iova;
368 u64 size;
369 u32 key;
370 u32 pd;
Eli Cohene126ba92013-07-07 17:25:49 +0300371};
372
Eli Cohen59033252014-10-02 12:19:45 +0300373enum mlx5_res_type {
majd@mellanox.come2013b22016-01-14 19:13:00 +0200374 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
375 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
376 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
377 MLX5_RES_SRQ = 3,
378 MLX5_RES_XSRQ = 4,
Eli Cohen59033252014-10-02 12:19:45 +0300379};
380
381struct mlx5_core_rsc_common {
382 enum mlx5_res_type res;
383 atomic_t refcount;
384 struct completion free;
385};
386
Eli Cohene126ba92013-07-07 17:25:49 +0300387struct mlx5_core_srq {
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300388 struct mlx5_core_rsc_common common; /* must be first */
Eli Cohene126ba92013-07-07 17:25:49 +0300389 u32 srqn;
390 int max;
391 int max_gs;
392 int max_avail_gather;
393 int wqe_shift;
394 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
395
396 atomic_t refcount;
397 struct completion free;
398};
399
400struct mlx5_eq_table {
401 void __iomem *update_ci;
402 void __iomem *update_arm_ci;
Saeed Mahameed233d05d2015-04-02 17:07:32 +0300403 struct list_head comp_eqs_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300404 struct mlx5_eq pages_eq;
405 struct mlx5_eq async_eq;
406 struct mlx5_eq cmd_eq;
Eli Cohene126ba92013-07-07 17:25:49 +0300407 int num_comp_vectors;
408 /* protect EQs list
409 */
410 spinlock_t lock;
411};
412
413struct mlx5_uar {
414 u32 index;
415 struct list_head bf_list;
416 unsigned free_bf_bmap;
Achiad Shochat88a85f92015-07-23 23:35:59 +0300417 void __iomem *bf_map;
Eli Cohene126ba92013-07-07 17:25:49 +0300418 void __iomem *map;
419};
420
421
422struct mlx5_core_health {
423 struct health_buffer __iomem *health;
424 __be32 __iomem *health_counter;
425 struct timer_list timer;
Eli Cohene126ba92013-07-07 17:25:49 +0300426 u32 prev;
427 int miss_counter;
Eli Cohenfd76ee42015-10-14 17:43:45 +0300428 bool sick;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300429 /* wq spinlock to synchronize draining */
430 spinlock_t wq_lock;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300431 struct workqueue_struct *wq;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300432 unsigned long flags;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300433 struct work_struct work;
Mohamad Haj Yahia04c0c1ab2016-10-25 18:36:34 +0300434 struct delayed_work recover_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300435};
436
437struct mlx5_cq_table {
438 /* protect radix tree
439 */
440 spinlock_t lock;
441 struct radix_tree_root tree;
442};
443
444struct mlx5_qp_table {
445 /* protect radix tree
446 */
447 spinlock_t lock;
448 struct radix_tree_root tree;
449};
450
451struct mlx5_srq_table {
452 /* protect radix tree
453 */
454 spinlock_t lock;
455 struct radix_tree_root tree;
456};
457
Matan Baraka606b0f2016-02-29 18:05:28 +0200458struct mlx5_mkey_table {
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200459 /* protect radix tree
460 */
461 rwlock_t lock;
462 struct radix_tree_root tree;
463};
464
Eli Cohenfc50db92015-12-01 18:03:09 +0200465struct mlx5_vf_context {
466 int enabled;
467};
468
469struct mlx5_core_sriov {
470 struct mlx5_vf_context *vfs_ctx;
471 int num_vfs;
472 int enabled_vfs;
473};
474
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300475struct mlx5_irq_info {
476 cpumask_var_t mask;
477 char name[MLX5_MAX_IRQ_NAME];
478};
479
Amir Vadai43a335e2016-05-13 12:55:41 +0000480struct mlx5_fc_stats {
Amir Vadai29cc6672016-07-14 10:32:37 +0300481 struct rb_root counters;
Amir Vadai43a335e2016-05-13 12:55:41 +0000482 struct list_head addlist;
483 /* protect addlist add/splice operations */
484 spinlock_t addlist_lock;
485
486 struct workqueue_struct *wq;
487 struct delayed_work work;
488 unsigned long next_query;
489};
490
Saeed Mahameed073bb182015-12-01 18:03:18 +0200491struct mlx5_eswitch;
Aviv Heller7907f232016-04-17 16:57:32 +0300492struct mlx5_lag;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200493
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300494struct mlx5_rl_entry {
495 u32 rate;
496 u16 index;
497 u16 refcount;
498};
499
500struct mlx5_rl_table {
501 /* protect rate limit table */
502 struct mutex rl_lock;
503 u16 max_size;
504 u32 max_rate;
505 u32 min_rate;
506 struct mlx5_rl_entry *rl_entry;
507};
508
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200509enum port_module_event_status_type {
510 MLX5_MODULE_STATUS_PLUGGED = 0x1,
511 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
512 MLX5_MODULE_STATUS_ERROR = 0x3,
513 MLX5_MODULE_STATUS_NUM = 0x3,
514};
515
516enum port_module_event_error_type {
517 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
518 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
519 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
520 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
521 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
522 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
523 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
524 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
525 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
526 MLX5_MODULE_EVENT_ERROR_NUM,
527};
528
529struct mlx5_port_module_event_stats {
530 u64 status_counters[MLX5_MODULE_STATUS_NUM];
531 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
532};
533
Eli Cohene126ba92013-07-07 17:25:49 +0300534struct mlx5_priv {
535 char name[MLX5_MAX_NAME_LEN];
536 struct mlx5_eq_table eq_table;
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300537 struct msix_entry *msix_arr;
538 struct mlx5_irq_info *irq_info;
Eli Cohene126ba92013-07-07 17:25:49 +0300539 struct mlx5_uuar_info uuari;
540 MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
541
542 /* pages stuff */
543 struct workqueue_struct *pg_wq;
544 struct rb_root page_root;
545 int fw_pages;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200546 atomic_t reg_pages;
Eli Cohenbf0bf772013-10-23 09:53:19 +0300547 struct list_head free_list;
Eli Cohenfc50db92015-12-01 18:03:09 +0200548 int vfs_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300549
550 struct mlx5_core_health health;
551
552 struct mlx5_srq_table srq_table;
553
554 /* start: qp staff */
555 struct mlx5_qp_table qp_table;
556 struct dentry *qp_debugfs;
557 struct dentry *eq_debugfs;
558 struct dentry *cq_debugfs;
559 struct dentry *cmdif_debugfs;
560 /* end: qp staff */
561
562 /* start: cq staff */
563 struct mlx5_cq_table cq_table;
564 /* end: cq staff */
565
Matan Baraka606b0f2016-02-29 18:05:28 +0200566 /* start: mkey staff */
567 struct mlx5_mkey_table mkey_table;
568 /* end: mkey staff */
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200569
Eli Cohene126ba92013-07-07 17:25:49 +0300570 /* start: alloc staff */
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300571 /* protect buffer alocation according to numa node */
572 struct mutex alloc_mutex;
573 int numa_node;
574
Eli Cohene126ba92013-07-07 17:25:49 +0300575 struct mutex pgdir_mutex;
576 struct list_head pgdir_list;
577 /* end: alloc staff */
578 struct dentry *dbg_root;
579
580 /* protect mkey key part */
581 spinlock_t mkey_lock;
582 u8 mkey_key;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300583
584 struct list_head dev_list;
585 struct list_head ctx_list;
586 spinlock_t ctx_lock;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200587
Maor Gottliebfba53f72016-07-04 17:23:06 +0300588 struct mlx5_flow_steering *steering;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200589 struct mlx5_eswitch *eswitch;
Eli Cohenfc50db92015-12-01 18:03:09 +0200590 struct mlx5_core_sriov sriov;
Aviv Heller7907f232016-04-17 16:57:32 +0300591 struct mlx5_lag *lag;
Eli Cohenfc50db92015-12-01 18:03:09 +0200592 unsigned long pci_dev_data;
Amir Vadai43a335e2016-05-13 12:55:41 +0000593 struct mlx5_fc_stats fc_stats;
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300594 struct mlx5_rl_table rl_table;
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200595
596 struct mlx5_port_module_event_stats pme_stats;
Eli Cohene126ba92013-07-07 17:25:49 +0300597};
598
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300599enum mlx5_device_state {
600 MLX5_DEVICE_STATE_UP,
601 MLX5_DEVICE_STATE_INTERNAL_ERROR,
602};
603
604enum mlx5_interface_state {
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300605 MLX5_INTERFACE_STATE_DOWN = BIT(0),
606 MLX5_INTERFACE_STATE_UP = BIT(1),
607 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300608};
609
610enum mlx5_pci_status {
611 MLX5_PCI_STATUS_DISABLED,
612 MLX5_PCI_STATUS_ENABLED,
613};
614
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300615struct mlx5_td {
616 struct list_head tirs_list;
617 u32 tdn;
618};
619
620struct mlx5e_resources {
621 struct mlx5_uar cq_uar;
622 u32 pdn;
623 struct mlx5_td td;
624 struct mlx5_core_mkey mkey;
625};
626
Eli Cohene126ba92013-07-07 17:25:49 +0300627struct mlx5_core_dev {
628 struct pci_dev *pdev;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300629 /* sync pci state */
630 struct mutex pci_status_mutex;
631 enum mlx5_pci_status pci_status;
Eli Cohene126ba92013-07-07 17:25:49 +0300632 u8 rev_id;
633 char board_id[MLX5_BOARD_ID_LEN];
634 struct mlx5_cmd cmd;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300635 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
636 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
637 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
Eli Cohene126ba92013-07-07 17:25:49 +0300638 phys_addr_t iseg_base;
639 struct mlx5_init_seg __iomem *iseg;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300640 enum mlx5_device_state state;
641 /* sync interface state */
642 struct mutex intf_state_mutex;
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300643 unsigned long intf_state;
Eli Cohene126ba92013-07-07 17:25:49 +0300644 void (*event) (struct mlx5_core_dev *dev,
645 enum mlx5_dev_event event,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300646 unsigned long param);
Eli Cohene126ba92013-07-07 17:25:49 +0300647 struct mlx5_priv priv;
648 struct mlx5_profile *profile;
649 atomic_t num_qps;
Amir Vadaif62b8bb2015-05-28 22:28:48 +0300650 u32 issi;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300651 struct mlx5e_resources mlx5e_res;
Maor Gottlieb5a7b27e2016-04-29 01:36:39 +0300652#ifdef CONFIG_RFS_ACCEL
653 struct cpu_rmap *rmap;
654#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300655};
656
657struct mlx5_db {
658 __be32 *db;
659 union {
660 struct mlx5_db_pgdir *pgdir;
661 struct mlx5_ib_user_db_page *user_page;
662 } u;
663 dma_addr_t dma;
664 int index;
665};
666
667enum {
Eli Cohene126ba92013-07-07 17:25:49 +0300668 MLX5_COMP_EQ_SIZE = 1024,
669};
670
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300671enum {
672 MLX5_PTYS_IB = 1 << 0,
673 MLX5_PTYS_EN = 1 << 2,
674};
675
Eli Cohene126ba92013-07-07 17:25:49 +0300676typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
677
678struct mlx5_cmd_work_ent {
679 struct mlx5_cmd_msg *in;
680 struct mlx5_cmd_msg *out;
Eli Cohen746b5582013-10-23 09:53:14 +0300681 void *uout;
682 int uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300683 mlx5_cmd_cbk_t callback;
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300684 struct delayed_work cb_timeout_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300685 void *context;
Eli Cohen746b5582013-10-23 09:53:14 +0300686 int idx;
Eli Cohene126ba92013-07-07 17:25:49 +0300687 struct completion done;
688 struct mlx5_cmd *cmd;
689 struct work_struct work;
690 struct mlx5_cmd_layout *lay;
691 int ret;
692 int page_queue;
693 u8 status;
694 u8 token;
Thomas Gleixner14a70042014-07-16 21:04:44 +0000695 u64 ts1;
696 u64 ts2;
Eli Cohen746b5582013-10-23 09:53:14 +0300697 u16 op;
Eli Cohene126ba92013-07-07 17:25:49 +0300698};
699
700struct mlx5_pas {
701 u64 pa;
702 u8 log_sz;
703};
704
Majd Dibbiny707c4602015-06-04 19:30:41 +0300705enum port_state_policy {
Eli Coheneff901d2016-03-11 22:58:42 +0200706 MLX5_POLICY_DOWN = 0,
707 MLX5_POLICY_UP = 1,
708 MLX5_POLICY_FOLLOW = 2,
709 MLX5_POLICY_INVALID = 0xffffffff
Majd Dibbiny707c4602015-06-04 19:30:41 +0300710};
711
712enum phy_port_state {
713 MLX5_AAA_111
714};
715
716struct mlx5_hca_vport_context {
717 u32 field_select;
718 bool sm_virt_aware;
719 bool has_smi;
720 bool has_raw;
721 enum port_state_policy policy;
722 enum phy_port_state phys_state;
723 enum ib_port_state vport_state;
724 u8 port_physical_state;
725 u64 sys_image_guid;
726 u64 port_guid;
727 u64 node_guid;
728 u32 cap_mask1;
729 u32 cap_mask1_perm;
730 u32 cap_mask2;
731 u32 cap_mask2_perm;
732 u16 lid;
733 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
734 u8 lmc;
735 u8 subnet_timeout;
736 u16 sm_lid;
737 u8 sm_sl;
738 u16 qkey_violation_counter;
739 u16 pkey_violation_counter;
740 bool grh_required;
741};
742
Eli Cohene126ba92013-07-07 17:25:49 +0300743static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
744{
Eli Cohene126ba92013-07-07 17:25:49 +0300745 return buf->direct.buf + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300746}
747
748extern struct workqueue_struct *mlx5_core_wq;
749
750#define STRUCT_FIELD(header, field) \
751 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
752 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
753
Eli Cohene126ba92013-07-07 17:25:49 +0300754static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
755{
756 return pci_get_drvdata(pdev);
757}
758
759extern struct dentry *mlx5_debugfs_root;
760
761static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
762{
763 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
764}
765
766static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
767{
768 return ioread32be(&dev->iseg->fw_rev) >> 16;
769}
770
771static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
772{
773 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
774}
775
776static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
777{
778 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
779}
780
781static inline void *mlx5_vzalloc(unsigned long size)
782{
783 void *rtn;
784
785 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
786 if (!rtn)
787 rtn = vzalloc(size);
788 return rtn;
789}
790
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200791static inline u32 mlx5_base_mkey(const u32 key)
792{
793 return key & 0xffffff00u;
794}
795
Eli Cohene126ba92013-07-07 17:25:49 +0300796int mlx5_cmd_init(struct mlx5_core_dev *dev);
797void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
798void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
799void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300800
Eli Cohene126ba92013-07-07 17:25:49 +0300801int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
802 int out_size);
Eli Cohen746b5582013-10-23 09:53:14 +0300803int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
804 void *out, int out_size, mlx5_cmd_cbk_t callback,
805 void *context);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300806void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
807
808int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300809int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
810int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
811int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
812int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
Moshe Lazer0ba42242016-03-02 00:13:40 +0200813int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar,
814 bool map_wc);
Saeed Mahameede2816822015-05-28 22:28:40 +0300815void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300816void mlx5_health_cleanup(struct mlx5_core_dev *dev);
817int mlx5_health_init(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300818void mlx5_start_health_poll(struct mlx5_core_dev *dev);
819void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300820void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300821int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
822 struct mlx5_buf *buf, int node);
Amir Vadai64ffaa22015-05-28 22:28:38 +0300823int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300824void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
825struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
826 gfp_t flags, int npages);
827void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
828 struct mlx5_cmd_mailbox *head);
829int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300830 struct mlx5_srq_attr *in);
Eli Cohene126ba92013-07-07 17:25:49 +0300831int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
832int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300833 struct mlx5_srq_attr *out);
Eli Cohene126ba92013-07-07 17:25:49 +0300834int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
835 u16 lwm, int is_srq);
Matan Baraka606b0f2016-02-29 18:05:28 +0200836void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
837void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300838int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
839 struct mlx5_core_mkey *mkey,
840 u32 *in, int inlen,
841 u32 *out, int outlen,
842 mlx5_cmd_cbk_t callback, void *context);
Matan Baraka606b0f2016-02-29 18:05:28 +0200843int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
844 struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300845 u32 *in, int inlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200846int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
847 struct mlx5_core_mkey *mkey);
848int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300849 u32 *out, int outlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200850int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300851 u32 *mkey);
852int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
853int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
Ira Weinya97e2d82015-05-31 17:15:30 -0400854int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
Jack Morgensteinf241e742014-07-28 23:30:23 +0300855 u16 opmod, u8 port);
Eli Cohene126ba92013-07-07 17:25:49 +0300856void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
857void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
858int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
859void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
860void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
Moshe Lazer0a324f312013-08-14 17:46:48 +0300861 s32 npages);
Eli Cohencd23b142013-07-18 15:31:08 +0300862int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
Eli Cohene126ba92013-07-07 17:25:49 +0300863int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
864void mlx5_register_debugfs(void);
865void mlx5_unregister_debugfs(void);
866int mlx5_eq_init(struct mlx5_core_dev *dev);
867void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
868void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
869void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
Eli Cohen59033252014-10-02 12:19:45 +0300870void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
Haggai Erane420f0c2014-12-11 17:04:19 +0200871#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
872void mlx5_eq_pagefault(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe);
873#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300874void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
875struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
Eli Cohen020446e2015-10-08 17:13:58 +0300876void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
Eli Cohene126ba92013-07-07 17:25:49 +0300877void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
878int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
879 int nent, u64 mask, const char *name, struct mlx5_uar *uar);
880int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
881int mlx5_start_eqs(struct mlx5_core_dev *dev);
882int mlx5_stop_eqs(struct mlx5_core_dev *dev);
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200883int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
884 unsigned int *irqn);
Eli Cohene126ba92013-07-07 17:25:49 +0300885int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
886int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
887
888int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
889void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
890int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
891 int size_in, void *data_out, int size_out,
892 u16 reg_num, int arg, int write);
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300893
Eli Cohene126ba92013-07-07 17:25:49 +0300894int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
895void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
896int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
Saeed Mahameed73b626c2016-07-16 03:26:15 +0300897 u32 *out, int outlen);
Eli Cohene126ba92013-07-07 17:25:49 +0300898int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
899void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
900int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
901void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
902int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300903int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
904 int node);
Eli Cohene126ba92013-07-07 17:25:49 +0300905void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
906
Eli Cohene126ba92013-07-07 17:25:49 +0300907const char *mlx5_command_str(int command);
908int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
909void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200910int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
911 int npsvs, u32 *sig_index);
912int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
Eli Cohen59033252014-10-02 12:19:45 +0300913void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
Haggai Erane420f0c2014-12-11 17:04:19 +0200914int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
915 struct mlx5_odp_caps *odp_caps);
Meny Yossefi1c64bf62016-02-18 18:15:00 +0200916int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
917 u8 port_num, void *out, size_t sz);
Eli Cohene126ba92013-07-07 17:25:49 +0300918
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300919int mlx5_init_rl_table(struct mlx5_core_dev *dev);
920void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
921int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
922void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
923bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
924
Eli Cohene3297242015-10-14 17:43:47 +0300925static inline int fw_initializing(struct mlx5_core_dev *dev)
926{
927 return ioread32be(&dev->iseg->initializing) >> 31;
928}
929
Eli Cohene126ba92013-07-07 17:25:49 +0300930static inline u32 mlx5_mkey_to_idx(u32 mkey)
931{
932 return mkey >> 8;
933}
934
935static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
936{
937 return mkey_idx << 8;
938}
939
Eli Cohen746b5582013-10-23 09:53:14 +0300940static inline u8 mlx5_mkey_variant(u32 mkey)
941{
942 return mkey & 0xff;
943}
944
Eli Cohene126ba92013-07-07 17:25:49 +0300945enum {
946 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
Eli Cohenc1868b82013-09-11 16:35:25 +0300947 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
Eli Cohene126ba92013-07-07 17:25:49 +0300948};
949
950enum {
951 MAX_MR_CACHE_ENTRIES = 16,
952};
953
Saeed Mahameed64613d942015-04-02 17:07:34 +0300954enum {
955 MLX5_INTERFACE_PROTOCOL_IB = 0,
956 MLX5_INTERFACE_PROTOCOL_ETH = 1,
957};
958
Jack Morgenstein9603b612014-07-28 23:30:22 +0300959struct mlx5_interface {
960 void * (*add)(struct mlx5_core_dev *dev);
961 void (*remove)(struct mlx5_core_dev *dev, void *context);
Mohamad Haj Yahia737a2342016-09-09 17:35:19 +0300962 int (*attach)(struct mlx5_core_dev *dev, void *context);
963 void (*detach)(struct mlx5_core_dev *dev, void *context);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300964 void (*event)(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300965 enum mlx5_dev_event event, unsigned long param);
Saeed Mahameed64613d942015-04-02 17:07:34 +0300966 void * (*get_dev)(void *context);
967 int protocol;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300968 struct list_head list;
969};
970
Saeed Mahameed64613d942015-04-02 17:07:34 +0300971void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300972int mlx5_register_interface(struct mlx5_interface *intf);
973void mlx5_unregister_interface(struct mlx5_interface *intf);
Majd Dibbiny211e6c82015-06-04 19:30:42 +0300974int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300975
Aviv Heller3bc34f3b2016-05-09 10:38:42 +0000976int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
977int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
Aviv Heller7907f232016-04-17 16:57:32 +0300978bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
Aviv Heller6a320472016-05-09 11:06:44 +0000979struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
Aviv Heller7907f232016-04-17 16:57:32 +0300980
Eli Cohene126ba92013-07-07 17:25:49 +0300981struct mlx5_profile {
982 u64 mask;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300983 u8 log_max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300984 struct {
985 int size;
986 int limit;
987 } mr_cache[MAX_MR_CACHE_ENTRIES];
988};
989
Eli Cohenfc50db92015-12-01 18:03:09 +0200990enum {
991 MLX5_PCI_DEV_IS_VF = 1 << 0,
992};
993
994static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
995{
996 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
997}
998
Majd Dibbiny707c4602015-06-04 19:30:41 +0300999static inline int mlx5_get_gid_table_len(u16 param)
1000{
1001 if (param > 4) {
1002 pr_warn("gid table length is zero\n");
1003 return 0;
1004 }
1005
1006 return 8 * (1 << param);
1007}
1008
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001009static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1010{
1011 return !!(dev->priv.rl_table.max_size);
1012}
1013
Eli Cohen020446e2015-10-08 17:13:58 +03001014enum {
1015 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1016};
1017
Eli Cohene126ba92013-07-07 17:25:49 +03001018#endif /* MLX5_DRIVER_H */