blob: 72b5c34d8ce7bee4388c92ddf2ae2f520336b7e1 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000744 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300745 * properly reconstruct framebuffers.
746 */
Matt Roperf4510a22014-04-01 15:22:40 -0700747 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700768 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
Paulo Zanonid9d82082014-02-27 16:30:56 -03001098 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001169 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001198 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001205 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001211 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001807}
1808
1809/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001810 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811 * @dev_priv: i915 private structure
1812 * @pipe: pipe to disable
1813 *
1814 * Disable @pipe, making sure that various hardware specific requirements
1815 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1816 *
1817 * @pipe should be %PIPE_A or %PIPE_B.
1818 *
1819 * Will wait until the pipe has shut down before returning.
1820 */
1821static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1822 enum pipe pipe)
1823{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001824 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1825 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001826 int reg;
1827 u32 val;
1828
1829 /*
1830 * Make sure planes won't keep trying to pump pixels to us,
1831 * or we might hang the display.
1832 */
1833 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001834 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001835 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836
1837 /* Don't disable pipe A or pipe A PLLs if needed */
1838 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1839 return;
1840
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001841 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if ((val & PIPECONF_ENABLE) == 0)
1844 return;
1845
1846 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001847 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1848}
1849
Keith Packardd74362c2011-07-28 14:47:14 -07001850/*
1851 * Plane regs are double buffered, going from enabled->disabled needs a
1852 * trigger in order to latch. The display address reg provides this.
1853 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001854void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1855 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001856{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001857 struct drm_device *dev = dev_priv->dev;
1858 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001859
1860 I915_WRITE(reg, I915_READ(reg));
1861 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001862}
1863
Jesse Barnesb24e7172011-01-04 15:09:30 -08001864/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001865 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001866 * @dev_priv: i915 private structure
1867 * @plane: plane to enable
1868 * @pipe: pipe being fed
1869 *
1870 * Enable @plane on @pipe, making sure that @pipe is running first.
1871 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001872static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1873 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001875 struct intel_crtc *intel_crtc =
1876 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 int reg;
1878 u32 val;
1879
1880 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1881 assert_pipe_enabled(dev_priv, pipe);
1882
Ville Syrjälä98ec7732014-04-30 17:43:01 +03001883 if (intel_crtc->primary_enabled)
1884 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03001885
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001886 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001887
Jesse Barnesb24e7172011-01-04 15:09:30 -08001888 reg = DSPCNTR(plane);
1889 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03001890 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00001891
1892 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001893 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 intel_wait_for_vblank(dev_priv->dev, pipe);
1895}
1896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001898 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001899 * @dev_priv: i915 private structure
1900 * @plane: plane to disable
1901 * @pipe: pipe consuming the data
1902 *
1903 * Disable @plane; should be an independent operation.
1904 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001905static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1906 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001908 struct intel_crtc *intel_crtc =
1909 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001910 int reg;
1911 u32 val;
1912
Ville Syrjälä98ec7732014-04-30 17:43:01 +03001913 if (!intel_crtc->primary_enabled)
1914 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03001915
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001916 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001917
Jesse Barnesb24e7172011-01-04 15:09:30 -08001918 reg = DSPCNTR(plane);
1919 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03001920 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00001921
1922 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001923 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001924 intel_wait_for_vblank(dev_priv->dev, pipe);
1925}
1926
Chris Wilson693db182013-03-05 14:52:39 +00001927static bool need_vtd_wa(struct drm_device *dev)
1928{
1929#ifdef CONFIG_INTEL_IOMMU
1930 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1931 return true;
1932#endif
1933 return false;
1934}
1935
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001936static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1937{
1938 int tile_height;
1939
1940 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1941 return ALIGN(height, tile_height);
1942}
1943
Chris Wilson127bd2a2010-07-23 23:32:05 +01001944int
Chris Wilson48b956c2010-09-14 12:50:34 +01001945intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001946 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001947 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948{
Chris Wilsonce453d82011-02-21 14:43:56 +00001949 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950 u32 alignment;
1951 int ret;
1952
Chris Wilson05394f32010-11-08 19:18:58 +00001953 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001954 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001955 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1956 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001957 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001958 alignment = 4 * 1024;
1959 else
1960 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961 break;
1962 case I915_TILING_X:
1963 /* pin() will align the object as required by fence */
1964 alignment = 0;
1965 break;
1966 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001967 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001968 return -EINVAL;
1969 default:
1970 BUG();
1971 }
1972
Chris Wilson693db182013-03-05 14:52:39 +00001973 /* Note that the w/a also requires 64 PTE of padding following the
1974 * bo. We currently fill all unused PTE with the shadow page and so
1975 * we should always have valid PTE following the scanout preventing
1976 * the VT-d warning.
1977 */
1978 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1979 alignment = 256 * 1024;
1980
Chris Wilsonce453d82011-02-21 14:43:56 +00001981 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001982 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001983 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001984 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001985
1986 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1987 * fence, whereas 965+ only requires a fence if using
1988 * framebuffer compression. For simplicity, we always install
1989 * a fence as the cost is not that onerous.
1990 */
Chris Wilson06d98132012-04-17 15:31:24 +01001991 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001992 if (ret)
1993 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001994
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001995 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001996
Chris Wilsonce453d82011-02-21 14:43:56 +00001997 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001998 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001999
2000err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002001 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002002err_interruptible:
2003 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002004 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002005}
2006
Chris Wilson1690e1e2011-12-14 13:57:08 +01002007void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2008{
2009 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002010 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002011}
2012
Daniel Vetterc2c75132012-07-05 12:17:30 +02002013/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2014 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002015unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2016 unsigned int tiling_mode,
2017 unsigned int cpp,
2018 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002019{
Chris Wilsonbc752862013-02-21 20:04:31 +00002020 if (tiling_mode != I915_TILING_NONE) {
2021 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002022
Chris Wilsonbc752862013-02-21 20:04:31 +00002023 tile_rows = *y / 8;
2024 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002025
Chris Wilsonbc752862013-02-21 20:04:31 +00002026 tiles = *x / (512/cpp);
2027 *x %= 512/cpp;
2028
2029 return tile_rows * pitch * 8 + tiles * 4096;
2030 } else {
2031 unsigned int offset;
2032
2033 offset = *y * pitch + *x * cpp;
2034 *y = 0;
2035 *x = (offset & 4095) / cpp;
2036 return offset & -4096;
2037 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002038}
2039
Jesse Barnes46f297f2014-03-07 08:57:48 -08002040int intel_format_to_fourcc(int format)
2041{
2042 switch (format) {
2043 case DISPPLANE_8BPP:
2044 return DRM_FORMAT_C8;
2045 case DISPPLANE_BGRX555:
2046 return DRM_FORMAT_XRGB1555;
2047 case DISPPLANE_BGRX565:
2048 return DRM_FORMAT_RGB565;
2049 default:
2050 case DISPPLANE_BGRX888:
2051 return DRM_FORMAT_XRGB8888;
2052 case DISPPLANE_RGBX888:
2053 return DRM_FORMAT_XBGR8888;
2054 case DISPPLANE_BGRX101010:
2055 return DRM_FORMAT_XRGB2101010;
2056 case DISPPLANE_RGBX101010:
2057 return DRM_FORMAT_XBGR2101010;
2058 }
2059}
2060
Jesse Barnes484b41d2014-03-07 08:57:55 -08002061static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002062 struct intel_plane_config *plane_config)
2063{
2064 struct drm_device *dev = crtc->base.dev;
2065 struct drm_i915_gem_object *obj = NULL;
2066 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2067 u32 base = plane_config->base;
2068
Chris Wilsonff2652e2014-03-10 08:07:02 +00002069 if (plane_config->size == 0)
2070 return false;
2071
Jesse Barnes46f297f2014-03-07 08:57:48 -08002072 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2073 plane_config->size);
2074 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002075 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002076
2077 if (plane_config->tiled) {
2078 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002079 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002080 }
2081
Dave Airlie66e514c2014-04-03 07:51:54 +10002082 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2083 mode_cmd.width = crtc->base.primary->fb->width;
2084 mode_cmd.height = crtc->base.primary->fb->height;
2085 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002086
2087 mutex_lock(&dev->struct_mutex);
2088
Dave Airlie66e514c2014-04-03 07:51:54 +10002089 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002090 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002091 DRM_DEBUG_KMS("intel fb init failed\n");
2092 goto out_unref_obj;
2093 }
2094
2095 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002096
2097 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2098 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002099
2100out_unref_obj:
2101 drm_gem_object_unreference(&obj->base);
2102 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002103 return false;
2104}
2105
2106static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2107 struct intel_plane_config *plane_config)
2108{
2109 struct drm_device *dev = intel_crtc->base.dev;
2110 struct drm_crtc *c;
2111 struct intel_crtc *i;
2112 struct intel_framebuffer *fb;
2113
Dave Airlie66e514c2014-04-03 07:51:54 +10002114 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002115 return;
2116
2117 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2118 return;
2119
Dave Airlie66e514c2014-04-03 07:51:54 +10002120 kfree(intel_crtc->base.primary->fb);
2121 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002122
2123 /*
2124 * Failed to alloc the obj, check to see if we should share
2125 * an fb with another CRTC instead
2126 */
2127 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2128 i = to_intel_crtc(c);
2129
2130 if (c == &intel_crtc->base)
2131 continue;
2132
Dave Airlie66e514c2014-04-03 07:51:54 +10002133 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002134 continue;
2135
Dave Airlie66e514c2014-04-03 07:51:54 +10002136 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002137 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002138 drm_framebuffer_reference(c->primary->fb);
2139 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002140 break;
2141 }
2142 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002143}
2144
Matt Roper262ca2b2014-03-18 17:22:55 -07002145static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2146 struct drm_framebuffer *fb,
2147 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002148{
2149 struct drm_device *dev = crtc->dev;
2150 struct drm_i915_private *dev_priv = dev->dev_private;
2151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2152 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002153 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002154 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002155 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002156 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002157 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002158
Jesse Barnes81255562010-08-02 12:07:50 -07002159 intel_fb = to_intel_framebuffer(fb);
2160 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002161
Chris Wilson5eddb702010-09-11 13:48:45 +01002162 reg = DSPCNTR(plane);
2163 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002164 /* Mask out pixel format bits in case we change it */
2165 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002166 switch (fb->pixel_format) {
2167 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002168 dspcntr |= DISPPLANE_8BPP;
2169 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002170 case DRM_FORMAT_XRGB1555:
2171 case DRM_FORMAT_ARGB1555:
2172 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002173 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002174 case DRM_FORMAT_RGB565:
2175 dspcntr |= DISPPLANE_BGRX565;
2176 break;
2177 case DRM_FORMAT_XRGB8888:
2178 case DRM_FORMAT_ARGB8888:
2179 dspcntr |= DISPPLANE_BGRX888;
2180 break;
2181 case DRM_FORMAT_XBGR8888:
2182 case DRM_FORMAT_ABGR8888:
2183 dspcntr |= DISPPLANE_RGBX888;
2184 break;
2185 case DRM_FORMAT_XRGB2101010:
2186 case DRM_FORMAT_ARGB2101010:
2187 dspcntr |= DISPPLANE_BGRX101010;
2188 break;
2189 case DRM_FORMAT_XBGR2101010:
2190 case DRM_FORMAT_ABGR2101010:
2191 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002192 break;
2193 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002194 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002195 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002196
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002197 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002198 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002199 dspcntr |= DISPPLANE_TILED;
2200 else
2201 dspcntr &= ~DISPPLANE_TILED;
2202 }
2203
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002204 if (IS_G4X(dev))
2205 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2206
Chris Wilson5eddb702010-09-11 13:48:45 +01002207 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002208
Daniel Vettere506a0c2012-07-05 12:17:29 +02002209 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002210
Daniel Vetterc2c75132012-07-05 12:17:30 +02002211 if (INTEL_INFO(dev)->gen >= 4) {
2212 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002213 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2214 fb->bits_per_pixel / 8,
2215 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002216 linear_offset -= intel_crtc->dspaddr_offset;
2217 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002218 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002219 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002220
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002221 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2222 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2223 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002224 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002225 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002226 I915_WRITE(DSPSURF(plane),
2227 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002228 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002229 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002230 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002231 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002232 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002233
Jesse Barnes17638cd2011-06-24 12:19:23 -07002234 return 0;
2235}
2236
Matt Roper262ca2b2014-03-18 17:22:55 -07002237static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2238 struct drm_framebuffer *fb,
2239 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002240{
2241 struct drm_device *dev = crtc->dev;
2242 struct drm_i915_private *dev_priv = dev->dev_private;
2243 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2244 struct intel_framebuffer *intel_fb;
2245 struct drm_i915_gem_object *obj;
2246 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002247 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002248 u32 dspcntr;
2249 u32 reg;
2250
Jesse Barnes17638cd2011-06-24 12:19:23 -07002251 intel_fb = to_intel_framebuffer(fb);
2252 obj = intel_fb->obj;
2253
2254 reg = DSPCNTR(plane);
2255 dspcntr = I915_READ(reg);
2256 /* Mask out pixel format bits in case we change it */
2257 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002258 switch (fb->pixel_format) {
2259 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002260 dspcntr |= DISPPLANE_8BPP;
2261 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002262 case DRM_FORMAT_RGB565:
2263 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002264 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002265 case DRM_FORMAT_XRGB8888:
2266 case DRM_FORMAT_ARGB8888:
2267 dspcntr |= DISPPLANE_BGRX888;
2268 break;
2269 case DRM_FORMAT_XBGR8888:
2270 case DRM_FORMAT_ABGR8888:
2271 dspcntr |= DISPPLANE_RGBX888;
2272 break;
2273 case DRM_FORMAT_XRGB2101010:
2274 case DRM_FORMAT_ARGB2101010:
2275 dspcntr |= DISPPLANE_BGRX101010;
2276 break;
2277 case DRM_FORMAT_XBGR2101010:
2278 case DRM_FORMAT_ABGR2101010:
2279 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002280 break;
2281 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002282 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002283 }
2284
2285 if (obj->tiling_mode != I915_TILING_NONE)
2286 dspcntr |= DISPPLANE_TILED;
2287 else
2288 dspcntr &= ~DISPPLANE_TILED;
2289
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002290 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002291 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2292 else
2293 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002294
2295 I915_WRITE(reg, dspcntr);
2296
Daniel Vettere506a0c2012-07-05 12:17:29 +02002297 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002299 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2300 fb->bits_per_pixel / 8,
2301 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002302 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002303
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002304 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2305 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2306 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002307 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002308 I915_WRITE(DSPSURF(plane),
2309 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002310 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002311 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2312 } else {
2313 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2314 I915_WRITE(DSPLINOFF(plane), linear_offset);
2315 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002316 POSTING_READ(reg);
2317
2318 return 0;
2319}
2320
2321/* Assume fb object is pinned & idle & fenced and just update base pointers */
2322static int
2323intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2324 int x, int y, enum mode_set_atomic state)
2325{
2326 struct drm_device *dev = crtc->dev;
2327 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002328
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002329 if (dev_priv->display.disable_fbc)
2330 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002331 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002332
Matt Roper262ca2b2014-03-18 17:22:55 -07002333 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002334}
2335
Ville Syrjälä96a02912013-02-18 19:08:49 +02002336void intel_display_handle_reset(struct drm_device *dev)
2337{
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct drm_crtc *crtc;
2340
2341 /*
2342 * Flips in the rings have been nuked by the reset,
2343 * so complete all pending flips so that user space
2344 * will get its events and not get stuck.
2345 *
2346 * Also update the base address of all primary
2347 * planes to the the last fb to make sure we're
2348 * showing the correct fb after a reset.
2349 *
2350 * Need to make two loops over the crtcs so that we
2351 * don't try to grab a crtc mutex before the
2352 * pending_flip_queue really got woken up.
2353 */
2354
2355 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2357 enum plane plane = intel_crtc->plane;
2358
2359 intel_prepare_page_flip(dev, plane);
2360 intel_finish_page_flip_plane(dev, plane);
2361 }
2362
2363 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2365
2366 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002367 /*
2368 * FIXME: Once we have proper support for primary planes (and
2369 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002370 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002371 */
Matt Roperf4510a22014-04-01 15:22:40 -07002372 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002373 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002374 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002375 crtc->x,
2376 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002377 mutex_unlock(&crtc->mutex);
2378 }
2379}
2380
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002381static int
Chris Wilson14667a42012-04-03 17:58:35 +01002382intel_finish_fb(struct drm_framebuffer *old_fb)
2383{
2384 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2385 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2386 bool was_interruptible = dev_priv->mm.interruptible;
2387 int ret;
2388
Chris Wilson14667a42012-04-03 17:58:35 +01002389 /* Big Hammer, we also need to ensure that any pending
2390 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2391 * current scanout is retired before unpinning the old
2392 * framebuffer.
2393 *
2394 * This should only fail upon a hung GPU, in which case we
2395 * can safely continue.
2396 */
2397 dev_priv->mm.interruptible = false;
2398 ret = i915_gem_object_finish_gpu(obj);
2399 dev_priv->mm.interruptible = was_interruptible;
2400
2401 return ret;
2402}
2403
Chris Wilson7d5e3792014-03-04 13:15:08 +00002404static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 unsigned long flags;
2410 bool pending;
2411
2412 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2413 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2414 return false;
2415
2416 spin_lock_irqsave(&dev->event_lock, flags);
2417 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2418 spin_unlock_irqrestore(&dev->event_lock, flags);
2419
2420 return pending;
2421}
2422
Chris Wilson14667a42012-04-03 17:58:35 +01002423static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002424intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002425 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002426{
2427 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002428 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002430 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002431 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002432
Chris Wilson7d5e3792014-03-04 13:15:08 +00002433 if (intel_crtc_has_pending_flip(crtc)) {
2434 DRM_ERROR("pipe is still busy with an old pageflip\n");
2435 return -EBUSY;
2436 }
2437
Jesse Barnes79e53942008-11-07 14:24:08 -08002438 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002439 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002440 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002441 return 0;
2442 }
2443
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002444 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002445 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2446 plane_name(intel_crtc->plane),
2447 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002448 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002449 }
2450
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002451 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002452 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002453 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002454 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002455 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002456 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002457 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002458 return ret;
2459 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002460
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002461 /*
2462 * Update pipe size and adjust fitter if needed: the reason for this is
2463 * that in compute_mode_changes we check the native mode (not the pfit
2464 * mode) to see if we can flip rather than do a full mode set. In the
2465 * fastboot case, we'll flip, but if we don't update the pipesrc and
2466 * pfit state, we'll end up with a big fb scanned out into the wrong
2467 * sized surface.
2468 *
2469 * To fix this properly, we need to hoist the checks up into
2470 * compute_mode_changes (or above), check the actual pfit state and
2471 * whether the platform allows pfit disable with pipe active, and only
2472 * then update the pipesrc and pfit state, even on the flip path.
2473 */
Jani Nikulad330a952014-01-21 11:24:25 +02002474 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002475 const struct drm_display_mode *adjusted_mode =
2476 &intel_crtc->config.adjusted_mode;
2477
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002478 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002479 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2480 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002481 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002482 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2483 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2484 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2485 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2486 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2487 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002488 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2489 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002490 }
2491
Matt Roper262ca2b2014-03-18 17:22:55 -07002492 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002493 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002494 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002495 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002496 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002497 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002498 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002499 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002500
Matt Roperf4510a22014-04-01 15:22:40 -07002501 old_fb = crtc->primary->fb;
2502 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002503 crtc->x = x;
2504 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002505
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002506 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002507 if (intel_crtc->active && old_fb != fb)
2508 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002509 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002510 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002511 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002512 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002513
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002514 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002515 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002516 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002517 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002518
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002519 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002520}
2521
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002522static void intel_fdi_normal_train(struct drm_crtc *crtc)
2523{
2524 struct drm_device *dev = crtc->dev;
2525 struct drm_i915_private *dev_priv = dev->dev_private;
2526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2527 int pipe = intel_crtc->pipe;
2528 u32 reg, temp;
2529
2530 /* enable normal train */
2531 reg = FDI_TX_CTL(pipe);
2532 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002533 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002534 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2535 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002536 } else {
2537 temp &= ~FDI_LINK_TRAIN_NONE;
2538 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002539 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002540 I915_WRITE(reg, temp);
2541
2542 reg = FDI_RX_CTL(pipe);
2543 temp = I915_READ(reg);
2544 if (HAS_PCH_CPT(dev)) {
2545 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2546 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2547 } else {
2548 temp &= ~FDI_LINK_TRAIN_NONE;
2549 temp |= FDI_LINK_TRAIN_NONE;
2550 }
2551 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2552
2553 /* wait one idle pattern time */
2554 POSTING_READ(reg);
2555 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002556
2557 /* IVB wants error correction enabled */
2558 if (IS_IVYBRIDGE(dev))
2559 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2560 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002561}
2562
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002563static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002564{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002565 return crtc->base.enabled && crtc->active &&
2566 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002567}
2568
Daniel Vetter01a415f2012-10-27 15:58:40 +02002569static void ivb_modeset_global_resources(struct drm_device *dev)
2570{
2571 struct drm_i915_private *dev_priv = dev->dev_private;
2572 struct intel_crtc *pipe_B_crtc =
2573 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2574 struct intel_crtc *pipe_C_crtc =
2575 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2576 uint32_t temp;
2577
Daniel Vetter1e833f42013-02-19 22:31:57 +01002578 /*
2579 * When everything is off disable fdi C so that we could enable fdi B
2580 * with all lanes. Note that we don't care about enabled pipes without
2581 * an enabled pch encoder.
2582 */
2583 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2584 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002585 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2586 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2587
2588 temp = I915_READ(SOUTH_CHICKEN1);
2589 temp &= ~FDI_BC_BIFURCATION_SELECT;
2590 DRM_DEBUG_KMS("disabling fdi C rx\n");
2591 I915_WRITE(SOUTH_CHICKEN1, temp);
2592 }
2593}
2594
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595/* The FDI link training functions for ILK/Ibexpeak. */
2596static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2597{
2598 struct drm_device *dev = crtc->dev;
2599 struct drm_i915_private *dev_priv = dev->dev_private;
2600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2601 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002603
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002604 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002605 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002606
Adam Jacksone1a44742010-06-25 15:32:14 -04002607 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2608 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002609 reg = FDI_RX_IMR(pipe);
2610 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002611 temp &= ~FDI_RX_SYMBOL_LOCK;
2612 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002613 I915_WRITE(reg, temp);
2614 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002615 udelay(150);
2616
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002617 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002618 reg = FDI_TX_CTL(pipe);
2619 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002620 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2621 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002622 temp &= ~FDI_LINK_TRAIN_NONE;
2623 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002624 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002625
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 reg = FDI_RX_CTL(pipe);
2627 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002628 temp &= ~FDI_LINK_TRAIN_NONE;
2629 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002630 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2631
2632 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633 udelay(150);
2634
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002635 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002636 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2637 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2638 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002639
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002641 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002642 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002643 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2644
2645 if ((temp & FDI_RX_BIT_LOCK)) {
2646 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 break;
2649 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002650 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002651 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002653
2654 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 reg = FDI_TX_CTL(pipe);
2656 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002657 temp &= ~FDI_LINK_TRAIN_NONE;
2658 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 reg = FDI_RX_CTL(pipe);
2662 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002663 temp &= ~FDI_LINK_TRAIN_NONE;
2664 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002665 I915_WRITE(reg, temp);
2666
2667 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668 udelay(150);
2669
Chris Wilson5eddb702010-09-11 13:48:45 +01002670 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002671 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002673 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2674
2675 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002676 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002677 DRM_DEBUG_KMS("FDI train 2 done.\n");
2678 break;
2679 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002681 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683
2684 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002685
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686}
2687
Akshay Joshi0206e352011-08-16 15:34:10 -04002688static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002689 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2690 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2691 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2692 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2693};
2694
2695/* The FDI link training functions for SNB/Cougarpoint. */
2696static void gen6_fdi_link_train(struct drm_crtc *crtc)
2697{
2698 struct drm_device *dev = crtc->dev;
2699 struct drm_i915_private *dev_priv = dev->dev_private;
2700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2701 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002702 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002703
Adam Jacksone1a44742010-06-25 15:32:14 -04002704 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2705 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002706 reg = FDI_RX_IMR(pipe);
2707 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002708 temp &= ~FDI_RX_SYMBOL_LOCK;
2709 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002710 I915_WRITE(reg, temp);
2711
2712 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002713 udelay(150);
2714
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002715 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002716 reg = FDI_TX_CTL(pipe);
2717 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002718 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2719 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002720 temp &= ~FDI_LINK_TRAIN_NONE;
2721 temp |= FDI_LINK_TRAIN_PATTERN_1;
2722 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2723 /* SNB-B */
2724 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002725 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002726
Daniel Vetterd74cf322012-10-26 10:58:13 +02002727 I915_WRITE(FDI_RX_MISC(pipe),
2728 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2729
Chris Wilson5eddb702010-09-11 13:48:45 +01002730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002732 if (HAS_PCH_CPT(dev)) {
2733 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2734 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2735 } else {
2736 temp &= ~FDI_LINK_TRAIN_NONE;
2737 temp |= FDI_LINK_TRAIN_PATTERN_1;
2738 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002739 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2740
2741 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002742 udelay(150);
2743
Akshay Joshi0206e352011-08-16 15:34:10 -04002744 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002745 reg = FDI_TX_CTL(pipe);
2746 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002747 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2748 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002749 I915_WRITE(reg, temp);
2750
2751 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002752 udelay(500);
2753
Sean Paulfa37d392012-03-02 12:53:39 -05002754 for (retry = 0; retry < 5; retry++) {
2755 reg = FDI_RX_IIR(pipe);
2756 temp = I915_READ(reg);
2757 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2758 if (temp & FDI_RX_BIT_LOCK) {
2759 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2760 DRM_DEBUG_KMS("FDI train 1 done.\n");
2761 break;
2762 }
2763 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002764 }
Sean Paulfa37d392012-03-02 12:53:39 -05002765 if (retry < 5)
2766 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002767 }
2768 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002770
2771 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 reg = FDI_TX_CTL(pipe);
2773 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002774 temp &= ~FDI_LINK_TRAIN_NONE;
2775 temp |= FDI_LINK_TRAIN_PATTERN_2;
2776 if (IS_GEN6(dev)) {
2777 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2778 /* SNB-B */
2779 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2780 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002781 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002782
Chris Wilson5eddb702010-09-11 13:48:45 +01002783 reg = FDI_RX_CTL(pipe);
2784 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002785 if (HAS_PCH_CPT(dev)) {
2786 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2787 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2788 } else {
2789 temp &= ~FDI_LINK_TRAIN_NONE;
2790 temp |= FDI_LINK_TRAIN_PATTERN_2;
2791 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002792 I915_WRITE(reg, temp);
2793
2794 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002795 udelay(150);
2796
Akshay Joshi0206e352011-08-16 15:34:10 -04002797 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002798 reg = FDI_TX_CTL(pipe);
2799 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002800 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2801 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002802 I915_WRITE(reg, temp);
2803
2804 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805 udelay(500);
2806
Sean Paulfa37d392012-03-02 12:53:39 -05002807 for (retry = 0; retry < 5; retry++) {
2808 reg = FDI_RX_IIR(pipe);
2809 temp = I915_READ(reg);
2810 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2811 if (temp & FDI_RX_SYMBOL_LOCK) {
2812 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2813 DRM_DEBUG_KMS("FDI train 2 done.\n");
2814 break;
2815 }
2816 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002817 }
Sean Paulfa37d392012-03-02 12:53:39 -05002818 if (retry < 5)
2819 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002820 }
2821 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002822 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002823
2824 DRM_DEBUG_KMS("FDI train done.\n");
2825}
2826
Jesse Barnes357555c2011-04-28 15:09:55 -07002827/* Manual link training for Ivy Bridge A0 parts */
2828static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2829{
2830 struct drm_device *dev = crtc->dev;
2831 struct drm_i915_private *dev_priv = dev->dev_private;
2832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2833 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002834 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002835
2836 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2837 for train result */
2838 reg = FDI_RX_IMR(pipe);
2839 temp = I915_READ(reg);
2840 temp &= ~FDI_RX_SYMBOL_LOCK;
2841 temp &= ~FDI_RX_BIT_LOCK;
2842 I915_WRITE(reg, temp);
2843
2844 POSTING_READ(reg);
2845 udelay(150);
2846
Daniel Vetter01a415f2012-10-27 15:58:40 +02002847 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2848 I915_READ(FDI_RX_IIR(pipe)));
2849
Jesse Barnes139ccd32013-08-19 11:04:55 -07002850 /* Try each vswing and preemphasis setting twice before moving on */
2851 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2852 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002853 reg = FDI_TX_CTL(pipe);
2854 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002855 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2856 temp &= ~FDI_TX_ENABLE;
2857 I915_WRITE(reg, temp);
2858
2859 reg = FDI_RX_CTL(pipe);
2860 temp = I915_READ(reg);
2861 temp &= ~FDI_LINK_TRAIN_AUTO;
2862 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2863 temp &= ~FDI_RX_ENABLE;
2864 I915_WRITE(reg, temp);
2865
2866 /* enable CPU FDI TX and PCH FDI RX */
2867 reg = FDI_TX_CTL(pipe);
2868 temp = I915_READ(reg);
2869 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2870 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2871 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002872 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002873 temp |= snb_b_fdi_train_param[j/2];
2874 temp |= FDI_COMPOSITE_SYNC;
2875 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2876
2877 I915_WRITE(FDI_RX_MISC(pipe),
2878 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2879
2880 reg = FDI_RX_CTL(pipe);
2881 temp = I915_READ(reg);
2882 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2883 temp |= FDI_COMPOSITE_SYNC;
2884 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2885
2886 POSTING_READ(reg);
2887 udelay(1); /* should be 0.5us */
2888
2889 for (i = 0; i < 4; i++) {
2890 reg = FDI_RX_IIR(pipe);
2891 temp = I915_READ(reg);
2892 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2893
2894 if (temp & FDI_RX_BIT_LOCK ||
2895 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2896 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2897 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2898 i);
2899 break;
2900 }
2901 udelay(1); /* should be 0.5us */
2902 }
2903 if (i == 4) {
2904 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2905 continue;
2906 }
2907
2908 /* Train 2 */
2909 reg = FDI_TX_CTL(pipe);
2910 temp = I915_READ(reg);
2911 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2912 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2913 I915_WRITE(reg, temp);
2914
2915 reg = FDI_RX_CTL(pipe);
2916 temp = I915_READ(reg);
2917 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2918 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002919 I915_WRITE(reg, temp);
2920
2921 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002922 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002923
Jesse Barnes139ccd32013-08-19 11:04:55 -07002924 for (i = 0; i < 4; i++) {
2925 reg = FDI_RX_IIR(pipe);
2926 temp = I915_READ(reg);
2927 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002928
Jesse Barnes139ccd32013-08-19 11:04:55 -07002929 if (temp & FDI_RX_SYMBOL_LOCK ||
2930 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2931 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2932 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2933 i);
2934 goto train_done;
2935 }
2936 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002937 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002938 if (i == 4)
2939 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002940 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002941
Jesse Barnes139ccd32013-08-19 11:04:55 -07002942train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002943 DRM_DEBUG_KMS("FDI train done.\n");
2944}
2945
Daniel Vetter88cefb62012-08-12 19:27:14 +02002946static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002947{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002948 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002949 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002950 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002951 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002952
Jesse Barnesc64e3112010-09-10 11:27:03 -07002953
Jesse Barnes0e23b992010-09-10 11:10:00 -07002954 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002955 reg = FDI_RX_CTL(pipe);
2956 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002957 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2958 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002959 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2961
2962 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002963 udelay(200);
2964
2965 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002966 temp = I915_READ(reg);
2967 I915_WRITE(reg, temp | FDI_PCDCLK);
2968
2969 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002970 udelay(200);
2971
Paulo Zanoni20749732012-11-23 15:30:38 -02002972 /* Enable CPU FDI TX PLL, always on for Ironlake */
2973 reg = FDI_TX_CTL(pipe);
2974 temp = I915_READ(reg);
2975 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2976 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002977
Paulo Zanoni20749732012-11-23 15:30:38 -02002978 POSTING_READ(reg);
2979 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002980 }
2981}
2982
Daniel Vetter88cefb62012-08-12 19:27:14 +02002983static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2984{
2985 struct drm_device *dev = intel_crtc->base.dev;
2986 struct drm_i915_private *dev_priv = dev->dev_private;
2987 int pipe = intel_crtc->pipe;
2988 u32 reg, temp;
2989
2990 /* Switch from PCDclk to Rawclk */
2991 reg = FDI_RX_CTL(pipe);
2992 temp = I915_READ(reg);
2993 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2994
2995 /* Disable CPU FDI TX PLL */
2996 reg = FDI_TX_CTL(pipe);
2997 temp = I915_READ(reg);
2998 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2999
3000 POSTING_READ(reg);
3001 udelay(100);
3002
3003 reg = FDI_RX_CTL(pipe);
3004 temp = I915_READ(reg);
3005 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3006
3007 /* Wait for the clocks to turn off. */
3008 POSTING_READ(reg);
3009 udelay(100);
3010}
3011
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003012static void ironlake_fdi_disable(struct drm_crtc *crtc)
3013{
3014 struct drm_device *dev = crtc->dev;
3015 struct drm_i915_private *dev_priv = dev->dev_private;
3016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3017 int pipe = intel_crtc->pipe;
3018 u32 reg, temp;
3019
3020 /* disable CPU FDI tx and PCH FDI rx */
3021 reg = FDI_TX_CTL(pipe);
3022 temp = I915_READ(reg);
3023 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3024 POSTING_READ(reg);
3025
3026 reg = FDI_RX_CTL(pipe);
3027 temp = I915_READ(reg);
3028 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003029 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003030 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3031
3032 POSTING_READ(reg);
3033 udelay(100);
3034
3035 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003036 if (HAS_PCH_IBX(dev)) {
3037 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003038 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003039
3040 /* still set train pattern 1 */
3041 reg = FDI_TX_CTL(pipe);
3042 temp = I915_READ(reg);
3043 temp &= ~FDI_LINK_TRAIN_NONE;
3044 temp |= FDI_LINK_TRAIN_PATTERN_1;
3045 I915_WRITE(reg, temp);
3046
3047 reg = FDI_RX_CTL(pipe);
3048 temp = I915_READ(reg);
3049 if (HAS_PCH_CPT(dev)) {
3050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3051 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3052 } else {
3053 temp &= ~FDI_LINK_TRAIN_NONE;
3054 temp |= FDI_LINK_TRAIN_PATTERN_1;
3055 }
3056 /* BPC in FDI rx is consistent with that in PIPECONF */
3057 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003058 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003059 I915_WRITE(reg, temp);
3060
3061 POSTING_READ(reg);
3062 udelay(100);
3063}
3064
Chris Wilson5dce5b932014-01-20 10:17:36 +00003065bool intel_has_pending_fb_unpin(struct drm_device *dev)
3066{
3067 struct intel_crtc *crtc;
3068
3069 /* Note that we don't need to be called with mode_config.lock here
3070 * as our list of CRTC objects is static for the lifetime of the
3071 * device and so cannot disappear as we iterate. Similarly, we can
3072 * happily treat the predicates as racy, atomic checks as userspace
3073 * cannot claim and pin a new fb without at least acquring the
3074 * struct_mutex and so serialising with us.
3075 */
3076 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3077 if (atomic_read(&crtc->unpin_work_count) == 0)
3078 continue;
3079
3080 if (crtc->unpin_work)
3081 intel_wait_for_vblank(dev, crtc->pipe);
3082
3083 return true;
3084 }
3085
3086 return false;
3087}
3088
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003089static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3090{
Chris Wilson0f911282012-04-17 10:05:38 +01003091 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003092 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003093
Matt Roperf4510a22014-04-01 15:22:40 -07003094 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003095 return;
3096
Daniel Vetter2c10d572012-12-20 21:24:07 +01003097 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3098
Chris Wilson5bb61642012-09-27 21:25:58 +01003099 wait_event(dev_priv->pending_flip_queue,
3100 !intel_crtc_has_pending_flip(crtc));
3101
Chris Wilson0f911282012-04-17 10:05:38 +01003102 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003103 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003104 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003105}
3106
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003107/* Program iCLKIP clock to the desired frequency */
3108static void lpt_program_iclkip(struct drm_crtc *crtc)
3109{
3110 struct drm_device *dev = crtc->dev;
3111 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003112 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003113 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3114 u32 temp;
3115
Daniel Vetter09153002012-12-12 14:06:44 +01003116 mutex_lock(&dev_priv->dpio_lock);
3117
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003118 /* It is necessary to ungate the pixclk gate prior to programming
3119 * the divisors, and gate it back when it is done.
3120 */
3121 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3122
3123 /* Disable SSCCTL */
3124 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003125 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3126 SBI_SSCCTL_DISABLE,
3127 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003128
3129 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003130 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003131 auxdiv = 1;
3132 divsel = 0x41;
3133 phaseinc = 0x20;
3134 } else {
3135 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003136 * but the adjusted_mode->crtc_clock in in KHz. To get the
3137 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003138 * convert the virtual clock precision to KHz here for higher
3139 * precision.
3140 */
3141 u32 iclk_virtual_root_freq = 172800 * 1000;
3142 u32 iclk_pi_range = 64;
3143 u32 desired_divisor, msb_divisor_value, pi_value;
3144
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003145 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003146 msb_divisor_value = desired_divisor / iclk_pi_range;
3147 pi_value = desired_divisor % iclk_pi_range;
3148
3149 auxdiv = 0;
3150 divsel = msb_divisor_value - 2;
3151 phaseinc = pi_value;
3152 }
3153
3154 /* This should not happen with any sane values */
3155 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3156 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3157 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3158 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3159
3160 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003161 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003162 auxdiv,
3163 divsel,
3164 phasedir,
3165 phaseinc);
3166
3167 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003168 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003169 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3170 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3171 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3172 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3173 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3174 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003175 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003176
3177 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003178 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003179 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3180 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003181 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003182
3183 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003184 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003185 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003186 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003187
3188 /* Wait for initialization time */
3189 udelay(24);
3190
3191 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003192
3193 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003194}
3195
Daniel Vetter275f01b22013-05-03 11:49:47 +02003196static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3197 enum pipe pch_transcoder)
3198{
3199 struct drm_device *dev = crtc->base.dev;
3200 struct drm_i915_private *dev_priv = dev->dev_private;
3201 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3202
3203 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3204 I915_READ(HTOTAL(cpu_transcoder)));
3205 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3206 I915_READ(HBLANK(cpu_transcoder)));
3207 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3208 I915_READ(HSYNC(cpu_transcoder)));
3209
3210 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3211 I915_READ(VTOTAL(cpu_transcoder)));
3212 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3213 I915_READ(VBLANK(cpu_transcoder)));
3214 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3215 I915_READ(VSYNC(cpu_transcoder)));
3216 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3217 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3218}
3219
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003220static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3221{
3222 struct drm_i915_private *dev_priv = dev->dev_private;
3223 uint32_t temp;
3224
3225 temp = I915_READ(SOUTH_CHICKEN1);
3226 if (temp & FDI_BC_BIFURCATION_SELECT)
3227 return;
3228
3229 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3230 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3231
3232 temp |= FDI_BC_BIFURCATION_SELECT;
3233 DRM_DEBUG_KMS("enabling fdi C rx\n");
3234 I915_WRITE(SOUTH_CHICKEN1, temp);
3235 POSTING_READ(SOUTH_CHICKEN1);
3236}
3237
3238static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3239{
3240 struct drm_device *dev = intel_crtc->base.dev;
3241 struct drm_i915_private *dev_priv = dev->dev_private;
3242
3243 switch (intel_crtc->pipe) {
3244 case PIPE_A:
3245 break;
3246 case PIPE_B:
3247 if (intel_crtc->config.fdi_lanes > 2)
3248 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3249 else
3250 cpt_enable_fdi_bc_bifurcation(dev);
3251
3252 break;
3253 case PIPE_C:
3254 cpt_enable_fdi_bc_bifurcation(dev);
3255
3256 break;
3257 default:
3258 BUG();
3259 }
3260}
3261
Jesse Barnesf67a5592011-01-05 10:31:48 -08003262/*
3263 * Enable PCH resources required for PCH ports:
3264 * - PCH PLLs
3265 * - FDI training & RX/TX
3266 * - update transcoder timings
3267 * - DP transcoding bits
3268 * - transcoder
3269 */
3270static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003271{
3272 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003273 struct drm_i915_private *dev_priv = dev->dev_private;
3274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3275 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003276 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003277
Daniel Vetterab9412b2013-05-03 11:49:46 +02003278 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003279
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003280 if (IS_IVYBRIDGE(dev))
3281 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3282
Daniel Vettercd986ab2012-10-26 10:58:12 +02003283 /* Write the TU size bits before fdi link training, so that error
3284 * detection works. */
3285 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3286 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3287
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003288 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003289 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003290
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003291 /* We need to program the right clock selection before writing the pixel
3292 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003293 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003294 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003295
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003296 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003297 temp |= TRANS_DPLL_ENABLE(pipe);
3298 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003299 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003300 temp |= sel;
3301 else
3302 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003303 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003304 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003305
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003306 /* XXX: pch pll's can be enabled any time before we enable the PCH
3307 * transcoder, and we actually should do this to not upset any PCH
3308 * transcoder that already use the clock when we share it.
3309 *
3310 * Note that enable_shared_dpll tries to do the right thing, but
3311 * get_shared_dpll unconditionally resets the pll - we need that to have
3312 * the right LVDS enable sequence. */
3313 ironlake_enable_shared_dpll(intel_crtc);
3314
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003315 /* set transcoder timing, panel must allow it */
3316 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003317 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003318
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003319 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003320
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003321 /* For PCH DP, enable TRANS_DP_CTL */
3322 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003323 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3324 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003325 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003326 reg = TRANS_DP_CTL(pipe);
3327 temp = I915_READ(reg);
3328 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003329 TRANS_DP_SYNC_MASK |
3330 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003331 temp |= (TRANS_DP_OUTPUT_ENABLE |
3332 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003333 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003334
3335 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003336 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003337 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003338 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003339
3340 switch (intel_trans_dp_port_sel(crtc)) {
3341 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003342 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003343 break;
3344 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003345 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003346 break;
3347 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003349 break;
3350 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003351 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003352 }
3353
Chris Wilson5eddb702010-09-11 13:48:45 +01003354 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003355 }
3356
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003357 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003358}
3359
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003360static void lpt_pch_enable(struct drm_crtc *crtc)
3361{
3362 struct drm_device *dev = crtc->dev;
3363 struct drm_i915_private *dev_priv = dev->dev_private;
3364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003365 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003366
Daniel Vetterab9412b2013-05-03 11:49:46 +02003367 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003368
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003369 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003370
Paulo Zanoni0540e482012-10-31 18:12:40 -02003371 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003372 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003373
Paulo Zanoni937bb612012-10-31 18:12:47 -02003374 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003375}
3376
Daniel Vettere2b78262013-06-07 23:10:03 +02003377static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003378{
Daniel Vettere2b78262013-06-07 23:10:03 +02003379 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003380
3381 if (pll == NULL)
3382 return;
3383
3384 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003385 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003386 return;
3387 }
3388
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003389 if (--pll->refcount == 0) {
3390 WARN_ON(pll->on);
3391 WARN_ON(pll->active);
3392 }
3393
Daniel Vettera43f6e02013-06-07 23:10:32 +02003394 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003395}
3396
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003397static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003398{
Daniel Vettere2b78262013-06-07 23:10:03 +02003399 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3400 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3401 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003402
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003403 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003404 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3405 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003406 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003407 }
3408
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003409 if (HAS_PCH_IBX(dev_priv->dev)) {
3410 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003411 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003412 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003413
Daniel Vetter46edb022013-06-05 13:34:12 +02003414 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3415 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003416
3417 goto found;
3418 }
3419
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003420 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3421 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003422
3423 /* Only want to check enabled timings first */
3424 if (pll->refcount == 0)
3425 continue;
3426
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003427 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3428 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003429 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003430 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003431 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003432
3433 goto found;
3434 }
3435 }
3436
3437 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003438 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3439 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003440 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003441 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3442 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003443 goto found;
3444 }
3445 }
3446
3447 return NULL;
3448
3449found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003450 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003451 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3452 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003453
Daniel Vettercdbd2312013-06-05 13:34:03 +02003454 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003455 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3456 sizeof(pll->hw_state));
3457
Daniel Vetter46edb022013-06-05 13:34:12 +02003458 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003459 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003460 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003461
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003462 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003463 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003464 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003465
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003466 return pll;
3467}
3468
Daniel Vettera1520312013-05-03 11:49:50 +02003469static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003470{
3471 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003472 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003473 u32 temp;
3474
3475 temp = I915_READ(dslreg);
3476 udelay(500);
3477 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003478 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003479 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003480 }
3481}
3482
Jesse Barnesb074cec2013-04-25 12:55:02 -07003483static void ironlake_pfit_enable(struct intel_crtc *crtc)
3484{
3485 struct drm_device *dev = crtc->base.dev;
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 int pipe = crtc->pipe;
3488
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003489 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003490 /* Force use of hard-coded filter coefficients
3491 * as some pre-programmed values are broken,
3492 * e.g. x201.
3493 */
3494 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3495 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3496 PF_PIPE_SEL_IVB(pipe));
3497 else
3498 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3499 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3500 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003501 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003502}
3503
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003504static void intel_enable_planes(struct drm_crtc *crtc)
3505{
3506 struct drm_device *dev = crtc->dev;
3507 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003508 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003509 struct intel_plane *intel_plane;
3510
Matt Roperaf2b6532014-04-01 15:22:32 -07003511 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3512 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003513 if (intel_plane->pipe == pipe)
3514 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003515 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003516}
3517
3518static void intel_disable_planes(struct drm_crtc *crtc)
3519{
3520 struct drm_device *dev = crtc->dev;
3521 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003522 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003523 struct intel_plane *intel_plane;
3524
Matt Roperaf2b6532014-04-01 15:22:32 -07003525 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3526 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003527 if (intel_plane->pipe == pipe)
3528 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003529 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003530}
3531
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003532void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003533{
3534 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3535
3536 if (!crtc->config.ips_enabled)
3537 return;
3538
3539 /* We can only enable IPS after we enable a plane and wait for a vblank.
3540 * We guarantee that the plane is enabled by calling intel_enable_ips
3541 * only after intel_enable_plane. And intel_enable_plane already waits
3542 * for a vblank, so all we need to do here is to enable the IPS bit. */
3543 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003544 if (IS_BROADWELL(crtc->base.dev)) {
3545 mutex_lock(&dev_priv->rps.hw_lock);
3546 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3547 mutex_unlock(&dev_priv->rps.hw_lock);
3548 /* Quoting Art Runyan: "its not safe to expect any particular
3549 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003550 * mailbox." Moreover, the mailbox may return a bogus state,
3551 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003552 */
3553 } else {
3554 I915_WRITE(IPS_CTL, IPS_ENABLE);
3555 /* The bit only becomes 1 in the next vblank, so this wait here
3556 * is essentially intel_wait_for_vblank. If we don't have this
3557 * and don't wait for vblanks until the end of crtc_enable, then
3558 * the HW state readout code will complain that the expected
3559 * IPS_CTL value is not the one we read. */
3560 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3561 DRM_ERROR("Timed out waiting for IPS enable\n");
3562 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003563}
3564
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003565void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003566{
3567 struct drm_device *dev = crtc->base.dev;
3568 struct drm_i915_private *dev_priv = dev->dev_private;
3569
3570 if (!crtc->config.ips_enabled)
3571 return;
3572
3573 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003574 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003575 mutex_lock(&dev_priv->rps.hw_lock);
3576 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3577 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003578 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3579 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3580 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003581 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003582 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003583 POSTING_READ(IPS_CTL);
3584 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003585
3586 /* We need to wait for a vblank before we can disable the plane. */
3587 intel_wait_for_vblank(dev, crtc->pipe);
3588}
3589
3590/** Loads the palette/gamma unit for the CRTC with the prepared values */
3591static void intel_crtc_load_lut(struct drm_crtc *crtc)
3592{
3593 struct drm_device *dev = crtc->dev;
3594 struct drm_i915_private *dev_priv = dev->dev_private;
3595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3596 enum pipe pipe = intel_crtc->pipe;
3597 int palreg = PALETTE(pipe);
3598 int i;
3599 bool reenable_ips = false;
3600
3601 /* The clocks have to be on to load the palette. */
3602 if (!crtc->enabled || !intel_crtc->active)
3603 return;
3604
3605 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3606 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3607 assert_dsi_pll_enabled(dev_priv);
3608 else
3609 assert_pll_enabled(dev_priv, pipe);
3610 }
3611
3612 /* use legacy palette for Ironlake */
3613 if (HAS_PCH_SPLIT(dev))
3614 palreg = LGC_PALETTE(pipe);
3615
3616 /* Workaround : Do not read or write the pipe palette/gamma data while
3617 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3618 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003619 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003620 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3621 GAMMA_MODE_MODE_SPLIT)) {
3622 hsw_disable_ips(intel_crtc);
3623 reenable_ips = true;
3624 }
3625
3626 for (i = 0; i < 256; i++) {
3627 I915_WRITE(palreg + 4 * i,
3628 (intel_crtc->lut_r[i] << 16) |
3629 (intel_crtc->lut_g[i] << 8) |
3630 intel_crtc->lut_b[i]);
3631 }
3632
3633 if (reenable_ips)
3634 hsw_enable_ips(intel_crtc);
3635}
3636
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003637static void ilk_crtc_enable_planes(struct drm_crtc *crtc)
3638{
3639 struct drm_device *dev = crtc->dev;
3640 struct drm_i915_private *dev_priv = dev->dev_private;
3641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3642 int pipe = intel_crtc->pipe;
3643 int plane = intel_crtc->plane;
3644
3645 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3646 intel_enable_planes(crtc);
3647 intel_crtc_update_cursor(crtc, true);
3648
3649 hsw_enable_ips(intel_crtc);
3650
3651 mutex_lock(&dev->struct_mutex);
3652 intel_update_fbc(dev);
3653 mutex_unlock(&dev->struct_mutex);
3654}
3655
3656static void ilk_crtc_disable_planes(struct drm_crtc *crtc)
3657{
3658 struct drm_device *dev = crtc->dev;
3659 struct drm_i915_private *dev_priv = dev->dev_private;
3660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3661 int pipe = intel_crtc->pipe;
3662 int plane = intel_crtc->plane;
3663
3664 intel_crtc_wait_for_pending_flips(crtc);
3665 drm_vblank_off(dev, pipe);
3666
3667 if (dev_priv->fbc.plane == plane)
3668 intel_disable_fbc(dev);
3669
3670 hsw_disable_ips(intel_crtc);
3671
3672 intel_crtc_update_cursor(crtc, false);
3673 intel_disable_planes(crtc);
3674 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3675}
3676
Jesse Barnesf67a5592011-01-05 10:31:48 -08003677static void ironlake_crtc_enable(struct drm_crtc *crtc)
3678{
3679 struct drm_device *dev = crtc->dev;
3680 struct drm_i915_private *dev_priv = dev->dev_private;
3681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003682 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003683 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003684
Daniel Vetter08a48462012-07-02 11:43:47 +02003685 WARN_ON(!crtc->enabled);
3686
Jesse Barnesf67a5592011-01-05 10:31:48 -08003687 if (intel_crtc->active)
3688 return;
3689
3690 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003691
3692 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3693 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3694
Daniel Vetterf6736a12013-06-05 13:34:30 +02003695 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003696 if (encoder->pre_enable)
3697 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003698
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003699 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003700 /* Note: FDI PLL enabling _must_ be done before we enable the
3701 * cpu pipes, hence this is separate from all the other fdi/pch
3702 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003703 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003704 } else {
3705 assert_fdi_tx_disabled(dev_priv, pipe);
3706 assert_fdi_rx_disabled(dev_priv, pipe);
3707 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003708
Jesse Barnesb074cec2013-04-25 12:55:02 -07003709 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003710
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003711 /*
3712 * On ILK+ LUT must be loaded before the pipe is running but with
3713 * clocks enabled
3714 */
3715 intel_crtc_load_lut(crtc);
3716
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003717 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003718 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003719
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003720 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003721 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003722
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003723 for_each_encoder_on_crtc(dev, crtc, encoder)
3724 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003725
3726 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003727 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003728
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003729 ilk_crtc_enable_planes(crtc);
3730
Daniel Vetter6ce94102012-10-04 19:20:03 +02003731 /*
3732 * There seems to be a race in PCH platform hw (at least on some
3733 * outputs) where an enabled pipe still completes any pageflip right
3734 * away (as if the pipe is off) instead of waiting for vblank. As soon
3735 * as the first vblank happend, everything works as expected. Hence just
3736 * wait for one vblank before returning to avoid strange things
3737 * happening.
3738 */
3739 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003740}
3741
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003742/* IPS only exists on ULT machines and is tied to pipe A. */
3743static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3744{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003745 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003746}
3747
Paulo Zanonie4916942013-09-20 16:21:19 -03003748/*
3749 * This implements the workaround described in the "notes" section of the mode
3750 * set sequence documentation. When going from no pipes or single pipe to
3751 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3752 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3753 */
3754static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3755{
3756 struct drm_device *dev = crtc->base.dev;
3757 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3758
3759 /* We want to get the other_active_crtc only if there's only 1 other
3760 * active crtc. */
3761 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3762 if (!crtc_it->active || crtc_it == crtc)
3763 continue;
3764
3765 if (other_active_crtc)
3766 return;
3767
3768 other_active_crtc = crtc_it;
3769 }
3770 if (!other_active_crtc)
3771 return;
3772
3773 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3774 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3775}
3776
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003777static void haswell_crtc_enable(struct drm_crtc *crtc)
3778{
3779 struct drm_device *dev = crtc->dev;
3780 struct drm_i915_private *dev_priv = dev->dev_private;
3781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3782 struct intel_encoder *encoder;
3783 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003784
3785 WARN_ON(!crtc->enabled);
3786
3787 if (intel_crtc->active)
3788 return;
3789
3790 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003791
3792 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3793 if (intel_crtc->config.has_pch_encoder)
3794 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3795
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003796 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003797 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003798
3799 for_each_encoder_on_crtc(dev, crtc, encoder)
3800 if (encoder->pre_enable)
3801 encoder->pre_enable(encoder);
3802
Paulo Zanoni1f544382012-10-24 11:32:00 -02003803 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003804
Jesse Barnesb074cec2013-04-25 12:55:02 -07003805 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003806
3807 /*
3808 * On ILK+ LUT must be loaded before the pipe is running but with
3809 * clocks enabled
3810 */
3811 intel_crtc_load_lut(crtc);
3812
Paulo Zanoni1f544382012-10-24 11:32:00 -02003813 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003814 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003815
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003816 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003817 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003818
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003819 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003820 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003821
Jani Nikula8807e552013-08-30 19:40:32 +03003822 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003823 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003824 intel_opregion_notify_encoder(encoder, true);
3825 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003826
Paulo Zanonie4916942013-09-20 16:21:19 -03003827 /* If we change the relative order between pipe/planes enabling, we need
3828 * to change the workaround. */
3829 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003830 ilk_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003831}
3832
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003833static void ironlake_pfit_disable(struct intel_crtc *crtc)
3834{
3835 struct drm_device *dev = crtc->base.dev;
3836 struct drm_i915_private *dev_priv = dev->dev_private;
3837 int pipe = crtc->pipe;
3838
3839 /* To avoid upsetting the power well on haswell only disable the pfit if
3840 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003841 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003842 I915_WRITE(PF_CTL(pipe), 0);
3843 I915_WRITE(PF_WIN_POS(pipe), 0);
3844 I915_WRITE(PF_WIN_SZ(pipe), 0);
3845 }
3846}
3847
Jesse Barnes6be4a602010-09-10 10:26:01 -07003848static void ironlake_crtc_disable(struct drm_crtc *crtc)
3849{
3850 struct drm_device *dev = crtc->dev;
3851 struct drm_i915_private *dev_priv = dev->dev_private;
3852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003853 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003854 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003855 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003856
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003857 if (!intel_crtc->active)
3858 return;
3859
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003860 ilk_crtc_disable_planes(crtc);
3861
Daniel Vetterea9d7582012-07-10 10:42:52 +02003862 for_each_encoder_on_crtc(dev, crtc, encoder)
3863 encoder->disable(encoder);
3864
Daniel Vetterd925c592013-06-05 13:34:04 +02003865 if (intel_crtc->config.has_pch_encoder)
3866 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3867
Jesse Barnesb24e7172011-01-04 15:09:30 -08003868 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003869
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003870 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003871
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003872 for_each_encoder_on_crtc(dev, crtc, encoder)
3873 if (encoder->post_disable)
3874 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003875
Daniel Vetterd925c592013-06-05 13:34:04 +02003876 if (intel_crtc->config.has_pch_encoder) {
3877 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003878
Daniel Vetterd925c592013-06-05 13:34:04 +02003879 ironlake_disable_pch_transcoder(dev_priv, pipe);
3880 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003881
Daniel Vetterd925c592013-06-05 13:34:04 +02003882 if (HAS_PCH_CPT(dev)) {
3883 /* disable TRANS_DP_CTL */
3884 reg = TRANS_DP_CTL(pipe);
3885 temp = I915_READ(reg);
3886 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3887 TRANS_DP_PORT_SEL_MASK);
3888 temp |= TRANS_DP_PORT_SEL_NONE;
3889 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003890
Daniel Vetterd925c592013-06-05 13:34:04 +02003891 /* disable DPLL_SEL */
3892 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003893 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003894 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003895 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003896
3897 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003898 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003899
3900 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003901 }
3902
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003903 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003904 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003905
3906 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003907 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003908 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003909}
3910
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003911static void haswell_crtc_disable(struct drm_crtc *crtc)
3912{
3913 struct drm_device *dev = crtc->dev;
3914 struct drm_i915_private *dev_priv = dev->dev_private;
3915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3916 struct intel_encoder *encoder;
3917 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003918 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003919
3920 if (!intel_crtc->active)
3921 return;
3922
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003923 ilk_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003924
Jani Nikula8807e552013-08-30 19:40:32 +03003925 for_each_encoder_on_crtc(dev, crtc, encoder) {
3926 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003927 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003928 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003929
Paulo Zanoni86642812013-04-12 17:57:57 -03003930 if (intel_crtc->config.has_pch_encoder)
3931 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003932 intel_disable_pipe(dev_priv, pipe);
3933
Paulo Zanoniad80a812012-10-24 16:06:19 -02003934 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003935
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003936 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003937
Paulo Zanoni1f544382012-10-24 11:32:00 -02003938 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003939
3940 for_each_encoder_on_crtc(dev, crtc, encoder)
3941 if (encoder->post_disable)
3942 encoder->post_disable(encoder);
3943
Daniel Vetter88adfff2013-03-28 10:42:01 +01003944 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003945 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003946 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003947 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003948 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003949
3950 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003951 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003952
3953 mutex_lock(&dev->struct_mutex);
3954 intel_update_fbc(dev);
3955 mutex_unlock(&dev->struct_mutex);
3956}
3957
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003958static void ironlake_crtc_off(struct drm_crtc *crtc)
3959{
3960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003961 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003962}
3963
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003964static void haswell_crtc_off(struct drm_crtc *crtc)
3965{
3966 intel_ddi_put_crtc_pll(crtc);
3967}
3968
Daniel Vetter02e792f2009-09-15 22:57:34 +02003969static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3970{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003971 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003972 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003973 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003974
Chris Wilson23f09ce2010-08-12 13:53:37 +01003975 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003976 dev_priv->mm.interruptible = false;
3977 (void) intel_overlay_switch_off(intel_crtc->overlay);
3978 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003979 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003980 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003981
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003982 /* Let userspace switch the overlay on again. In most cases userspace
3983 * has to recompute where to put it anyway.
3984 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003985}
3986
Egbert Eich61bc95c2013-03-04 09:24:38 -05003987/**
3988 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3989 * cursor plane briefly if not already running after enabling the display
3990 * plane.
3991 * This workaround avoids occasional blank screens when self refresh is
3992 * enabled.
3993 */
3994static void
3995g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3996{
3997 u32 cntl = I915_READ(CURCNTR(pipe));
3998
3999 if ((cntl & CURSOR_MODE) == 0) {
4000 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4001
4002 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4003 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4004 intel_wait_for_vblank(dev_priv->dev, pipe);
4005 I915_WRITE(CURCNTR(pipe), cntl);
4006 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4007 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4008 }
4009}
4010
Jesse Barnes2dd24552013-04-25 12:55:01 -07004011static void i9xx_pfit_enable(struct intel_crtc *crtc)
4012{
4013 struct drm_device *dev = crtc->base.dev;
4014 struct drm_i915_private *dev_priv = dev->dev_private;
4015 struct intel_crtc_config *pipe_config = &crtc->config;
4016
Daniel Vetter328d8e82013-05-08 10:36:31 +02004017 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004018 return;
4019
Daniel Vetterc0b03412013-05-28 12:05:54 +02004020 /*
4021 * The panel fitter should only be adjusted whilst the pipe is disabled,
4022 * according to register description and PRM.
4023 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004024 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4025 assert_pipe_disabled(dev_priv, crtc->pipe);
4026
Jesse Barnesb074cec2013-04-25 12:55:02 -07004027 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4028 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004029
4030 /* Border color in case we don't scale up to the full screen. Black by
4031 * default, change to something else for debugging. */
4032 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004033}
4034
Imre Deak77d22dc2014-03-05 16:20:52 +02004035#define for_each_power_domain(domain, mask) \
4036 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4037 if ((1 << (domain)) & (mask))
4038
Imre Deak319be8a2014-03-04 19:22:57 +02004039enum intel_display_power_domain
4040intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004041{
Imre Deak319be8a2014-03-04 19:22:57 +02004042 struct drm_device *dev = intel_encoder->base.dev;
4043 struct intel_digital_port *intel_dig_port;
4044
4045 switch (intel_encoder->type) {
4046 case INTEL_OUTPUT_UNKNOWN:
4047 /* Only DDI platforms should ever use this output type */
4048 WARN_ON_ONCE(!HAS_DDI(dev));
4049 case INTEL_OUTPUT_DISPLAYPORT:
4050 case INTEL_OUTPUT_HDMI:
4051 case INTEL_OUTPUT_EDP:
4052 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4053 switch (intel_dig_port->port) {
4054 case PORT_A:
4055 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4056 case PORT_B:
4057 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4058 case PORT_C:
4059 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4060 case PORT_D:
4061 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4062 default:
4063 WARN_ON_ONCE(1);
4064 return POWER_DOMAIN_PORT_OTHER;
4065 }
4066 case INTEL_OUTPUT_ANALOG:
4067 return POWER_DOMAIN_PORT_CRT;
4068 case INTEL_OUTPUT_DSI:
4069 return POWER_DOMAIN_PORT_DSI;
4070 default:
4071 return POWER_DOMAIN_PORT_OTHER;
4072 }
4073}
4074
4075static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4076{
4077 struct drm_device *dev = crtc->dev;
4078 struct intel_encoder *intel_encoder;
4079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4080 enum pipe pipe = intel_crtc->pipe;
4081 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004082 unsigned long mask;
4083 enum transcoder transcoder;
4084
4085 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4086
4087 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4088 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4089 if (pfit_enabled)
4090 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4091
Imre Deak319be8a2014-03-04 19:22:57 +02004092 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4093 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4094
Imre Deak77d22dc2014-03-05 16:20:52 +02004095 return mask;
4096}
4097
4098void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4099 bool enable)
4100{
4101 if (dev_priv->power_domains.init_power_on == enable)
4102 return;
4103
4104 if (enable)
4105 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4106 else
4107 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4108
4109 dev_priv->power_domains.init_power_on = enable;
4110}
4111
4112static void modeset_update_crtc_power_domains(struct drm_device *dev)
4113{
4114 struct drm_i915_private *dev_priv = dev->dev_private;
4115 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4116 struct intel_crtc *crtc;
4117
4118 /*
4119 * First get all needed power domains, then put all unneeded, to avoid
4120 * any unnecessary toggling of the power wells.
4121 */
4122 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4123 enum intel_display_power_domain domain;
4124
4125 if (!crtc->base.enabled)
4126 continue;
4127
Imre Deak319be8a2014-03-04 19:22:57 +02004128 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004129
4130 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4131 intel_display_power_get(dev_priv, domain);
4132 }
4133
4134 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4135 enum intel_display_power_domain domain;
4136
4137 for_each_power_domain(domain, crtc->enabled_power_domains)
4138 intel_display_power_put(dev_priv, domain);
4139
4140 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4141 }
4142
4143 intel_display_set_init_power(dev_priv, false);
4144}
4145
Jesse Barnes586f49d2013-11-04 16:06:59 -08004146int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004147{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004148 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004149
Jesse Barnes586f49d2013-11-04 16:06:59 -08004150 /* Obtain SKU information */
4151 mutex_lock(&dev_priv->dpio_lock);
4152 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4153 CCK_FUSE_HPLL_FREQ_MASK;
4154 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004155
Jesse Barnes586f49d2013-11-04 16:06:59 -08004156 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004157}
4158
4159/* Adjust CDclk dividers to allow high res or save power if possible */
4160static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4161{
4162 struct drm_i915_private *dev_priv = dev->dev_private;
4163 u32 val, cmd;
4164
Imre Deakd60c4472014-03-27 17:45:10 +02004165 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4166 dev_priv->vlv_cdclk_freq = cdclk;
4167
Jesse Barnes30a970c2013-11-04 13:48:12 -08004168 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4169 cmd = 2;
4170 else if (cdclk == 266)
4171 cmd = 1;
4172 else
4173 cmd = 0;
4174
4175 mutex_lock(&dev_priv->rps.hw_lock);
4176 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4177 val &= ~DSPFREQGUAR_MASK;
4178 val |= (cmd << DSPFREQGUAR_SHIFT);
4179 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4180 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4181 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4182 50)) {
4183 DRM_ERROR("timed out waiting for CDclk change\n");
4184 }
4185 mutex_unlock(&dev_priv->rps.hw_lock);
4186
4187 if (cdclk == 400) {
4188 u32 divider, vco;
4189
4190 vco = valleyview_get_vco(dev_priv);
4191 divider = ((vco << 1) / cdclk) - 1;
4192
4193 mutex_lock(&dev_priv->dpio_lock);
4194 /* adjust cdclk divider */
4195 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4196 val &= ~0xf;
4197 val |= divider;
4198 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4199 mutex_unlock(&dev_priv->dpio_lock);
4200 }
4201
4202 mutex_lock(&dev_priv->dpio_lock);
4203 /* adjust self-refresh exit latency value */
4204 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4205 val &= ~0x7f;
4206
4207 /*
4208 * For high bandwidth configs, we set a higher latency in the bunit
4209 * so that the core display fetch happens in time to avoid underruns.
4210 */
4211 if (cdclk == 400)
4212 val |= 4500 / 250; /* 4.5 usec */
4213 else
4214 val |= 3000 / 250; /* 3.0 usec */
4215 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4216 mutex_unlock(&dev_priv->dpio_lock);
4217
4218 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4219 intel_i2c_reset(dev);
4220}
4221
Imre Deakd60c4472014-03-27 17:45:10 +02004222int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004223{
4224 int cur_cdclk, vco;
4225 int divider;
4226
4227 vco = valleyview_get_vco(dev_priv);
4228
4229 mutex_lock(&dev_priv->dpio_lock);
4230 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4231 mutex_unlock(&dev_priv->dpio_lock);
4232
4233 divider &= 0xf;
4234
4235 cur_cdclk = (vco << 1) / (divider + 1);
4236
4237 return cur_cdclk;
4238}
4239
4240static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4241 int max_pixclk)
4242{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004243 /*
4244 * Really only a few cases to deal with, as only 4 CDclks are supported:
4245 * 200MHz
4246 * 267MHz
4247 * 320MHz
4248 * 400MHz
4249 * So we check to see whether we're above 90% of the lower bin and
4250 * adjust if needed.
4251 */
4252 if (max_pixclk > 288000) {
4253 return 400;
4254 } else if (max_pixclk > 240000) {
4255 return 320;
4256 } else
4257 return 266;
4258 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4259}
4260
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004261/* compute the max pixel clock for new configuration */
4262static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004263{
4264 struct drm_device *dev = dev_priv->dev;
4265 struct intel_crtc *intel_crtc;
4266 int max_pixclk = 0;
4267
4268 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4269 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004270 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004271 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004272 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004273 }
4274
4275 return max_pixclk;
4276}
4277
4278static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004279 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004280{
4281 struct drm_i915_private *dev_priv = dev->dev_private;
4282 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004283 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004284
Imre Deakd60c4472014-03-27 17:45:10 +02004285 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4286 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004287 return;
4288
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004289 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004290 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4291 base.head)
4292 if (intel_crtc->base.enabled)
4293 *prepare_pipes |= (1 << intel_crtc->pipe);
4294}
4295
4296static void valleyview_modeset_global_resources(struct drm_device *dev)
4297{
4298 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004299 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004300 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4301
Imre Deakd60c4472014-03-27 17:45:10 +02004302 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004303 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004304 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004305}
4306
Jesse Barnes89b667f2013-04-18 14:51:36 -07004307static void valleyview_crtc_enable(struct drm_crtc *crtc)
4308{
4309 struct drm_device *dev = crtc->dev;
4310 struct drm_i915_private *dev_priv = dev->dev_private;
4311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4312 struct intel_encoder *encoder;
4313 int pipe = intel_crtc->pipe;
4314 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004315 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004316
4317 WARN_ON(!crtc->enabled);
4318
4319 if (intel_crtc->active)
4320 return;
4321
4322 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004323
Jesse Barnes89b667f2013-04-18 14:51:36 -07004324 for_each_encoder_on_crtc(dev, crtc, encoder)
4325 if (encoder->pre_pll_enable)
4326 encoder->pre_pll_enable(encoder);
4327
Jani Nikula23538ef2013-08-27 15:12:22 +03004328 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4329
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004330 if (!is_dsi)
4331 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004332
4333 for_each_encoder_on_crtc(dev, crtc, encoder)
4334 if (encoder->pre_enable)
4335 encoder->pre_enable(encoder);
4336
Jesse Barnes2dd24552013-04-25 12:55:01 -07004337 i9xx_pfit_enable(intel_crtc);
4338
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004339 intel_crtc_load_lut(crtc);
4340
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004341 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004342 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004343 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004344 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004345
Matt Roper262ca2b2014-03-18 17:22:55 -07004346 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004347 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004348 intel_crtc_update_cursor(crtc, true);
4349
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004350 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004351
4352 for_each_encoder_on_crtc(dev, crtc, encoder)
4353 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004354}
4355
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004356static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004357{
4358 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004359 struct drm_i915_private *dev_priv = dev->dev_private;
4360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004361 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004362 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004363 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004364
Daniel Vetter08a48462012-07-02 11:43:47 +02004365 WARN_ON(!crtc->enabled);
4366
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004367 if (intel_crtc->active)
4368 return;
4369
4370 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004371
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004372 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004373 if (encoder->pre_enable)
4374 encoder->pre_enable(encoder);
4375
Daniel Vetterf6736a12013-06-05 13:34:30 +02004376 i9xx_enable_pll(intel_crtc);
4377
Jesse Barnes2dd24552013-04-25 12:55:01 -07004378 i9xx_pfit_enable(intel_crtc);
4379
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004380 intel_crtc_load_lut(crtc);
4381
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004382 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004383 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004384 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004385 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004386
Matt Roper262ca2b2014-03-18 17:22:55 -07004387 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004388 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004389 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004390 if (IS_G4X(dev))
4391 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004392 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004393
4394 /* Give the overlay scaler a chance to enable if it's on this pipe */
4395 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004396
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004397 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004398
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004399 for_each_encoder_on_crtc(dev, crtc, encoder)
4400 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004401}
4402
Daniel Vetter87476d62013-04-11 16:29:06 +02004403static void i9xx_pfit_disable(struct intel_crtc *crtc)
4404{
4405 struct drm_device *dev = crtc->base.dev;
4406 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004407
4408 if (!crtc->config.gmch_pfit.control)
4409 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004410
4411 assert_pipe_disabled(dev_priv, crtc->pipe);
4412
Daniel Vetter328d8e82013-05-08 10:36:31 +02004413 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4414 I915_READ(PFIT_CONTROL));
4415 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004416}
4417
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004418static void i9xx_crtc_disable(struct drm_crtc *crtc)
4419{
4420 struct drm_device *dev = crtc->dev;
4421 struct drm_i915_private *dev_priv = dev->dev_private;
4422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004423 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004424 int pipe = intel_crtc->pipe;
4425 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004426
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004427 if (!intel_crtc->active)
4428 return;
4429
Daniel Vetterea9d7582012-07-10 10:42:52 +02004430 for_each_encoder_on_crtc(dev, crtc, encoder)
4431 encoder->disable(encoder);
4432
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004433 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004434 intel_crtc_wait_for_pending_flips(crtc);
4435 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004436
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004437 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004438 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004439
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004440 intel_crtc_dpms_overlay(intel_crtc, false);
4441 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004442 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07004443 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004444
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004445 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004446 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004447
Daniel Vetter87476d62013-04-11 16:29:06 +02004448 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004449
Jesse Barnes89b667f2013-04-18 14:51:36 -07004450 for_each_encoder_on_crtc(dev, crtc, encoder)
4451 if (encoder->post_disable)
4452 encoder->post_disable(encoder);
4453
Jesse Barnesf6071162013-10-01 10:41:38 -07004454 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4455 vlv_disable_pll(dev_priv, pipe);
4456 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004457 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004458
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004459 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004460 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004461
Chris Wilson6b383a72010-09-13 13:54:26 +01004462 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004463}
4464
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004465static void i9xx_crtc_off(struct drm_crtc *crtc)
4466{
4467}
4468
Daniel Vetter976f8a22012-07-08 22:34:21 +02004469static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4470 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004471{
4472 struct drm_device *dev = crtc->dev;
4473 struct drm_i915_master_private *master_priv;
4474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4475 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004476
4477 if (!dev->primary->master)
4478 return;
4479
4480 master_priv = dev->primary->master->driver_priv;
4481 if (!master_priv->sarea_priv)
4482 return;
4483
Jesse Barnes79e53942008-11-07 14:24:08 -08004484 switch (pipe) {
4485 case 0:
4486 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4487 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4488 break;
4489 case 1:
4490 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4491 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4492 break;
4493 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004494 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004495 break;
4496 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004497}
4498
Daniel Vetter976f8a22012-07-08 22:34:21 +02004499/**
4500 * Sets the power management mode of the pipe and plane.
4501 */
4502void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004503{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004504 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004505 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004506 struct intel_encoder *intel_encoder;
4507 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004508
Daniel Vetter976f8a22012-07-08 22:34:21 +02004509 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4510 enable |= intel_encoder->connectors_active;
4511
4512 if (enable)
4513 dev_priv->display.crtc_enable(crtc);
4514 else
4515 dev_priv->display.crtc_disable(crtc);
4516
4517 intel_crtc_update_sarea(crtc, enable);
4518}
4519
Daniel Vetter976f8a22012-07-08 22:34:21 +02004520static void intel_crtc_disable(struct drm_crtc *crtc)
4521{
4522 struct drm_device *dev = crtc->dev;
4523 struct drm_connector *connector;
4524 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004526
4527 /* crtc should still be enabled when we disable it. */
4528 WARN_ON(!crtc->enabled);
4529
4530 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004531 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004532 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004533 dev_priv->display.off(crtc);
4534
Chris Wilson931872f2012-01-16 23:01:13 +00004535 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004536 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004537 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004538
Matt Roperf4510a22014-04-01 15:22:40 -07004539 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004540 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004541 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004542 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004543 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004544 }
4545
4546 /* Update computed state. */
4547 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4548 if (!connector->encoder || !connector->encoder->crtc)
4549 continue;
4550
4551 if (connector->encoder->crtc != crtc)
4552 continue;
4553
4554 connector->dpms = DRM_MODE_DPMS_OFF;
4555 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004556 }
4557}
4558
Chris Wilsonea5b2132010-08-04 13:50:23 +01004559void intel_encoder_destroy(struct drm_encoder *encoder)
4560{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004561 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004562
Chris Wilsonea5b2132010-08-04 13:50:23 +01004563 drm_encoder_cleanup(encoder);
4564 kfree(intel_encoder);
4565}
4566
Damien Lespiau92373292013-08-08 22:28:57 +01004567/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004568 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4569 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004570static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004571{
4572 if (mode == DRM_MODE_DPMS_ON) {
4573 encoder->connectors_active = true;
4574
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004575 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004576 } else {
4577 encoder->connectors_active = false;
4578
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004579 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004580 }
4581}
4582
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004583/* Cross check the actual hw state with our own modeset state tracking (and it's
4584 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004585static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004586{
4587 if (connector->get_hw_state(connector)) {
4588 struct intel_encoder *encoder = connector->encoder;
4589 struct drm_crtc *crtc;
4590 bool encoder_enabled;
4591 enum pipe pipe;
4592
4593 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4594 connector->base.base.id,
4595 drm_get_connector_name(&connector->base));
4596
4597 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4598 "wrong connector dpms state\n");
4599 WARN(connector->base.encoder != &encoder->base,
4600 "active connector not linked to encoder\n");
4601 WARN(!encoder->connectors_active,
4602 "encoder->connectors_active not set\n");
4603
4604 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4605 WARN(!encoder_enabled, "encoder not enabled\n");
4606 if (WARN_ON(!encoder->base.crtc))
4607 return;
4608
4609 crtc = encoder->base.crtc;
4610
4611 WARN(!crtc->enabled, "crtc not enabled\n");
4612 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4613 WARN(pipe != to_intel_crtc(crtc)->pipe,
4614 "encoder active on the wrong pipe\n");
4615 }
4616}
4617
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004618/* Even simpler default implementation, if there's really no special case to
4619 * consider. */
4620void intel_connector_dpms(struct drm_connector *connector, int mode)
4621{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004622 /* All the simple cases only support two dpms states. */
4623 if (mode != DRM_MODE_DPMS_ON)
4624 mode = DRM_MODE_DPMS_OFF;
4625
4626 if (mode == connector->dpms)
4627 return;
4628
4629 connector->dpms = mode;
4630
4631 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01004632 if (connector->encoder)
4633 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004634
Daniel Vetterb9805142012-08-31 17:37:33 +02004635 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004636}
4637
Daniel Vetterf0947c32012-07-02 13:10:34 +02004638/* Simple connector->get_hw_state implementation for encoders that support only
4639 * one connector and no cloning and hence the encoder state determines the state
4640 * of the connector. */
4641bool intel_connector_get_hw_state(struct intel_connector *connector)
4642{
Daniel Vetter24929352012-07-02 20:28:59 +02004643 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004644 struct intel_encoder *encoder = connector->encoder;
4645
4646 return encoder->get_hw_state(encoder, &pipe);
4647}
4648
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004649static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4650 struct intel_crtc_config *pipe_config)
4651{
4652 struct drm_i915_private *dev_priv = dev->dev_private;
4653 struct intel_crtc *pipe_B_crtc =
4654 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4655
4656 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4657 pipe_name(pipe), pipe_config->fdi_lanes);
4658 if (pipe_config->fdi_lanes > 4) {
4659 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4660 pipe_name(pipe), pipe_config->fdi_lanes);
4661 return false;
4662 }
4663
Paulo Zanonibafb6552013-11-02 21:07:44 -07004664 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004665 if (pipe_config->fdi_lanes > 2) {
4666 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4667 pipe_config->fdi_lanes);
4668 return false;
4669 } else {
4670 return true;
4671 }
4672 }
4673
4674 if (INTEL_INFO(dev)->num_pipes == 2)
4675 return true;
4676
4677 /* Ivybridge 3 pipe is really complicated */
4678 switch (pipe) {
4679 case PIPE_A:
4680 return true;
4681 case PIPE_B:
4682 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4683 pipe_config->fdi_lanes > 2) {
4684 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4685 pipe_name(pipe), pipe_config->fdi_lanes);
4686 return false;
4687 }
4688 return true;
4689 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004690 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004691 pipe_B_crtc->config.fdi_lanes <= 2) {
4692 if (pipe_config->fdi_lanes > 2) {
4693 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4694 pipe_name(pipe), pipe_config->fdi_lanes);
4695 return false;
4696 }
4697 } else {
4698 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4699 return false;
4700 }
4701 return true;
4702 default:
4703 BUG();
4704 }
4705}
4706
Daniel Vettere29c22c2013-02-21 00:00:16 +01004707#define RETRY 1
4708static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4709 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004710{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004711 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004712 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004713 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004714 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004715
Daniel Vettere29c22c2013-02-21 00:00:16 +01004716retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004717 /* FDI is a binary signal running at ~2.7GHz, encoding
4718 * each output octet as 10 bits. The actual frequency
4719 * is stored as a divider into a 100MHz clock, and the
4720 * mode pixel clock is stored in units of 1KHz.
4721 * Hence the bw of each lane in terms of the mode signal
4722 * is:
4723 */
4724 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4725
Damien Lespiau241bfc32013-09-25 16:45:37 +01004726 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004727
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004728 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004729 pipe_config->pipe_bpp);
4730
4731 pipe_config->fdi_lanes = lane;
4732
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004733 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004734 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004735
Daniel Vettere29c22c2013-02-21 00:00:16 +01004736 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4737 intel_crtc->pipe, pipe_config);
4738 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4739 pipe_config->pipe_bpp -= 2*3;
4740 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4741 pipe_config->pipe_bpp);
4742 needs_recompute = true;
4743 pipe_config->bw_constrained = true;
4744
4745 goto retry;
4746 }
4747
4748 if (needs_recompute)
4749 return RETRY;
4750
4751 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004752}
4753
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004754static void hsw_compute_ips_config(struct intel_crtc *crtc,
4755 struct intel_crtc_config *pipe_config)
4756{
Jani Nikulad330a952014-01-21 11:24:25 +02004757 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004758 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004759 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004760}
4761
Daniel Vettera43f6e02013-06-07 23:10:32 +02004762static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004763 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004764{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004765 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004766 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004767
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004768 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004769 if (INTEL_INFO(dev)->gen < 4) {
4770 struct drm_i915_private *dev_priv = dev->dev_private;
4771 int clock_limit =
4772 dev_priv->display.get_display_clock_speed(dev);
4773
4774 /*
4775 * Enable pixel doubling when the dot clock
4776 * is > 90% of the (display) core speed.
4777 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004778 * GDG double wide on either pipe,
4779 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004780 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004781 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004782 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004783 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004784 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004785 }
4786
Damien Lespiau241bfc32013-09-25 16:45:37 +01004787 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004788 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004789 }
Chris Wilson89749352010-09-12 18:25:19 +01004790
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004791 /*
4792 * Pipe horizontal size must be even in:
4793 * - DVO ganged mode
4794 * - LVDS dual channel mode
4795 * - Double wide pipe
4796 */
4797 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4798 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4799 pipe_config->pipe_src_w &= ~1;
4800
Damien Lespiau8693a822013-05-03 18:48:11 +01004801 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4802 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004803 */
4804 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4805 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004806 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004807
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004808 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004809 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004810 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004811 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4812 * for lvds. */
4813 pipe_config->pipe_bpp = 8*3;
4814 }
4815
Damien Lespiauf5adf942013-06-24 18:29:34 +01004816 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004817 hsw_compute_ips_config(crtc, pipe_config);
4818
4819 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4820 * clock survives for now. */
4821 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4822 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004823
Daniel Vetter877d48d2013-04-19 11:24:43 +02004824 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004825 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004826
Daniel Vettere29c22c2013-02-21 00:00:16 +01004827 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004828}
4829
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004830static int valleyview_get_display_clock_speed(struct drm_device *dev)
4831{
4832 return 400000; /* FIXME */
4833}
4834
Jesse Barnese70236a2009-09-21 10:42:27 -07004835static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004836{
Jesse Barnese70236a2009-09-21 10:42:27 -07004837 return 400000;
4838}
Jesse Barnes79e53942008-11-07 14:24:08 -08004839
Jesse Barnese70236a2009-09-21 10:42:27 -07004840static int i915_get_display_clock_speed(struct drm_device *dev)
4841{
4842 return 333000;
4843}
Jesse Barnes79e53942008-11-07 14:24:08 -08004844
Jesse Barnese70236a2009-09-21 10:42:27 -07004845static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4846{
4847 return 200000;
4848}
Jesse Barnes79e53942008-11-07 14:24:08 -08004849
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004850static int pnv_get_display_clock_speed(struct drm_device *dev)
4851{
4852 u16 gcfgc = 0;
4853
4854 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4855
4856 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4857 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4858 return 267000;
4859 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4860 return 333000;
4861 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4862 return 444000;
4863 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4864 return 200000;
4865 default:
4866 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4867 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4868 return 133000;
4869 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4870 return 167000;
4871 }
4872}
4873
Jesse Barnese70236a2009-09-21 10:42:27 -07004874static int i915gm_get_display_clock_speed(struct drm_device *dev)
4875{
4876 u16 gcfgc = 0;
4877
4878 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4879
4880 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004881 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004882 else {
4883 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4884 case GC_DISPLAY_CLOCK_333_MHZ:
4885 return 333000;
4886 default:
4887 case GC_DISPLAY_CLOCK_190_200_MHZ:
4888 return 190000;
4889 }
4890 }
4891}
Jesse Barnes79e53942008-11-07 14:24:08 -08004892
Jesse Barnese70236a2009-09-21 10:42:27 -07004893static int i865_get_display_clock_speed(struct drm_device *dev)
4894{
4895 return 266000;
4896}
4897
4898static int i855_get_display_clock_speed(struct drm_device *dev)
4899{
4900 u16 hpllcc = 0;
4901 /* Assume that the hardware is in the high speed state. This
4902 * should be the default.
4903 */
4904 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4905 case GC_CLOCK_133_200:
4906 case GC_CLOCK_100_200:
4907 return 200000;
4908 case GC_CLOCK_166_250:
4909 return 250000;
4910 case GC_CLOCK_100_133:
4911 return 133000;
4912 }
4913
4914 /* Shouldn't happen */
4915 return 0;
4916}
4917
4918static int i830_get_display_clock_speed(struct drm_device *dev)
4919{
4920 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004921}
4922
Zhenyu Wang2c072452009-06-05 15:38:42 +08004923static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004924intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004925{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004926 while (*num > DATA_LINK_M_N_MASK ||
4927 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004928 *num >>= 1;
4929 *den >>= 1;
4930 }
4931}
4932
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004933static void compute_m_n(unsigned int m, unsigned int n,
4934 uint32_t *ret_m, uint32_t *ret_n)
4935{
4936 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4937 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4938 intel_reduce_m_n_ratio(ret_m, ret_n);
4939}
4940
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004941void
4942intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4943 int pixel_clock, int link_clock,
4944 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004945{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004946 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004947
4948 compute_m_n(bits_per_pixel * pixel_clock,
4949 link_clock * nlanes * 8,
4950 &m_n->gmch_m, &m_n->gmch_n);
4951
4952 compute_m_n(pixel_clock, link_clock,
4953 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004954}
4955
Chris Wilsona7615032011-01-12 17:04:08 +00004956static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4957{
Jani Nikulad330a952014-01-21 11:24:25 +02004958 if (i915.panel_use_ssc >= 0)
4959 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004960 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004961 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004962}
4963
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004964static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4965{
4966 struct drm_device *dev = crtc->dev;
4967 struct drm_i915_private *dev_priv = dev->dev_private;
4968 int refclk;
4969
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004970 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004971 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004972 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004973 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004974 refclk = dev_priv->vbt.lvds_ssc_freq;
4975 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004976 } else if (!IS_GEN2(dev)) {
4977 refclk = 96000;
4978 } else {
4979 refclk = 48000;
4980 }
4981
4982 return refclk;
4983}
4984
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004985static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004986{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004987 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004988}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004989
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004990static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4991{
4992 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004993}
4994
Daniel Vetterf47709a2013-03-28 10:42:02 +01004995static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004996 intel_clock_t *reduced_clock)
4997{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004998 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004999 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005000 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005001 u32 fp, fp2 = 0;
5002
5003 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005004 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005005 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005006 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005007 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005008 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005009 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005010 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005011 }
5012
5013 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005014 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005015
Daniel Vetterf47709a2013-03-28 10:42:02 +01005016 crtc->lowfreq_avail = false;
5017 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005018 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005019 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005020 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005021 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005022 } else {
5023 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005024 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005025 }
5026}
5027
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005028static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5029 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005030{
5031 u32 reg_val;
5032
5033 /*
5034 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5035 * and set it to a reasonable value instead.
5036 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005037 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005038 reg_val &= 0xffffff00;
5039 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005040 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005041
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005042 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005043 reg_val &= 0x8cffffff;
5044 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005045 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005046
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005047 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005048 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005049 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005050
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005051 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005052 reg_val &= 0x00ffffff;
5053 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005054 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005055}
5056
Daniel Vetterb5518422013-05-03 11:49:48 +02005057static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5058 struct intel_link_m_n *m_n)
5059{
5060 struct drm_device *dev = crtc->base.dev;
5061 struct drm_i915_private *dev_priv = dev->dev_private;
5062 int pipe = crtc->pipe;
5063
Daniel Vettere3b95f12013-05-03 11:49:49 +02005064 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5065 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5066 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5067 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005068}
5069
5070static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5071 struct intel_link_m_n *m_n)
5072{
5073 struct drm_device *dev = crtc->base.dev;
5074 struct drm_i915_private *dev_priv = dev->dev_private;
5075 int pipe = crtc->pipe;
5076 enum transcoder transcoder = crtc->config.cpu_transcoder;
5077
5078 if (INTEL_INFO(dev)->gen >= 5) {
5079 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5080 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5081 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5082 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5083 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005084 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5085 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5086 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5087 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005088 }
5089}
5090
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005091static void intel_dp_set_m_n(struct intel_crtc *crtc)
5092{
5093 if (crtc->config.has_pch_encoder)
5094 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5095 else
5096 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5097}
5098
Daniel Vetterf47709a2013-03-28 10:42:02 +01005099static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005100{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005101 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005102 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005103 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005104 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005105 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005106 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005107
Daniel Vetter09153002012-12-12 14:06:44 +01005108 mutex_lock(&dev_priv->dpio_lock);
5109
Daniel Vetterf47709a2013-03-28 10:42:02 +01005110 bestn = crtc->config.dpll.n;
5111 bestm1 = crtc->config.dpll.m1;
5112 bestm2 = crtc->config.dpll.m2;
5113 bestp1 = crtc->config.dpll.p1;
5114 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005115
Jesse Barnes89b667f2013-04-18 14:51:36 -07005116 /* See eDP HDMI DPIO driver vbios notes doc */
5117
5118 /* PLL B needs special handling */
5119 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005120 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005121
5122 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005123 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005124
5125 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005126 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005127 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005128 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005129
5130 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005131 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005132
5133 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005134 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5135 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5136 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005137 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005138
5139 /*
5140 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5141 * but we don't support that).
5142 * Note: don't use the DAC post divider as it seems unstable.
5143 */
5144 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005145 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005146
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005147 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005148 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005149
Jesse Barnes89b667f2013-04-18 14:51:36 -07005150 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005151 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005152 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005153 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005154 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005155 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005156 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005157 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005158 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005159
Jesse Barnes89b667f2013-04-18 14:51:36 -07005160 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5161 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5162 /* Use SSC source */
5163 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005164 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005165 0x0df40000);
5166 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005167 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005168 0x0df70000);
5169 } else { /* HDMI or VGA */
5170 /* Use bend source */
5171 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005172 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005173 0x0df70000);
5174 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005175 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005176 0x0df40000);
5177 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005178
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005179 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005180 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5181 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5182 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5183 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005184 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005185
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005186 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005187
Imre Deake5cbfbf2014-01-09 17:08:16 +02005188 /*
5189 * Enable DPIO clock input. We should never disable the reference
5190 * clock for pipe B, since VGA hotplug / manual detection depends
5191 * on it.
5192 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005193 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5194 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005195 /* We should never disable this, set it here for state tracking */
5196 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005197 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005198 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005199 crtc->config.dpll_hw_state.dpll = dpll;
5200
Daniel Vetteref1b4602013-06-01 17:17:04 +02005201 dpll_md = (crtc->config.pixel_multiplier - 1)
5202 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005203 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5204
Daniel Vetter09153002012-12-12 14:06:44 +01005205 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005206}
5207
Daniel Vetterf47709a2013-03-28 10:42:02 +01005208static void i9xx_update_pll(struct intel_crtc *crtc,
5209 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005210 int num_connectors)
5211{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005212 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005213 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005214 u32 dpll;
5215 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005216 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005217
Daniel Vetterf47709a2013-03-28 10:42:02 +01005218 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305219
Daniel Vetterf47709a2013-03-28 10:42:02 +01005220 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5221 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005222
5223 dpll = DPLL_VGA_MODE_DIS;
5224
Daniel Vetterf47709a2013-03-28 10:42:02 +01005225 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005226 dpll |= DPLLB_MODE_LVDS;
5227 else
5228 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005229
Daniel Vetteref1b4602013-06-01 17:17:04 +02005230 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005231 dpll |= (crtc->config.pixel_multiplier - 1)
5232 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005233 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005234
5235 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005236 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005237
Daniel Vetterf47709a2013-03-28 10:42:02 +01005238 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005239 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005240
5241 /* compute bitmask from p1 value */
5242 if (IS_PINEVIEW(dev))
5243 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5244 else {
5245 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5246 if (IS_G4X(dev) && reduced_clock)
5247 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5248 }
5249 switch (clock->p2) {
5250 case 5:
5251 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5252 break;
5253 case 7:
5254 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5255 break;
5256 case 10:
5257 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5258 break;
5259 case 14:
5260 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5261 break;
5262 }
5263 if (INTEL_INFO(dev)->gen >= 4)
5264 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5265
Daniel Vetter09ede542013-04-30 14:01:45 +02005266 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005267 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005268 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005269 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5270 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5271 else
5272 dpll |= PLL_REF_INPUT_DREFCLK;
5273
5274 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005275 crtc->config.dpll_hw_state.dpll = dpll;
5276
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005277 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005278 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5279 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005280 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005281 }
5282}
5283
Daniel Vetterf47709a2013-03-28 10:42:02 +01005284static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005285 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005286 int num_connectors)
5287{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005288 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005289 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005290 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005291 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005292
Daniel Vetterf47709a2013-03-28 10:42:02 +01005293 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305294
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005295 dpll = DPLL_VGA_MODE_DIS;
5296
Daniel Vetterf47709a2013-03-28 10:42:02 +01005297 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005298 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5299 } else {
5300 if (clock->p1 == 2)
5301 dpll |= PLL_P1_DIVIDE_BY_TWO;
5302 else
5303 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5304 if (clock->p2 == 4)
5305 dpll |= PLL_P2_DIVIDE_BY_4;
5306 }
5307
Daniel Vetter4a33e482013-07-06 12:52:05 +02005308 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5309 dpll |= DPLL_DVO_2X_MODE;
5310
Daniel Vetterf47709a2013-03-28 10:42:02 +01005311 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005312 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5313 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5314 else
5315 dpll |= PLL_REF_INPUT_DREFCLK;
5316
5317 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005318 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005319}
5320
Daniel Vetter8a654f32013-06-01 17:16:22 +02005321static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005322{
5323 struct drm_device *dev = intel_crtc->base.dev;
5324 struct drm_i915_private *dev_priv = dev->dev_private;
5325 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005326 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005327 struct drm_display_mode *adjusted_mode =
5328 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005329 uint32_t crtc_vtotal, crtc_vblank_end;
5330 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005331
5332 /* We need to be careful not to changed the adjusted mode, for otherwise
5333 * the hw state checker will get angry at the mismatch. */
5334 crtc_vtotal = adjusted_mode->crtc_vtotal;
5335 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005336
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005337 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005338 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005339 crtc_vtotal -= 1;
5340 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005341
5342 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5343 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5344 else
5345 vsyncshift = adjusted_mode->crtc_hsync_start -
5346 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005347 if (vsyncshift < 0)
5348 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005349 }
5350
5351 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005352 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005353
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005354 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005355 (adjusted_mode->crtc_hdisplay - 1) |
5356 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005357 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005358 (adjusted_mode->crtc_hblank_start - 1) |
5359 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005360 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005361 (adjusted_mode->crtc_hsync_start - 1) |
5362 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5363
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005364 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005365 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005366 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005367 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005368 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005369 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005370 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005371 (adjusted_mode->crtc_vsync_start - 1) |
5372 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5373
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005374 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5375 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5376 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5377 * bits. */
5378 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5379 (pipe == PIPE_B || pipe == PIPE_C))
5380 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5381
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005382 /* pipesrc controls the size that is scaled from, which should
5383 * always be the user's requested size.
5384 */
5385 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005386 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5387 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005388}
5389
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005390static void intel_get_pipe_timings(struct intel_crtc *crtc,
5391 struct intel_crtc_config *pipe_config)
5392{
5393 struct drm_device *dev = crtc->base.dev;
5394 struct drm_i915_private *dev_priv = dev->dev_private;
5395 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5396 uint32_t tmp;
5397
5398 tmp = I915_READ(HTOTAL(cpu_transcoder));
5399 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5400 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5401 tmp = I915_READ(HBLANK(cpu_transcoder));
5402 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5403 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5404 tmp = I915_READ(HSYNC(cpu_transcoder));
5405 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5406 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5407
5408 tmp = I915_READ(VTOTAL(cpu_transcoder));
5409 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5410 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5411 tmp = I915_READ(VBLANK(cpu_transcoder));
5412 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5413 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5414 tmp = I915_READ(VSYNC(cpu_transcoder));
5415 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5416 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5417
5418 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5419 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5420 pipe_config->adjusted_mode.crtc_vtotal += 1;
5421 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5422 }
5423
5424 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005425 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5426 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5427
5428 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5429 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005430}
5431
Daniel Vetterf6a83282014-02-11 15:28:57 -08005432void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5433 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005434{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005435 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5436 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5437 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5438 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005439
Daniel Vetterf6a83282014-02-11 15:28:57 -08005440 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5441 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5442 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5443 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005444
Daniel Vetterf6a83282014-02-11 15:28:57 -08005445 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005446
Daniel Vetterf6a83282014-02-11 15:28:57 -08005447 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5448 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005449}
5450
Daniel Vetter84b046f2013-02-19 18:48:54 +01005451static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5452{
5453 struct drm_device *dev = intel_crtc->base.dev;
5454 struct drm_i915_private *dev_priv = dev->dev_private;
5455 uint32_t pipeconf;
5456
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005457 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005458
Daniel Vetter67c72a12013-09-24 11:46:14 +02005459 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5460 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5461 pipeconf |= PIPECONF_ENABLE;
5462
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005463 if (intel_crtc->config.double_wide)
5464 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005465
Daniel Vetterff9ce462013-04-24 14:57:17 +02005466 /* only g4x and later have fancy bpc/dither controls */
5467 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005468 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5469 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5470 pipeconf |= PIPECONF_DITHER_EN |
5471 PIPECONF_DITHER_TYPE_SP;
5472
5473 switch (intel_crtc->config.pipe_bpp) {
5474 case 18:
5475 pipeconf |= PIPECONF_6BPC;
5476 break;
5477 case 24:
5478 pipeconf |= PIPECONF_8BPC;
5479 break;
5480 case 30:
5481 pipeconf |= PIPECONF_10BPC;
5482 break;
5483 default:
5484 /* Case prevented by intel_choose_pipe_bpp_dither. */
5485 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005486 }
5487 }
5488
5489 if (HAS_PIPE_CXSR(dev)) {
5490 if (intel_crtc->lowfreq_avail) {
5491 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5492 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5493 } else {
5494 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005495 }
5496 }
5497
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005498 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5499 if (INTEL_INFO(dev)->gen < 4 ||
5500 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5501 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5502 else
5503 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5504 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005505 pipeconf |= PIPECONF_PROGRESSIVE;
5506
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005507 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5508 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005509
Daniel Vetter84b046f2013-02-19 18:48:54 +01005510 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5511 POSTING_READ(PIPECONF(intel_crtc->pipe));
5512}
5513
Eric Anholtf564048e2011-03-30 13:01:02 -07005514static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005515 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005516 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005517{
5518 struct drm_device *dev = crtc->dev;
5519 struct drm_i915_private *dev_priv = dev->dev_private;
5520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5521 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005522 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005523 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005524 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005525 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005526 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005527 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005528 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005529 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005530 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005531
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005532 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005533 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005534 case INTEL_OUTPUT_LVDS:
5535 is_lvds = true;
5536 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005537 case INTEL_OUTPUT_DSI:
5538 is_dsi = true;
5539 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005540 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005541
Eric Anholtc751ce42010-03-25 11:48:48 -07005542 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005543 }
5544
Jani Nikulaf2335332013-09-13 11:03:09 +03005545 if (is_dsi)
5546 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005547
Jani Nikulaf2335332013-09-13 11:03:09 +03005548 if (!intel_crtc->config.clock_set) {
5549 refclk = i9xx_get_refclk(crtc, num_connectors);
5550
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005551 /*
5552 * Returns a set of divisors for the desired target clock with
5553 * the given refclk, or FALSE. The returned values represent
5554 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5555 * 2) / p1 / p2.
5556 */
5557 limit = intel_limit(crtc, refclk);
5558 ok = dev_priv->display.find_dpll(limit, crtc,
5559 intel_crtc->config.port_clock,
5560 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005561 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005562 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5563 return -EINVAL;
5564 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005565
Jani Nikulaf2335332013-09-13 11:03:09 +03005566 if (is_lvds && dev_priv->lvds_downclock_avail) {
5567 /*
5568 * Ensure we match the reduced clock's P to the target
5569 * clock. If the clocks don't match, we can't switch
5570 * the display clock by using the FP0/FP1. In such case
5571 * we will disable the LVDS downclock feature.
5572 */
5573 has_reduced_clock =
5574 dev_priv->display.find_dpll(limit, crtc,
5575 dev_priv->lvds_downclock,
5576 refclk, &clock,
5577 &reduced_clock);
5578 }
5579 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005580 intel_crtc->config.dpll.n = clock.n;
5581 intel_crtc->config.dpll.m1 = clock.m1;
5582 intel_crtc->config.dpll.m2 = clock.m2;
5583 intel_crtc->config.dpll.p1 = clock.p1;
5584 intel_crtc->config.dpll.p2 = clock.p2;
5585 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005586
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005587 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005588 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305589 has_reduced_clock ? &reduced_clock : NULL,
5590 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005591 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005592 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005593 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005594 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005595 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005596 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005597 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005598
Jani Nikulaf2335332013-09-13 11:03:09 +03005599skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005600 /* Set up the display plane register */
5601 dspcntr = DISPPLANE_GAMMA_ENABLE;
5602
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005603 if (!IS_VALLEYVIEW(dev)) {
5604 if (pipe == 0)
5605 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5606 else
5607 dspcntr |= DISPPLANE_SEL_PIPE_B;
5608 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005609
Ville Syrjälä2070f002014-03-31 18:21:25 +03005610 if (intel_crtc->config.has_dp_encoder)
5611 intel_dp_set_m_n(intel_crtc);
5612
Daniel Vetter8a654f32013-06-01 17:16:22 +02005613 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005614
5615 /* pipesrc and dspsize control the size that is scaled from,
5616 * which should always be the user's requested size.
5617 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005618 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005619 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5620 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005621 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005622
Daniel Vetter84b046f2013-02-19 18:48:54 +01005623 i9xx_set_pipeconf(intel_crtc);
5624
Eric Anholtf564048e2011-03-30 13:01:02 -07005625 I915_WRITE(DSPCNTR(plane), dspcntr);
5626 POSTING_READ(DSPCNTR(plane));
5627
Daniel Vetter94352cf2012-07-05 22:51:56 +02005628 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005629
Eric Anholtf564048e2011-03-30 13:01:02 -07005630 return ret;
5631}
5632
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005633static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5634 struct intel_crtc_config *pipe_config)
5635{
5636 struct drm_device *dev = crtc->base.dev;
5637 struct drm_i915_private *dev_priv = dev->dev_private;
5638 uint32_t tmp;
5639
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005640 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5641 return;
5642
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005643 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005644 if (!(tmp & PFIT_ENABLE))
5645 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005646
Daniel Vetter06922822013-07-11 13:35:40 +02005647 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005648 if (INTEL_INFO(dev)->gen < 4) {
5649 if (crtc->pipe != PIPE_B)
5650 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005651 } else {
5652 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5653 return;
5654 }
5655
Daniel Vetter06922822013-07-11 13:35:40 +02005656 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005657 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5658 if (INTEL_INFO(dev)->gen < 5)
5659 pipe_config->gmch_pfit.lvds_border_bits =
5660 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5661}
5662
Jesse Barnesacbec812013-09-20 11:29:32 -07005663static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5664 struct intel_crtc_config *pipe_config)
5665{
5666 struct drm_device *dev = crtc->base.dev;
5667 struct drm_i915_private *dev_priv = dev->dev_private;
5668 int pipe = pipe_config->cpu_transcoder;
5669 intel_clock_t clock;
5670 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005671 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005672
5673 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005674 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005675 mutex_unlock(&dev_priv->dpio_lock);
5676
5677 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5678 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5679 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5680 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5681 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5682
Ville Syrjäläf6466282013-10-14 14:50:31 +03005683 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005684
Ville Syrjäläf6466282013-10-14 14:50:31 +03005685 /* clock.dot is the fast clock */
5686 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005687}
5688
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005689static void i9xx_get_plane_config(struct intel_crtc *crtc,
5690 struct intel_plane_config *plane_config)
5691{
5692 struct drm_device *dev = crtc->base.dev;
5693 struct drm_i915_private *dev_priv = dev->dev_private;
5694 u32 val, base, offset;
5695 int pipe = crtc->pipe, plane = crtc->plane;
5696 int fourcc, pixel_format;
5697 int aligned_height;
5698
Dave Airlie66e514c2014-04-03 07:51:54 +10005699 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5700 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005701 DRM_DEBUG_KMS("failed to alloc fb\n");
5702 return;
5703 }
5704
5705 val = I915_READ(DSPCNTR(plane));
5706
5707 if (INTEL_INFO(dev)->gen >= 4)
5708 if (val & DISPPLANE_TILED)
5709 plane_config->tiled = true;
5710
5711 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5712 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005713 crtc->base.primary->fb->pixel_format = fourcc;
5714 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005715 drm_format_plane_cpp(fourcc, 0) * 8;
5716
5717 if (INTEL_INFO(dev)->gen >= 4) {
5718 if (plane_config->tiled)
5719 offset = I915_READ(DSPTILEOFF(plane));
5720 else
5721 offset = I915_READ(DSPLINOFF(plane));
5722 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5723 } else {
5724 base = I915_READ(DSPADDR(plane));
5725 }
5726 plane_config->base = base;
5727
5728 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005729 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5730 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005731
5732 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005733 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005734
Dave Airlie66e514c2014-04-03 07:51:54 +10005735 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005736 plane_config->tiled);
5737
Dave Airlie66e514c2014-04-03 07:51:54 +10005738 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005739 aligned_height, PAGE_SIZE);
5740
5741 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005742 pipe, plane, crtc->base.primary->fb->width,
5743 crtc->base.primary->fb->height,
5744 crtc->base.primary->fb->bits_per_pixel, base,
5745 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005746 plane_config->size);
5747
5748}
5749
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005750static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5751 struct intel_crtc_config *pipe_config)
5752{
5753 struct drm_device *dev = crtc->base.dev;
5754 struct drm_i915_private *dev_priv = dev->dev_private;
5755 uint32_t tmp;
5756
Imre Deakb5482bd2014-03-05 16:20:55 +02005757 if (!intel_display_power_enabled(dev_priv,
5758 POWER_DOMAIN_PIPE(crtc->pipe)))
5759 return false;
5760
Daniel Vettere143a212013-07-04 12:01:15 +02005761 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005762 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005763
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005764 tmp = I915_READ(PIPECONF(crtc->pipe));
5765 if (!(tmp & PIPECONF_ENABLE))
5766 return false;
5767
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005768 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5769 switch (tmp & PIPECONF_BPC_MASK) {
5770 case PIPECONF_6BPC:
5771 pipe_config->pipe_bpp = 18;
5772 break;
5773 case PIPECONF_8BPC:
5774 pipe_config->pipe_bpp = 24;
5775 break;
5776 case PIPECONF_10BPC:
5777 pipe_config->pipe_bpp = 30;
5778 break;
5779 default:
5780 break;
5781 }
5782 }
5783
Ville Syrjälä282740f2013-09-04 18:30:03 +03005784 if (INTEL_INFO(dev)->gen < 4)
5785 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5786
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005787 intel_get_pipe_timings(crtc, pipe_config);
5788
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005789 i9xx_get_pfit_config(crtc, pipe_config);
5790
Daniel Vetter6c49f242013-06-06 12:45:25 +02005791 if (INTEL_INFO(dev)->gen >= 4) {
5792 tmp = I915_READ(DPLL_MD(crtc->pipe));
5793 pipe_config->pixel_multiplier =
5794 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5795 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005796 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005797 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5798 tmp = I915_READ(DPLL(crtc->pipe));
5799 pipe_config->pixel_multiplier =
5800 ((tmp & SDVO_MULTIPLIER_MASK)
5801 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5802 } else {
5803 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5804 * port and will be fixed up in the encoder->get_config
5805 * function. */
5806 pipe_config->pixel_multiplier = 1;
5807 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005808 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5809 if (!IS_VALLEYVIEW(dev)) {
5810 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5811 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005812 } else {
5813 /* Mask out read-only status bits. */
5814 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5815 DPLL_PORTC_READY_MASK |
5816 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005817 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005818
Jesse Barnesacbec812013-09-20 11:29:32 -07005819 if (IS_VALLEYVIEW(dev))
5820 vlv_crtc_clock_get(crtc, pipe_config);
5821 else
5822 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005823
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005824 return true;
5825}
5826
Paulo Zanonidde86e22012-12-01 12:04:25 -02005827static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005828{
5829 struct drm_i915_private *dev_priv = dev->dev_private;
5830 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005831 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005832 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005833 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005834 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005835 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005836 bool has_ck505 = false;
5837 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005838
5839 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005840 list_for_each_entry(encoder, &mode_config->encoder_list,
5841 base.head) {
5842 switch (encoder->type) {
5843 case INTEL_OUTPUT_LVDS:
5844 has_panel = true;
5845 has_lvds = true;
5846 break;
5847 case INTEL_OUTPUT_EDP:
5848 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005849 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005850 has_cpu_edp = true;
5851 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005852 }
5853 }
5854
Keith Packard99eb6a02011-09-26 14:29:12 -07005855 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005856 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005857 can_ssc = has_ck505;
5858 } else {
5859 has_ck505 = false;
5860 can_ssc = true;
5861 }
5862
Imre Deak2de69052013-05-08 13:14:04 +03005863 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5864 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005865
5866 /* Ironlake: try to setup display ref clock before DPLL
5867 * enabling. This is only under driver's control after
5868 * PCH B stepping, previous chipset stepping should be
5869 * ignoring this setting.
5870 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005871 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005872
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005873 /* As we must carefully and slowly disable/enable each source in turn,
5874 * compute the final state we want first and check if we need to
5875 * make any changes at all.
5876 */
5877 final = val;
5878 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005879 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005880 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005881 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005882 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5883
5884 final &= ~DREF_SSC_SOURCE_MASK;
5885 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5886 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005887
Keith Packard199e5d72011-09-22 12:01:57 -07005888 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005889 final |= DREF_SSC_SOURCE_ENABLE;
5890
5891 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5892 final |= DREF_SSC1_ENABLE;
5893
5894 if (has_cpu_edp) {
5895 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5896 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5897 else
5898 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5899 } else
5900 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5901 } else {
5902 final |= DREF_SSC_SOURCE_DISABLE;
5903 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5904 }
5905
5906 if (final == val)
5907 return;
5908
5909 /* Always enable nonspread source */
5910 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5911
5912 if (has_ck505)
5913 val |= DREF_NONSPREAD_CK505_ENABLE;
5914 else
5915 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5916
5917 if (has_panel) {
5918 val &= ~DREF_SSC_SOURCE_MASK;
5919 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005920
Keith Packard199e5d72011-09-22 12:01:57 -07005921 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005922 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005923 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005924 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005925 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005926 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005927
5928 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005929 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005930 POSTING_READ(PCH_DREF_CONTROL);
5931 udelay(200);
5932
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005933 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005934
5935 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005936 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005937 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005938 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005939 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005940 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005941 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005942 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005943 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005944 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005945
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005946 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005947 POSTING_READ(PCH_DREF_CONTROL);
5948 udelay(200);
5949 } else {
5950 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5951
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005952 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005953
5954 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005955 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005956
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005957 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005958 POSTING_READ(PCH_DREF_CONTROL);
5959 udelay(200);
5960
5961 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005962 val &= ~DREF_SSC_SOURCE_MASK;
5963 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005964
5965 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005966 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005967
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005968 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005969 POSTING_READ(PCH_DREF_CONTROL);
5970 udelay(200);
5971 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005972
5973 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005974}
5975
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005976static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005977{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005978 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005979
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005980 tmp = I915_READ(SOUTH_CHICKEN2);
5981 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5982 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005983
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005984 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5985 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5986 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005987
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005988 tmp = I915_READ(SOUTH_CHICKEN2);
5989 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5990 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005991
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005992 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5993 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5994 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005995}
5996
5997/* WaMPhyProgramming:hsw */
5998static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5999{
6000 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006001
6002 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6003 tmp &= ~(0xFF << 24);
6004 tmp |= (0x12 << 24);
6005 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6006
Paulo Zanonidde86e22012-12-01 12:04:25 -02006007 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6008 tmp |= (1 << 11);
6009 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6010
6011 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6012 tmp |= (1 << 11);
6013 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6014
Paulo Zanonidde86e22012-12-01 12:04:25 -02006015 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6016 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6017 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6018
6019 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6020 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6021 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6022
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006023 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6024 tmp &= ~(7 << 13);
6025 tmp |= (5 << 13);
6026 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006027
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006028 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6029 tmp &= ~(7 << 13);
6030 tmp |= (5 << 13);
6031 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006032
6033 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6034 tmp &= ~0xFF;
6035 tmp |= 0x1C;
6036 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6037
6038 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6039 tmp &= ~0xFF;
6040 tmp |= 0x1C;
6041 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6042
6043 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6044 tmp &= ~(0xFF << 16);
6045 tmp |= (0x1C << 16);
6046 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6047
6048 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6049 tmp &= ~(0xFF << 16);
6050 tmp |= (0x1C << 16);
6051 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6052
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006053 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6054 tmp |= (1 << 27);
6055 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006056
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006057 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6058 tmp |= (1 << 27);
6059 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006060
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006061 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6062 tmp &= ~(0xF << 28);
6063 tmp |= (4 << 28);
6064 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006065
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006066 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6067 tmp &= ~(0xF << 28);
6068 tmp |= (4 << 28);
6069 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006070}
6071
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006072/* Implements 3 different sequences from BSpec chapter "Display iCLK
6073 * Programming" based on the parameters passed:
6074 * - Sequence to enable CLKOUT_DP
6075 * - Sequence to enable CLKOUT_DP without spread
6076 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6077 */
6078static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6079 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006080{
6081 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006082 uint32_t reg, tmp;
6083
6084 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6085 with_spread = true;
6086 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6087 with_fdi, "LP PCH doesn't have FDI\n"))
6088 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006089
6090 mutex_lock(&dev_priv->dpio_lock);
6091
6092 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6093 tmp &= ~SBI_SSCCTL_DISABLE;
6094 tmp |= SBI_SSCCTL_PATHALT;
6095 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6096
6097 udelay(24);
6098
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006099 if (with_spread) {
6100 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6101 tmp &= ~SBI_SSCCTL_PATHALT;
6102 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006103
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006104 if (with_fdi) {
6105 lpt_reset_fdi_mphy(dev_priv);
6106 lpt_program_fdi_mphy(dev_priv);
6107 }
6108 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006109
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006110 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6111 SBI_GEN0 : SBI_DBUFF0;
6112 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6113 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6114 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006115
6116 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006117}
6118
Paulo Zanoni47701c32013-07-23 11:19:25 -03006119/* Sequence to disable CLKOUT_DP */
6120static void lpt_disable_clkout_dp(struct drm_device *dev)
6121{
6122 struct drm_i915_private *dev_priv = dev->dev_private;
6123 uint32_t reg, tmp;
6124
6125 mutex_lock(&dev_priv->dpio_lock);
6126
6127 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6128 SBI_GEN0 : SBI_DBUFF0;
6129 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6130 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6131 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6132
6133 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6134 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6135 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6136 tmp |= SBI_SSCCTL_PATHALT;
6137 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6138 udelay(32);
6139 }
6140 tmp |= SBI_SSCCTL_DISABLE;
6141 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6142 }
6143
6144 mutex_unlock(&dev_priv->dpio_lock);
6145}
6146
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006147static void lpt_init_pch_refclk(struct drm_device *dev)
6148{
6149 struct drm_mode_config *mode_config = &dev->mode_config;
6150 struct intel_encoder *encoder;
6151 bool has_vga = false;
6152
6153 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6154 switch (encoder->type) {
6155 case INTEL_OUTPUT_ANALOG:
6156 has_vga = true;
6157 break;
6158 }
6159 }
6160
Paulo Zanoni47701c32013-07-23 11:19:25 -03006161 if (has_vga)
6162 lpt_enable_clkout_dp(dev, true, true);
6163 else
6164 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006165}
6166
Paulo Zanonidde86e22012-12-01 12:04:25 -02006167/*
6168 * Initialize reference clocks when the driver loads
6169 */
6170void intel_init_pch_refclk(struct drm_device *dev)
6171{
6172 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6173 ironlake_init_pch_refclk(dev);
6174 else if (HAS_PCH_LPT(dev))
6175 lpt_init_pch_refclk(dev);
6176}
6177
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006178static int ironlake_get_refclk(struct drm_crtc *crtc)
6179{
6180 struct drm_device *dev = crtc->dev;
6181 struct drm_i915_private *dev_priv = dev->dev_private;
6182 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006183 int num_connectors = 0;
6184 bool is_lvds = false;
6185
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006186 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006187 switch (encoder->type) {
6188 case INTEL_OUTPUT_LVDS:
6189 is_lvds = true;
6190 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006191 }
6192 num_connectors++;
6193 }
6194
6195 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006196 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006197 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006198 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006199 }
6200
6201 return 120000;
6202}
6203
Daniel Vetter6ff93602013-04-19 11:24:36 +02006204static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006205{
6206 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6208 int pipe = intel_crtc->pipe;
6209 uint32_t val;
6210
Daniel Vetter78114072013-06-13 00:54:57 +02006211 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006212
Daniel Vetter965e0c42013-03-27 00:44:57 +01006213 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006214 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006215 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006216 break;
6217 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006218 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006219 break;
6220 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006221 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006222 break;
6223 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006224 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006225 break;
6226 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006227 /* Case prevented by intel_choose_pipe_bpp_dither. */
6228 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006229 }
6230
Daniel Vetterd8b32242013-04-25 17:54:44 +02006231 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006232 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6233
Daniel Vetter6ff93602013-04-19 11:24:36 +02006234 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006235 val |= PIPECONF_INTERLACED_ILK;
6236 else
6237 val |= PIPECONF_PROGRESSIVE;
6238
Daniel Vetter50f3b012013-03-27 00:44:56 +01006239 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006240 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006241
Paulo Zanonic8203562012-09-12 10:06:29 -03006242 I915_WRITE(PIPECONF(pipe), val);
6243 POSTING_READ(PIPECONF(pipe));
6244}
6245
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006246/*
6247 * Set up the pipe CSC unit.
6248 *
6249 * Currently only full range RGB to limited range RGB conversion
6250 * is supported, but eventually this should handle various
6251 * RGB<->YCbCr scenarios as well.
6252 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006253static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006254{
6255 struct drm_device *dev = crtc->dev;
6256 struct drm_i915_private *dev_priv = dev->dev_private;
6257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6258 int pipe = intel_crtc->pipe;
6259 uint16_t coeff = 0x7800; /* 1.0 */
6260
6261 /*
6262 * TODO: Check what kind of values actually come out of the pipe
6263 * with these coeff/postoff values and adjust to get the best
6264 * accuracy. Perhaps we even need to take the bpc value into
6265 * consideration.
6266 */
6267
Daniel Vetter50f3b012013-03-27 00:44:56 +01006268 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006269 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6270
6271 /*
6272 * GY/GU and RY/RU should be the other way around according
6273 * to BSpec, but reality doesn't agree. Just set them up in
6274 * a way that results in the correct picture.
6275 */
6276 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6277 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6278
6279 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6280 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6281
6282 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6283 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6284
6285 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6286 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6287 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6288
6289 if (INTEL_INFO(dev)->gen > 6) {
6290 uint16_t postoff = 0;
6291
Daniel Vetter50f3b012013-03-27 00:44:56 +01006292 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006293 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006294
6295 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6296 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6297 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6298
6299 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6300 } else {
6301 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6302
Daniel Vetter50f3b012013-03-27 00:44:56 +01006303 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006304 mode |= CSC_BLACK_SCREEN_OFFSET;
6305
6306 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6307 }
6308}
6309
Daniel Vetter6ff93602013-04-19 11:24:36 +02006310static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006311{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006312 struct drm_device *dev = crtc->dev;
6313 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006315 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006316 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006317 uint32_t val;
6318
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006319 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006320
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006321 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006322 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6323
Daniel Vetter6ff93602013-04-19 11:24:36 +02006324 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006325 val |= PIPECONF_INTERLACED_ILK;
6326 else
6327 val |= PIPECONF_PROGRESSIVE;
6328
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006329 I915_WRITE(PIPECONF(cpu_transcoder), val);
6330 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006331
6332 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6333 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006334
6335 if (IS_BROADWELL(dev)) {
6336 val = 0;
6337
6338 switch (intel_crtc->config.pipe_bpp) {
6339 case 18:
6340 val |= PIPEMISC_DITHER_6_BPC;
6341 break;
6342 case 24:
6343 val |= PIPEMISC_DITHER_8_BPC;
6344 break;
6345 case 30:
6346 val |= PIPEMISC_DITHER_10_BPC;
6347 break;
6348 case 36:
6349 val |= PIPEMISC_DITHER_12_BPC;
6350 break;
6351 default:
6352 /* Case prevented by pipe_config_set_bpp. */
6353 BUG();
6354 }
6355
6356 if (intel_crtc->config.dither)
6357 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6358
6359 I915_WRITE(PIPEMISC(pipe), val);
6360 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006361}
6362
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006363static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006364 intel_clock_t *clock,
6365 bool *has_reduced_clock,
6366 intel_clock_t *reduced_clock)
6367{
6368 struct drm_device *dev = crtc->dev;
6369 struct drm_i915_private *dev_priv = dev->dev_private;
6370 struct intel_encoder *intel_encoder;
6371 int refclk;
6372 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006373 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006374
6375 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6376 switch (intel_encoder->type) {
6377 case INTEL_OUTPUT_LVDS:
6378 is_lvds = true;
6379 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006380 }
6381 }
6382
6383 refclk = ironlake_get_refclk(crtc);
6384
6385 /*
6386 * Returns a set of divisors for the desired target clock with the given
6387 * refclk, or FALSE. The returned values represent the clock equation:
6388 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6389 */
6390 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006391 ret = dev_priv->display.find_dpll(limit, crtc,
6392 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006393 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006394 if (!ret)
6395 return false;
6396
6397 if (is_lvds && dev_priv->lvds_downclock_avail) {
6398 /*
6399 * Ensure we match the reduced clock's P to the target clock.
6400 * If the clocks don't match, we can't switch the display clock
6401 * by using the FP0/FP1. In such case we will disable the LVDS
6402 * downclock feature.
6403 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006404 *has_reduced_clock =
6405 dev_priv->display.find_dpll(limit, crtc,
6406 dev_priv->lvds_downclock,
6407 refclk, clock,
6408 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006409 }
6410
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006411 return true;
6412}
6413
Paulo Zanonid4b19312012-11-29 11:29:32 -02006414int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6415{
6416 /*
6417 * Account for spread spectrum to avoid
6418 * oversubscribing the link. Max center spread
6419 * is 2.5%; use 5% for safety's sake.
6420 */
6421 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006422 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006423}
6424
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006425static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006426{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006427 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006428}
6429
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006430static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006431 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006432 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006433{
6434 struct drm_crtc *crtc = &intel_crtc->base;
6435 struct drm_device *dev = crtc->dev;
6436 struct drm_i915_private *dev_priv = dev->dev_private;
6437 struct intel_encoder *intel_encoder;
6438 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006439 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006440 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006441
6442 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6443 switch (intel_encoder->type) {
6444 case INTEL_OUTPUT_LVDS:
6445 is_lvds = true;
6446 break;
6447 case INTEL_OUTPUT_SDVO:
6448 case INTEL_OUTPUT_HDMI:
6449 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006450 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006451 }
6452
6453 num_connectors++;
6454 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006455
Chris Wilsonc1858122010-12-03 21:35:48 +00006456 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006457 factor = 21;
6458 if (is_lvds) {
6459 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006460 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006461 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006462 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006463 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006464 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006465
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006466 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006467 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006468
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006469 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6470 *fp2 |= FP_CB_TUNE;
6471
Chris Wilson5eddb702010-09-11 13:48:45 +01006472 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006473
Eric Anholta07d6782011-03-30 13:01:08 -07006474 if (is_lvds)
6475 dpll |= DPLLB_MODE_LVDS;
6476 else
6477 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006478
Daniel Vetteref1b4602013-06-01 17:17:04 +02006479 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6480 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006481
6482 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006483 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006484 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006485 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006486
Eric Anholta07d6782011-03-30 13:01:08 -07006487 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006488 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006489 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006490 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006491
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006492 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006493 case 5:
6494 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6495 break;
6496 case 7:
6497 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6498 break;
6499 case 10:
6500 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6501 break;
6502 case 14:
6503 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6504 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006505 }
6506
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006507 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006508 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006509 else
6510 dpll |= PLL_REF_INPUT_DREFCLK;
6511
Daniel Vetter959e16d2013-06-05 13:34:21 +02006512 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006513}
6514
Jesse Barnes79e53942008-11-07 14:24:08 -08006515static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006516 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006517 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006518{
6519 struct drm_device *dev = crtc->dev;
6520 struct drm_i915_private *dev_priv = dev->dev_private;
6521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6522 int pipe = intel_crtc->pipe;
6523 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006524 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006525 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006526 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006527 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006528 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006529 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006530 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006531 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006532
6533 for_each_encoder_on_crtc(dev, crtc, encoder) {
6534 switch (encoder->type) {
6535 case INTEL_OUTPUT_LVDS:
6536 is_lvds = true;
6537 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006538 }
6539
6540 num_connectors++;
6541 }
6542
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006543 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6544 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6545
Daniel Vetterff9a6752013-06-01 17:16:21 +02006546 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006547 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006548 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006549 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6550 return -EINVAL;
6551 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006552 /* Compat-code for transition, will disappear. */
6553 if (!intel_crtc->config.clock_set) {
6554 intel_crtc->config.dpll.n = clock.n;
6555 intel_crtc->config.dpll.m1 = clock.m1;
6556 intel_crtc->config.dpll.m2 = clock.m2;
6557 intel_crtc->config.dpll.p1 = clock.p1;
6558 intel_crtc->config.dpll.p2 = clock.p2;
6559 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006560
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006561 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006562 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006563 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006564 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006565 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006566
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006567 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006568 &fp, &reduced_clock,
6569 has_reduced_clock ? &fp2 : NULL);
6570
Daniel Vetter959e16d2013-06-05 13:34:21 +02006571 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006572 intel_crtc->config.dpll_hw_state.fp0 = fp;
6573 if (has_reduced_clock)
6574 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6575 else
6576 intel_crtc->config.dpll_hw_state.fp1 = fp;
6577
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006578 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006579 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006580 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6581 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006582 return -EINVAL;
6583 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006584 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006585 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006586
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006587 if (intel_crtc->config.has_dp_encoder)
6588 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006589
Jani Nikulad330a952014-01-21 11:24:25 +02006590 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006591 intel_crtc->lowfreq_avail = true;
6592 else
6593 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006594
Daniel Vetter8a654f32013-06-01 17:16:22 +02006595 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006596
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006597 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006598 intel_cpu_transcoder_set_m_n(intel_crtc,
6599 &intel_crtc->config.fdi_m_n);
6600 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006601
Daniel Vetter6ff93602013-04-19 11:24:36 +02006602 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006603
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006604 /* Set up the display plane register */
6605 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006606 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006607
Daniel Vetter94352cf2012-07-05 22:51:56 +02006608 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006609
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006610 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006611}
6612
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006613static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6614 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006615{
6616 struct drm_device *dev = crtc->base.dev;
6617 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006618 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006619
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006620 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6621 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6622 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6623 & ~TU_SIZE_MASK;
6624 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6625 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6626 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6627}
6628
6629static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6630 enum transcoder transcoder,
6631 struct intel_link_m_n *m_n)
6632{
6633 struct drm_device *dev = crtc->base.dev;
6634 struct drm_i915_private *dev_priv = dev->dev_private;
6635 enum pipe pipe = crtc->pipe;
6636
6637 if (INTEL_INFO(dev)->gen >= 5) {
6638 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6639 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6640 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6641 & ~TU_SIZE_MASK;
6642 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6643 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6644 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6645 } else {
6646 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6647 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6648 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6649 & ~TU_SIZE_MASK;
6650 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6651 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6652 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6653 }
6654}
6655
6656void intel_dp_get_m_n(struct intel_crtc *crtc,
6657 struct intel_crtc_config *pipe_config)
6658{
6659 if (crtc->config.has_pch_encoder)
6660 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6661 else
6662 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6663 &pipe_config->dp_m_n);
6664}
6665
Daniel Vetter72419202013-04-04 13:28:53 +02006666static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6667 struct intel_crtc_config *pipe_config)
6668{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006669 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6670 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006671}
6672
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006673static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6674 struct intel_crtc_config *pipe_config)
6675{
6676 struct drm_device *dev = crtc->base.dev;
6677 struct drm_i915_private *dev_priv = dev->dev_private;
6678 uint32_t tmp;
6679
6680 tmp = I915_READ(PF_CTL(crtc->pipe));
6681
6682 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006683 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006684 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6685 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006686
6687 /* We currently do not free assignements of panel fitters on
6688 * ivb/hsw (since we don't use the higher upscaling modes which
6689 * differentiates them) so just WARN about this case for now. */
6690 if (IS_GEN7(dev)) {
6691 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6692 PF_PIPE_SEL_IVB(crtc->pipe));
6693 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006694 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006695}
6696
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006697static void ironlake_get_plane_config(struct intel_crtc *crtc,
6698 struct intel_plane_config *plane_config)
6699{
6700 struct drm_device *dev = crtc->base.dev;
6701 struct drm_i915_private *dev_priv = dev->dev_private;
6702 u32 val, base, offset;
6703 int pipe = crtc->pipe, plane = crtc->plane;
6704 int fourcc, pixel_format;
6705 int aligned_height;
6706
Dave Airlie66e514c2014-04-03 07:51:54 +10006707 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6708 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006709 DRM_DEBUG_KMS("failed to alloc fb\n");
6710 return;
6711 }
6712
6713 val = I915_READ(DSPCNTR(plane));
6714
6715 if (INTEL_INFO(dev)->gen >= 4)
6716 if (val & DISPPLANE_TILED)
6717 plane_config->tiled = true;
6718
6719 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6720 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006721 crtc->base.primary->fb->pixel_format = fourcc;
6722 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006723 drm_format_plane_cpp(fourcc, 0) * 8;
6724
6725 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6726 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6727 offset = I915_READ(DSPOFFSET(plane));
6728 } else {
6729 if (plane_config->tiled)
6730 offset = I915_READ(DSPTILEOFF(plane));
6731 else
6732 offset = I915_READ(DSPLINOFF(plane));
6733 }
6734 plane_config->base = base;
6735
6736 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006737 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6738 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006739
6740 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006741 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006742
Dave Airlie66e514c2014-04-03 07:51:54 +10006743 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006744 plane_config->tiled);
6745
Dave Airlie66e514c2014-04-03 07:51:54 +10006746 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006747 aligned_height, PAGE_SIZE);
6748
6749 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006750 pipe, plane, crtc->base.primary->fb->width,
6751 crtc->base.primary->fb->height,
6752 crtc->base.primary->fb->bits_per_pixel, base,
6753 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006754 plane_config->size);
6755}
6756
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006757static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6758 struct intel_crtc_config *pipe_config)
6759{
6760 struct drm_device *dev = crtc->base.dev;
6761 struct drm_i915_private *dev_priv = dev->dev_private;
6762 uint32_t tmp;
6763
Daniel Vettere143a212013-07-04 12:01:15 +02006764 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006765 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006766
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006767 tmp = I915_READ(PIPECONF(crtc->pipe));
6768 if (!(tmp & PIPECONF_ENABLE))
6769 return false;
6770
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006771 switch (tmp & PIPECONF_BPC_MASK) {
6772 case PIPECONF_6BPC:
6773 pipe_config->pipe_bpp = 18;
6774 break;
6775 case PIPECONF_8BPC:
6776 pipe_config->pipe_bpp = 24;
6777 break;
6778 case PIPECONF_10BPC:
6779 pipe_config->pipe_bpp = 30;
6780 break;
6781 case PIPECONF_12BPC:
6782 pipe_config->pipe_bpp = 36;
6783 break;
6784 default:
6785 break;
6786 }
6787
Daniel Vetterab9412b2013-05-03 11:49:46 +02006788 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006789 struct intel_shared_dpll *pll;
6790
Daniel Vetter88adfff2013-03-28 10:42:01 +01006791 pipe_config->has_pch_encoder = true;
6792
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006793 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6794 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6795 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006796
6797 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006798
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006799 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006800 pipe_config->shared_dpll =
6801 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006802 } else {
6803 tmp = I915_READ(PCH_DPLL_SEL);
6804 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6805 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6806 else
6807 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6808 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006809
6810 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6811
6812 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6813 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006814
6815 tmp = pipe_config->dpll_hw_state.dpll;
6816 pipe_config->pixel_multiplier =
6817 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6818 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006819
6820 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006821 } else {
6822 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006823 }
6824
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006825 intel_get_pipe_timings(crtc, pipe_config);
6826
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006827 ironlake_get_pfit_config(crtc, pipe_config);
6828
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006829 return true;
6830}
6831
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006832static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6833{
6834 struct drm_device *dev = dev_priv->dev;
6835 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6836 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006837
6838 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006839 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006840 pipe_name(crtc->pipe));
6841
6842 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6843 WARN(plls->spll_refcount, "SPLL enabled\n");
6844 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6845 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6846 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6847 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6848 "CPU PWM1 enabled\n");
6849 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6850 "CPU PWM2 enabled\n");
6851 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6852 "PCH PWM1 enabled\n");
6853 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6854 "Utility pin enabled\n");
6855 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6856
Paulo Zanoni9926ada2014-04-01 19:39:47 -03006857 /*
6858 * In theory we can still leave IRQs enabled, as long as only the HPD
6859 * interrupts remain enabled. We used to check for that, but since it's
6860 * gen-specific and since we only disable LCPLL after we fully disable
6861 * the interrupts, the check below should be enough.
6862 */
6863 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006864}
6865
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006866static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
6867{
6868 struct drm_device *dev = dev_priv->dev;
6869
6870 if (IS_HASWELL(dev)) {
6871 mutex_lock(&dev_priv->rps.hw_lock);
6872 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
6873 val))
6874 DRM_ERROR("Failed to disable D_COMP\n");
6875 mutex_unlock(&dev_priv->rps.hw_lock);
6876 } else {
6877 I915_WRITE(D_COMP, val);
6878 }
6879 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006880}
6881
6882/*
6883 * This function implements pieces of two sequences from BSpec:
6884 * - Sequence for display software to disable LCPLL
6885 * - Sequence for display software to allow package C8+
6886 * The steps implemented here are just the steps that actually touch the LCPLL
6887 * register. Callers should take care of disabling all the display engine
6888 * functions, doing the mode unset, fixing interrupts, etc.
6889 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006890static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6891 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006892{
6893 uint32_t val;
6894
6895 assert_can_disable_lcpll(dev_priv);
6896
6897 val = I915_READ(LCPLL_CTL);
6898
6899 if (switch_to_fclk) {
6900 val |= LCPLL_CD_SOURCE_FCLK;
6901 I915_WRITE(LCPLL_CTL, val);
6902
6903 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6904 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6905 DRM_ERROR("Switching to FCLK failed\n");
6906
6907 val = I915_READ(LCPLL_CTL);
6908 }
6909
6910 val |= LCPLL_PLL_DISABLE;
6911 I915_WRITE(LCPLL_CTL, val);
6912 POSTING_READ(LCPLL_CTL);
6913
6914 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6915 DRM_ERROR("LCPLL still locked\n");
6916
6917 val = I915_READ(D_COMP);
6918 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006919 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006920 ndelay(100);
6921
6922 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6923 DRM_ERROR("D_COMP RCOMP still in progress\n");
6924
6925 if (allow_power_down) {
6926 val = I915_READ(LCPLL_CTL);
6927 val |= LCPLL_POWER_DOWN_ALLOW;
6928 I915_WRITE(LCPLL_CTL, val);
6929 POSTING_READ(LCPLL_CTL);
6930 }
6931}
6932
6933/*
6934 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6935 * source.
6936 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006937static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006938{
6939 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006940 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006941
6942 val = I915_READ(LCPLL_CTL);
6943
6944 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6945 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6946 return;
6947
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006948 /*
6949 * Make sure we're not on PC8 state before disabling PC8, otherwise
6950 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6951 *
6952 * The other problem is that hsw_restore_lcpll() is called as part of
6953 * the runtime PM resume sequence, so we can't just call
6954 * gen6_gt_force_wake_get() because that function calls
6955 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6956 * while we are on the resume sequence. So to solve this problem we have
6957 * to call special forcewake code that doesn't touch runtime PM and
6958 * doesn't enable the forcewake delayed work.
6959 */
6960 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6961 if (dev_priv->uncore.forcewake_count++ == 0)
6962 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6963 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006964
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006965 if (val & LCPLL_POWER_DOWN_ALLOW) {
6966 val &= ~LCPLL_POWER_DOWN_ALLOW;
6967 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006968 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006969 }
6970
6971 val = I915_READ(D_COMP);
6972 val |= D_COMP_COMP_FORCE;
6973 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006974 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006975
6976 val = I915_READ(LCPLL_CTL);
6977 val &= ~LCPLL_PLL_DISABLE;
6978 I915_WRITE(LCPLL_CTL, val);
6979
6980 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6981 DRM_ERROR("LCPLL not locked yet\n");
6982
6983 if (val & LCPLL_CD_SOURCE_FCLK) {
6984 val = I915_READ(LCPLL_CTL);
6985 val &= ~LCPLL_CD_SOURCE_FCLK;
6986 I915_WRITE(LCPLL_CTL, val);
6987
6988 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6989 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6990 DRM_ERROR("Switching back to LCPLL failed\n");
6991 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006992
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006993 /* See the big comment above. */
6994 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6995 if (--dev_priv->uncore.forcewake_count == 0)
6996 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
6997 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006998}
6999
Paulo Zanoni765dab672014-03-07 20:08:18 -03007000/*
7001 * Package states C8 and deeper are really deep PC states that can only be
7002 * reached when all the devices on the system allow it, so even if the graphics
7003 * device allows PC8+, it doesn't mean the system will actually get to these
7004 * states. Our driver only allows PC8+ when going into runtime PM.
7005 *
7006 * The requirements for PC8+ are that all the outputs are disabled, the power
7007 * well is disabled and most interrupts are disabled, and these are also
7008 * requirements for runtime PM. When these conditions are met, we manually do
7009 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7010 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7011 * hang the machine.
7012 *
7013 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7014 * the state of some registers, so when we come back from PC8+ we need to
7015 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7016 * need to take care of the registers kept by RC6. Notice that this happens even
7017 * if we don't put the device in PCI D3 state (which is what currently happens
7018 * because of the runtime PM support).
7019 *
7020 * For more, read "Display Sequences for Package C8" on the hardware
7021 * documentation.
7022 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007023void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007024{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007025 struct drm_device *dev = dev_priv->dev;
7026 uint32_t val;
7027
Paulo Zanonic67a4702013-08-19 13:18:09 -03007028 DRM_DEBUG_KMS("Enabling package C8+\n");
7029
Paulo Zanonic67a4702013-08-19 13:18:09 -03007030 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7031 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7032 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7033 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7034 }
7035
7036 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007037 hsw_disable_lcpll(dev_priv, true, true);
7038}
7039
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007040void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007041{
7042 struct drm_device *dev = dev_priv->dev;
7043 uint32_t val;
7044
Paulo Zanonic67a4702013-08-19 13:18:09 -03007045 DRM_DEBUG_KMS("Disabling package C8+\n");
7046
7047 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007048 lpt_init_pch_refclk(dev);
7049
7050 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7051 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7052 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7053 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7054 }
7055
7056 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007057}
7058
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007059static void snb_modeset_global_resources(struct drm_device *dev)
7060{
7061 modeset_update_crtc_power_domains(dev);
7062}
7063
Imre Deak4f074122013-10-16 17:25:51 +03007064static void haswell_modeset_global_resources(struct drm_device *dev)
7065{
Paulo Zanonida723562013-12-19 11:54:51 -02007066 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007067}
7068
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007069static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007070 int x, int y,
7071 struct drm_framebuffer *fb)
7072{
7073 struct drm_device *dev = crtc->dev;
7074 struct drm_i915_private *dev_priv = dev->dev_private;
7075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007076 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007077 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007078
Paulo Zanoni566b7342013-11-25 15:27:08 -02007079 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007080 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007081 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007082
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007083 if (intel_crtc->config.has_dp_encoder)
7084 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007085
7086 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007087
Daniel Vetter8a654f32013-06-01 17:16:22 +02007088 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007089
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007090 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007091 intel_cpu_transcoder_set_m_n(intel_crtc,
7092 &intel_crtc->config.fdi_m_n);
7093 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007094
Daniel Vetter6ff93602013-04-19 11:24:36 +02007095 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007096
Daniel Vetter50f3b012013-03-27 00:44:56 +01007097 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007098
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007099 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007100 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007101 POSTING_READ(DSPCNTR(plane));
7102
7103 ret = intel_pipe_set_base(crtc, x, y, fb);
7104
Jesse Barnes79e53942008-11-07 14:24:08 -08007105 return ret;
7106}
7107
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007108static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7109 struct intel_crtc_config *pipe_config)
7110{
7111 struct drm_device *dev = crtc->base.dev;
7112 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007113 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007114 uint32_t tmp;
7115
Imre Deakb5482bd2014-03-05 16:20:55 +02007116 if (!intel_display_power_enabled(dev_priv,
7117 POWER_DOMAIN_PIPE(crtc->pipe)))
7118 return false;
7119
Daniel Vettere143a212013-07-04 12:01:15 +02007120 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007121 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7122
Daniel Vettereccb1402013-05-22 00:50:22 +02007123 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7124 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7125 enum pipe trans_edp_pipe;
7126 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7127 default:
7128 WARN(1, "unknown pipe linked to edp transcoder\n");
7129 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7130 case TRANS_DDI_EDP_INPUT_A_ON:
7131 trans_edp_pipe = PIPE_A;
7132 break;
7133 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7134 trans_edp_pipe = PIPE_B;
7135 break;
7136 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7137 trans_edp_pipe = PIPE_C;
7138 break;
7139 }
7140
7141 if (trans_edp_pipe == crtc->pipe)
7142 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7143 }
7144
Imre Deakda7e29b2014-02-18 00:02:02 +02007145 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007146 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007147 return false;
7148
Daniel Vettereccb1402013-05-22 00:50:22 +02007149 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007150 if (!(tmp & PIPECONF_ENABLE))
7151 return false;
7152
Daniel Vetter88adfff2013-03-28 10:42:01 +01007153 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007154 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007155 * DDI E. So just check whether this pipe is wired to DDI E and whether
7156 * the PCH transcoder is on.
7157 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007158 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007159 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007160 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007161 pipe_config->has_pch_encoder = true;
7162
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007163 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7164 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7165 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007166
7167 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007168 }
7169
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007170 intel_get_pipe_timings(crtc, pipe_config);
7171
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007172 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007173 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007174 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007175
Jesse Barnese59150d2014-01-07 13:30:45 -08007176 if (IS_HASWELL(dev))
7177 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7178 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007179
Daniel Vetter6c49f242013-06-06 12:45:25 +02007180 pipe_config->pixel_multiplier = 1;
7181
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007182 return true;
7183}
7184
Eric Anholtf564048e2011-03-30 13:01:02 -07007185static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007186 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007187 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007188{
7189 struct drm_device *dev = crtc->dev;
7190 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007191 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007193 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007194 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007195 int ret;
7196
Eric Anholt0b701d22011-03-30 13:01:03 -07007197 drm_vblank_pre_modeset(dev, pipe);
7198
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007199 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7200
Jesse Barnes79e53942008-11-07 14:24:08 -08007201 drm_vblank_post_modeset(dev, pipe);
7202
Daniel Vetter9256aa12012-10-31 19:26:13 +01007203 if (ret != 0)
7204 return ret;
7205
7206 for_each_encoder_on_crtc(dev, crtc, encoder) {
7207 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7208 encoder->base.base.id,
7209 drm_get_encoder_name(&encoder->base),
7210 mode->base.id, mode->name);
Daniel Vetter0d56bf02014-04-24 23:54:37 +02007211
7212 if (encoder->mode_set)
7213 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007214 }
7215
7216 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007217}
7218
Jani Nikula1a915102013-10-16 12:34:48 +03007219static struct {
7220 int clock;
7221 u32 config;
7222} hdmi_audio_clock[] = {
7223 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7224 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7225 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7226 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7227 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7228 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7229 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7230 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7231 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7232 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7233};
7234
7235/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7236static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7237{
7238 int i;
7239
7240 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7241 if (mode->clock == hdmi_audio_clock[i].clock)
7242 break;
7243 }
7244
7245 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7246 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7247 i = 1;
7248 }
7249
7250 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7251 hdmi_audio_clock[i].clock,
7252 hdmi_audio_clock[i].config);
7253
7254 return hdmi_audio_clock[i].config;
7255}
7256
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007257static bool intel_eld_uptodate(struct drm_connector *connector,
7258 int reg_eldv, uint32_t bits_eldv,
7259 int reg_elda, uint32_t bits_elda,
7260 int reg_edid)
7261{
7262 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7263 uint8_t *eld = connector->eld;
7264 uint32_t i;
7265
7266 i = I915_READ(reg_eldv);
7267 i &= bits_eldv;
7268
7269 if (!eld[0])
7270 return !i;
7271
7272 if (!i)
7273 return false;
7274
7275 i = I915_READ(reg_elda);
7276 i &= ~bits_elda;
7277 I915_WRITE(reg_elda, i);
7278
7279 for (i = 0; i < eld[2]; i++)
7280 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7281 return false;
7282
7283 return true;
7284}
7285
Wu Fengguange0dac652011-09-05 14:25:34 +08007286static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007287 struct drm_crtc *crtc,
7288 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007289{
7290 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7291 uint8_t *eld = connector->eld;
7292 uint32_t eldv;
7293 uint32_t len;
7294 uint32_t i;
7295
7296 i = I915_READ(G4X_AUD_VID_DID);
7297
7298 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7299 eldv = G4X_ELDV_DEVCL_DEVBLC;
7300 else
7301 eldv = G4X_ELDV_DEVCTG;
7302
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007303 if (intel_eld_uptodate(connector,
7304 G4X_AUD_CNTL_ST, eldv,
7305 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7306 G4X_HDMIW_HDMIEDID))
7307 return;
7308
Wu Fengguange0dac652011-09-05 14:25:34 +08007309 i = I915_READ(G4X_AUD_CNTL_ST);
7310 i &= ~(eldv | G4X_ELD_ADDR);
7311 len = (i >> 9) & 0x1f; /* ELD buffer size */
7312 I915_WRITE(G4X_AUD_CNTL_ST, i);
7313
7314 if (!eld[0])
7315 return;
7316
7317 len = min_t(uint8_t, eld[2], len);
7318 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7319 for (i = 0; i < len; i++)
7320 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7321
7322 i = I915_READ(G4X_AUD_CNTL_ST);
7323 i |= eldv;
7324 I915_WRITE(G4X_AUD_CNTL_ST, i);
7325}
7326
Wang Xingchao83358c852012-08-16 22:43:37 +08007327static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007328 struct drm_crtc *crtc,
7329 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007330{
7331 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7332 uint8_t *eld = connector->eld;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007334 uint32_t eldv;
7335 uint32_t i;
7336 int len;
7337 int pipe = to_intel_crtc(crtc)->pipe;
7338 int tmp;
7339
7340 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7341 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7342 int aud_config = HSW_AUD_CFG(pipe);
7343 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7344
Wang Xingchao83358c852012-08-16 22:43:37 +08007345 /* Audio output enable */
7346 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7347 tmp = I915_READ(aud_cntrl_st2);
7348 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7349 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007350 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007351
Daniel Vetterc7905792014-04-16 16:56:09 +02007352 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007353
7354 /* Set ELD valid state */
7355 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007356 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007357 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7358 I915_WRITE(aud_cntrl_st2, tmp);
7359 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007360 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007361
7362 /* Enable HDMI mode */
7363 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007364 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007365 /* clear N_programing_enable and N_value_index */
7366 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7367 I915_WRITE(aud_config, tmp);
7368
7369 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7370
7371 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007372 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007373
7374 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7375 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7376 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7377 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007378 } else {
7379 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7380 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007381
7382 if (intel_eld_uptodate(connector,
7383 aud_cntrl_st2, eldv,
7384 aud_cntl_st, IBX_ELD_ADDRESS,
7385 hdmiw_hdmiedid))
7386 return;
7387
7388 i = I915_READ(aud_cntrl_st2);
7389 i &= ~eldv;
7390 I915_WRITE(aud_cntrl_st2, i);
7391
7392 if (!eld[0])
7393 return;
7394
7395 i = I915_READ(aud_cntl_st);
7396 i &= ~IBX_ELD_ADDRESS;
7397 I915_WRITE(aud_cntl_st, i);
7398 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7399 DRM_DEBUG_DRIVER("port num:%d\n", i);
7400
7401 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7402 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7403 for (i = 0; i < len; i++)
7404 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7405
7406 i = I915_READ(aud_cntrl_st2);
7407 i |= eldv;
7408 I915_WRITE(aud_cntrl_st2, i);
7409
7410}
7411
Wu Fengguange0dac652011-09-05 14:25:34 +08007412static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007413 struct drm_crtc *crtc,
7414 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007415{
7416 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7417 uint8_t *eld = connector->eld;
7418 uint32_t eldv;
7419 uint32_t i;
7420 int len;
7421 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007422 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007423 int aud_cntl_st;
7424 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007425 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007426
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007427 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007428 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7429 aud_config = IBX_AUD_CFG(pipe);
7430 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007431 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007432 } else if (IS_VALLEYVIEW(connector->dev)) {
7433 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7434 aud_config = VLV_AUD_CFG(pipe);
7435 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7436 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007437 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007438 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7439 aud_config = CPT_AUD_CFG(pipe);
7440 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007441 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007442 }
7443
Wang Xingchao9b138a82012-08-09 16:52:18 +08007444 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007445
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007446 if (IS_VALLEYVIEW(connector->dev)) {
7447 struct intel_encoder *intel_encoder;
7448 struct intel_digital_port *intel_dig_port;
7449
7450 intel_encoder = intel_attached_encoder(connector);
7451 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7452 i = intel_dig_port->port;
7453 } else {
7454 i = I915_READ(aud_cntl_st);
7455 i = (i >> 29) & DIP_PORT_SEL_MASK;
7456 /* DIP_Port_Select, 0x1 = PortB */
7457 }
7458
Wu Fengguange0dac652011-09-05 14:25:34 +08007459 if (!i) {
7460 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7461 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007462 eldv = IBX_ELD_VALIDB;
7463 eldv |= IBX_ELD_VALIDB << 4;
7464 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007465 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007466 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007467 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007468 }
7469
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007470 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7471 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7472 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007473 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007474 } else {
7475 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7476 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007477
7478 if (intel_eld_uptodate(connector,
7479 aud_cntrl_st2, eldv,
7480 aud_cntl_st, IBX_ELD_ADDRESS,
7481 hdmiw_hdmiedid))
7482 return;
7483
Wu Fengguange0dac652011-09-05 14:25:34 +08007484 i = I915_READ(aud_cntrl_st2);
7485 i &= ~eldv;
7486 I915_WRITE(aud_cntrl_st2, i);
7487
7488 if (!eld[0])
7489 return;
7490
Wu Fengguange0dac652011-09-05 14:25:34 +08007491 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007492 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007493 I915_WRITE(aud_cntl_st, i);
7494
7495 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7496 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7497 for (i = 0; i < len; i++)
7498 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7499
7500 i = I915_READ(aud_cntrl_st2);
7501 i |= eldv;
7502 I915_WRITE(aud_cntrl_st2, i);
7503}
7504
7505void intel_write_eld(struct drm_encoder *encoder,
7506 struct drm_display_mode *mode)
7507{
7508 struct drm_crtc *crtc = encoder->crtc;
7509 struct drm_connector *connector;
7510 struct drm_device *dev = encoder->dev;
7511 struct drm_i915_private *dev_priv = dev->dev_private;
7512
7513 connector = drm_select_eld(encoder, mode);
7514 if (!connector)
7515 return;
7516
7517 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7518 connector->base.id,
7519 drm_get_connector_name(connector),
7520 connector->encoder->base.id,
7521 drm_get_encoder_name(connector->encoder));
7522
7523 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7524
7525 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007526 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007527}
7528
Chris Wilson560b85b2010-08-07 11:01:38 +01007529static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7530{
7531 struct drm_device *dev = crtc->dev;
7532 struct drm_i915_private *dev_priv = dev->dev_private;
7533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7534 bool visible = base != 0;
7535 u32 cntl;
7536
7537 if (intel_crtc->cursor_visible == visible)
7538 return;
7539
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007540 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007541 if (visible) {
7542 /* On these chipsets we can only modify the base whilst
7543 * the cursor is disabled.
7544 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007545 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007546
7547 cntl &= ~(CURSOR_FORMAT_MASK);
7548 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7549 cntl |= CURSOR_ENABLE |
7550 CURSOR_GAMMA_ENABLE |
7551 CURSOR_FORMAT_ARGB;
7552 } else
7553 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007554 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007555
7556 intel_crtc->cursor_visible = visible;
7557}
7558
7559static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7560{
7561 struct drm_device *dev = crtc->dev;
7562 struct drm_i915_private *dev_priv = dev->dev_private;
7563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7564 int pipe = intel_crtc->pipe;
7565 bool visible = base != 0;
7566
7567 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307568 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007569 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007570 if (base) {
7571 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307572 cntl |= MCURSOR_GAMMA_ENABLE;
7573
7574 switch (width) {
7575 case 64:
7576 cntl |= CURSOR_MODE_64_ARGB_AX;
7577 break;
7578 case 128:
7579 cntl |= CURSOR_MODE_128_ARGB_AX;
7580 break;
7581 case 256:
7582 cntl |= CURSOR_MODE_256_ARGB_AX;
7583 break;
7584 default:
7585 WARN_ON(1);
7586 return;
7587 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007588 cntl |= pipe << 28; /* Connect to correct pipe */
7589 } else {
7590 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7591 cntl |= CURSOR_MODE_DISABLE;
7592 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007593 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007594
7595 intel_crtc->cursor_visible = visible;
7596 }
7597 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007598 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007599 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007600 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007601}
7602
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007603static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7604{
7605 struct drm_device *dev = crtc->dev;
7606 struct drm_i915_private *dev_priv = dev->dev_private;
7607 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7608 int pipe = intel_crtc->pipe;
7609 bool visible = base != 0;
7610
7611 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307612 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007613 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7614 if (base) {
7615 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307616 cntl |= MCURSOR_GAMMA_ENABLE;
7617 switch (width) {
7618 case 64:
7619 cntl |= CURSOR_MODE_64_ARGB_AX;
7620 break;
7621 case 128:
7622 cntl |= CURSOR_MODE_128_ARGB_AX;
7623 break;
7624 case 256:
7625 cntl |= CURSOR_MODE_256_ARGB_AX;
7626 break;
7627 default:
7628 WARN_ON(1);
7629 return;
7630 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007631 } else {
7632 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7633 cntl |= CURSOR_MODE_DISABLE;
7634 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007635 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007636 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007637 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7638 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007639 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7640
7641 intel_crtc->cursor_visible = visible;
7642 }
7643 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007644 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007645 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007646 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007647}
7648
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007649/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007650static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7651 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007652{
7653 struct drm_device *dev = crtc->dev;
7654 struct drm_i915_private *dev_priv = dev->dev_private;
7655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7656 int pipe = intel_crtc->pipe;
7657 int x = intel_crtc->cursor_x;
7658 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007659 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007660 bool visible;
7661
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007662 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007663 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007664
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007665 if (x >= intel_crtc->config.pipe_src_w)
7666 base = 0;
7667
7668 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007669 base = 0;
7670
7671 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007672 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007673 base = 0;
7674
7675 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7676 x = -x;
7677 }
7678 pos |= x << CURSOR_X_SHIFT;
7679
7680 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007681 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007682 base = 0;
7683
7684 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7685 y = -y;
7686 }
7687 pos |= y << CURSOR_Y_SHIFT;
7688
7689 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007690 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007691 return;
7692
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007693 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007694 I915_WRITE(CURPOS_IVB(pipe), pos);
7695 ivb_update_cursor(crtc, base);
7696 } else {
7697 I915_WRITE(CURPOS(pipe), pos);
7698 if (IS_845G(dev) || IS_I865G(dev))
7699 i845_update_cursor(crtc, base);
7700 else
7701 i9xx_update_cursor(crtc, base);
7702 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007703}
7704
Jesse Barnes79e53942008-11-07 14:24:08 -08007705static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007706 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007707 uint32_t handle,
7708 uint32_t width, uint32_t height)
7709{
7710 struct drm_device *dev = crtc->dev;
7711 struct drm_i915_private *dev_priv = dev->dev_private;
7712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007713 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007714 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007715 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007716 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007717
Jesse Barnes79e53942008-11-07 14:24:08 -08007718 /* if we want to turn off the cursor ignore width and height */
7719 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007720 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007721 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007722 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007723 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007724 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007725 }
7726
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307727 /* Check for which cursor types we support */
7728 if (!((width == 64 && height == 64) ||
7729 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7730 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7731 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007732 return -EINVAL;
7733 }
7734
Chris Wilson05394f32010-11-08 19:18:58 +00007735 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007736 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007737 return -ENOENT;
7738
Chris Wilson05394f32010-11-08 19:18:58 +00007739 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007740 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007741 ret = -ENOMEM;
7742 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007743 }
7744
Dave Airlie71acb5e2008-12-30 20:31:46 +10007745 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007746 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007747 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007748 unsigned alignment;
7749
Chris Wilsond9e86c02010-11-10 16:40:20 +00007750 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007751 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007752 ret = -EINVAL;
7753 goto fail_locked;
7754 }
7755
Chris Wilson693db182013-03-05 14:52:39 +00007756 /* Note that the w/a also requires 2 PTE of padding following
7757 * the bo. We currently fill all unused PTE with the shadow
7758 * page and so we should always have valid PTE following the
7759 * cursor preventing the VT-d warning.
7760 */
7761 alignment = 0;
7762 if (need_vtd_wa(dev))
7763 alignment = 64*1024;
7764
7765 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007766 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007767 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007768 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007769 }
7770
Chris Wilsond9e86c02010-11-10 16:40:20 +00007771 ret = i915_gem_object_put_fence(obj);
7772 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007773 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007774 goto fail_unpin;
7775 }
7776
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007777 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007778 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007779 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007780 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007781 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7782 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007783 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007784 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007785 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007786 }
Chris Wilson05394f32010-11-08 19:18:58 +00007787 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007788 }
7789
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007790 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007791 I915_WRITE(CURSIZE, (height << 12) | width);
7792
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007793 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007794 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007795 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007796 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007797 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7798 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007799 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007800 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007801 }
Jesse Barnes80824002009-09-10 15:28:06 -07007802
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007803 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007804
Chris Wilson64f962e2014-03-26 12:38:15 +00007805 old_width = intel_crtc->cursor_width;
7806
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007807 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007808 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007809 intel_crtc->cursor_width = width;
7810 intel_crtc->cursor_height = height;
7811
Chris Wilson64f962e2014-03-26 12:38:15 +00007812 if (intel_crtc->active) {
7813 if (old_width != width)
7814 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007815 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00007816 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007817
Jesse Barnes79e53942008-11-07 14:24:08 -08007818 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007819fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007820 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007821fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007822 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007823fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007824 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007825 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007826}
7827
7828static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7829{
Jesse Barnes79e53942008-11-07 14:24:08 -08007830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007831
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007832 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7833 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007834
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007835 if (intel_crtc->active)
7836 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007837
7838 return 0;
7839}
7840
Jesse Barnes79e53942008-11-07 14:24:08 -08007841static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007842 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007843{
James Simmons72034252010-08-03 01:33:19 +01007844 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007846
James Simmons72034252010-08-03 01:33:19 +01007847 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007848 intel_crtc->lut_r[i] = red[i] >> 8;
7849 intel_crtc->lut_g[i] = green[i] >> 8;
7850 intel_crtc->lut_b[i] = blue[i] >> 8;
7851 }
7852
7853 intel_crtc_load_lut(crtc);
7854}
7855
Jesse Barnes79e53942008-11-07 14:24:08 -08007856/* VESA 640x480x72Hz mode to set on the pipe */
7857static struct drm_display_mode load_detect_mode = {
7858 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7859 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7860};
7861
Daniel Vettera8bb6812014-02-10 18:00:39 +01007862struct drm_framebuffer *
7863__intel_framebuffer_create(struct drm_device *dev,
7864 struct drm_mode_fb_cmd2 *mode_cmd,
7865 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007866{
7867 struct intel_framebuffer *intel_fb;
7868 int ret;
7869
7870 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7871 if (!intel_fb) {
7872 drm_gem_object_unreference_unlocked(&obj->base);
7873 return ERR_PTR(-ENOMEM);
7874 }
7875
7876 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007877 if (ret)
7878 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007879
7880 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007881err:
7882 drm_gem_object_unreference_unlocked(&obj->base);
7883 kfree(intel_fb);
7884
7885 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007886}
7887
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007888static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007889intel_framebuffer_create(struct drm_device *dev,
7890 struct drm_mode_fb_cmd2 *mode_cmd,
7891 struct drm_i915_gem_object *obj)
7892{
7893 struct drm_framebuffer *fb;
7894 int ret;
7895
7896 ret = i915_mutex_lock_interruptible(dev);
7897 if (ret)
7898 return ERR_PTR(ret);
7899 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7900 mutex_unlock(&dev->struct_mutex);
7901
7902 return fb;
7903}
7904
Chris Wilsond2dff872011-04-19 08:36:26 +01007905static u32
7906intel_framebuffer_pitch_for_width(int width, int bpp)
7907{
7908 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7909 return ALIGN(pitch, 64);
7910}
7911
7912static u32
7913intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7914{
7915 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7916 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7917}
7918
7919static struct drm_framebuffer *
7920intel_framebuffer_create_for_mode(struct drm_device *dev,
7921 struct drm_display_mode *mode,
7922 int depth, int bpp)
7923{
7924 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007925 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007926
7927 obj = i915_gem_alloc_object(dev,
7928 intel_framebuffer_size_for_mode(mode, bpp));
7929 if (obj == NULL)
7930 return ERR_PTR(-ENOMEM);
7931
7932 mode_cmd.width = mode->hdisplay;
7933 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007934 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7935 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007936 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007937
7938 return intel_framebuffer_create(dev, &mode_cmd, obj);
7939}
7940
7941static struct drm_framebuffer *
7942mode_fits_in_fbdev(struct drm_device *dev,
7943 struct drm_display_mode *mode)
7944{
Daniel Vetter4520f532013-10-09 09:18:51 +02007945#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007946 struct drm_i915_private *dev_priv = dev->dev_private;
7947 struct drm_i915_gem_object *obj;
7948 struct drm_framebuffer *fb;
7949
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007950 if (!dev_priv->fbdev)
7951 return NULL;
7952
7953 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007954 return NULL;
7955
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007956 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007957 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01007958
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007959 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007960 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7961 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007962 return NULL;
7963
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007964 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007965 return NULL;
7966
7967 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007968#else
7969 return NULL;
7970#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007971}
7972
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007973bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007974 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007975 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007976{
7977 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007978 struct intel_encoder *intel_encoder =
7979 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007980 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007981 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007982 struct drm_crtc *crtc = NULL;
7983 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007984 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007985 int i = -1;
7986
Chris Wilsond2dff872011-04-19 08:36:26 +01007987 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7988 connector->base.id, drm_get_connector_name(connector),
7989 encoder->base.id, drm_get_encoder_name(encoder));
7990
Jesse Barnes79e53942008-11-07 14:24:08 -08007991 /*
7992 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007993 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007994 * - if the connector already has an assigned crtc, use it (but make
7995 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007996 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007997 * - try to find the first unused crtc that can drive this connector,
7998 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007999 */
8000
8001 /* See if we already have a CRTC for this connector */
8002 if (encoder->crtc) {
8003 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008004
Daniel Vetter7b240562012-12-12 00:35:33 +01008005 mutex_lock(&crtc->mutex);
8006
Daniel Vetter24218aa2012-08-12 19:27:11 +02008007 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008008 old->load_detect_temp = false;
8009
8010 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008011 if (connector->dpms != DRM_MODE_DPMS_ON)
8012 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008013
Chris Wilson71731882011-04-19 23:10:58 +01008014 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008015 }
8016
8017 /* Find an unused one (if possible) */
8018 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8019 i++;
8020 if (!(encoder->possible_crtcs & (1 << i)))
8021 continue;
8022 if (!possible_crtc->enabled) {
8023 crtc = possible_crtc;
8024 break;
8025 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008026 }
8027
8028 /*
8029 * If we didn't find an unused CRTC, don't use any.
8030 */
8031 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008032 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8033 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008034 }
8035
Daniel Vetter7b240562012-12-12 00:35:33 +01008036 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008037 intel_encoder->new_crtc = to_intel_crtc(crtc);
8038 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008039
8040 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008041 intel_crtc->new_enabled = true;
8042 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008043 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008044 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008045 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008046
Chris Wilson64927112011-04-20 07:25:26 +01008047 if (!mode)
8048 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008049
Chris Wilsond2dff872011-04-19 08:36:26 +01008050 /* We need a framebuffer large enough to accommodate all accesses
8051 * that the plane may generate whilst we perform load detection.
8052 * We can not rely on the fbcon either being present (we get called
8053 * during its initialisation to detect all boot displays, or it may
8054 * not even exist) or that it is large enough to satisfy the
8055 * requested mode.
8056 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008057 fb = mode_fits_in_fbdev(dev, mode);
8058 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008059 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008060 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8061 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008062 } else
8063 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008064 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008065 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008066 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008067 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008068
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008069 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008070 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008071 if (old->release_fb)
8072 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008073 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008074 }
Chris Wilson71731882011-04-19 23:10:58 +01008075
Jesse Barnes79e53942008-11-07 14:24:08 -08008076 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008077 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008078 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008079
8080 fail:
8081 intel_crtc->new_enabled = crtc->enabled;
8082 if (intel_crtc->new_enabled)
8083 intel_crtc->new_config = &intel_crtc->config;
8084 else
8085 intel_crtc->new_config = NULL;
8086 mutex_unlock(&crtc->mutex);
8087 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008088}
8089
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008090void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008091 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008092{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008093 struct intel_encoder *intel_encoder =
8094 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008095 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008096 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008098
Chris Wilsond2dff872011-04-19 08:36:26 +01008099 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8100 connector->base.id, drm_get_connector_name(connector),
8101 encoder->base.id, drm_get_encoder_name(encoder));
8102
Chris Wilson8261b192011-04-19 23:18:09 +01008103 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008104 to_intel_connector(connector)->new_encoder = NULL;
8105 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008106 intel_crtc->new_enabled = false;
8107 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008108 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008109
Daniel Vetter36206362012-12-10 20:42:17 +01008110 if (old->release_fb) {
8111 drm_framebuffer_unregister_private(old->release_fb);
8112 drm_framebuffer_unreference(old->release_fb);
8113 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008114
Daniel Vetter67c96402013-01-23 16:25:09 +00008115 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008116 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008117 }
8118
Eric Anholtc751ce42010-03-25 11:48:48 -07008119 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008120 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8121 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008122
8123 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008124}
8125
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008126static int i9xx_pll_refclk(struct drm_device *dev,
8127 const struct intel_crtc_config *pipe_config)
8128{
8129 struct drm_i915_private *dev_priv = dev->dev_private;
8130 u32 dpll = pipe_config->dpll_hw_state.dpll;
8131
8132 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008133 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008134 else if (HAS_PCH_SPLIT(dev))
8135 return 120000;
8136 else if (!IS_GEN2(dev))
8137 return 96000;
8138 else
8139 return 48000;
8140}
8141
Jesse Barnes79e53942008-11-07 14:24:08 -08008142/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008143static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8144 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008145{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008146 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008147 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008148 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008149 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008150 u32 fp;
8151 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008152 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008153
8154 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008155 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008156 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008157 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008158
8159 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008160 if (IS_PINEVIEW(dev)) {
8161 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8162 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008163 } else {
8164 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8165 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8166 }
8167
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008168 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008169 if (IS_PINEVIEW(dev))
8170 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8171 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008172 else
8173 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008174 DPLL_FPA01_P1_POST_DIV_SHIFT);
8175
8176 switch (dpll & DPLL_MODE_MASK) {
8177 case DPLLB_MODE_DAC_SERIAL:
8178 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8179 5 : 10;
8180 break;
8181 case DPLLB_MODE_LVDS:
8182 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8183 7 : 14;
8184 break;
8185 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008186 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008187 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008188 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008189 }
8190
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008191 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008192 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008193 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008194 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008195 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008196 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008197 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008198
8199 if (is_lvds) {
8200 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8201 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008202
8203 if (lvds & LVDS_CLKB_POWER_UP)
8204 clock.p2 = 7;
8205 else
8206 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008207 } else {
8208 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8209 clock.p1 = 2;
8210 else {
8211 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8212 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8213 }
8214 if (dpll & PLL_P2_DIVIDE_BY_4)
8215 clock.p2 = 4;
8216 else
8217 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008218 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008219
8220 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008221 }
8222
Ville Syrjälä18442d02013-09-13 16:00:08 +03008223 /*
8224 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008225 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008226 * encoder's get_config() function.
8227 */
8228 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008229}
8230
Ville Syrjälä6878da02013-09-13 15:59:11 +03008231int intel_dotclock_calculate(int link_freq,
8232 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008233{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008234 /*
8235 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008236 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008237 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008238 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008239 *
8240 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008241 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008242 */
8243
Ville Syrjälä6878da02013-09-13 15:59:11 +03008244 if (!m_n->link_n)
8245 return 0;
8246
8247 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8248}
8249
Ville Syrjälä18442d02013-09-13 16:00:08 +03008250static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8251 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008252{
8253 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008254
8255 /* read out port_clock from the DPLL */
8256 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008257
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008258 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008259 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008260 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008261 * agree once we know their relationship in the encoder's
8262 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008263 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008264 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008265 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8266 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008267}
8268
8269/** Returns the currently programmed mode of the given pipe. */
8270struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8271 struct drm_crtc *crtc)
8272{
Jesse Barnes548f2452011-02-17 10:40:53 -08008273 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008275 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008276 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008277 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008278 int htot = I915_READ(HTOTAL(cpu_transcoder));
8279 int hsync = I915_READ(HSYNC(cpu_transcoder));
8280 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8281 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008282 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008283
8284 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8285 if (!mode)
8286 return NULL;
8287
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008288 /*
8289 * Construct a pipe_config sufficient for getting the clock info
8290 * back out of crtc_clock_get.
8291 *
8292 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8293 * to use a real value here instead.
8294 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008295 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008296 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008297 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8298 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8299 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008300 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8301
Ville Syrjälä773ae032013-09-23 17:48:20 +03008302 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008303 mode->hdisplay = (htot & 0xffff) + 1;
8304 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8305 mode->hsync_start = (hsync & 0xffff) + 1;
8306 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8307 mode->vdisplay = (vtot & 0xffff) + 1;
8308 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8309 mode->vsync_start = (vsync & 0xffff) + 1;
8310 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8311
8312 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008313
8314 return mode;
8315}
8316
Daniel Vetter3dec0092010-08-20 21:40:52 +02008317static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008318{
8319 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008320 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8322 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008323 int dpll_reg = DPLL(pipe);
8324 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008325
Eric Anholtbad720f2009-10-22 16:11:14 -07008326 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008327 return;
8328
8329 if (!dev_priv->lvds_downclock_avail)
8330 return;
8331
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008332 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008333 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008334 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008335
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008336 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008337
8338 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8339 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008340 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008341
Jesse Barnes652c3932009-08-17 13:31:43 -07008342 dpll = I915_READ(dpll_reg);
8343 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008344 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008345 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008346}
8347
8348static void intel_decrease_pllclock(struct drm_crtc *crtc)
8349{
8350 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008351 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008353
Eric Anholtbad720f2009-10-22 16:11:14 -07008354 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008355 return;
8356
8357 if (!dev_priv->lvds_downclock_avail)
8358 return;
8359
8360 /*
8361 * Since this is called by a timer, we should never get here in
8362 * the manual case.
8363 */
8364 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008365 int pipe = intel_crtc->pipe;
8366 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008367 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008368
Zhao Yakui44d98a62009-10-09 11:39:40 +08008369 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008370
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008371 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008372
Chris Wilson074b5e12012-05-02 12:07:06 +01008373 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008374 dpll |= DISPLAY_RATE_SELECT_FPA1;
8375 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008376 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008377 dpll = I915_READ(dpll_reg);
8378 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008379 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008380 }
8381
8382}
8383
Chris Wilsonf047e392012-07-21 12:31:41 +01008384void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008385{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008386 struct drm_i915_private *dev_priv = dev->dev_private;
8387
Chris Wilsonf62a0072014-02-21 17:55:39 +00008388 if (dev_priv->mm.busy)
8389 return;
8390
Paulo Zanoni43694d62014-03-07 20:08:08 -03008391 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008392 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008393 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008394}
8395
8396void intel_mark_idle(struct drm_device *dev)
8397{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008398 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008399 struct drm_crtc *crtc;
8400
Chris Wilsonf62a0072014-02-21 17:55:39 +00008401 if (!dev_priv->mm.busy)
8402 return;
8403
8404 dev_priv->mm.busy = false;
8405
Jani Nikulad330a952014-01-21 11:24:25 +02008406 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008407 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008408
8409 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008410 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008411 continue;
8412
8413 intel_decrease_pllclock(crtc);
8414 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008415
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008416 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008417 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008418
8419out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008420 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008421}
8422
Chris Wilsonc65355b2013-06-06 16:53:41 -03008423void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8424 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008425{
8426 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008427 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008428
Jani Nikulad330a952014-01-21 11:24:25 +02008429 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008430 return;
8431
Jesse Barnes652c3932009-08-17 13:31:43 -07008432 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008433 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008434 continue;
8435
Matt Roperf4510a22014-04-01 15:22:40 -07008436 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008437 continue;
8438
8439 intel_increase_pllclock(crtc);
8440 if (ring && intel_fbc_enabled(dev))
8441 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008442 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008443}
8444
Jesse Barnes79e53942008-11-07 14:24:08 -08008445static void intel_crtc_destroy(struct drm_crtc *crtc)
8446{
8447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008448 struct drm_device *dev = crtc->dev;
8449 struct intel_unpin_work *work;
8450 unsigned long flags;
8451
8452 spin_lock_irqsave(&dev->event_lock, flags);
8453 work = intel_crtc->unpin_work;
8454 intel_crtc->unpin_work = NULL;
8455 spin_unlock_irqrestore(&dev->event_lock, flags);
8456
8457 if (work) {
8458 cancel_work_sync(&work->work);
8459 kfree(work);
8460 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008461
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008462 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8463
Jesse Barnes79e53942008-11-07 14:24:08 -08008464 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008465
Jesse Barnes79e53942008-11-07 14:24:08 -08008466 kfree(intel_crtc);
8467}
8468
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008469static void intel_unpin_work_fn(struct work_struct *__work)
8470{
8471 struct intel_unpin_work *work =
8472 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008473 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008474
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008475 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008476 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008477 drm_gem_object_unreference(&work->pending_flip_obj->base);
8478 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008479
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008480 intel_update_fbc(dev);
8481 mutex_unlock(&dev->struct_mutex);
8482
8483 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8484 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8485
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008486 kfree(work);
8487}
8488
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008489static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008490 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008491{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008492 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8494 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008495 unsigned long flags;
8496
8497 /* Ignore early vblank irqs */
8498 if (intel_crtc == NULL)
8499 return;
8500
8501 spin_lock_irqsave(&dev->event_lock, flags);
8502 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008503
8504 /* Ensure we don't miss a work->pending update ... */
8505 smp_rmb();
8506
8507 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008508 spin_unlock_irqrestore(&dev->event_lock, flags);
8509 return;
8510 }
8511
Chris Wilsone7d841c2012-12-03 11:36:30 +00008512 /* and that the unpin work is consistent wrt ->pending. */
8513 smp_rmb();
8514
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008515 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008516
Rob Clark45a066e2012-10-08 14:50:40 -05008517 if (work->event)
8518 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008519
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008520 drm_vblank_put(dev, intel_crtc->pipe);
8521
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008522 spin_unlock_irqrestore(&dev->event_lock, flags);
8523
Daniel Vetter2c10d572012-12-20 21:24:07 +01008524 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008525
8526 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008527
8528 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008529}
8530
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008531void intel_finish_page_flip(struct drm_device *dev, int pipe)
8532{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008533 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008534 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8535
Mario Kleiner49b14a52010-12-09 07:00:07 +01008536 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008537}
8538
8539void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8540{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008541 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008542 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8543
Mario Kleiner49b14a52010-12-09 07:00:07 +01008544 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008545}
8546
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008547void intel_prepare_page_flip(struct drm_device *dev, int plane)
8548{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008549 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008550 struct intel_crtc *intel_crtc =
8551 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8552 unsigned long flags;
8553
Chris Wilsone7d841c2012-12-03 11:36:30 +00008554 /* NB: An MMIO update of the plane base pointer will also
8555 * generate a page-flip completion irq, i.e. every modeset
8556 * is also accompanied by a spurious intel_prepare_page_flip().
8557 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008558 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008559 if (intel_crtc->unpin_work)
8560 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008561 spin_unlock_irqrestore(&dev->event_lock, flags);
8562}
8563
Chris Wilsone7d841c2012-12-03 11:36:30 +00008564inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8565{
8566 /* Ensure that the work item is consistent when activating it ... */
8567 smp_wmb();
8568 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8569 /* and that it is marked active as soon as the irq could fire. */
8570 smp_wmb();
8571}
8572
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008573static int intel_gen2_queue_flip(struct drm_device *dev,
8574 struct drm_crtc *crtc,
8575 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008576 struct drm_i915_gem_object *obj,
8577 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008578{
8579 struct drm_i915_private *dev_priv = dev->dev_private;
8580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008581 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008582 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008583 int ret;
8584
Daniel Vetter6d90c952012-04-26 23:28:05 +02008585 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008586 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008587 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008588
Daniel Vetter6d90c952012-04-26 23:28:05 +02008589 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008590 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008591 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008592
8593 /* Can't queue multiple flips, so wait for the previous
8594 * one to finish before executing the next.
8595 */
8596 if (intel_crtc->plane)
8597 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8598 else
8599 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008600 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8601 intel_ring_emit(ring, MI_NOOP);
8602 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8603 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8604 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008605 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008606 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008607
8608 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008609 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008610 return 0;
8611
8612err_unpin:
8613 intel_unpin_fb_obj(obj);
8614err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008615 return ret;
8616}
8617
8618static int intel_gen3_queue_flip(struct drm_device *dev,
8619 struct drm_crtc *crtc,
8620 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008621 struct drm_i915_gem_object *obj,
8622 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008623{
8624 struct drm_i915_private *dev_priv = dev->dev_private;
8625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008626 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008627 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008628 int ret;
8629
Daniel Vetter6d90c952012-04-26 23:28:05 +02008630 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008631 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008632 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008633
Daniel Vetter6d90c952012-04-26 23:28:05 +02008634 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008635 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008636 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008637
8638 if (intel_crtc->plane)
8639 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8640 else
8641 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008642 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8643 intel_ring_emit(ring, MI_NOOP);
8644 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8645 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8646 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008647 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008648 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008649
Chris Wilsone7d841c2012-12-03 11:36:30 +00008650 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008651 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008652 return 0;
8653
8654err_unpin:
8655 intel_unpin_fb_obj(obj);
8656err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008657 return ret;
8658}
8659
8660static int intel_gen4_queue_flip(struct drm_device *dev,
8661 struct drm_crtc *crtc,
8662 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008663 struct drm_i915_gem_object *obj,
8664 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008665{
8666 struct drm_i915_private *dev_priv = dev->dev_private;
8667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8668 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008669 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008670 int ret;
8671
Daniel Vetter6d90c952012-04-26 23:28:05 +02008672 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008673 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008674 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008675
Daniel Vetter6d90c952012-04-26 23:28:05 +02008676 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008677 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008678 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008679
8680 /* i965+ uses the linear or tiled offsets from the
8681 * Display Registers (which do not change across a page-flip)
8682 * so we need only reprogram the base address.
8683 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008684 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8685 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8686 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008687 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008688 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008689 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008690
8691 /* XXX Enabling the panel-fitter across page-flip is so far
8692 * untested on non-native modes, so ignore it for now.
8693 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8694 */
8695 pf = 0;
8696 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008697 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008698
8699 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008700 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008701 return 0;
8702
8703err_unpin:
8704 intel_unpin_fb_obj(obj);
8705err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008706 return ret;
8707}
8708
8709static int intel_gen6_queue_flip(struct drm_device *dev,
8710 struct drm_crtc *crtc,
8711 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008712 struct drm_i915_gem_object *obj,
8713 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008714{
8715 struct drm_i915_private *dev_priv = dev->dev_private;
8716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008717 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008718 uint32_t pf, pipesrc;
8719 int ret;
8720
Daniel Vetter6d90c952012-04-26 23:28:05 +02008721 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008722 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008723 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008724
Daniel Vetter6d90c952012-04-26 23:28:05 +02008725 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008726 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008727 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008728
Daniel Vetter6d90c952012-04-26 23:28:05 +02008729 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8730 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8731 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008732 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008733
Chris Wilson99d9acd2012-04-17 20:37:00 +01008734 /* Contrary to the suggestions in the documentation,
8735 * "Enable Panel Fitter" does not seem to be required when page
8736 * flipping with a non-native mode, and worse causes a normal
8737 * modeset to fail.
8738 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8739 */
8740 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008741 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008742 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008743
8744 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008745 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008746 return 0;
8747
8748err_unpin:
8749 intel_unpin_fb_obj(obj);
8750err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008751 return ret;
8752}
8753
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008754static int intel_gen7_queue_flip(struct drm_device *dev,
8755 struct drm_crtc *crtc,
8756 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008757 struct drm_i915_gem_object *obj,
8758 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008759{
8760 struct drm_i915_private *dev_priv = dev->dev_private;
8761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008762 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008763 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008764 int len, ret;
8765
8766 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008767 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008768 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008769
8770 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8771 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008772 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008773
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008774 switch(intel_crtc->plane) {
8775 case PLANE_A:
8776 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8777 break;
8778 case PLANE_B:
8779 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8780 break;
8781 case PLANE_C:
8782 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8783 break;
8784 default:
8785 WARN_ONCE(1, "unknown plane in flip command\n");
8786 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008787 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008788 }
8789
Chris Wilsonffe74d72013-08-26 20:58:12 +01008790 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01008791 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01008792 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01008793 /*
8794 * On Gen 8, SRM is now taking an extra dword to accommodate
8795 * 48bits addresses, and we need a NOOP for the batch size to
8796 * stay even.
8797 */
8798 if (IS_GEN8(dev))
8799 len += 2;
8800 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008801
Ville Syrjäläf66fab82014-02-11 19:52:06 +02008802 /*
8803 * BSpec MI_DISPLAY_FLIP for IVB:
8804 * "The full packet must be contained within the same cache line."
8805 *
8806 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8807 * cacheline, if we ever start emitting more commands before
8808 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8809 * then do the cacheline alignment, and finally emit the
8810 * MI_DISPLAY_FLIP.
8811 */
8812 ret = intel_ring_cacheline_align(ring);
8813 if (ret)
8814 goto err_unpin;
8815
Chris Wilsonffe74d72013-08-26 20:58:12 +01008816 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008817 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008818 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008819
Chris Wilsonffe74d72013-08-26 20:58:12 +01008820 /* Unmask the flip-done completion message. Note that the bspec says that
8821 * we should do this for both the BCS and RCS, and that we must not unmask
8822 * more than one flip event at any time (or ensure that one flip message
8823 * can be sent by waiting for flip-done prior to queueing new flips).
8824 * Experimentation says that BCS works despite DERRMR masking all
8825 * flip-done completion events and that unmasking all planes at once
8826 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8827 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8828 */
8829 if (ring->id == RCS) {
8830 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8831 intel_ring_emit(ring, DERRMR);
8832 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8833 DERRMR_PIPEB_PRI_FLIP_DONE |
8834 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01008835 if (IS_GEN8(dev))
8836 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
8837 MI_SRM_LRM_GLOBAL_GTT);
8838 else
8839 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8840 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008841 intel_ring_emit(ring, DERRMR);
8842 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01008843 if (IS_GEN8(dev)) {
8844 intel_ring_emit(ring, 0);
8845 intel_ring_emit(ring, MI_NOOP);
8846 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008847 }
8848
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008849 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008850 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008851 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008852 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008853
8854 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008855 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008856 return 0;
8857
8858err_unpin:
8859 intel_unpin_fb_obj(obj);
8860err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008861 return ret;
8862}
8863
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008864static int intel_default_queue_flip(struct drm_device *dev,
8865 struct drm_crtc *crtc,
8866 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008867 struct drm_i915_gem_object *obj,
8868 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008869{
8870 return -ENODEV;
8871}
8872
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008873static int intel_crtc_page_flip(struct drm_crtc *crtc,
8874 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008875 struct drm_pending_vblank_event *event,
8876 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008877{
8878 struct drm_device *dev = crtc->dev;
8879 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07008880 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008881 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8883 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008884 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008885 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008886
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008887 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07008888 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008889 return -EINVAL;
8890
8891 /*
8892 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8893 * Note that pitch changes could also affect these register.
8894 */
8895 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07008896 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
8897 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008898 return -EINVAL;
8899
Chris Wilsonf900db42014-02-20 09:26:13 +00008900 if (i915_terminally_wedged(&dev_priv->gpu_error))
8901 goto out_hang;
8902
Daniel Vetterb14c5672013-09-19 12:18:32 +02008903 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008904 if (work == NULL)
8905 return -ENOMEM;
8906
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008907 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008908 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008909 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008910 INIT_WORK(&work->work, intel_unpin_work_fn);
8911
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008912 ret = drm_vblank_get(dev, intel_crtc->pipe);
8913 if (ret)
8914 goto free_work;
8915
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008916 /* We borrow the event spin lock for protecting unpin_work */
8917 spin_lock_irqsave(&dev->event_lock, flags);
8918 if (intel_crtc->unpin_work) {
8919 spin_unlock_irqrestore(&dev->event_lock, flags);
8920 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008921 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008922
8923 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008924 return -EBUSY;
8925 }
8926 intel_crtc->unpin_work = work;
8927 spin_unlock_irqrestore(&dev->event_lock, flags);
8928
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008929 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8930 flush_workqueue(dev_priv->wq);
8931
Chris Wilson79158102012-05-23 11:13:58 +01008932 ret = i915_mutex_lock_interruptible(dev);
8933 if (ret)
8934 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008935
Jesse Barnes75dfca82010-02-10 15:09:44 -08008936 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008937 drm_gem_object_reference(&work->old_fb_obj->base);
8938 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008939
Matt Roperf4510a22014-04-01 15:22:40 -07008940 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008941
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008942 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008943
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008944 work->enable_stall_check = true;
8945
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008946 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008947 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008948
Keith Packarded8d1972013-07-22 18:49:58 -07008949 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008950 if (ret)
8951 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008952
Chris Wilson7782de32011-07-08 12:22:41 +01008953 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008954 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008955 mutex_unlock(&dev->struct_mutex);
8956
Jesse Barnese5510fa2010-07-01 16:48:37 -07008957 trace_i915_flip_request(intel_crtc->plane, obj);
8958
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008959 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008960
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008961cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008962 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07008963 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008964 drm_gem_object_unreference(&work->old_fb_obj->base);
8965 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008966 mutex_unlock(&dev->struct_mutex);
8967
Chris Wilson79158102012-05-23 11:13:58 +01008968cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008969 spin_lock_irqsave(&dev->event_lock, flags);
8970 intel_crtc->unpin_work = NULL;
8971 spin_unlock_irqrestore(&dev->event_lock, flags);
8972
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008973 drm_vblank_put(dev, intel_crtc->pipe);
8974free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008975 kfree(work);
8976
Chris Wilsonf900db42014-02-20 09:26:13 +00008977 if (ret == -EIO) {
8978out_hang:
8979 intel_crtc_wait_for_pending_flips(crtc);
8980 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8981 if (ret == 0 && event)
8982 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8983 }
Chris Wilson96b099f2010-06-07 14:03:04 +01008984 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008985}
8986
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008987static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008988 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8989 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008990};
8991
Daniel Vetter9a935852012-07-05 22:34:27 +02008992/**
8993 * intel_modeset_update_staged_output_state
8994 *
8995 * Updates the staged output configuration state, e.g. after we've read out the
8996 * current hw state.
8997 */
8998static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8999{
Ville Syrjälä76688512014-01-10 11:28:06 +02009000 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009001 struct intel_encoder *encoder;
9002 struct intel_connector *connector;
9003
9004 list_for_each_entry(connector, &dev->mode_config.connector_list,
9005 base.head) {
9006 connector->new_encoder =
9007 to_intel_encoder(connector->base.encoder);
9008 }
9009
9010 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9011 base.head) {
9012 encoder->new_crtc =
9013 to_intel_crtc(encoder->base.crtc);
9014 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009015
9016 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9017 base.head) {
9018 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009019
9020 if (crtc->new_enabled)
9021 crtc->new_config = &crtc->config;
9022 else
9023 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009024 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009025}
9026
9027/**
9028 * intel_modeset_commit_output_state
9029 *
9030 * This function copies the stage display pipe configuration to the real one.
9031 */
9032static void intel_modeset_commit_output_state(struct drm_device *dev)
9033{
Ville Syrjälä76688512014-01-10 11:28:06 +02009034 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009035 struct intel_encoder *encoder;
9036 struct intel_connector *connector;
9037
9038 list_for_each_entry(connector, &dev->mode_config.connector_list,
9039 base.head) {
9040 connector->base.encoder = &connector->new_encoder->base;
9041 }
9042
9043 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9044 base.head) {
9045 encoder->base.crtc = &encoder->new_crtc->base;
9046 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009047
9048 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9049 base.head) {
9050 crtc->base.enabled = crtc->new_enabled;
9051 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009052}
9053
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009054static void
9055connected_sink_compute_bpp(struct intel_connector * connector,
9056 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009057{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009058 int bpp = pipe_config->pipe_bpp;
9059
9060 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9061 connector->base.base.id,
9062 drm_get_connector_name(&connector->base));
9063
9064 /* Don't use an invalid EDID bpc value */
9065 if (connector->base.display_info.bpc &&
9066 connector->base.display_info.bpc * 3 < bpp) {
9067 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9068 bpp, connector->base.display_info.bpc*3);
9069 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9070 }
9071
9072 /* Clamp bpp to 8 on screens without EDID 1.4 */
9073 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9074 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9075 bpp);
9076 pipe_config->pipe_bpp = 24;
9077 }
9078}
9079
9080static int
9081compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9082 struct drm_framebuffer *fb,
9083 struct intel_crtc_config *pipe_config)
9084{
9085 struct drm_device *dev = crtc->base.dev;
9086 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009087 int bpp;
9088
Daniel Vetterd42264b2013-03-28 16:38:08 +01009089 switch (fb->pixel_format) {
9090 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009091 bpp = 8*3; /* since we go through a colormap */
9092 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009093 case DRM_FORMAT_XRGB1555:
9094 case DRM_FORMAT_ARGB1555:
9095 /* checked in intel_framebuffer_init already */
9096 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9097 return -EINVAL;
9098 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009099 bpp = 6*3; /* min is 18bpp */
9100 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009101 case DRM_FORMAT_XBGR8888:
9102 case DRM_FORMAT_ABGR8888:
9103 /* checked in intel_framebuffer_init already */
9104 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9105 return -EINVAL;
9106 case DRM_FORMAT_XRGB8888:
9107 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009108 bpp = 8*3;
9109 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009110 case DRM_FORMAT_XRGB2101010:
9111 case DRM_FORMAT_ARGB2101010:
9112 case DRM_FORMAT_XBGR2101010:
9113 case DRM_FORMAT_ABGR2101010:
9114 /* checked in intel_framebuffer_init already */
9115 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009116 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009117 bpp = 10*3;
9118 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009119 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009120 default:
9121 DRM_DEBUG_KMS("unsupported depth\n");
9122 return -EINVAL;
9123 }
9124
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009125 pipe_config->pipe_bpp = bpp;
9126
9127 /* Clamp display bpp to EDID value */
9128 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009129 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009130 if (!connector->new_encoder ||
9131 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009132 continue;
9133
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009134 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009135 }
9136
9137 return bpp;
9138}
9139
Daniel Vetter644db712013-09-19 14:53:58 +02009140static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9141{
9142 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9143 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009144 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009145 mode->crtc_hdisplay, mode->crtc_hsync_start,
9146 mode->crtc_hsync_end, mode->crtc_htotal,
9147 mode->crtc_vdisplay, mode->crtc_vsync_start,
9148 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9149}
9150
Daniel Vetterc0b03412013-05-28 12:05:54 +02009151static void intel_dump_pipe_config(struct intel_crtc *crtc,
9152 struct intel_crtc_config *pipe_config,
9153 const char *context)
9154{
9155 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9156 context, pipe_name(crtc->pipe));
9157
9158 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9159 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9160 pipe_config->pipe_bpp, pipe_config->dither);
9161 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9162 pipe_config->has_pch_encoder,
9163 pipe_config->fdi_lanes,
9164 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9165 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9166 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009167 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9168 pipe_config->has_dp_encoder,
9169 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9170 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9171 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009172 DRM_DEBUG_KMS("requested mode:\n");
9173 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9174 DRM_DEBUG_KMS("adjusted mode:\n");
9175 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009176 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009177 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009178 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9179 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009180 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9181 pipe_config->gmch_pfit.control,
9182 pipe_config->gmch_pfit.pgm_ratios,
9183 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009184 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009185 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009186 pipe_config->pch_pfit.size,
9187 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009188 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009189 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009190}
9191
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009192static bool encoders_cloneable(const struct intel_encoder *a,
9193 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009194{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009195 /* masks could be asymmetric, so check both ways */
9196 return a == b || (a->cloneable & (1 << b->type) &&
9197 b->cloneable & (1 << a->type));
9198}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009199
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009200static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9201 struct intel_encoder *encoder)
9202{
9203 struct drm_device *dev = crtc->base.dev;
9204 struct intel_encoder *source_encoder;
9205
9206 list_for_each_entry(source_encoder,
9207 &dev->mode_config.encoder_list, base.head) {
9208 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009209 continue;
9210
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009211 if (!encoders_cloneable(encoder, source_encoder))
9212 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009213 }
9214
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009215 return true;
9216}
9217
9218static bool check_encoder_cloning(struct intel_crtc *crtc)
9219{
9220 struct drm_device *dev = crtc->base.dev;
9221 struct intel_encoder *encoder;
9222
9223 list_for_each_entry(encoder,
9224 &dev->mode_config.encoder_list, base.head) {
9225 if (encoder->new_crtc != crtc)
9226 continue;
9227
9228 if (!check_single_encoder_cloning(crtc, encoder))
9229 return false;
9230 }
9231
9232 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009233}
9234
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009235static struct intel_crtc_config *
9236intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009237 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009238 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009239{
9240 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009241 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009242 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009243 int plane_bpp, ret = -EINVAL;
9244 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009245
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009246 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009247 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9248 return ERR_PTR(-EINVAL);
9249 }
9250
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009251 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9252 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009253 return ERR_PTR(-ENOMEM);
9254
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009255 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9256 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009257
Daniel Vettere143a212013-07-04 12:01:15 +02009258 pipe_config->cpu_transcoder =
9259 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009260 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009261
Imre Deak2960bc92013-07-30 13:36:32 +03009262 /*
9263 * Sanitize sync polarity flags based on requested ones. If neither
9264 * positive or negative polarity is requested, treat this as meaning
9265 * negative polarity.
9266 */
9267 if (!(pipe_config->adjusted_mode.flags &
9268 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9269 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9270
9271 if (!(pipe_config->adjusted_mode.flags &
9272 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9273 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9274
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009275 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9276 * plane pixel format and any sink constraints into account. Returns the
9277 * source plane bpp so that dithering can be selected on mismatches
9278 * after encoders and crtc also have had their say. */
9279 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9280 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009281 if (plane_bpp < 0)
9282 goto fail;
9283
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009284 /*
9285 * Determine the real pipe dimensions. Note that stereo modes can
9286 * increase the actual pipe size due to the frame doubling and
9287 * insertion of additional space for blanks between the frame. This
9288 * is stored in the crtc timings. We use the requested mode to do this
9289 * computation to clearly distinguish it from the adjusted mode, which
9290 * can be changed by the connectors in the below retry loop.
9291 */
9292 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9293 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9294 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9295
Daniel Vettere29c22c2013-02-21 00:00:16 +01009296encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009297 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009298 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009299 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009300
Daniel Vetter135c81b2013-07-21 21:37:09 +02009301 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009302 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009303
Daniel Vetter7758a112012-07-08 19:40:39 +02009304 /* Pass our mode to the connectors and the CRTC to give them a chance to
9305 * adjust it according to limitations or connector properties, and also
9306 * a chance to reject the mode entirely.
9307 */
9308 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9309 base.head) {
9310
9311 if (&encoder->new_crtc->base != crtc)
9312 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009313
Daniel Vetterefea6e82013-07-21 21:36:59 +02009314 if (!(encoder->compute_config(encoder, pipe_config))) {
9315 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009316 goto fail;
9317 }
9318 }
9319
Daniel Vetterff9a6752013-06-01 17:16:21 +02009320 /* Set default port clock if not overwritten by the encoder. Needs to be
9321 * done afterwards in case the encoder adjusts the mode. */
9322 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009323 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9324 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009325
Daniel Vettera43f6e02013-06-07 23:10:32 +02009326 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009327 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009328 DRM_DEBUG_KMS("CRTC fixup failed\n");
9329 goto fail;
9330 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009331
9332 if (ret == RETRY) {
9333 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9334 ret = -EINVAL;
9335 goto fail;
9336 }
9337
9338 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9339 retry = false;
9340 goto encoder_retry;
9341 }
9342
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009343 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9344 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9345 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9346
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009347 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009348fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009349 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009350 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009351}
9352
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009353/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9354 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9355static void
9356intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9357 unsigned *prepare_pipes, unsigned *disable_pipes)
9358{
9359 struct intel_crtc *intel_crtc;
9360 struct drm_device *dev = crtc->dev;
9361 struct intel_encoder *encoder;
9362 struct intel_connector *connector;
9363 struct drm_crtc *tmp_crtc;
9364
9365 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9366
9367 /* Check which crtcs have changed outputs connected to them, these need
9368 * to be part of the prepare_pipes mask. We don't (yet) support global
9369 * modeset across multiple crtcs, so modeset_pipes will only have one
9370 * bit set at most. */
9371 list_for_each_entry(connector, &dev->mode_config.connector_list,
9372 base.head) {
9373 if (connector->base.encoder == &connector->new_encoder->base)
9374 continue;
9375
9376 if (connector->base.encoder) {
9377 tmp_crtc = connector->base.encoder->crtc;
9378
9379 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9380 }
9381
9382 if (connector->new_encoder)
9383 *prepare_pipes |=
9384 1 << connector->new_encoder->new_crtc->pipe;
9385 }
9386
9387 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9388 base.head) {
9389 if (encoder->base.crtc == &encoder->new_crtc->base)
9390 continue;
9391
9392 if (encoder->base.crtc) {
9393 tmp_crtc = encoder->base.crtc;
9394
9395 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9396 }
9397
9398 if (encoder->new_crtc)
9399 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9400 }
9401
Ville Syrjälä76688512014-01-10 11:28:06 +02009402 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009403 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9404 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009405 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009406 continue;
9407
Ville Syrjälä76688512014-01-10 11:28:06 +02009408 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009409 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009410 else
9411 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009412 }
9413
9414
9415 /* set_mode is also used to update properties on life display pipes. */
9416 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009417 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009418 *prepare_pipes |= 1 << intel_crtc->pipe;
9419
Daniel Vetterb6c51642013-04-12 18:48:43 +02009420 /*
9421 * For simplicity do a full modeset on any pipe where the output routing
9422 * changed. We could be more clever, but that would require us to be
9423 * more careful with calling the relevant encoder->mode_set functions.
9424 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009425 if (*prepare_pipes)
9426 *modeset_pipes = *prepare_pipes;
9427
9428 /* ... and mask these out. */
9429 *modeset_pipes &= ~(*disable_pipes);
9430 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009431
9432 /*
9433 * HACK: We don't (yet) fully support global modesets. intel_set_config
9434 * obies this rule, but the modeset restore mode of
9435 * intel_modeset_setup_hw_state does not.
9436 */
9437 *modeset_pipes &= 1 << intel_crtc->pipe;
9438 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009439
9440 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9441 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009442}
9443
Daniel Vetterea9d7582012-07-10 10:42:52 +02009444static bool intel_crtc_in_use(struct drm_crtc *crtc)
9445{
9446 struct drm_encoder *encoder;
9447 struct drm_device *dev = crtc->dev;
9448
9449 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9450 if (encoder->crtc == crtc)
9451 return true;
9452
9453 return false;
9454}
9455
9456static void
9457intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9458{
9459 struct intel_encoder *intel_encoder;
9460 struct intel_crtc *intel_crtc;
9461 struct drm_connector *connector;
9462
9463 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9464 base.head) {
9465 if (!intel_encoder->base.crtc)
9466 continue;
9467
9468 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9469
9470 if (prepare_pipes & (1 << intel_crtc->pipe))
9471 intel_encoder->connectors_active = false;
9472 }
9473
9474 intel_modeset_commit_output_state(dev);
9475
Ville Syrjälä76688512014-01-10 11:28:06 +02009476 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009477 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9478 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009479 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009480 WARN_ON(intel_crtc->new_config &&
9481 intel_crtc->new_config != &intel_crtc->config);
9482 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009483 }
9484
9485 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9486 if (!connector->encoder || !connector->encoder->crtc)
9487 continue;
9488
9489 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9490
9491 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009492 struct drm_property *dpms_property =
9493 dev->mode_config.dpms_property;
9494
Daniel Vetterea9d7582012-07-10 10:42:52 +02009495 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009496 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009497 dpms_property,
9498 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009499
9500 intel_encoder = to_intel_encoder(connector->encoder);
9501 intel_encoder->connectors_active = true;
9502 }
9503 }
9504
9505}
9506
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009507static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009508{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009509 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009510
9511 if (clock1 == clock2)
9512 return true;
9513
9514 if (!clock1 || !clock2)
9515 return false;
9516
9517 diff = abs(clock1 - clock2);
9518
9519 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9520 return true;
9521
9522 return false;
9523}
9524
Daniel Vetter25c5b262012-07-08 22:08:04 +02009525#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9526 list_for_each_entry((intel_crtc), \
9527 &(dev)->mode_config.crtc_list, \
9528 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009529 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009530
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009531static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009532intel_pipe_config_compare(struct drm_device *dev,
9533 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009534 struct intel_crtc_config *pipe_config)
9535{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009536#define PIPE_CONF_CHECK_X(name) \
9537 if (current_config->name != pipe_config->name) { \
9538 DRM_ERROR("mismatch in " #name " " \
9539 "(expected 0x%08x, found 0x%08x)\n", \
9540 current_config->name, \
9541 pipe_config->name); \
9542 return false; \
9543 }
9544
Daniel Vetter08a24032013-04-19 11:25:34 +02009545#define PIPE_CONF_CHECK_I(name) \
9546 if (current_config->name != pipe_config->name) { \
9547 DRM_ERROR("mismatch in " #name " " \
9548 "(expected %i, found %i)\n", \
9549 current_config->name, \
9550 pipe_config->name); \
9551 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009552 }
9553
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009554#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9555 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009556 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009557 "(expected %i, found %i)\n", \
9558 current_config->name & (mask), \
9559 pipe_config->name & (mask)); \
9560 return false; \
9561 }
9562
Ville Syrjälä5e550652013-09-06 23:29:07 +03009563#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9564 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9565 DRM_ERROR("mismatch in " #name " " \
9566 "(expected %i, found %i)\n", \
9567 current_config->name, \
9568 pipe_config->name); \
9569 return false; \
9570 }
9571
Daniel Vetterbb760062013-06-06 14:55:52 +02009572#define PIPE_CONF_QUIRK(quirk) \
9573 ((current_config->quirks | pipe_config->quirks) & (quirk))
9574
Daniel Vettereccb1402013-05-22 00:50:22 +02009575 PIPE_CONF_CHECK_I(cpu_transcoder);
9576
Daniel Vetter08a24032013-04-19 11:25:34 +02009577 PIPE_CONF_CHECK_I(has_pch_encoder);
9578 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009579 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9580 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9581 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9582 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9583 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009584
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009585 PIPE_CONF_CHECK_I(has_dp_encoder);
9586 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9587 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9588 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9589 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9590 PIPE_CONF_CHECK_I(dp_m_n.tu);
9591
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009592 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9593 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9594 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9595 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9596 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9597 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9598
9599 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9600 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9601 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9602 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9603 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9604 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9605
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009606 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009607
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009608 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9609 DRM_MODE_FLAG_INTERLACE);
9610
Daniel Vetterbb760062013-06-06 14:55:52 +02009611 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9612 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9613 DRM_MODE_FLAG_PHSYNC);
9614 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9615 DRM_MODE_FLAG_NHSYNC);
9616 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9617 DRM_MODE_FLAG_PVSYNC);
9618 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9619 DRM_MODE_FLAG_NVSYNC);
9620 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009621
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009622 PIPE_CONF_CHECK_I(pipe_src_w);
9623 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009624
Daniel Vetter99535992014-04-13 12:00:33 +02009625 /*
9626 * FIXME: BIOS likes to set up a cloned config with lvds+external
9627 * screen. Since we don't yet re-compute the pipe config when moving
9628 * just the lvds port away to another pipe the sw tracking won't match.
9629 *
9630 * Proper atomic modesets with recomputed global state will fix this.
9631 * Until then just don't check gmch state for inherited modes.
9632 */
9633 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9634 PIPE_CONF_CHECK_I(gmch_pfit.control);
9635 /* pfit ratios are autocomputed by the hw on gen4+ */
9636 if (INTEL_INFO(dev)->gen < 4)
9637 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9638 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9639 }
9640
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009641 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9642 if (current_config->pch_pfit.enabled) {
9643 PIPE_CONF_CHECK_I(pch_pfit.pos);
9644 PIPE_CONF_CHECK_I(pch_pfit.size);
9645 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009646
Jesse Barnese59150d2014-01-07 13:30:45 -08009647 /* BDW+ don't expose a synchronous way to read the state */
9648 if (IS_HASWELL(dev))
9649 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009650
Ville Syrjälä282740f2013-09-04 18:30:03 +03009651 PIPE_CONF_CHECK_I(double_wide);
9652
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009653 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009654 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009655 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009656 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9657 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009658
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009659 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9660 PIPE_CONF_CHECK_I(pipe_bpp);
9661
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009662 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9663 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009664
Daniel Vetter66e985c2013-06-05 13:34:20 +02009665#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009666#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009667#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009668#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009669#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009670
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009671 return true;
9672}
9673
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009674static void
9675check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009676{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009677 struct intel_connector *connector;
9678
9679 list_for_each_entry(connector, &dev->mode_config.connector_list,
9680 base.head) {
9681 /* This also checks the encoder/connector hw state with the
9682 * ->get_hw_state callbacks. */
9683 intel_connector_check_state(connector);
9684
9685 WARN(&connector->new_encoder->base != connector->base.encoder,
9686 "connector's staged encoder doesn't match current encoder\n");
9687 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009688}
9689
9690static void
9691check_encoder_state(struct drm_device *dev)
9692{
9693 struct intel_encoder *encoder;
9694 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009695
9696 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9697 base.head) {
9698 bool enabled = false;
9699 bool active = false;
9700 enum pipe pipe, tracked_pipe;
9701
9702 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9703 encoder->base.base.id,
9704 drm_get_encoder_name(&encoder->base));
9705
9706 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9707 "encoder's stage crtc doesn't match current crtc\n");
9708 WARN(encoder->connectors_active && !encoder->base.crtc,
9709 "encoder's active_connectors set, but no crtc\n");
9710
9711 list_for_each_entry(connector, &dev->mode_config.connector_list,
9712 base.head) {
9713 if (connector->base.encoder != &encoder->base)
9714 continue;
9715 enabled = true;
9716 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9717 active = true;
9718 }
9719 WARN(!!encoder->base.crtc != enabled,
9720 "encoder's enabled state mismatch "
9721 "(expected %i, found %i)\n",
9722 !!encoder->base.crtc, enabled);
9723 WARN(active && !encoder->base.crtc,
9724 "active encoder with no crtc\n");
9725
9726 WARN(encoder->connectors_active != active,
9727 "encoder's computed active state doesn't match tracked active state "
9728 "(expected %i, found %i)\n", active, encoder->connectors_active);
9729
9730 active = encoder->get_hw_state(encoder, &pipe);
9731 WARN(active != encoder->connectors_active,
9732 "encoder's hw state doesn't match sw tracking "
9733 "(expected %i, found %i)\n",
9734 encoder->connectors_active, active);
9735
9736 if (!encoder->base.crtc)
9737 continue;
9738
9739 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9740 WARN(active && pipe != tracked_pipe,
9741 "active encoder's pipe doesn't match"
9742 "(expected %i, found %i)\n",
9743 tracked_pipe, pipe);
9744
9745 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009746}
9747
9748static void
9749check_crtc_state(struct drm_device *dev)
9750{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009751 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009752 struct intel_crtc *crtc;
9753 struct intel_encoder *encoder;
9754 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009755
9756 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9757 base.head) {
9758 bool enabled = false;
9759 bool active = false;
9760
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009761 memset(&pipe_config, 0, sizeof(pipe_config));
9762
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009763 DRM_DEBUG_KMS("[CRTC:%d]\n",
9764 crtc->base.base.id);
9765
9766 WARN(crtc->active && !crtc->base.enabled,
9767 "active crtc, but not enabled in sw tracking\n");
9768
9769 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9770 base.head) {
9771 if (encoder->base.crtc != &crtc->base)
9772 continue;
9773 enabled = true;
9774 if (encoder->connectors_active)
9775 active = true;
9776 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009777
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009778 WARN(active != crtc->active,
9779 "crtc's computed active state doesn't match tracked active state "
9780 "(expected %i, found %i)\n", active, crtc->active);
9781 WARN(enabled != crtc->base.enabled,
9782 "crtc's computed enabled state doesn't match tracked enabled state "
9783 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9784
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009785 active = dev_priv->display.get_pipe_config(crtc,
9786 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009787
9788 /* hw state is inconsistent with the pipe A quirk */
9789 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9790 active = crtc->active;
9791
Daniel Vetter6c49f242013-06-06 12:45:25 +02009792 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9793 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009794 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009795 if (encoder->base.crtc != &crtc->base)
9796 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009797 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009798 encoder->get_config(encoder, &pipe_config);
9799 }
9800
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009801 WARN(crtc->active != active,
9802 "crtc active state doesn't match with hw state "
9803 "(expected %i, found %i)\n", crtc->active, active);
9804
Daniel Vetterc0b03412013-05-28 12:05:54 +02009805 if (active &&
9806 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9807 WARN(1, "pipe state doesn't match!\n");
9808 intel_dump_pipe_config(crtc, &pipe_config,
9809 "[hw state]");
9810 intel_dump_pipe_config(crtc, &crtc->config,
9811 "[sw state]");
9812 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009813 }
9814}
9815
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009816static void
9817check_shared_dpll_state(struct drm_device *dev)
9818{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009819 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009820 struct intel_crtc *crtc;
9821 struct intel_dpll_hw_state dpll_hw_state;
9822 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009823
9824 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9825 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9826 int enabled_crtcs = 0, active_crtcs = 0;
9827 bool active;
9828
9829 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9830
9831 DRM_DEBUG_KMS("%s\n", pll->name);
9832
9833 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9834
9835 WARN(pll->active > pll->refcount,
9836 "more active pll users than references: %i vs %i\n",
9837 pll->active, pll->refcount);
9838 WARN(pll->active && !pll->on,
9839 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009840 WARN(pll->on && !pll->active,
9841 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009842 WARN(pll->on != active,
9843 "pll on state mismatch (expected %i, found %i)\n",
9844 pll->on, active);
9845
9846 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9847 base.head) {
9848 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9849 enabled_crtcs++;
9850 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9851 active_crtcs++;
9852 }
9853 WARN(pll->active != active_crtcs,
9854 "pll active crtcs mismatch (expected %i, found %i)\n",
9855 pll->active, active_crtcs);
9856 WARN(pll->refcount != enabled_crtcs,
9857 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9858 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009859
9860 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9861 sizeof(dpll_hw_state)),
9862 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009863 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009864}
9865
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009866void
9867intel_modeset_check_state(struct drm_device *dev)
9868{
9869 check_connector_state(dev);
9870 check_encoder_state(dev);
9871 check_crtc_state(dev);
9872 check_shared_dpll_state(dev);
9873}
9874
Ville Syrjälä18442d02013-09-13 16:00:08 +03009875void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9876 int dotclock)
9877{
9878 /*
9879 * FDI already provided one idea for the dotclock.
9880 * Yell if the encoder disagrees.
9881 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009882 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009883 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009884 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009885}
9886
Daniel Vetterf30da182013-04-11 20:22:50 +02009887static int __intel_set_mode(struct drm_crtc *crtc,
9888 struct drm_display_mode *mode,
9889 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009890{
9891 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009892 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009893 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009894 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009895 struct intel_crtc *intel_crtc;
9896 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009897 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009898
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009899 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009900 if (!saved_mode)
9901 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009902
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009903 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009904 &prepare_pipes, &disable_pipes);
9905
Tim Gardner3ac18232012-12-07 07:54:26 -07009906 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009907
Daniel Vetter25c5b262012-07-08 22:08:04 +02009908 /* Hack: Because we don't (yet) support global modeset on multiple
9909 * crtcs, we don't keep track of the new mode for more than one crtc.
9910 * Hence simply check whether any bit is set in modeset_pipes in all the
9911 * pieces of code that are not yet converted to deal with mutliple crtcs
9912 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009913 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009914 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009915 if (IS_ERR(pipe_config)) {
9916 ret = PTR_ERR(pipe_config);
9917 pipe_config = NULL;
9918
Tim Gardner3ac18232012-12-07 07:54:26 -07009919 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009920 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009921 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9922 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009923 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009924 }
9925
Jesse Barnes30a970c2013-11-04 13:48:12 -08009926 /*
9927 * See if the config requires any additional preparation, e.g.
9928 * to adjust global state with pipes off. We need to do this
9929 * here so we can get the modeset_pipe updated config for the new
9930 * mode set on this crtc. For other crtcs we need to use the
9931 * adjusted_mode bits in the crtc directly.
9932 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009933 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009934 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009935
Ville Syrjäläc164f832013-11-05 22:34:12 +02009936 /* may have added more to prepare_pipes than we should */
9937 prepare_pipes &= ~disable_pipes;
9938 }
9939
Daniel Vetter460da9162013-03-27 00:44:51 +01009940 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9941 intel_crtc_disable(&intel_crtc->base);
9942
Daniel Vetterea9d7582012-07-10 10:42:52 +02009943 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9944 if (intel_crtc->base.enabled)
9945 dev_priv->display.crtc_disable(&intel_crtc->base);
9946 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009947
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009948 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9949 * to set it here already despite that we pass it down the callchain.
9950 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009951 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009952 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009953 /* mode_set/enable/disable functions rely on a correct pipe
9954 * config. */
9955 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009956 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009957
9958 /*
9959 * Calculate and store various constants which
9960 * are later needed by vblank and swap-completion
9961 * timestamping. They are derived from true hwmode.
9962 */
9963 drm_calc_timestamping_constants(crtc,
9964 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009965 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009966
Daniel Vetterea9d7582012-07-10 10:42:52 +02009967 /* Only after disabling all output pipelines that will be changed can we
9968 * update the the output configuration. */
9969 intel_modeset_update_state(dev, prepare_pipes);
9970
Daniel Vetter47fab732012-10-26 10:58:18 +02009971 if (dev_priv->display.modeset_global_resources)
9972 dev_priv->display.modeset_global_resources(dev);
9973
Daniel Vettera6778b32012-07-02 09:56:42 +02009974 /* Set up the DPLL and any encoders state that needs to adjust or depend
9975 * on the DPLL.
9976 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009977 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009978 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009979 x, y, fb);
9980 if (ret)
9981 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009982 }
9983
9984 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009985 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9986 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009987
Daniel Vettera6778b32012-07-02 09:56:42 +02009988 /* FIXME: add subpixel order */
9989done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009990 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009991 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009992
Tim Gardner3ac18232012-12-07 07:54:26 -07009993out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009994 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009995 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009996 return ret;
9997}
9998
Damien Lespiaue7457a92013-08-08 22:28:59 +01009999static int intel_set_mode(struct drm_crtc *crtc,
10000 struct drm_display_mode *mode,
10001 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010002{
10003 int ret;
10004
10005 ret = __intel_set_mode(crtc, mode, x, y, fb);
10006
10007 if (ret == 0)
10008 intel_modeset_check_state(crtc->dev);
10009
10010 return ret;
10011}
10012
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010013void intel_crtc_restore_mode(struct drm_crtc *crtc)
10014{
Matt Roperf4510a22014-04-01 15:22:40 -070010015 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010016}
10017
Daniel Vetter25c5b262012-07-08 22:08:04 +020010018#undef for_each_intel_crtc_masked
10019
Daniel Vetterd9e55602012-07-04 22:16:09 +020010020static void intel_set_config_free(struct intel_set_config *config)
10021{
10022 if (!config)
10023 return;
10024
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010025 kfree(config->save_connector_encoders);
10026 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010027 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010028 kfree(config);
10029}
10030
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010031static int intel_set_config_save_state(struct drm_device *dev,
10032 struct intel_set_config *config)
10033{
Ville Syrjälä76688512014-01-10 11:28:06 +020010034 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010035 struct drm_encoder *encoder;
10036 struct drm_connector *connector;
10037 int count;
10038
Ville Syrjälä76688512014-01-10 11:28:06 +020010039 config->save_crtc_enabled =
10040 kcalloc(dev->mode_config.num_crtc,
10041 sizeof(bool), GFP_KERNEL);
10042 if (!config->save_crtc_enabled)
10043 return -ENOMEM;
10044
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010045 config->save_encoder_crtcs =
10046 kcalloc(dev->mode_config.num_encoder,
10047 sizeof(struct drm_crtc *), GFP_KERNEL);
10048 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010049 return -ENOMEM;
10050
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010051 config->save_connector_encoders =
10052 kcalloc(dev->mode_config.num_connector,
10053 sizeof(struct drm_encoder *), GFP_KERNEL);
10054 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010055 return -ENOMEM;
10056
10057 /* Copy data. Note that driver private data is not affected.
10058 * Should anything bad happen only the expected state is
10059 * restored, not the drivers personal bookkeeping.
10060 */
10061 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010062 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10063 config->save_crtc_enabled[count++] = crtc->enabled;
10064 }
10065
10066 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010067 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010068 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010069 }
10070
10071 count = 0;
10072 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010073 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010074 }
10075
10076 return 0;
10077}
10078
10079static void intel_set_config_restore_state(struct drm_device *dev,
10080 struct intel_set_config *config)
10081{
Ville Syrjälä76688512014-01-10 11:28:06 +020010082 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010083 struct intel_encoder *encoder;
10084 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010085 int count;
10086
10087 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010088 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10089 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010090
10091 if (crtc->new_enabled)
10092 crtc->new_config = &crtc->config;
10093 else
10094 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010095 }
10096
10097 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010098 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10099 encoder->new_crtc =
10100 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010101 }
10102
10103 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010104 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10105 connector->new_encoder =
10106 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010107 }
10108}
10109
Imre Deake3de42b2013-05-03 19:44:07 +020010110static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010111is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010112{
10113 int i;
10114
Chris Wilson2e57f472013-07-17 12:14:40 +010010115 if (set->num_connectors == 0)
10116 return false;
10117
10118 if (WARN_ON(set->connectors == NULL))
10119 return false;
10120
10121 for (i = 0; i < set->num_connectors; i++)
10122 if (set->connectors[i]->encoder &&
10123 set->connectors[i]->encoder->crtc == set->crtc &&
10124 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010125 return true;
10126
10127 return false;
10128}
10129
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010130static void
10131intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10132 struct intel_set_config *config)
10133{
10134
10135 /* We should be able to check here if the fb has the same properties
10136 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010137 if (is_crtc_connector_off(set)) {
10138 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010139 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010140 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010141 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010142 struct intel_crtc *intel_crtc =
10143 to_intel_crtc(set->crtc);
10144
Jani Nikulad330a952014-01-21 11:24:25 +020010145 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010146 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10147 config->fb_changed = true;
10148 } else {
10149 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10150 config->mode_changed = true;
10151 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010152 } else if (set->fb == NULL) {
10153 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010154 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010155 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010156 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010157 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010158 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010159 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010160 }
10161
Daniel Vetter835c5872012-07-10 18:11:08 +020010162 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010163 config->fb_changed = true;
10164
10165 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10166 DRM_DEBUG_KMS("modes are different, full mode set\n");
10167 drm_mode_debug_printmodeline(&set->crtc->mode);
10168 drm_mode_debug_printmodeline(set->mode);
10169 config->mode_changed = true;
10170 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010171
10172 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10173 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010174}
10175
Daniel Vetter2e431052012-07-04 22:42:15 +020010176static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010177intel_modeset_stage_output_state(struct drm_device *dev,
10178 struct drm_mode_set *set,
10179 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010180{
Daniel Vetter9a935852012-07-05 22:34:27 +020010181 struct intel_connector *connector;
10182 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010183 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010184 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010185
Damien Lespiau9abdda72013-02-13 13:29:23 +000010186 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010187 * of connectors. For paranoia, double-check this. */
10188 WARN_ON(!set->fb && (set->num_connectors != 0));
10189 WARN_ON(set->fb && (set->num_connectors == 0));
10190
Daniel Vetter9a935852012-07-05 22:34:27 +020010191 list_for_each_entry(connector, &dev->mode_config.connector_list,
10192 base.head) {
10193 /* Otherwise traverse passed in connector list and get encoders
10194 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010195 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010196 if (set->connectors[ro] == &connector->base) {
10197 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010198 break;
10199 }
10200 }
10201
Daniel Vetter9a935852012-07-05 22:34:27 +020010202 /* If we disable the crtc, disable all its connectors. Also, if
10203 * the connector is on the changing crtc but not on the new
10204 * connector list, disable it. */
10205 if ((!set->fb || ro == set->num_connectors) &&
10206 connector->base.encoder &&
10207 connector->base.encoder->crtc == set->crtc) {
10208 connector->new_encoder = NULL;
10209
10210 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10211 connector->base.base.id,
10212 drm_get_connector_name(&connector->base));
10213 }
10214
10215
10216 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010217 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010218 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010219 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010220 }
10221 /* connector->new_encoder is now updated for all connectors. */
10222
10223 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010224 list_for_each_entry(connector, &dev->mode_config.connector_list,
10225 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010226 struct drm_crtc *new_crtc;
10227
Daniel Vetter9a935852012-07-05 22:34:27 +020010228 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010229 continue;
10230
Daniel Vetter9a935852012-07-05 22:34:27 +020010231 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010232
10233 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010234 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010235 new_crtc = set->crtc;
10236 }
10237
10238 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010239 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10240 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010241 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010242 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010243 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10244
10245 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10246 connector->base.base.id,
10247 drm_get_connector_name(&connector->base),
10248 new_crtc->base.id);
10249 }
10250
10251 /* Check for any encoders that needs to be disabled. */
10252 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10253 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010254 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010255 list_for_each_entry(connector,
10256 &dev->mode_config.connector_list,
10257 base.head) {
10258 if (connector->new_encoder == encoder) {
10259 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010260 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010261 }
10262 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010263
10264 if (num_connectors == 0)
10265 encoder->new_crtc = NULL;
10266 else if (num_connectors > 1)
10267 return -EINVAL;
10268
Daniel Vetter9a935852012-07-05 22:34:27 +020010269 /* Only now check for crtc changes so we don't miss encoders
10270 * that will be disabled. */
10271 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010272 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010273 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010274 }
10275 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010276 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010277
Ville Syrjälä76688512014-01-10 11:28:06 +020010278 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10279 base.head) {
10280 crtc->new_enabled = false;
10281
10282 list_for_each_entry(encoder,
10283 &dev->mode_config.encoder_list,
10284 base.head) {
10285 if (encoder->new_crtc == crtc) {
10286 crtc->new_enabled = true;
10287 break;
10288 }
10289 }
10290
10291 if (crtc->new_enabled != crtc->base.enabled) {
10292 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10293 crtc->new_enabled ? "en" : "dis");
10294 config->mode_changed = true;
10295 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010296
10297 if (crtc->new_enabled)
10298 crtc->new_config = &crtc->config;
10299 else
10300 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010301 }
10302
Daniel Vetter2e431052012-07-04 22:42:15 +020010303 return 0;
10304}
10305
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010306static void disable_crtc_nofb(struct intel_crtc *crtc)
10307{
10308 struct drm_device *dev = crtc->base.dev;
10309 struct intel_encoder *encoder;
10310 struct intel_connector *connector;
10311
10312 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10313 pipe_name(crtc->pipe));
10314
10315 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10316 if (connector->new_encoder &&
10317 connector->new_encoder->new_crtc == crtc)
10318 connector->new_encoder = NULL;
10319 }
10320
10321 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10322 if (encoder->new_crtc == crtc)
10323 encoder->new_crtc = NULL;
10324 }
10325
10326 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010327 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010328}
10329
Daniel Vetter2e431052012-07-04 22:42:15 +020010330static int intel_crtc_set_config(struct drm_mode_set *set)
10331{
10332 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010333 struct drm_mode_set save_set;
10334 struct intel_set_config *config;
10335 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010336
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010337 BUG_ON(!set);
10338 BUG_ON(!set->crtc);
10339 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010340
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010341 /* Enforce sane interface api - has been abused by the fb helper. */
10342 BUG_ON(!set->mode && set->fb);
10343 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010344
Daniel Vetter2e431052012-07-04 22:42:15 +020010345 if (set->fb) {
10346 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10347 set->crtc->base.id, set->fb->base.id,
10348 (int)set->num_connectors, set->x, set->y);
10349 } else {
10350 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010351 }
10352
10353 dev = set->crtc->dev;
10354
10355 ret = -ENOMEM;
10356 config = kzalloc(sizeof(*config), GFP_KERNEL);
10357 if (!config)
10358 goto out_config;
10359
10360 ret = intel_set_config_save_state(dev, config);
10361 if (ret)
10362 goto out_config;
10363
10364 save_set.crtc = set->crtc;
10365 save_set.mode = &set->crtc->mode;
10366 save_set.x = set->crtc->x;
10367 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010368 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010369
10370 /* Compute whether we need a full modeset, only an fb base update or no
10371 * change at all. In the future we might also check whether only the
10372 * mode changed, e.g. for LVDS where we only change the panel fitter in
10373 * such cases. */
10374 intel_set_config_compute_mode_changes(set, config);
10375
Daniel Vetter9a935852012-07-05 22:34:27 +020010376 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010377 if (ret)
10378 goto fail;
10379
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010380 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010381 ret = intel_set_mode(set->crtc, set->mode,
10382 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010383 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010384 intel_crtc_wait_for_pending_flips(set->crtc);
10385
Daniel Vetter4f660f42012-07-02 09:47:37 +020010386 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010387 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010388 /*
10389 * In the fastboot case this may be our only check of the
10390 * state after boot. It would be better to only do it on
10391 * the first update, but we don't have a nice way of doing that
10392 * (and really, set_config isn't used much for high freq page
10393 * flipping, so increasing its cost here shouldn't be a big
10394 * deal).
10395 */
Jani Nikulad330a952014-01-21 11:24:25 +020010396 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010397 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010398 }
10399
Chris Wilson2d05eae2013-05-03 17:36:25 +010010400 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010401 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10402 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010403fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010404 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010405
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010406 /*
10407 * HACK: if the pipe was on, but we didn't have a framebuffer,
10408 * force the pipe off to avoid oopsing in the modeset code
10409 * due to fb==NULL. This should only happen during boot since
10410 * we don't yet reconstruct the FB from the hardware state.
10411 */
10412 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10413 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10414
Chris Wilson2d05eae2013-05-03 17:36:25 +010010415 /* Try to restore the config */
10416 if (config->mode_changed &&
10417 intel_set_mode(save_set.crtc, save_set.mode,
10418 save_set.x, save_set.y, save_set.fb))
10419 DRM_ERROR("failed to restore config after modeset failure\n");
10420 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010421
Daniel Vetterd9e55602012-07-04 22:16:09 +020010422out_config:
10423 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010424 return ret;
10425}
10426
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010427static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010428 .cursor_set = intel_crtc_cursor_set,
10429 .cursor_move = intel_crtc_cursor_move,
10430 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010431 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010432 .destroy = intel_crtc_destroy,
10433 .page_flip = intel_crtc_page_flip,
10434};
10435
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010436static void intel_cpu_pll_init(struct drm_device *dev)
10437{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010438 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010439 intel_ddi_pll_init(dev);
10440}
10441
Daniel Vetter53589012013-06-05 13:34:16 +020010442static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10443 struct intel_shared_dpll *pll,
10444 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010445{
Daniel Vetter53589012013-06-05 13:34:16 +020010446 uint32_t val;
10447
10448 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010449 hw_state->dpll = val;
10450 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10451 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010452
10453 return val & DPLL_VCO_ENABLE;
10454}
10455
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010456static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10457 struct intel_shared_dpll *pll)
10458{
10459 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10460 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10461}
10462
Daniel Vettere7b903d2013-06-05 13:34:14 +020010463static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10464 struct intel_shared_dpll *pll)
10465{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010466 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010467 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010468
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010469 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10470
10471 /* Wait for the clocks to stabilize. */
10472 POSTING_READ(PCH_DPLL(pll->id));
10473 udelay(150);
10474
10475 /* The pixel multiplier can only be updated once the
10476 * DPLL is enabled and the clocks are stable.
10477 *
10478 * So write it again.
10479 */
10480 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10481 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010482 udelay(200);
10483}
10484
10485static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10486 struct intel_shared_dpll *pll)
10487{
10488 struct drm_device *dev = dev_priv->dev;
10489 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010490
10491 /* Make sure no transcoder isn't still depending on us. */
10492 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10493 if (intel_crtc_to_shared_dpll(crtc) == pll)
10494 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10495 }
10496
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010497 I915_WRITE(PCH_DPLL(pll->id), 0);
10498 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010499 udelay(200);
10500}
10501
Daniel Vetter46edb022013-06-05 13:34:12 +020010502static char *ibx_pch_dpll_names[] = {
10503 "PCH DPLL A",
10504 "PCH DPLL B",
10505};
10506
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010507static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010508{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010509 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010510 int i;
10511
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010512 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010513
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010514 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010515 dev_priv->shared_dplls[i].id = i;
10516 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010517 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010518 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10519 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010520 dev_priv->shared_dplls[i].get_hw_state =
10521 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010522 }
10523}
10524
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010525static void intel_shared_dpll_init(struct drm_device *dev)
10526{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010527 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010528
10529 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10530 ibx_pch_dpll_init(dev);
10531 else
10532 dev_priv->num_shared_dpll = 0;
10533
10534 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010535}
10536
Hannes Ederb358d0a2008-12-18 21:18:47 +010010537static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010538{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010539 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010540 struct intel_crtc *intel_crtc;
10541 int i;
10542
Daniel Vetter955382f2013-09-19 14:05:45 +020010543 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010544 if (intel_crtc == NULL)
10545 return;
10546
10547 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10548
10549 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010550 for (i = 0; i < 256; i++) {
10551 intel_crtc->lut_r[i] = i;
10552 intel_crtc->lut_g[i] = i;
10553 intel_crtc->lut_b[i] = i;
10554 }
10555
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010556 /*
10557 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10558 * is hooked to plane B. Hence we want plane A feeding pipe B.
10559 */
Jesse Barnes80824002009-09-10 15:28:06 -070010560 intel_crtc->pipe = pipe;
10561 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010562 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010563 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010564 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010565 }
10566
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010567 init_waitqueue_head(&intel_crtc->vbl_wait);
10568
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010569 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10570 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10571 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10572 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10573
Jesse Barnes79e53942008-11-07 14:24:08 -080010574 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010575}
10576
Jesse Barnes752aa882013-10-31 18:55:49 +020010577enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10578{
10579 struct drm_encoder *encoder = connector->base.encoder;
10580
10581 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10582
10583 if (!encoder)
10584 return INVALID_PIPE;
10585
10586 return to_intel_crtc(encoder->crtc)->pipe;
10587}
10588
Carl Worth08d7b3d2009-04-29 14:43:54 -070010589int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010590 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010591{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010592 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010593 struct drm_mode_object *drmmode_obj;
10594 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010595
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010596 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10597 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010598
Daniel Vetterc05422d2009-08-11 16:05:30 +020010599 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10600 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010601
Daniel Vetterc05422d2009-08-11 16:05:30 +020010602 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010603 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010604 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010605 }
10606
Daniel Vetterc05422d2009-08-11 16:05:30 +020010607 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10608 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010609
Daniel Vetterc05422d2009-08-11 16:05:30 +020010610 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010611}
10612
Daniel Vetter66a92782012-07-12 20:08:18 +020010613static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010614{
Daniel Vetter66a92782012-07-12 20:08:18 +020010615 struct drm_device *dev = encoder->base.dev;
10616 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010617 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010618 int entry = 0;
10619
Daniel Vetter66a92782012-07-12 20:08:18 +020010620 list_for_each_entry(source_encoder,
10621 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010622 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010623 index_mask |= (1 << entry);
10624
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 entry++;
10626 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010627
Jesse Barnes79e53942008-11-07 14:24:08 -080010628 return index_mask;
10629}
10630
Chris Wilson4d302442010-12-14 19:21:29 +000010631static bool has_edp_a(struct drm_device *dev)
10632{
10633 struct drm_i915_private *dev_priv = dev->dev_private;
10634
10635 if (!IS_MOBILE(dev))
10636 return false;
10637
10638 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10639 return false;
10640
Damien Lespiaue3589902014-02-07 19:12:50 +000010641 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010642 return false;
10643
10644 return true;
10645}
10646
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010647const char *intel_output_name(int output)
10648{
10649 static const char *names[] = {
10650 [INTEL_OUTPUT_UNUSED] = "Unused",
10651 [INTEL_OUTPUT_ANALOG] = "Analog",
10652 [INTEL_OUTPUT_DVO] = "DVO",
10653 [INTEL_OUTPUT_SDVO] = "SDVO",
10654 [INTEL_OUTPUT_LVDS] = "LVDS",
10655 [INTEL_OUTPUT_TVOUT] = "TV",
10656 [INTEL_OUTPUT_HDMI] = "HDMI",
10657 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10658 [INTEL_OUTPUT_EDP] = "eDP",
10659 [INTEL_OUTPUT_DSI] = "DSI",
10660 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10661 };
10662
10663 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10664 return "Invalid";
10665
10666 return names[output];
10667}
10668
Jesse Barnes79e53942008-11-07 14:24:08 -080010669static void intel_setup_outputs(struct drm_device *dev)
10670{
Eric Anholt725e30a2009-01-22 13:01:02 -080010671 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010672 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010673 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010674
Daniel Vetterc9093352013-06-06 22:22:47 +020010675 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010676
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010677 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010678 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010679
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010680 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010681 int found;
10682
10683 /* Haswell uses DDI functions to detect digital outputs */
10684 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10685 /* DDI A only supports eDP */
10686 if (found)
10687 intel_ddi_init(dev, PORT_A);
10688
10689 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10690 * register */
10691 found = I915_READ(SFUSE_STRAP);
10692
10693 if (found & SFUSE_STRAP_DDIB_DETECTED)
10694 intel_ddi_init(dev, PORT_B);
10695 if (found & SFUSE_STRAP_DDIC_DETECTED)
10696 intel_ddi_init(dev, PORT_C);
10697 if (found & SFUSE_STRAP_DDID_DETECTED)
10698 intel_ddi_init(dev, PORT_D);
10699 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010700 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010701 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010702
10703 if (has_edp_a(dev))
10704 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010705
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010706 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010707 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010708 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010709 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010710 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010711 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010712 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010713 }
10714
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010715 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010716 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010717
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010718 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010719 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010720
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010721 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010722 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010723
Daniel Vetter270b3042012-10-27 15:52:05 +020010724 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010725 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010726 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010727 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10728 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10729 PORT_B);
10730 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10731 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10732 }
10733
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010734 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10735 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10736 PORT_C);
10737 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010738 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010739 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010740
Jani Nikula3cfca972013-08-27 15:12:26 +030010741 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010742 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010743 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010744
Paulo Zanonie2debe92013-02-18 19:00:27 -030010745 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010746 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010747 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010748 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10749 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010750 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010751 }
Ma Ling27185ae2009-08-24 13:50:23 +080010752
Imre Deake7281ea2013-05-08 13:14:08 +030010753 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010754 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010755 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010756
10757 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010758
Paulo Zanonie2debe92013-02-18 19:00:27 -030010759 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010760 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010761 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010762 }
Ma Ling27185ae2009-08-24 13:50:23 +080010763
Paulo Zanonie2debe92013-02-18 19:00:27 -030010764 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010765
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010766 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10767 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010768 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010769 }
Imre Deake7281ea2013-05-08 13:14:08 +030010770 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010771 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010772 }
Ma Ling27185ae2009-08-24 13:50:23 +080010773
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010774 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010775 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010776 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010777 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010778 intel_dvo_init(dev);
10779
Zhenyu Wang103a1962009-11-27 11:44:36 +080010780 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010781 intel_tv_init(dev);
10782
Chris Wilson4ef69c72010-09-09 15:14:28 +010010783 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10784 encoder->base.possible_crtcs = encoder->crtc_mask;
10785 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010786 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010787 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010788
Paulo Zanonidde86e22012-12-01 12:04:25 -020010789 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010790
10791 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010792}
10793
10794static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10795{
10796 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010797
Daniel Vetteref2d6332014-02-10 18:00:38 +010010798 drm_framebuffer_cleanup(fb);
10799 WARN_ON(!intel_fb->obj->framebuffer_references--);
10800 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010801 kfree(intel_fb);
10802}
10803
10804static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010805 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010806 unsigned int *handle)
10807{
10808 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010809 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010810
Chris Wilson05394f32010-11-08 19:18:58 +000010811 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010812}
10813
10814static const struct drm_framebuffer_funcs intel_fb_funcs = {
10815 .destroy = intel_user_framebuffer_destroy,
10816 .create_handle = intel_user_framebuffer_create_handle,
10817};
10818
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010819static int intel_framebuffer_init(struct drm_device *dev,
10820 struct intel_framebuffer *intel_fb,
10821 struct drm_mode_fb_cmd2 *mode_cmd,
10822 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010823{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010824 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010825 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010826 int ret;
10827
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010828 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10829
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010830 if (obj->tiling_mode == I915_TILING_Y) {
10831 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010832 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010833 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010834
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010835 if (mode_cmd->pitches[0] & 63) {
10836 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10837 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010838 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010839 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010840
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010841 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10842 pitch_limit = 32*1024;
10843 } else if (INTEL_INFO(dev)->gen >= 4) {
10844 if (obj->tiling_mode)
10845 pitch_limit = 16*1024;
10846 else
10847 pitch_limit = 32*1024;
10848 } else if (INTEL_INFO(dev)->gen >= 3) {
10849 if (obj->tiling_mode)
10850 pitch_limit = 8*1024;
10851 else
10852 pitch_limit = 16*1024;
10853 } else
10854 /* XXX DSPC is limited to 4k tiled */
10855 pitch_limit = 8*1024;
10856
10857 if (mode_cmd->pitches[0] > pitch_limit) {
10858 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10859 obj->tiling_mode ? "tiled" : "linear",
10860 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010861 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010862 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010863
10864 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010865 mode_cmd->pitches[0] != obj->stride) {
10866 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10867 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010868 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010869 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010870
Ville Syrjälä57779d02012-10-31 17:50:14 +020010871 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010872 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010873 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010874 case DRM_FORMAT_RGB565:
10875 case DRM_FORMAT_XRGB8888:
10876 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010877 break;
10878 case DRM_FORMAT_XRGB1555:
10879 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010880 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010881 DRM_DEBUG("unsupported pixel format: %s\n",
10882 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010883 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010884 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010885 break;
10886 case DRM_FORMAT_XBGR8888:
10887 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010888 case DRM_FORMAT_XRGB2101010:
10889 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010890 case DRM_FORMAT_XBGR2101010:
10891 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010892 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010893 DRM_DEBUG("unsupported pixel format: %s\n",
10894 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010895 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010896 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010897 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010898 case DRM_FORMAT_YUYV:
10899 case DRM_FORMAT_UYVY:
10900 case DRM_FORMAT_YVYU:
10901 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010902 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010903 DRM_DEBUG("unsupported pixel format: %s\n",
10904 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010905 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010906 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010907 break;
10908 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010909 DRM_DEBUG("unsupported pixel format: %s\n",
10910 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010911 return -EINVAL;
10912 }
10913
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010914 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10915 if (mode_cmd->offsets[0] != 0)
10916 return -EINVAL;
10917
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010918 aligned_height = intel_align_height(dev, mode_cmd->height,
10919 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010920 /* FIXME drm helper for size checks (especially planar formats)? */
10921 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10922 return -EINVAL;
10923
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010924 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10925 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010926 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010927
Jesse Barnes79e53942008-11-07 14:24:08 -080010928 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10929 if (ret) {
10930 DRM_ERROR("framebuffer init failed %d\n", ret);
10931 return ret;
10932 }
10933
Jesse Barnes79e53942008-11-07 14:24:08 -080010934 return 0;
10935}
10936
Jesse Barnes79e53942008-11-07 14:24:08 -080010937static struct drm_framebuffer *
10938intel_user_framebuffer_create(struct drm_device *dev,
10939 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010940 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010941{
Chris Wilson05394f32010-11-08 19:18:58 +000010942 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010943
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010944 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10945 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010946 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010947 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010948
Chris Wilsond2dff872011-04-19 08:36:26 +010010949 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010950}
10951
Daniel Vetter4520f532013-10-09 09:18:51 +020010952#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010953static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010954{
10955}
10956#endif
10957
Jesse Barnes79e53942008-11-07 14:24:08 -080010958static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010959 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010960 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010961};
10962
Jesse Barnese70236a2009-09-21 10:42:27 -070010963/* Set up chip specific display functions */
10964static void intel_init_display(struct drm_device *dev)
10965{
10966 struct drm_i915_private *dev_priv = dev->dev_private;
10967
Daniel Vetteree9300b2013-06-03 22:40:22 +020010968 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10969 dev_priv->display.find_dpll = g4x_find_best_dpll;
10970 else if (IS_VALLEYVIEW(dev))
10971 dev_priv->display.find_dpll = vlv_find_best_dpll;
10972 else if (IS_PINEVIEW(dev))
10973 dev_priv->display.find_dpll = pnv_find_best_dpll;
10974 else
10975 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10976
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010977 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010978 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010979 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010980 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010981 dev_priv->display.crtc_enable = haswell_crtc_enable;
10982 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010983 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010984 dev_priv->display.update_primary_plane =
10985 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010986 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010987 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010988 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010989 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010990 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10991 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010992 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010993 dev_priv->display.update_primary_plane =
10994 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010995 } else if (IS_VALLEYVIEW(dev)) {
10996 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010997 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010998 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10999 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11000 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11001 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011002 dev_priv->display.update_primary_plane =
11003 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011004 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011005 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011006 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011007 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011008 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11009 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011010 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011011 dev_priv->display.update_primary_plane =
11012 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011013 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011014
Jesse Barnese70236a2009-09-21 10:42:27 -070011015 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011016 if (IS_VALLEYVIEW(dev))
11017 dev_priv->display.get_display_clock_speed =
11018 valleyview_get_display_clock_speed;
11019 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011020 dev_priv->display.get_display_clock_speed =
11021 i945_get_display_clock_speed;
11022 else if (IS_I915G(dev))
11023 dev_priv->display.get_display_clock_speed =
11024 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011025 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011026 dev_priv->display.get_display_clock_speed =
11027 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011028 else if (IS_PINEVIEW(dev))
11029 dev_priv->display.get_display_clock_speed =
11030 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011031 else if (IS_I915GM(dev))
11032 dev_priv->display.get_display_clock_speed =
11033 i915gm_get_display_clock_speed;
11034 else if (IS_I865G(dev))
11035 dev_priv->display.get_display_clock_speed =
11036 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011037 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011038 dev_priv->display.get_display_clock_speed =
11039 i855_get_display_clock_speed;
11040 else /* 852, 830 */
11041 dev_priv->display.get_display_clock_speed =
11042 i830_get_display_clock_speed;
11043
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011044 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011045 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011046 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011047 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011048 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011049 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011050 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011051 dev_priv->display.modeset_global_resources =
11052 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011053 } else if (IS_IVYBRIDGE(dev)) {
11054 /* FIXME: detect B0+ stepping and use auto training */
11055 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011056 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011057 dev_priv->display.modeset_global_resources =
11058 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011059 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011060 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011061 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011062 dev_priv->display.modeset_global_resources =
11063 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011064 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011065 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011066 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011067 } else if (IS_VALLEYVIEW(dev)) {
11068 dev_priv->display.modeset_global_resources =
11069 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011070 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011071 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011072
11073 /* Default just returns -ENODEV to indicate unsupported */
11074 dev_priv->display.queue_flip = intel_default_queue_flip;
11075
11076 switch (INTEL_INFO(dev)->gen) {
11077 case 2:
11078 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11079 break;
11080
11081 case 3:
11082 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11083 break;
11084
11085 case 4:
11086 case 5:
11087 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11088 break;
11089
11090 case 6:
11091 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11092 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011093 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011094 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011095 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11096 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011097 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011098
11099 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011100}
11101
Jesse Barnesb690e962010-07-19 13:53:12 -070011102/*
11103 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11104 * resume, or other times. This quirk makes sure that's the case for
11105 * affected systems.
11106 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011107static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011108{
11109 struct drm_i915_private *dev_priv = dev->dev_private;
11110
11111 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011112 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011113}
11114
Keith Packard435793d2011-07-12 14:56:22 -070011115/*
11116 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11117 */
11118static void quirk_ssc_force_disable(struct drm_device *dev)
11119{
11120 struct drm_i915_private *dev_priv = dev->dev_private;
11121 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011122 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011123}
11124
Carsten Emde4dca20e2012-03-15 15:56:26 +010011125/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011126 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11127 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011128 */
11129static void quirk_invert_brightness(struct drm_device *dev)
11130{
11131 struct drm_i915_private *dev_priv = dev->dev_private;
11132 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011133 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011134}
11135
11136struct intel_quirk {
11137 int device;
11138 int subsystem_vendor;
11139 int subsystem_device;
11140 void (*hook)(struct drm_device *dev);
11141};
11142
Egbert Eich5f85f172012-10-14 15:46:38 +020011143/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11144struct intel_dmi_quirk {
11145 void (*hook)(struct drm_device *dev);
11146 const struct dmi_system_id (*dmi_id_list)[];
11147};
11148
11149static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11150{
11151 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11152 return 1;
11153}
11154
11155static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11156 {
11157 .dmi_id_list = &(const struct dmi_system_id[]) {
11158 {
11159 .callback = intel_dmi_reverse_brightness,
11160 .ident = "NCR Corporation",
11161 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11162 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11163 },
11164 },
11165 { } /* terminating entry */
11166 },
11167 .hook = quirk_invert_brightness,
11168 },
11169};
11170
Ben Widawskyc43b5632012-04-16 14:07:40 -070011171static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011172 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011173 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011174
Jesse Barnesb690e962010-07-19 13:53:12 -070011175 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11176 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11177
Jesse Barnesb690e962010-07-19 13:53:12 -070011178 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11179 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11180
Chris Wilsona4945f92013-10-08 11:16:59 +010011181 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011182 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011183
11184 /* Lenovo U160 cannot use SSC on LVDS */
11185 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011186
11187 /* Sony Vaio Y cannot use SSC on LVDS */
11188 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011189
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011190 /* Acer Aspire 5734Z must invert backlight brightness */
11191 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11192
11193 /* Acer/eMachines G725 */
11194 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11195
11196 /* Acer/eMachines e725 */
11197 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11198
11199 /* Acer/Packard Bell NCL20 */
11200 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11201
11202 /* Acer Aspire 4736Z */
11203 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011204
11205 /* Acer Aspire 5336 */
11206 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011207};
11208
11209static void intel_init_quirks(struct drm_device *dev)
11210{
11211 struct pci_dev *d = dev->pdev;
11212 int i;
11213
11214 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11215 struct intel_quirk *q = &intel_quirks[i];
11216
11217 if (d->device == q->device &&
11218 (d->subsystem_vendor == q->subsystem_vendor ||
11219 q->subsystem_vendor == PCI_ANY_ID) &&
11220 (d->subsystem_device == q->subsystem_device ||
11221 q->subsystem_device == PCI_ANY_ID))
11222 q->hook(dev);
11223 }
Egbert Eich5f85f172012-10-14 15:46:38 +020011224 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11225 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11226 intel_dmi_quirks[i].hook(dev);
11227 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011228}
11229
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011230/* Disable the VGA plane that we never use */
11231static void i915_disable_vga(struct drm_device *dev)
11232{
11233 struct drm_i915_private *dev_priv = dev->dev_private;
11234 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011235 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011236
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011237 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011238 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011239 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011240 sr1 = inb(VGA_SR_DATA);
11241 outb(sr1 | 1<<5, VGA_SR_DATA);
11242 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11243 udelay(300);
11244
11245 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11246 POSTING_READ(vga_reg);
11247}
11248
Daniel Vetterf8175862012-04-10 15:50:11 +020011249void intel_modeset_init_hw(struct drm_device *dev)
11250{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011251 intel_prepare_ddi(dev);
11252
Daniel Vetterf8175862012-04-10 15:50:11 +020011253 intel_init_clock_gating(dev);
11254
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011255 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011256
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011257 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011258}
11259
Imre Deak7d708ee2013-04-17 14:04:50 +030011260void intel_modeset_suspend_hw(struct drm_device *dev)
11261{
11262 intel_suspend_hw(dev);
11263}
11264
Jesse Barnes79e53942008-11-07 14:24:08 -080011265void intel_modeset_init(struct drm_device *dev)
11266{
Jesse Barnes652c3932009-08-17 13:31:43 -070011267 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011268 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011269 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011270 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011271
11272 drm_mode_config_init(dev);
11273
11274 dev->mode_config.min_width = 0;
11275 dev->mode_config.min_height = 0;
11276
Dave Airlie019d96c2011-09-29 16:20:42 +010011277 dev->mode_config.preferred_depth = 24;
11278 dev->mode_config.prefer_shadow = 1;
11279
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011280 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011281
Jesse Barnesb690e962010-07-19 13:53:12 -070011282 intel_init_quirks(dev);
11283
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011284 intel_init_pm(dev);
11285
Ben Widawskye3c74752013-04-05 13:12:39 -070011286 if (INTEL_INFO(dev)->num_pipes == 0)
11287 return;
11288
Jesse Barnese70236a2009-09-21 10:42:27 -070011289 intel_init_display(dev);
11290
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011291 if (IS_GEN2(dev)) {
11292 dev->mode_config.max_width = 2048;
11293 dev->mode_config.max_height = 2048;
11294 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011295 dev->mode_config.max_width = 4096;
11296 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011297 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011298 dev->mode_config.max_width = 8192;
11299 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011300 }
Damien Lespiau068be562014-03-28 14:17:49 +000011301
11302 if (IS_GEN2(dev)) {
11303 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11304 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11305 } else {
11306 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11307 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11308 }
11309
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011310 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011311
Zhao Yakui28c97732009-10-09 11:39:41 +080011312 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011313 INTEL_INFO(dev)->num_pipes,
11314 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011315
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011316 for_each_pipe(pipe) {
11317 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011318 for_each_sprite(pipe, sprite) {
11319 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011320 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011321 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011322 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011323 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011324 }
11325
Jesse Barnesf42bb702013-12-16 16:34:23 -080011326 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011327 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011328
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011329 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011330 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011331
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011332 /* Just disable it once at startup */
11333 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011334 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011335
11336 /* Just in case the BIOS is doing something questionable. */
11337 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011338
Jesse Barnes8b687df2014-02-21 13:13:39 -080011339 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011340 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011341 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011342
11343 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11344 base.head) {
11345 if (!crtc->active)
11346 continue;
11347
Jesse Barnes46f297f2014-03-07 08:57:48 -080011348 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011349 * Note that reserving the BIOS fb up front prevents us
11350 * from stuffing other stolen allocations like the ring
11351 * on top. This prevents some ugliness at boot time, and
11352 * can even allow for smooth boot transitions if the BIOS
11353 * fb is large enough for the active pipe configuration.
11354 */
11355 if (dev_priv->display.get_plane_config) {
11356 dev_priv->display.get_plane_config(crtc,
11357 &crtc->plane_config);
11358 /*
11359 * If the fb is shared between multiple heads, we'll
11360 * just get the first one.
11361 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011362 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011363 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011364 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011365}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011366
Daniel Vetter24929352012-07-02 20:28:59 +020011367static void
11368intel_connector_break_all_links(struct intel_connector *connector)
11369{
11370 connector->base.dpms = DRM_MODE_DPMS_OFF;
11371 connector->base.encoder = NULL;
11372 connector->encoder->connectors_active = false;
11373 connector->encoder->base.crtc = NULL;
11374}
11375
Daniel Vetter7fad7982012-07-04 17:51:47 +020011376static void intel_enable_pipe_a(struct drm_device *dev)
11377{
11378 struct intel_connector *connector;
11379 struct drm_connector *crt = NULL;
11380 struct intel_load_detect_pipe load_detect_temp;
11381
11382 /* We can't just switch on the pipe A, we need to set things up with a
11383 * proper mode and output configuration. As a gross hack, enable pipe A
11384 * by enabling the load detect pipe once. */
11385 list_for_each_entry(connector,
11386 &dev->mode_config.connector_list,
11387 base.head) {
11388 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11389 crt = &connector->base;
11390 break;
11391 }
11392 }
11393
11394 if (!crt)
11395 return;
11396
11397 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11398 intel_release_load_detect_pipe(crt, &load_detect_temp);
11399
11400
11401}
11402
Daniel Vetterfa555832012-10-10 23:14:00 +020011403static bool
11404intel_check_plane_mapping(struct intel_crtc *crtc)
11405{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011406 struct drm_device *dev = crtc->base.dev;
11407 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011408 u32 reg, val;
11409
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011410 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011411 return true;
11412
11413 reg = DSPCNTR(!crtc->plane);
11414 val = I915_READ(reg);
11415
11416 if ((val & DISPLAY_PLANE_ENABLE) &&
11417 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11418 return false;
11419
11420 return true;
11421}
11422
Daniel Vetter24929352012-07-02 20:28:59 +020011423static void intel_sanitize_crtc(struct intel_crtc *crtc)
11424{
11425 struct drm_device *dev = crtc->base.dev;
11426 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011427 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011428
Daniel Vetter24929352012-07-02 20:28:59 +020011429 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011430 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011431 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11432
11433 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011434 * disable the crtc (and hence change the state) if it is wrong. Note
11435 * that gen4+ has a fixed plane -> pipe mapping. */
11436 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011437 struct intel_connector *connector;
11438 bool plane;
11439
Daniel Vetter24929352012-07-02 20:28:59 +020011440 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11441 crtc->base.base.id);
11442
11443 /* Pipe has the wrong plane attached and the plane is active.
11444 * Temporarily change the plane mapping and disable everything
11445 * ... */
11446 plane = crtc->plane;
11447 crtc->plane = !plane;
11448 dev_priv->display.crtc_disable(&crtc->base);
11449 crtc->plane = plane;
11450
11451 /* ... and break all links. */
11452 list_for_each_entry(connector, &dev->mode_config.connector_list,
11453 base.head) {
11454 if (connector->encoder->base.crtc != &crtc->base)
11455 continue;
11456
11457 intel_connector_break_all_links(connector);
11458 }
11459
11460 WARN_ON(crtc->active);
11461 crtc->base.enabled = false;
11462 }
Daniel Vetter24929352012-07-02 20:28:59 +020011463
Daniel Vetter7fad7982012-07-04 17:51:47 +020011464 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11465 crtc->pipe == PIPE_A && !crtc->active) {
11466 /* BIOS forgot to enable pipe A, this mostly happens after
11467 * resume. Force-enable the pipe to fix this, the update_dpms
11468 * call below we restore the pipe to the right state, but leave
11469 * the required bits on. */
11470 intel_enable_pipe_a(dev);
11471 }
11472
Daniel Vetter24929352012-07-02 20:28:59 +020011473 /* Adjust the state of the output pipe according to whether we
11474 * have active connectors/encoders. */
11475 intel_crtc_update_dpms(&crtc->base);
11476
11477 if (crtc->active != crtc->base.enabled) {
11478 struct intel_encoder *encoder;
11479
11480 /* This can happen either due to bugs in the get_hw_state
11481 * functions or because the pipe is force-enabled due to the
11482 * pipe A quirk. */
11483 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11484 crtc->base.base.id,
11485 crtc->base.enabled ? "enabled" : "disabled",
11486 crtc->active ? "enabled" : "disabled");
11487
11488 crtc->base.enabled = crtc->active;
11489
11490 /* Because we only establish the connector -> encoder ->
11491 * crtc links if something is active, this means the
11492 * crtc is now deactivated. Break the links. connector
11493 * -> encoder links are only establish when things are
11494 * actually up, hence no need to break them. */
11495 WARN_ON(crtc->active);
11496
11497 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11498 WARN_ON(encoder->connectors_active);
11499 encoder->base.crtc = NULL;
11500 }
11501 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011502 if (crtc->active) {
11503 /*
11504 * We start out with underrun reporting disabled to avoid races.
11505 * For correct bookkeeping mark this on active crtcs.
11506 *
11507 * No protection against concurrent access is required - at
11508 * worst a fifo underrun happens which also sets this to false.
11509 */
11510 crtc->cpu_fifo_underrun_disabled = true;
11511 crtc->pch_fifo_underrun_disabled = true;
11512 }
Daniel Vetter24929352012-07-02 20:28:59 +020011513}
11514
11515static void intel_sanitize_encoder(struct intel_encoder *encoder)
11516{
11517 struct intel_connector *connector;
11518 struct drm_device *dev = encoder->base.dev;
11519
11520 /* We need to check both for a crtc link (meaning that the
11521 * encoder is active and trying to read from a pipe) and the
11522 * pipe itself being active. */
11523 bool has_active_crtc = encoder->base.crtc &&
11524 to_intel_crtc(encoder->base.crtc)->active;
11525
11526 if (encoder->connectors_active && !has_active_crtc) {
11527 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11528 encoder->base.base.id,
11529 drm_get_encoder_name(&encoder->base));
11530
11531 /* Connector is active, but has no active pipe. This is
11532 * fallout from our resume register restoring. Disable
11533 * the encoder manually again. */
11534 if (encoder->base.crtc) {
11535 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11536 encoder->base.base.id,
11537 drm_get_encoder_name(&encoder->base));
11538 encoder->disable(encoder);
11539 }
11540
11541 /* Inconsistent output/port/pipe state happens presumably due to
11542 * a bug in one of the get_hw_state functions. Or someplace else
11543 * in our code, like the register restore mess on resume. Clamp
11544 * things to off as a safer default. */
11545 list_for_each_entry(connector,
11546 &dev->mode_config.connector_list,
11547 base.head) {
11548 if (connector->encoder != encoder)
11549 continue;
11550
11551 intel_connector_break_all_links(connector);
11552 }
11553 }
11554 /* Enabled encoders without active connectors will be fixed in
11555 * the crtc fixup. */
11556}
11557
Imre Deak04098752014-02-18 00:02:16 +020011558void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011559{
11560 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011561 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011562
Imre Deak04098752014-02-18 00:02:16 +020011563 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11564 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11565 i915_disable_vga(dev);
11566 }
11567}
11568
11569void i915_redisable_vga(struct drm_device *dev)
11570{
11571 struct drm_i915_private *dev_priv = dev->dev_private;
11572
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011573 /* This function can be called both from intel_modeset_setup_hw_state or
11574 * at a very early point in our resume sequence, where the power well
11575 * structures are not yet restored. Since this function is at a very
11576 * paranoid "someone might have enabled VGA while we were not looking"
11577 * level, just check if the power well is enabled instead of trying to
11578 * follow the "don't touch the power well if we don't need it" policy
11579 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011580 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011581 return;
11582
Imre Deak04098752014-02-18 00:02:16 +020011583 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011584}
11585
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011586static bool primary_get_hw_state(struct intel_crtc *crtc)
11587{
11588 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11589
11590 if (!crtc->active)
11591 return false;
11592
11593 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11594}
11595
Daniel Vetter30e984d2013-06-05 13:34:17 +020011596static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011597{
11598 struct drm_i915_private *dev_priv = dev->dev_private;
11599 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011600 struct intel_crtc *crtc;
11601 struct intel_encoder *encoder;
11602 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011603 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011604
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011605 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11606 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011607 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011608
Daniel Vetter99535992014-04-13 12:00:33 +020011609 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11610
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011611 crtc->active = dev_priv->display.get_pipe_config(crtc,
11612 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011613
11614 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011615 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011616
11617 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11618 crtc->base.base.id,
11619 crtc->active ? "enabled" : "disabled");
11620 }
11621
Daniel Vetter53589012013-06-05 13:34:16 +020011622 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011623 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011624 intel_ddi_setup_hw_pll_state(dev);
11625
Daniel Vetter53589012013-06-05 13:34:16 +020011626 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11627 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11628
11629 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11630 pll->active = 0;
11631 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11632 base.head) {
11633 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11634 pll->active++;
11635 }
11636 pll->refcount = pll->active;
11637
Daniel Vetter35c95372013-07-17 06:55:04 +020011638 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11639 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011640 }
11641
Daniel Vetter24929352012-07-02 20:28:59 +020011642 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11643 base.head) {
11644 pipe = 0;
11645
11646 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011647 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11648 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011649 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011650 } else {
11651 encoder->base.crtc = NULL;
11652 }
11653
11654 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011655 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011656 encoder->base.base.id,
11657 drm_get_encoder_name(&encoder->base),
11658 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011659 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011660 }
11661
11662 list_for_each_entry(connector, &dev->mode_config.connector_list,
11663 base.head) {
11664 if (connector->get_hw_state(connector)) {
11665 connector->base.dpms = DRM_MODE_DPMS_ON;
11666 connector->encoder->connectors_active = true;
11667 connector->base.encoder = &connector->encoder->base;
11668 } else {
11669 connector->base.dpms = DRM_MODE_DPMS_OFF;
11670 connector->base.encoder = NULL;
11671 }
11672 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11673 connector->base.base.id,
11674 drm_get_connector_name(&connector->base),
11675 connector->base.encoder ? "enabled" : "disabled");
11676 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011677}
11678
11679/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11680 * and i915 state tracking structures. */
11681void intel_modeset_setup_hw_state(struct drm_device *dev,
11682 bool force_restore)
11683{
11684 struct drm_i915_private *dev_priv = dev->dev_private;
11685 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011686 struct intel_crtc *crtc;
11687 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011688 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011689
11690 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011691
Jesse Barnesbabea612013-06-26 18:57:38 +030011692 /*
11693 * Now that we have the config, copy it to each CRTC struct
11694 * Note that this could go away if we move to using crtc_config
11695 * checking everywhere.
11696 */
11697 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11698 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011699 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011700 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011701 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11702 crtc->base.base.id);
11703 drm_mode_debug_printmodeline(&crtc->base.mode);
11704 }
11705 }
11706
Daniel Vetter24929352012-07-02 20:28:59 +020011707 /* HW state is read out, now we need to sanitize this mess. */
11708 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11709 base.head) {
11710 intel_sanitize_encoder(encoder);
11711 }
11712
11713 for_each_pipe(pipe) {
11714 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11715 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011716 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011717 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011718
Daniel Vetter35c95372013-07-17 06:55:04 +020011719 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11720 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11721
11722 if (!pll->on || pll->active)
11723 continue;
11724
11725 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11726
11727 pll->disable(dev_priv, pll);
11728 pll->on = false;
11729 }
11730
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011731 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011732 ilk_wm_get_hw_state(dev);
11733
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011734 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011735 i915_redisable_vga(dev);
11736
Daniel Vetterf30da182013-04-11 20:22:50 +020011737 /*
11738 * We need to use raw interfaces for restoring state to avoid
11739 * checking (bogus) intermediate states.
11740 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011741 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011742 struct drm_crtc *crtc =
11743 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011744
11745 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070011746 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011747 }
11748 } else {
11749 intel_modeset_update_staged_output_state(dev);
11750 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011751
11752 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011753}
11754
11755void intel_modeset_gem_init(struct drm_device *dev)
11756{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011757 struct drm_crtc *c;
11758 struct intel_framebuffer *fb;
11759
Imre Deakae484342014-03-31 15:10:44 +030011760 mutex_lock(&dev->struct_mutex);
11761 intel_init_gt_powersave(dev);
11762 mutex_unlock(&dev->struct_mutex);
11763
Chris Wilson1833b132012-05-09 11:56:28 +010011764 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011765
11766 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011767
11768 /*
11769 * Make sure any fbs we allocated at startup are properly
11770 * pinned & fenced. When we do the allocation it's too early
11771 * for this.
11772 */
11773 mutex_lock(&dev->struct_mutex);
11774 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
Dave Airlie66e514c2014-04-03 07:51:54 +100011775 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080011776 continue;
11777
Dave Airlie66e514c2014-04-03 07:51:54 +100011778 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011779 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11780 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11781 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100011782 drm_framebuffer_unreference(c->primary->fb);
11783 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080011784 }
11785 }
11786 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011787}
11788
Imre Deak4932e2c2014-02-11 17:12:48 +020011789void intel_connector_unregister(struct intel_connector *intel_connector)
11790{
11791 struct drm_connector *connector = &intel_connector->base;
11792
11793 intel_panel_destroy_backlight(connector);
11794 drm_sysfs_connector_remove(connector);
11795}
11796
Jesse Barnes79e53942008-11-07 14:24:08 -080011797void intel_modeset_cleanup(struct drm_device *dev)
11798{
Jesse Barnes652c3932009-08-17 13:31:43 -070011799 struct drm_i915_private *dev_priv = dev->dev_private;
11800 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011801 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011802
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011803 /*
11804 * Interrupts and polling as the first thing to avoid creating havoc.
11805 * Too much stuff here (turning of rps, connectors, ...) would
11806 * experience fancy races otherwise.
11807 */
11808 drm_irq_uninstall(dev);
11809 cancel_work_sync(&dev_priv->hotplug_work);
11810 /*
11811 * Due to the hpd irq storm handling the hotplug work can re-arm the
11812 * poll handlers. Hence disable polling after hpd handling is shut down.
11813 */
Keith Packardf87ea762010-10-03 19:36:26 -070011814 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011815
Jesse Barnes652c3932009-08-17 13:31:43 -070011816 mutex_lock(&dev->struct_mutex);
11817
Jesse Barnes723bfd72010-10-07 16:01:13 -070011818 intel_unregister_dsm_handler();
11819
Jesse Barnes652c3932009-08-17 13:31:43 -070011820 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11821 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070011822 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070011823 continue;
11824
Daniel Vetter3dec0092010-08-20 21:40:52 +020011825 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011826 }
11827
Chris Wilson973d04f2011-07-08 12:22:37 +010011828 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011829
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011830 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011831
Daniel Vetter930ebb42012-06-29 23:32:16 +020011832 ironlake_teardown_rc6(dev);
11833
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011834 mutex_unlock(&dev->struct_mutex);
11835
Chris Wilson1630fe72011-07-08 12:22:42 +010011836 /* flush any delayed tasks or pending work */
11837 flush_scheduled_work();
11838
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011839 /* destroy the backlight and sysfs files before encoders/connectors */
11840 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011841 struct intel_connector *intel_connector;
11842
11843 intel_connector = to_intel_connector(connector);
11844 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011845 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011846
Jesse Barnes79e53942008-11-07 14:24:08 -080011847 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011848
11849 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030011850
11851 mutex_lock(&dev->struct_mutex);
11852 intel_cleanup_gt_powersave(dev);
11853 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011854}
11855
Dave Airlie28d52042009-09-21 14:33:58 +100011856/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011857 * Return which encoder is currently attached for connector.
11858 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011859struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011860{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011861 return &intel_attached_encoder(connector)->base;
11862}
Jesse Barnes79e53942008-11-07 14:24:08 -080011863
Chris Wilsondf0e9242010-09-09 16:20:55 +010011864void intel_connector_attach_encoder(struct intel_connector *connector,
11865 struct intel_encoder *encoder)
11866{
11867 connector->encoder = encoder;
11868 drm_mode_connector_attach_encoder(&connector->base,
11869 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011870}
Dave Airlie28d52042009-09-21 14:33:58 +100011871
11872/*
11873 * set vga decode state - true == enable VGA decode
11874 */
11875int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11876{
11877 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011878 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011879 u16 gmch_ctrl;
11880
Chris Wilson75fa0412014-02-07 18:37:02 -020011881 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11882 DRM_ERROR("failed to read control word\n");
11883 return -EIO;
11884 }
11885
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011886 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11887 return 0;
11888
Dave Airlie28d52042009-09-21 14:33:58 +100011889 if (state)
11890 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11891 else
11892 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011893
11894 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11895 DRM_ERROR("failed to write control word\n");
11896 return -EIO;
11897 }
11898
Dave Airlie28d52042009-09-21 14:33:58 +100011899 return 0;
11900}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011901
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011902struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011903
11904 u32 power_well_driver;
11905
Chris Wilson63b66e52013-08-08 15:12:06 +020011906 int num_transcoders;
11907
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011908 struct intel_cursor_error_state {
11909 u32 control;
11910 u32 position;
11911 u32 base;
11912 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011913 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011914
11915 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011916 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011917 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030011918 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010011919 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011920
11921 struct intel_plane_error_state {
11922 u32 control;
11923 u32 stride;
11924 u32 size;
11925 u32 pos;
11926 u32 addr;
11927 u32 surface;
11928 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011929 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011930
11931 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011932 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011933 enum transcoder cpu_transcoder;
11934
11935 u32 conf;
11936
11937 u32 htotal;
11938 u32 hblank;
11939 u32 hsync;
11940 u32 vtotal;
11941 u32 vblank;
11942 u32 vsync;
11943 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011944};
11945
11946struct intel_display_error_state *
11947intel_display_capture_error_state(struct drm_device *dev)
11948{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011949 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011950 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011951 int transcoders[] = {
11952 TRANSCODER_A,
11953 TRANSCODER_B,
11954 TRANSCODER_C,
11955 TRANSCODER_EDP,
11956 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011957 int i;
11958
Chris Wilson63b66e52013-08-08 15:12:06 +020011959 if (INTEL_INFO(dev)->num_pipes == 0)
11960 return NULL;
11961
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011962 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011963 if (error == NULL)
11964 return NULL;
11965
Imre Deak190be112013-11-25 17:15:31 +020011966 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011967 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11968
Damien Lespiau52331302012-08-15 19:23:25 +010011969 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011970 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011971 intel_display_power_enabled_sw(dev_priv,
11972 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011973 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011974 continue;
11975
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011976 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11977 error->cursor[i].control = I915_READ(CURCNTR(i));
11978 error->cursor[i].position = I915_READ(CURPOS(i));
11979 error->cursor[i].base = I915_READ(CURBASE(i));
11980 } else {
11981 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11982 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11983 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11984 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011985
11986 error->plane[i].control = I915_READ(DSPCNTR(i));
11987 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011988 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011989 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011990 error->plane[i].pos = I915_READ(DSPPOS(i));
11991 }
Paulo Zanonica291362013-03-06 20:03:14 -030011992 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11993 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011994 if (INTEL_INFO(dev)->gen >= 4) {
11995 error->plane[i].surface = I915_READ(DSPSURF(i));
11996 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11997 }
11998
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011999 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030012000
12001 if (!HAS_PCH_SPLIT(dev))
12002 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012003 }
12004
12005 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12006 if (HAS_DDI(dev_priv->dev))
12007 error->num_transcoders++; /* Account for eDP. */
12008
12009 for (i = 0; i < error->num_transcoders; i++) {
12010 enum transcoder cpu_transcoder = transcoders[i];
12011
Imre Deakddf9c532013-11-27 22:02:02 +020012012 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012013 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012014 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012015 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012016 continue;
12017
Chris Wilson63b66e52013-08-08 15:12:06 +020012018 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12019
12020 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12021 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12022 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12023 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12024 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12025 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12026 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012027 }
12028
12029 return error;
12030}
12031
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012032#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12033
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012034void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012035intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012036 struct drm_device *dev,
12037 struct intel_display_error_state *error)
12038{
12039 int i;
12040
Chris Wilson63b66e52013-08-08 15:12:06 +020012041 if (!error)
12042 return;
12043
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012044 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012045 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012046 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012047 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012048 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012049 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012050 err_printf(m, " Power: %s\n",
12051 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012052 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030012053 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012054
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012055 err_printf(m, "Plane [%d]:\n", i);
12056 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12057 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012058 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012059 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12060 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012061 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012062 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012063 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012064 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012065 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12066 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012067 }
12068
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012069 err_printf(m, "Cursor [%d]:\n", i);
12070 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12071 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12072 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012073 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012074
12075 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012076 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012077 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012078 err_printf(m, " Power: %s\n",
12079 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012080 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12081 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12082 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12083 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12084 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12085 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12086 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12087 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012088}