blob: df277e467b87126e3e9cc3655134b74dd098e4aa [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080026#define ATH9K_CLOCK_RATE_CCK 22
27#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
28#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040029#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
38static int __init ath9k_init(void)
39{
40 return 0;
41}
42module_init(ath9k_init);
43
44static void __exit ath9k_exit(void)
45{
46 return;
47}
48module_exit(ath9k_exit);
49
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040050/* Private hardware callbacks */
51
52static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
55}
56
57static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
58{
59 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
60}
61
62static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
63{
64 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
65
66 return priv_ops->macversion_supported(ah->hw_version.macVersion);
67}
68
Luis R. Rodriguez64773962010-04-15 17:38:17 -040069static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
70 struct ath9k_channel *chan)
71{
72 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
73}
74
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040075static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
76{
77 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
78 return;
79
80 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
81}
82
Sujithf1dc5602008-10-29 10:16:30 +053083/********************/
84/* Helper Functions */
85/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070086
Sujithcbe61d82009-02-09 13:27:12 +053087static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053088{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070089 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053090
Sujith2660b812009-02-09 13:27:26 +053091 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080092 return usecs *ATH9K_CLOCK_RATE_CCK;
93 if (conf->channel->band == IEEE80211_BAND_2GHZ)
94 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040095
96 if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
97 return usecs * ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
98 else
99 return usecs * ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +0530100}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101
Sujithcbe61d82009-02-09 13:27:12 +0530102static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530103{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700104 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +0530105
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -0800106 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +0530107 return ath9k_hw_mac_clks(ah, usecs) * 2;
108 else
109 return ath9k_hw_mac_clks(ah, usecs);
110}
111
Sujith0caa7b12009-02-16 13:23:20 +0530112bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113{
114 int i;
115
Sujith0caa7b12009-02-16 13:23:20 +0530116 BUG_ON(timeout < AH_TIME_QUANTUM);
117
118 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119 if ((REG_READ(ah, reg) & mask) == val)
120 return true;
121
122 udelay(AH_TIME_QUANTUM);
123 }
Sujith04bd46382008-11-28 22:18:05 +0530124
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700125 ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
126 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
127 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530128
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 return false;
130}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400131EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700133u32 ath9k_hw_reverse_bits(u32 val, u32 n)
134{
135 u32 retval;
136 int i;
137
138 for (i = 0, retval = 0; i < n; i++) {
139 retval = (retval << 1) | (val & 1);
140 val >>= 1;
141 }
142 return retval;
143}
144
Sujithcbe61d82009-02-09 13:27:12 +0530145bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530146 u16 flags, u16 *low,
147 u16 *high)
148{
Sujith2660b812009-02-09 13:27:26 +0530149 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530150
151 if (flags & CHANNEL_5GHZ) {
152 *low = pCap->low_5ghz_chan;
153 *high = pCap->high_5ghz_chan;
154 return true;
155 }
156 if ((flags & CHANNEL_2GHZ)) {
157 *low = pCap->low_2ghz_chan;
158 *high = pCap->high_2ghz_chan;
159 return true;
160 }
161 return false;
162}
163
Sujithcbe61d82009-02-09 13:27:12 +0530164u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100165 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530166 u32 frameLen, u16 rateix,
167 bool shortPreamble)
168{
169 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530170
171 if (kbps == 0)
172 return 0;
173
Felix Fietkau545750d2009-11-23 22:21:01 +0100174 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530175 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530176 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100177 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530178 phyTime >>= 1;
179 numBits = frameLen << 3;
180 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
181 break;
Sujith46d14a52008-11-18 09:08:13 +0530182 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530183 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530184 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
185 numBits = OFDM_PLCP_BITS + (frameLen << 3);
186 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
187 txTime = OFDM_SIFS_TIME_QUARTER
188 + OFDM_PREAMBLE_TIME_QUARTER
189 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530190 } else if (ah->curchan &&
191 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530192 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
193 numBits = OFDM_PLCP_BITS + (frameLen << 3);
194 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
195 txTime = OFDM_SIFS_TIME_HALF +
196 OFDM_PREAMBLE_TIME_HALF
197 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
198 } else {
199 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
200 numBits = OFDM_PLCP_BITS + (frameLen << 3);
201 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
202 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
203 + (numSymbols * OFDM_SYMBOL_TIME);
204 }
205 break;
206 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700207 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
Felix Fietkau545750d2009-11-23 22:21:01 +0100208 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530209 txTime = 0;
210 break;
211 }
212
213 return txTime;
214}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400215EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530216
Sujithcbe61d82009-02-09 13:27:12 +0530217void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530218 struct ath9k_channel *chan,
219 struct chan_centers *centers)
220{
221 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530222
223 if (!IS_CHAN_HT40(chan)) {
224 centers->ctl_center = centers->ext_center =
225 centers->synth_center = chan->channel;
226 return;
227 }
228
229 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
230 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
231 centers->synth_center =
232 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
233 extoff = 1;
234 } else {
235 centers->synth_center =
236 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
237 extoff = -1;
238 }
239
240 centers->ctl_center =
241 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700242 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530243 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700244 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530245}
246
247/******************/
248/* Chip Revisions */
249/******************/
250
Sujithcbe61d82009-02-09 13:27:12 +0530251static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530252{
253 u32 val;
254
255 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
256
257 if (val == 0xFF) {
258 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530259 ah->hw_version.macVersion =
260 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
261 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530262 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530263 } else {
264 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530265 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530266
Sujithd535a422009-02-09 13:27:06 +0530267 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530268
Sujithd535a422009-02-09 13:27:06 +0530269 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530270 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530271 }
272}
273
Sujithf1dc5602008-10-29 10:16:30 +0530274/************************************/
275/* HW Attach, Detach, Init Routines */
276/************************************/
277
Sujithcbe61d82009-02-09 13:27:12 +0530278static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530279{
Sujithfeed0292009-01-29 11:37:35 +0530280 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530281 return;
282
Sujith7d0d0df2010-04-16 11:53:57 +0530283 ENABLE_REGWRITE_BUFFER(ah);
284
Sujithf1dc5602008-10-29 10:16:30 +0530285 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
294
295 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
Sujith7d0d0df2010-04-16 11:53:57 +0530296
297 REGWRITE_BUFFER_FLUSH(ah);
298 DISABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530299}
300
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400301/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530302static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530303{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700304 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400305 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530306 u32 regHold[2];
307 u32 patternData[4] = { 0x55555555,
308 0xaaaaaaaa,
309 0x66666666,
310 0x99999999 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400311 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530312
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400313 if (!AR_SREV_9300_20_OR_LATER(ah)) {
314 loop_max = 2;
315 regAddr[1] = AR_PHY_BASE + (8 << 2);
316 } else
317 loop_max = 1;
318
319 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530320 u32 addr = regAddr[i];
321 u32 wrData, rdData;
322
323 regHold[i] = REG_READ(ah, addr);
324 for (j = 0; j < 0x100; j++) {
325 wrData = (j << 16) | j;
326 REG_WRITE(ah, addr, wrData);
327 rdData = REG_READ(ah, addr);
328 if (rdData != wrData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700329 ath_print(common, ATH_DBG_FATAL,
330 "address test failed "
331 "addr: 0x%08x - wr:0x%08x != "
332 "rd:0x%08x\n",
333 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530334 return false;
335 }
336 }
337 for (j = 0; j < 4; j++) {
338 wrData = patternData[j];
339 REG_WRITE(ah, addr, wrData);
340 rdData = REG_READ(ah, addr);
341 if (wrData != rdData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700342 ath_print(common, ATH_DBG_FATAL,
343 "address test failed "
344 "addr: 0x%08x - wr:0x%08x != "
345 "rd:0x%08x\n",
346 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530347 return false;
348 }
349 }
350 REG_WRITE(ah, regAddr[i], regHold[i]);
351 }
352 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530353
Sujithf1dc5602008-10-29 10:16:30 +0530354 return true;
355}
356
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700357static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358{
359 int i;
360
Sujith2660b812009-02-09 13:27:26 +0530361 ah->config.dma_beacon_response_time = 2;
362 ah->config.sw_beacon_response_time = 10;
363 ah->config.additional_swba_backoff = 0;
364 ah->config.ack_6mb = 0x0;
365 ah->config.cwm_ignore_extcca = 0;
366 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530367 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530368 ah->config.pcie_waen = 0;
369 ah->config.analog_shiftreg = 1;
Sujith2660b812009-02-09 13:27:26 +0530370 ah->config.ofdm_trig_low = 200;
371 ah->config.ofdm_trig_high = 500;
372 ah->config.cck_trig_high = 200;
373 ah->config.cck_trig_low = 100;
Luis R. Rodriguez31a0bd32010-04-15 17:38:22 -0400374
375 /*
376 * For now ANI is disabled for AR9003, it is still
377 * being tested.
378 */
379 if (!AR_SREV_9300_20_OR_LATER(ah))
380 ah->config.enable_ani = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700381
382 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530383 ah->config.spurchans[i][0] = AR_NO_SPUR;
384 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700385 }
386
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500387 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
388 ah->config.ht_enable = 1;
389 else
390 ah->config.ht_enable = 0;
391
Sujith0ce024c2009-12-14 14:57:00 +0530392 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400393
394 /*
395 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
396 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
397 * This means we use it for all AR5416 devices, and the few
398 * minor PCI AR9280 devices out there.
399 *
400 * Serialization is required because these devices do not handle
401 * well the case of two concurrent reads/writes due to the latency
402 * involved. During one read/write another read/write can be issued
403 * on another CPU while the previous read/write may still be working
404 * on our hardware, if we hit this case the hardware poops in a loop.
405 * We prevent this by serializing reads and writes.
406 *
407 * This issue is not present on PCI-Express devices or pre-AR5416
408 * devices (legacy, 802.11abg).
409 */
410 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700411 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700412}
413
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700414static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700415{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700416 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
417
418 regulatory->country_code = CTRY_DEFAULT;
419 regulatory->power_limit = MAX_RATE_POWER;
420 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
421
Sujithd535a422009-02-09 13:27:06 +0530422 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530423 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700424
425 ah->ah_flags = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426 if (!AR_SREV_9100(ah))
427 ah->ah_flags = AH_USE_EEPROM;
428
Sujith2660b812009-02-09 13:27:26 +0530429 ah->atim_window = 0;
Sujith2660b812009-02-09 13:27:26 +0530430 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
431 ah->beacon_interval = 100;
432 ah->enable_32kHz_clock = DONT_USE_32KHZ;
433 ah->slottime = (u32) -1;
Sujith2660b812009-02-09 13:27:26 +0530434 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200435 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436}
437
Sujithcbe61d82009-02-09 13:27:12 +0530438static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700440 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530441 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700442 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530443 u16 eeval;
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400444 u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445
Sujithf1dc5602008-10-29 10:16:30 +0530446 sum = 0;
447 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400448 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530449 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700450 common->macaddr[2 * i] = eeval >> 8;
451 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700452 }
Sujithd8baa932009-03-30 15:28:25 +0530453 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530454 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700456 return 0;
457}
458
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700459static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460{
461 int ecode;
462
Sujith527d4852010-03-17 14:25:16 +0530463 if (!AR_SREV_9271(ah)) {
464 if (!ath9k_hw_chip_test(ah))
465 return -ENODEV;
466 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700467
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400468 if (!AR_SREV_9300_20_OR_LATER(ah)) {
469 ecode = ar9002_hw_rf_claim(ah);
470 if (ecode != 0)
471 return ecode;
472 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700473
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700474 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475 if (ecode != 0)
476 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530477
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700478 ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
479 "Eeprom VER: %d, REV: %d\n",
480 ah->eep_ops->get_eeprom_ver(ah),
481 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530482
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400483 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
484 if (ecode) {
485 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
486 "Failed allocating banks for "
487 "external radio\n");
488 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400489 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700490
491 if (!AR_SREV_9100(ah)) {
492 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700493 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700494 }
Sujithf1dc5602008-10-29 10:16:30 +0530495
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700496 return 0;
497}
498
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400499static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700500{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400501 if (AR_SREV_9300_20_OR_LATER(ah))
502 ar9003_hw_attach_ops(ah);
503 else
504 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700505}
506
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400507/* Called for all hardware families */
508static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700509{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700510 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700511 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700512
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400513 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
514 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700515
516 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700517 ath_print(common, ATH_DBG_FATAL,
518 "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700519 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700520 }
521
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400522 ath9k_hw_init_defaults(ah);
523 ath9k_hw_init_config(ah);
524
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400525 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400526
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700527 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700528 ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700529 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700530 }
531
532 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
533 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
534 (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
535 ah->config.serialize_regmode =
536 SER_REG_MODE_ON;
537 } else {
538 ah->config.serialize_regmode =
539 SER_REG_MODE_OFF;
540 }
541 }
542
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700543 ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700544 ah->config.serialize_regmode);
545
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500546 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
547 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
548 else
549 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
550
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400551 if (!ath9k_hw_macversion_supported(ah)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700552 ath_print(common, ATH_DBG_FATAL,
553 "Mac Chip Rev 0x%02x.%x is not supported by "
554 "this driver\n", ah->hw_version.macVersion,
555 ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700556 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700557 }
558
Luis R. Rodriguez0df13da2010-04-15 17:38:59 -0400559 if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400560 ah->is_pciexpress = false;
561
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700562 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700563 ath9k_hw_init_cal_settings(ah);
564
565 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodriguez31a0bd32010-04-15 17:38:22 -0400566 if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
568
569 ath9k_hw_init_mode_regs(ah);
570
Luis R. Rodriguez5efa3a62010-05-07 18:23:22 -0400571 /*
572 * Configire PCIE after Ini init. SERDES values now come from ini file
573 * This enables PCIe low power mode.
574 */
575 if (AR_SREV_9300_20_OR_LATER(ah)) {
576 u32 regval;
577 unsigned int i;
578
579 /* Set Bits 16 and 17 in the AR_WA register. */
580 regval = REG_READ(ah, AR_WA);
581 regval |= 0x00030000;
582 REG_WRITE(ah, AR_WA, regval);
583
584 for (i = 0; i < ah->iniPcieSerdesLowPower.ia_rows; i++) {
585 REG_WRITE(ah,
586 INI_RA(&ah->iniPcieSerdesLowPower, i, 0),
587 INI_RA(&ah->iniPcieSerdesLowPower, i, 1));
588 }
589 }
590
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700591 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530592 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700593 else
594 ath9k_hw_disablepcie(ah);
595
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400596 if (!AR_SREV_9300_20_OR_LATER(ah))
597 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530598
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700599 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700600 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700601 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700602
603 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100604 r = ath9k_hw_fill_cap_info(ah);
605 if (r)
606 return r;
607
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700608 r = ath9k_hw_init_macaddr(ah);
609 if (r) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700610 ath_print(common, ATH_DBG_FATAL,
611 "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700612 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700613 }
614
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400615 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530616 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700617 else
Sujith2660b812009-02-09 13:27:26 +0530618 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700619
Felix Fietkau641d9922010-04-15 17:38:49 -0400620 if (AR_SREV_9300_20_OR_LATER(ah))
621 ar9003_hw_set_nf_limits(ah);
622
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700623 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400624 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700625
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400626 common->state = ATH_HW_INITIALIZED;
627
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700628 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700629}
630
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400631int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530632{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400633 int ret;
634 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530635
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400636 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
637 switch (ah->hw_version.devid) {
638 case AR5416_DEVID_PCI:
639 case AR5416_DEVID_PCIE:
640 case AR5416_AR9100_DEVID:
641 case AR9160_DEVID_PCI:
642 case AR9280_DEVID_PCI:
643 case AR9280_DEVID_PCIE:
644 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400645 case AR9287_DEVID_PCI:
646 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400647 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400648 case AR9300_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400649 break;
650 default:
651 if (common->bus_ops->ath_bus_type == ATH_USB)
652 break;
653 ath_print(common, ATH_DBG_FATAL,
654 "Hardware device ID 0x%04x not supported\n",
655 ah->hw_version.devid);
656 return -EOPNOTSUPP;
657 }
Sujithf1dc5602008-10-29 10:16:30 +0530658
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400659 ret = __ath9k_hw_init(ah);
660 if (ret) {
661 ath_print(common, ATH_DBG_FATAL,
662 "Unable to initialize hardware; "
663 "initialization status: %d\n", ret);
664 return ret;
665 }
Sujithf1dc5602008-10-29 10:16:30 +0530666
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400667 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530668}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400669EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530670
Sujithcbe61d82009-02-09 13:27:12 +0530671static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530672{
Sujith7d0d0df2010-04-16 11:53:57 +0530673 ENABLE_REGWRITE_BUFFER(ah);
674
Sujithf1dc5602008-10-29 10:16:30 +0530675 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
676 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
677
678 REG_WRITE(ah, AR_QOS_NO_ACK,
679 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
680 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
681 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
682
683 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
684 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
685 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
686 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
687 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530688
689 REGWRITE_BUFFER_FLUSH(ah);
690 DISABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530691}
692
Sujithcbe61d82009-02-09 13:27:12 +0530693static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530694 struct ath9k_channel *chan)
695{
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400696 u32 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530697
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100698 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530699
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400700 /* Switch the core clock for ar9271 to 117Mhz */
701 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530702 udelay(500);
703 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400704 }
705
Sujithf1dc5602008-10-29 10:16:30 +0530706 udelay(RTC_PLL_SETTLE_DELAY);
707
708 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
709}
710
Sujithcbe61d82009-02-09 13:27:12 +0530711static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800712 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530713{
Pavel Roskin152d5302010-03-31 18:05:37 -0400714 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530715 AR_IMR_TXURN |
716 AR_IMR_RXERR |
717 AR_IMR_RXORN |
718 AR_IMR_BCNMISC;
719
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400720 if (AR_SREV_9300_20_OR_LATER(ah)) {
721 imr_reg |= AR_IMR_RXOK_HP;
722 if (ah->config.rx_intr_mitigation)
723 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
724 else
725 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530726
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400727 } else {
728 if (ah->config.rx_intr_mitigation)
729 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
730 else
731 imr_reg |= AR_IMR_RXOK;
732 }
733
734 if (ah->config.tx_intr_mitigation)
735 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
736 else
737 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530738
Colin McCabed97809d2008-12-01 13:38:55 -0800739 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400740 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530741
Sujith7d0d0df2010-04-16 11:53:57 +0530742 ENABLE_REGWRITE_BUFFER(ah);
743
Pavel Roskin152d5302010-03-31 18:05:37 -0400744 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500745 ah->imrs2_reg |= AR_IMR_S2_GTT;
746 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530747
748 if (!AR_SREV_9100(ah)) {
749 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
750 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
751 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
752 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400753
Sujith7d0d0df2010-04-16 11:53:57 +0530754 REGWRITE_BUFFER_FLUSH(ah);
755 DISABLE_REGWRITE_BUFFER(ah);
756
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400757 if (AR_SREV_9300_20_OR_LATER(ah)) {
758 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
759 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
760 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
761 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
762 }
Sujithf1dc5602008-10-29 10:16:30 +0530763}
764
Felix Fietkau0005baf2010-01-15 02:33:40 +0100765static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530766{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100767 u32 val = ath9k_hw_mac_to_clks(ah, us);
768 val = min(val, (u32) 0xFFFF);
769 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530770}
771
Felix Fietkau0005baf2010-01-15 02:33:40 +0100772static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530773{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100774 u32 val = ath9k_hw_mac_to_clks(ah, us);
775 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
776 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
777}
778
779static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
780{
781 u32 val = ath9k_hw_mac_to_clks(ah, us);
782 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
783 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530784}
785
Sujithcbe61d82009-02-09 13:27:12 +0530786static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530787{
Sujithf1dc5602008-10-29 10:16:30 +0530788 if (tu > 0xFFFF) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700789 ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
790 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530791 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530792 return false;
793 } else {
794 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530795 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530796 return true;
797 }
798}
799
Felix Fietkau0005baf2010-01-15 02:33:40 +0100800void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530801{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100802 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
803 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100804 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100805 int sifstime;
806
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700807 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
808 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530809
Sujith2660b812009-02-09 13:27:26 +0530810 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +0530811 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +0530812 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100813
814 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
815 sifstime = 16;
816 else
817 sifstime = 10;
818
Felix Fietkaue239d852010-01-15 02:34:58 +0100819 /* As defined by IEEE 802.11-2007 17.3.8.6 */
820 slottime = ah->slottime + 3 * ah->coverage_class;
821 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100822
823 /*
824 * Workaround for early ACK timeouts, add an offset to match the
825 * initval's 64us ack timeout value.
826 * This was initially only meant to work around an issue with delayed
827 * BA frames in some implementations, but it has been found to fix ACK
828 * timeout issues in other cases as well.
829 */
830 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
831 acktimeout += 64 - sifstime - ah->slottime;
832
Felix Fietkaue239d852010-01-15 02:34:58 +0100833 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100834 ath9k_hw_set_ack_timeout(ah, acktimeout);
835 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530836 if (ah->globaltxtimeout != (u32) -1)
837 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530838}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100839EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530840
Sujith285f2dd2010-01-08 10:36:07 +0530841void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700842{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400843 struct ath_common *common = ath9k_hw_common(ah);
844
Sujith736b3a22010-03-17 14:25:24 +0530845 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400846 goto free_hw;
847
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700848 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400849
850free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400851 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700852}
Sujith285f2dd2010-01-08 10:36:07 +0530853EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700854
Sujithf1dc5602008-10-29 10:16:30 +0530855/*******/
856/* INI */
857/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700858
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400859u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400860{
861 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
862
863 if (IS_CHAN_B(chan))
864 ctl |= CTL_11B;
865 else if (IS_CHAN_G(chan))
866 ctl |= CTL_11G;
867 else
868 ctl |= CTL_11A;
869
870 return ctl;
871}
872
Sujithf1dc5602008-10-29 10:16:30 +0530873/****************************************/
874/* Reset and Channel Switching Routines */
875/****************************************/
876
Sujithcbe61d82009-02-09 13:27:12 +0530877static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530878{
Felix Fietkau57b32222010-04-15 17:39:22 -0400879 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530880 u32 regval;
881
Sujith7d0d0df2010-04-16 11:53:57 +0530882 ENABLE_REGWRITE_BUFFER(ah);
883
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400884 /*
885 * set AHB_MODE not to do cacheline prefetches
886 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400887 if (!AR_SREV_9300_20_OR_LATER(ah)) {
888 regval = REG_READ(ah, AR_AHB_MODE);
889 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
890 }
Sujithf1dc5602008-10-29 10:16:30 +0530891
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400892 /*
893 * let mac dma reads be in 128 byte chunks
894 */
Sujithf1dc5602008-10-29 10:16:30 +0530895 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
896 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
897
Sujith7d0d0df2010-04-16 11:53:57 +0530898 REGWRITE_BUFFER_FLUSH(ah);
899 DISABLE_REGWRITE_BUFFER(ah);
900
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400901 /*
902 * Restore TX Trigger Level to its pre-reset value.
903 * The initial value depends on whether aggregation is enabled, and is
904 * adjusted whenever underruns are detected.
905 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400906 if (!AR_SREV_9300_20_OR_LATER(ah))
907 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530908
Sujith7d0d0df2010-04-16 11:53:57 +0530909 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530910
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400911 /*
912 * let mac dma writes be in 128 byte chunks
913 */
Sujithf1dc5602008-10-29 10:16:30 +0530914 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
915 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
916
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400917 /*
918 * Setup receive FIFO threshold to hold off TX activities
919 */
Sujithf1dc5602008-10-29 10:16:30 +0530920 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
921
Felix Fietkau57b32222010-04-15 17:39:22 -0400922 if (AR_SREV_9300_20_OR_LATER(ah)) {
923 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
924 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
925
926 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
927 ah->caps.rx_status_len);
928 }
929
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400930 /*
931 * reduce the number of usable entries in PCU TXBUF to avoid
932 * wrap around issues.
933 */
Sujithf1dc5602008-10-29 10:16:30 +0530934 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400935 /* For AR9285 the number of Fifos are reduced to half.
936 * So set the usable tx buf size also to half to
937 * avoid data/delimiter underruns
938 */
Sujithf1dc5602008-10-29 10:16:30 +0530939 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
940 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400941 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530942 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
943 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
944 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400945
Sujith7d0d0df2010-04-16 11:53:57 +0530946 REGWRITE_BUFFER_FLUSH(ah);
947 DISABLE_REGWRITE_BUFFER(ah);
948
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400949 if (AR_SREV_9300_20_OR_LATER(ah))
950 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530951}
952
Sujithcbe61d82009-02-09 13:27:12 +0530953static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530954{
955 u32 val;
956
957 val = REG_READ(ah, AR_STA_ID1);
958 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
959 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800960 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +0530961 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
962 | AR_STA_ID1_KSRCH_MODE);
963 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
964 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800965 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400966 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +0530967 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
968 | AR_STA_ID1_KSRCH_MODE);
969 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
970 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800971 case NL80211_IFTYPE_STATION:
972 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +0530973 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
974 break;
975 }
976}
977
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400978void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
979 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700980{
981 u32 coef_exp, coef_man;
982
983 for (coef_exp = 31; coef_exp > 0; coef_exp--)
984 if ((coef_scaled >> coef_exp) & 0x1)
985 break;
986
987 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
988
989 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
990
991 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
992 *coef_exponent = coef_exp - 16;
993}
994
Sujithcbe61d82009-02-09 13:27:12 +0530995static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +0530996{
997 u32 rst_flags;
998 u32 tmpReg;
999
Sujith70768492009-02-16 13:23:12 +05301000 if (AR_SREV_9100(ah)) {
1001 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
1002 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
1003 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
1004 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
1005 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1006 }
1007
Sujith7d0d0df2010-04-16 11:53:57 +05301008 ENABLE_REGWRITE_BUFFER(ah);
1009
Sujithf1dc5602008-10-29 10:16:30 +05301010 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1011 AR_RTC_FORCE_WAKE_ON_INT);
1012
1013 if (AR_SREV_9100(ah)) {
1014 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1015 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1016 } else {
1017 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1018 if (tmpReg &
1019 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1020 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001021 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301022 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001023
1024 val = AR_RC_HOSTIF;
1025 if (!AR_SREV_9300_20_OR_LATER(ah))
1026 val |= AR_RC_AHB;
1027 REG_WRITE(ah, AR_RC, val);
1028
1029 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301030 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301031
1032 rst_flags = AR_RTC_RC_MAC_WARM;
1033 if (type == ATH9K_RESET_COLD)
1034 rst_flags |= AR_RTC_RC_MAC_COLD;
1035 }
1036
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001037 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301038
1039 REGWRITE_BUFFER_FLUSH(ah);
1040 DISABLE_REGWRITE_BUFFER(ah);
1041
Sujithf1dc5602008-10-29 10:16:30 +05301042 udelay(50);
1043
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001044 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301045 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001046 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1047 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301048 return false;
1049 }
1050
1051 if (!AR_SREV_9100(ah))
1052 REG_WRITE(ah, AR_RC, 0);
1053
Sujithf1dc5602008-10-29 10:16:30 +05301054 if (AR_SREV_9100(ah))
1055 udelay(50);
1056
1057 return true;
1058}
1059
Sujithcbe61d82009-02-09 13:27:12 +05301060static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301061{
Sujith7d0d0df2010-04-16 11:53:57 +05301062 ENABLE_REGWRITE_BUFFER(ah);
1063
Sujithf1dc5602008-10-29 10:16:30 +05301064 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1065 AR_RTC_FORCE_WAKE_ON_INT);
1066
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001067 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301068 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1069
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001070 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301071
Sujith7d0d0df2010-04-16 11:53:57 +05301072 REGWRITE_BUFFER_FLUSH(ah);
1073 DISABLE_REGWRITE_BUFFER(ah);
1074
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001075 if (!AR_SREV_9300_20_OR_LATER(ah))
1076 udelay(2);
1077
1078 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301079 REG_WRITE(ah, AR_RC, 0);
1080
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001081 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301082
1083 if (!ath9k_hw_wait(ah,
1084 AR_RTC_STATUS,
1085 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301086 AR_RTC_STATUS_ON,
1087 AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001088 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1089 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301090 return false;
1091 }
1092
1093 ath9k_hw_read_revisions(ah);
1094
1095 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1096}
1097
Sujithcbe61d82009-02-09 13:27:12 +05301098static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301099{
1100 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1101 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1102
1103 switch (type) {
1104 case ATH9K_RESET_POWER_ON:
1105 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301106 case ATH9K_RESET_WARM:
1107 case ATH9K_RESET_COLD:
1108 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301109 default:
1110 return false;
1111 }
1112}
1113
Sujithcbe61d82009-02-09 13:27:12 +05301114static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301115 struct ath9k_channel *chan)
1116{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301117 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301118 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1119 return false;
1120 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301121 return false;
1122
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001123 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301124 return false;
1125
Sujith2660b812009-02-09 13:27:26 +05301126 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301127 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301128 ath9k_hw_set_rfmode(ah, chan);
1129
1130 return true;
1131}
1132
Sujithcbe61d82009-02-09 13:27:12 +05301133static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001134 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301135{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001136 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001137 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001138 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001139 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001140 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301141
1142 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1143 if (ath9k_hw_numtxpending(ah, qnum)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001144 ath_print(common, ATH_DBG_QUEUE,
1145 "Transmit frames pending on "
1146 "queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301147 return false;
1148 }
1149 }
1150
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001151 if (!ath9k_hw_rfbus_req(ah)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001152 ath_print(common, ATH_DBG_FATAL,
1153 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301154 return false;
1155 }
1156
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001157 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301158
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001159 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001160 if (r) {
1161 ath_print(common, ATH_DBG_FATAL,
1162 "Failed to set channel\n");
1163 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301164 }
1165
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001166 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001167 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301168 channel->max_antenna_gain * 2,
1169 channel->max_power * 2,
1170 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001171 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301172
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001173 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301174
1175 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1176 ath9k_hw_set_delta_slope(ah, chan);
1177
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001178 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301179
1180 if (!chan->oneTimeCalsDone)
1181 chan->oneTimeCalsDone = true;
1182
1183 return true;
1184}
1185
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001186bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301187{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001188 int count = 50;
1189 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301190
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001191 if (AR_SREV_9285_10_OR_LATER(ah))
1192 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301193
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001194 do {
1195 reg = REG_READ(ah, AR_OBS_BUS_1);
1196
1197 if ((reg & 0x7E7FFFEF) == 0x00702400)
1198 continue;
1199
1200 switch (reg & 0x7E000B00) {
1201 case 0x1E000000:
1202 case 0x52000B00:
1203 case 0x18000B00:
1204 continue;
1205 default:
1206 return true;
1207 }
1208 } while (count-- > 0);
1209
1210 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301211}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001212EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301213
Sujithcbe61d82009-02-09 13:27:12 +05301214int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001215 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001216{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001217 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001218 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301219 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001220 u32 saveDefAntenna;
1221 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301222 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001223 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001224
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001225 ah->txchainmask = common->tx_chainmask;
1226 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001227
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001228 if (!ah->chip_fullsleep) {
1229 ath9k_hw_abortpcurecv(ah);
1230 if (!ath9k_hw_stopdmarecv(ah))
1231 ath_print(common, ATH_DBG_XMIT,
1232 "Failed to stop receive dma\n");
1233 }
1234
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001235 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001236 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001237
Vasanthakumar Thiagarajan9ebef7992009-09-17 09:26:44 +05301238 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001239 ath9k_hw_getnf(ah, curchan);
1240
1241 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301242 (ah->chip_fullsleep != true) &&
1243 (ah->curchan != NULL) &&
1244 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001245 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301246 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04001247 !AR_SREV_9280(ah)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001248
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001249 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301250 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001251 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001252 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001253 }
1254 }
1255
1256 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1257 if (saveDefAntenna == 0)
1258 saveDefAntenna = 1;
1259
1260 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1261
Sujith46fe7822009-09-17 09:25:25 +05301262 /* For chips on which RTC reset is done, save TSF before it gets cleared */
1263 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1264 tsf = ath9k_hw_gettsf64(ah);
1265
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001266 saveLedState = REG_READ(ah, AR_CFG_LED) &
1267 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1268 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1269
1270 ath9k_hw_mark_phy_inactive(ah);
1271
Sujith05020d22010-03-17 14:25:23 +05301272 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001273 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1274 REG_WRITE(ah,
1275 AR9271_RESET_POWER_DOWN_CONTROL,
1276 AR9271_RADIO_RF_RST);
1277 udelay(50);
1278 }
1279
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001280 if (!ath9k_hw_chip_reset(ah, chan)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001281 ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001282 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001283 }
1284
Sujith05020d22010-03-17 14:25:23 +05301285 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001286 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1287 ah->htc_reset_init = false;
1288 REG_WRITE(ah,
1289 AR9271_RESET_POWER_DOWN_CONTROL,
1290 AR9271_GATE_MAC_CTL);
1291 udelay(50);
1292 }
1293
Sujith46fe7822009-09-17 09:25:25 +05301294 /* Restore TSF */
1295 if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1296 ath9k_hw_settsf64(ah, tsf);
1297
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301298 if (AR_SREV_9280_10_OR_LATER(ah))
1299 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001300
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001301 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001302 if (r)
1303 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001304
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001305 /* Setup MFP options for CCMP */
1306 if (AR_SREV_9280_20_OR_LATER(ah)) {
1307 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1308 * frames when constructing CCMP AAD. */
1309 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1310 0xc7ff);
1311 ah->sw_mgmt_crypto = false;
1312 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1313 /* Disable hardware crypto for management frames */
1314 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1315 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1316 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1317 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1318 ah->sw_mgmt_crypto = true;
1319 } else
1320 ah->sw_mgmt_crypto = true;
1321
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001322 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1323 ath9k_hw_set_delta_slope(ah, chan);
1324
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001325 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301326 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001327
Sujith6819d572010-04-16 11:53:56 +05301328 ath9k_hw_set_operating_mode(ah, ah->opmode);
1329
Sujith7d0d0df2010-04-16 11:53:57 +05301330 ENABLE_REGWRITE_BUFFER(ah);
1331
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001332 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1333 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001334 | macStaId1
1335 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301336 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301337 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301338 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001339 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001340 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001341 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001342 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001343 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1344
Sujith7d0d0df2010-04-16 11:53:57 +05301345 REGWRITE_BUFFER_FLUSH(ah);
1346 DISABLE_REGWRITE_BUFFER(ah);
1347
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001348 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001349 if (r)
1350 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001351
Sujith7d0d0df2010-04-16 11:53:57 +05301352 ENABLE_REGWRITE_BUFFER(ah);
1353
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001354 for (i = 0; i < AR_NUM_DCU; i++)
1355 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1356
Sujith7d0d0df2010-04-16 11:53:57 +05301357 REGWRITE_BUFFER_FLUSH(ah);
1358 DISABLE_REGWRITE_BUFFER(ah);
1359
Sujith2660b812009-02-09 13:27:26 +05301360 ah->intr_txqs = 0;
1361 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001362 ath9k_hw_resettxqueue(ah, i);
1363
Sujith2660b812009-02-09 13:27:26 +05301364 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001365 ath9k_hw_init_qos(ah);
1366
Sujith2660b812009-02-09 13:27:26 +05301367 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301368 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301369
Felix Fietkau0005baf2010-01-15 02:33:40 +01001370 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001371
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001372 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -04001373 ar9002_hw_enable_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001374 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301375 }
1376
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001377 REG_WRITE(ah, AR_STA_ID1,
1378 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
1379
1380 ath9k_hw_set_dma(ah);
1381
1382 REG_WRITE(ah, AR_OBS, 8);
1383
Sujith0ce024c2009-12-14 14:57:00 +05301384 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001385 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1386 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1387 }
1388
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001389 if (ah->config.tx_intr_mitigation) {
1390 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1391 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1392 }
1393
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001394 ath9k_hw_init_bb(ah, chan);
1395
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001396 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001397 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001398
Sujith7d0d0df2010-04-16 11:53:57 +05301399 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001400
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001401 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001402 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1403
Sujith7d0d0df2010-04-16 11:53:57 +05301404 REGWRITE_BUFFER_FLUSH(ah);
1405 DISABLE_REGWRITE_BUFFER(ah);
1406
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001407 /*
1408 * For big endian systems turn on swapping for descriptors
1409 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001410 if (AR_SREV_9100(ah)) {
1411 u32 mask;
1412 mask = REG_READ(ah, AR_CFG);
1413 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001414 ath_print(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301415 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001416 } else {
1417 mask =
1418 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1419 REG_WRITE(ah, AR_CFG, mask);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001420 ath_print(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301421 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001422 }
1423 } else {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001424 /* Configure AR9271 target WLAN */
1425 if (AR_SREV_9271(ah))
1426 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001427#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001428 else
1429 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001430#endif
1431 }
1432
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001433 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301434 ath9k_hw_btcoex_enable(ah);
1435
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001436 if (AR_SREV_9300_20_OR_LATER(ah)) {
1437 ath9k_hw_loadnf(ah, curchan);
1438 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001439 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001440 }
1441
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001442 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001443}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001444EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001445
Sujithf1dc5602008-10-29 10:16:30 +05301446/************************/
1447/* Key Cache Management */
1448/************************/
1449
Sujithcbe61d82009-02-09 13:27:12 +05301450bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001451{
Sujithf1dc5602008-10-29 10:16:30 +05301452 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001453
Sujith2660b812009-02-09 13:27:26 +05301454 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001455 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1456 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001457 return false;
1458 }
1459
Sujithf1dc5602008-10-29 10:16:30 +05301460 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001461
Sujithf1dc5602008-10-29 10:16:30 +05301462 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
1463 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
1464 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
1465 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
1466 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
1467 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
1468 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
1469 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1470
1471 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
1472 u16 micentry = entry + 64;
1473
1474 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
1475 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1476 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
1477 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1478
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001479 }
1480
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001481 return true;
1482}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001483EXPORT_SYMBOL(ath9k_hw_keyreset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001484
Sujithcbe61d82009-02-09 13:27:12 +05301485bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001486{
Sujithf1dc5602008-10-29 10:16:30 +05301487 u32 macHi, macLo;
Felix Fietkau1d0bb422010-05-25 19:42:44 +02001488 u32 unicast_flag = AR_KEYTABLE_VALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001489
Sujith2660b812009-02-09 13:27:26 +05301490 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001491 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1492 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001493 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001494 }
1495
Sujithf1dc5602008-10-29 10:16:30 +05301496 if (mac != NULL) {
Felix Fietkau1d0bb422010-05-25 19:42:44 +02001497 /*
1498 * AR_KEYTABLE_VALID indicates that the address is a unicast
1499 * address, which must match the transmitter address for
1500 * decrypting frames.
1501 * Not setting this bit allows the hardware to use the key
1502 * for multicast frame decryption.
1503 */
1504 if (mac[0] & 0x01)
1505 unicast_flag = 0;
1506
Sujithf1dc5602008-10-29 10:16:30 +05301507 macHi = (mac[5] << 8) | mac[4];
1508 macLo = (mac[3] << 24) |
1509 (mac[2] << 16) |
1510 (mac[1] << 8) |
1511 mac[0];
1512 macLo >>= 1;
1513 macLo |= (macHi & 1) << 31;
1514 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001515 } else {
Sujithf1dc5602008-10-29 10:16:30 +05301516 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001517 }
Sujithf1dc5602008-10-29 10:16:30 +05301518 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
Felix Fietkau1d0bb422010-05-25 19:42:44 +02001519 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | unicast_flag);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001520
1521 return true;
1522}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001523EXPORT_SYMBOL(ath9k_hw_keysetmac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001524
Sujithcbe61d82009-02-09 13:27:12 +05301525bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05301526 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +02001527 const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001528{
Sujith2660b812009-02-09 13:27:26 +05301529 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001530 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301531 u32 key0, key1, key2, key3, key4;
1532 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001533
Sujithf1dc5602008-10-29 10:16:30 +05301534 if (entry >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001535 ath_print(common, ATH_DBG_FATAL,
1536 "keycache entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05301537 return false;
1538 }
1539
1540 switch (k->kv_type) {
1541 case ATH9K_CIPHER_AES_OCB:
1542 keyType = AR_KEYTABLE_TYPE_AES;
1543 break;
1544 case ATH9K_CIPHER_AES_CCM:
1545 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001546 ath_print(common, ATH_DBG_ANY,
1547 "AES-CCM not supported by mac rev 0x%x\n",
1548 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001549 return false;
1550 }
Sujithf1dc5602008-10-29 10:16:30 +05301551 keyType = AR_KEYTABLE_TYPE_CCM;
1552 break;
1553 case ATH9K_CIPHER_TKIP:
1554 keyType = AR_KEYTABLE_TYPE_TKIP;
1555 if (ATH9K_IS_MIC_ENABLED(ah)
1556 && entry + 64 >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001557 ath_print(common, ATH_DBG_ANY,
1558 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001559 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001560 }
Sujithf1dc5602008-10-29 10:16:30 +05301561 break;
1562 case ATH9K_CIPHER_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08001563 if (k->kv_len < WLAN_KEY_LEN_WEP40) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001564 ath_print(common, ATH_DBG_ANY,
1565 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05301566 return false;
1567 }
Zhu Yie31a16d2009-05-21 21:47:03 +08001568 if (k->kv_len <= WLAN_KEY_LEN_WEP40)
Sujithf1dc5602008-10-29 10:16:30 +05301569 keyType = AR_KEYTABLE_TYPE_40;
Zhu Yie31a16d2009-05-21 21:47:03 +08001570 else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05301571 keyType = AR_KEYTABLE_TYPE_104;
1572 else
1573 keyType = AR_KEYTABLE_TYPE_128;
1574 break;
1575 case ATH9K_CIPHER_CLR:
1576 keyType = AR_KEYTABLE_TYPE_CLR;
1577 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001578 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001579 ath_print(common, ATH_DBG_FATAL,
1580 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001581 return false;
1582 }
Sujithf1dc5602008-10-29 10:16:30 +05301583
Jouni Malinene0caf9e2009-03-02 18:15:53 +02001584 key0 = get_unaligned_le32(k->kv_val + 0);
1585 key1 = get_unaligned_le16(k->kv_val + 4);
1586 key2 = get_unaligned_le32(k->kv_val + 6);
1587 key3 = get_unaligned_le16(k->kv_val + 10);
1588 key4 = get_unaligned_le32(k->kv_val + 12);
Zhu Yie31a16d2009-05-21 21:47:03 +08001589 if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05301590 key4 &= 0xff;
1591
Jouni Malinen672903b2009-03-02 15:06:31 +02001592 /*
1593 * Note: Key cache registers access special memory area that requires
1594 * two 32-bit writes to actually update the values in the internal
1595 * memory. Consequently, the exact order and pairs used here must be
1596 * maintained.
1597 */
1598
Sujithf1dc5602008-10-29 10:16:30 +05301599 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
1600 u16 micentry = entry + 64;
1601
Jouni Malinen672903b2009-03-02 15:06:31 +02001602 /*
1603 * Write inverted key[47:0] first to avoid Michael MIC errors
1604 * on frames that could be sent or received at the same time.
1605 * The correct key will be written in the end once everything
1606 * else is ready.
1607 */
Sujithf1dc5602008-10-29 10:16:30 +05301608 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
1609 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001610
1611 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05301612 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
1613 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001614
1615 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05301616 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
1617 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
Jouni Malinen672903b2009-03-02 15:06:31 +02001618
1619 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05301620 (void) ath9k_hw_keysetmac(ah, entry, mac);
1621
Sujith2660b812009-02-09 13:27:26 +05301622 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Jouni Malinen672903b2009-03-02 15:06:31 +02001623 /*
1624 * TKIP uses two key cache entries:
1625 * Michael MIC TX/RX keys in the same key cache entry
1626 * (idx = main index + 64):
1627 * key0 [31:0] = RX key [31:0]
1628 * key1 [15:0] = TX key [31:16]
1629 * key1 [31:16] = reserved
1630 * key2 [31:0] = RX key [63:32]
1631 * key3 [15:0] = TX key [15:0]
1632 * key3 [31:16] = reserved
1633 * key4 [31:0] = TX key [63:32]
1634 */
Sujithf1dc5602008-10-29 10:16:30 +05301635 u32 mic0, mic1, mic2, mic3, mic4;
1636
1637 mic0 = get_unaligned_le32(k->kv_mic + 0);
1638 mic2 = get_unaligned_le32(k->kv_mic + 4);
1639 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
1640 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
1641 mic4 = get_unaligned_le32(k->kv_txmic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02001642
1643 /* Write RX[31:0] and TX[31:16] */
Sujithf1dc5602008-10-29 10:16:30 +05301644 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
1645 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001646
1647 /* Write RX[63:32] and TX[15:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301648 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
1649 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001650
1651 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05301652 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
1653 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
1654 AR_KEYTABLE_TYPE_CLR);
1655
1656 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02001657 /*
1658 * TKIP uses four key cache entries (two for group
1659 * keys):
1660 * Michael MIC TX/RX keys are in different key cache
1661 * entries (idx = main index + 64 for TX and
1662 * main index + 32 + 96 for RX):
1663 * key0 [31:0] = TX/RX MIC key [31:0]
1664 * key1 [31:0] = reserved
1665 * key2 [31:0] = TX/RX MIC key [63:32]
1666 * key3 [31:0] = reserved
1667 * key4 [31:0] = reserved
1668 *
1669 * Upper layer code will call this function separately
1670 * for TX and RX keys when these registers offsets are
1671 * used.
1672 */
Sujithf1dc5602008-10-29 10:16:30 +05301673 u32 mic0, mic2;
1674
1675 mic0 = get_unaligned_le32(k->kv_mic + 0);
1676 mic2 = get_unaligned_le32(k->kv_mic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02001677
1678 /* Write MIC key[31:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301679 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
1680 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001681
1682 /* Write MIC key[63:32] */
Sujithf1dc5602008-10-29 10:16:30 +05301683 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
1684 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001685
1686 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05301687 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
1688 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
1689 AR_KEYTABLE_TYPE_CLR);
1690 }
Jouni Malinen672903b2009-03-02 15:06:31 +02001691
1692 /* MAC address registers are reserved for the MIC entry */
Sujithf1dc5602008-10-29 10:16:30 +05301693 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
1694 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001695
1696 /*
1697 * Write the correct (un-inverted) key[47:0] last to enable
1698 * TKIP now that all other registers are set with correct
1699 * values.
1700 */
Sujithf1dc5602008-10-29 10:16:30 +05301701 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
1702 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1703 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02001704 /* Write key[47:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301705 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
1706 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001707
1708 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05301709 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
1710 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001711
1712 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05301713 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
1714 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1715
Jouni Malinen672903b2009-03-02 15:06:31 +02001716 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05301717 (void) ath9k_hw_keysetmac(ah, entry, mac);
1718 }
1719
Sujithf1dc5602008-10-29 10:16:30 +05301720 return true;
1721}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001722EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
Sujithf1dc5602008-10-29 10:16:30 +05301723
Sujithcbe61d82009-02-09 13:27:12 +05301724bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05301725{
Sujith2660b812009-02-09 13:27:26 +05301726 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05301727 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
1728 if (val & AR_KEYTABLE_VALID)
1729 return true;
1730 }
1731 return false;
1732}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001733EXPORT_SYMBOL(ath9k_hw_keyisvalid);
Sujithf1dc5602008-10-29 10:16:30 +05301734
1735/******************************/
1736/* Power Management (Chipset) */
1737/******************************/
1738
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001739/*
1740 * Notify Power Mgt is disabled in self-generated frames.
1741 * If requested, force chip to sleep.
1742 */
Sujithcbe61d82009-02-09 13:27:12 +05301743static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301744{
1745 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1746 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001747 /*
1748 * Clear the RTC force wake bit to allow the
1749 * mac to go to sleep.
1750 */
Sujithf1dc5602008-10-29 10:16:30 +05301751 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1752 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001753 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301754 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1755
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001756 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301757 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301758 REG_CLR_BIT(ah, (AR_RTC_RESET),
1759 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301760 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001761}
1762
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001763/*
1764 * Notify Power Management is enabled in self-generating
1765 * frames. If request, set power mode of chip to
1766 * auto/normal. Duration in units of 128us (1/8 TU).
1767 */
Sujithcbe61d82009-02-09 13:27:12 +05301768static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001769{
Sujithf1dc5602008-10-29 10:16:30 +05301770 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1771 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301772 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001773
Sujithf1dc5602008-10-29 10:16:30 +05301774 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001775 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301776 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1777 AR_RTC_FORCE_WAKE_ON_INT);
1778 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001779 /*
1780 * Clear the RTC force wake bit to allow the
1781 * mac to go to sleep.
1782 */
Sujithf1dc5602008-10-29 10:16:30 +05301783 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1784 AR_RTC_FORCE_WAKE_EN);
1785 }
1786 }
1787}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001788
Sujithcbe61d82009-02-09 13:27:12 +05301789static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301790{
1791 u32 val;
1792 int i;
1793
1794 if (setChip) {
1795 if ((REG_READ(ah, AR_RTC_STATUS) &
1796 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1797 if (ath9k_hw_set_reset_reg(ah,
1798 ATH9K_RESET_POWER_ON) != true) {
1799 return false;
1800 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001801 if (!AR_SREV_9300_20_OR_LATER(ah))
1802 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301803 }
1804 if (AR_SREV_9100(ah))
1805 REG_SET_BIT(ah, AR_RTC_RESET,
1806 AR_RTC_RESET_EN);
1807
1808 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1809 AR_RTC_FORCE_WAKE_EN);
1810 udelay(50);
1811
1812 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1813 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1814 if (val == AR_RTC_STATUS_ON)
1815 break;
1816 udelay(50);
1817 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1818 AR_RTC_FORCE_WAKE_EN);
1819 }
1820 if (i == 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001821 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1822 "Failed to wakeup in %uus\n",
1823 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301824 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001825 }
1826 }
1827
Sujithf1dc5602008-10-29 10:16:30 +05301828 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1829
1830 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001831}
1832
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001833bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301834{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001835 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301836 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301837 static const char *modes[] = {
1838 "AWAKE",
1839 "FULL-SLEEP",
1840 "NETWORK SLEEP",
1841 "UNDEFINED"
1842 };
Sujithf1dc5602008-10-29 10:16:30 +05301843
Gabor Juhoscbdec972009-07-24 17:27:22 +02001844 if (ah->power_mode == mode)
1845 return status;
1846
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001847 ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
1848 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301849
1850 switch (mode) {
1851 case ATH9K_PM_AWAKE:
1852 status = ath9k_hw_set_power_awake(ah, setChip);
1853 break;
1854 case ATH9K_PM_FULL_SLEEP:
1855 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301856 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301857 break;
1858 case ATH9K_PM_NETWORK_SLEEP:
1859 ath9k_set_power_network_sleep(ah, setChip);
1860 break;
1861 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001862 ath_print(common, ATH_DBG_FATAL,
1863 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301864 return false;
1865 }
Sujith2660b812009-02-09 13:27:26 +05301866 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301867
1868 return status;
1869}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001870EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301871
Sujithf1dc5602008-10-29 10:16:30 +05301872/*******************/
1873/* Beacon Handling */
1874/*******************/
1875
Sujithcbe61d82009-02-09 13:27:12 +05301876void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001877{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001878 int flags = 0;
1879
Sujith2660b812009-02-09 13:27:26 +05301880 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001881
Sujith7d0d0df2010-04-16 11:53:57 +05301882 ENABLE_REGWRITE_BUFFER(ah);
1883
Sujith2660b812009-02-09 13:27:26 +05301884 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001885 case NL80211_IFTYPE_STATION:
1886 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001887 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1888 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
1889 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
1890 flags |= AR_TBTT_TIMER_EN;
1891 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001892 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001893 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001894 REG_SET_BIT(ah, AR_TXCFG,
1895 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1896 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
1897 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05301898 (ah->atim_window ? ah->
1899 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001900 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001901 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001902 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1903 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
1904 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301905 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301906 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001907 REG_WRITE(ah, AR_NEXT_SWBA,
1908 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301909 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301910 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911 flags |=
1912 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1913 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001914 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001915 ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
1916 "%s: unsupported opmode: %d\n",
1917 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001918 return;
1919 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001920 }
1921
1922 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1923 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1924 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
1925 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
1926
Sujith7d0d0df2010-04-16 11:53:57 +05301927 REGWRITE_BUFFER_FLUSH(ah);
1928 DISABLE_REGWRITE_BUFFER(ah);
1929
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001930 beacon_period &= ~ATH9K_BEACON_ENA;
1931 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001932 ath9k_hw_reset_tsf(ah);
1933 }
1934
1935 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1936}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001937EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001938
Sujithcbe61d82009-02-09 13:27:12 +05301939void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301940 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001941{
1942 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301943 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001944 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001945
Sujith7d0d0df2010-04-16 11:53:57 +05301946 ENABLE_REGWRITE_BUFFER(ah);
1947
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001948 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1949
1950 REG_WRITE(ah, AR_BEACON_PERIOD,
1951 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1952 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1953 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1954
Sujith7d0d0df2010-04-16 11:53:57 +05301955 REGWRITE_BUFFER_FLUSH(ah);
1956 DISABLE_REGWRITE_BUFFER(ah);
1957
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001958 REG_RMW_FIELD(ah, AR_RSSI_THR,
1959 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1960
1961 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1962
1963 if (bs->bs_sleepduration > beaconintval)
1964 beaconintval = bs->bs_sleepduration;
1965
1966 dtimperiod = bs->bs_dtimperiod;
1967 if (bs->bs_sleepduration > dtimperiod)
1968 dtimperiod = bs->bs_sleepduration;
1969
1970 if (beaconintval == dtimperiod)
1971 nextTbtt = bs->bs_nextdtim;
1972 else
1973 nextTbtt = bs->bs_nexttbtt;
1974
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001975 ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1976 ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1977 ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1978 ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001979
Sujith7d0d0df2010-04-16 11:53:57 +05301980 ENABLE_REGWRITE_BUFFER(ah);
1981
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001982 REG_WRITE(ah, AR_NEXT_DTIM,
1983 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1984 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1985
1986 REG_WRITE(ah, AR_SLEEP1,
1987 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1988 | AR_SLEEP1_ASSUME_DTIM);
1989
Sujith60b67f52008-08-07 10:52:38 +05301990 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001991 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1992 else
1993 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1994
1995 REG_WRITE(ah, AR_SLEEP2,
1996 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1997
1998 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1999 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2000
Sujith7d0d0df2010-04-16 11:53:57 +05302001 REGWRITE_BUFFER_FLUSH(ah);
2002 DISABLE_REGWRITE_BUFFER(ah);
2003
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002004 REG_SET_BIT(ah, AR_TIMER_MODE,
2005 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2006 AR_DTIM_TIMER_EN);
2007
Sujith4af9cf42009-02-12 10:06:47 +05302008 /* TSF Out of Range Threshold */
2009 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002010}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002011EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002012
Sujithf1dc5602008-10-29 10:16:30 +05302013/*******************/
2014/* HW Capabilities */
2015/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002016
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002017int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002018{
Sujith2660b812009-02-09 13:27:26 +05302019 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002020 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002021 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002022 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002023
Sujithf1dc5602008-10-29 10:16:30 +05302024 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002025
Sujithf74df6f2009-02-09 13:27:24 +05302026 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002027 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302028
Sujithf74df6f2009-02-09 13:27:24 +05302029 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05302030 if (AR_SREV_9285_10_OR_LATER(ah))
2031 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002032 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302033
Sujithf74df6f2009-02-09 13:27:24 +05302034 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05302035
Sujith2660b812009-02-09 13:27:26 +05302036 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302037 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002038 if (regulatory->current_rd == 0x64 ||
2039 regulatory->current_rd == 0x65)
2040 regulatory->current_rd += 5;
2041 else if (regulatory->current_rd == 0x41)
2042 regulatory->current_rd = 0x43;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002043 ath_print(common, ATH_DBG_REGULATORY,
2044 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002045 }
Sujithdc2222a2008-08-14 13:26:55 +05302046
Sujithf74df6f2009-02-09 13:27:24 +05302047 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002048 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2049 ath_print(common, ATH_DBG_FATAL,
2050 "no band has been marked as supported in EEPROM.\n");
2051 return -EINVAL;
2052 }
2053
Sujithf1dc5602008-10-29 10:16:30 +05302054 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002055
Sujithf1dc5602008-10-29 10:16:30 +05302056 if (eeval & AR5416_OPFLAGS_11A) {
2057 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05302058 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05302059 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
2060 set_bit(ATH9K_MODE_11NA_HT20,
2061 pCap->wireless_modes);
2062 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
2063 set_bit(ATH9K_MODE_11NA_HT40PLUS,
2064 pCap->wireless_modes);
2065 set_bit(ATH9K_MODE_11NA_HT40MINUS,
2066 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002067 }
2068 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002069 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002070
Sujithf1dc5602008-10-29 10:16:30 +05302071 if (eeval & AR5416_OPFLAGS_11G) {
Sujithf1dc5602008-10-29 10:16:30 +05302072 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05302073 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05302074 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
2075 set_bit(ATH9K_MODE_11NG_HT20,
2076 pCap->wireless_modes);
2077 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
2078 set_bit(ATH9K_MODE_11NG_HT40PLUS,
2079 pCap->wireless_modes);
2080 set_bit(ATH9K_MODE_11NG_HT40MINUS,
2081 pCap->wireless_modes);
2082 }
2083 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002084 }
Sujithf1dc5602008-10-29 10:16:30 +05302085
Sujithf74df6f2009-02-09 13:27:24 +05302086 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002087 /*
2088 * For AR9271 we will temporarilly uses the rx chainmax as read from
2089 * the EEPROM.
2090 */
Sujith8147f5d2009-02-20 15:13:23 +05302091 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002092 !(eeval & AR5416_OPFLAGS_11A) &&
2093 !(AR_SREV_9271(ah)))
2094 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302095 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2096 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002097 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302098 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302099
Sujithd535a422009-02-09 13:27:06 +05302100 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05302101 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302102
2103 pCap->low_2ghz_chan = 2312;
2104 pCap->high_2ghz_chan = 2732;
2105
2106 pCap->low_5ghz_chan = 4920;
2107 pCap->high_5ghz_chan = 6100;
2108
2109 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
2110 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
2111 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2112
2113 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
2114 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
2115 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2116
Sujith2660b812009-02-09 13:27:26 +05302117 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05302118 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2119 else
2120 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2121
2122 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
2123 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
2124 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
2125 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2126
2127 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
2128 pCap->total_queues =
2129 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
2130 else
2131 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2132
2133 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
2134 pCap->keycache_size =
2135 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
2136 else
2137 pCap->keycache_size = AR_KEYTABLE_SIZE;
2138
2139 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05002140
2141 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
2142 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
2143 else
2144 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05302145
Sujith5b5fa352010-03-17 14:25:15 +05302146 if (AR_SREV_9271(ah))
2147 pCap->num_gpio_pins = AR9271_NUM_GPIO;
2148 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302149 pCap->num_gpio_pins = AR9285_NUM_GPIO;
2150 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302151 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2152 else
2153 pCap->num_gpio_pins = AR_NUM_GPIO;
2154
Sujithf1dc5602008-10-29 10:16:30 +05302155 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
2156 pCap->hw_caps |= ATH9K_HW_CAP_CST;
2157 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2158 } else {
2159 pCap->rts_aggr_limit = (8 * 1024);
2160 }
2161
2162 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
2163
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302164#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302165 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2166 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2167 ah->rfkill_gpio =
2168 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2169 ah->rfkill_polarity =
2170 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302171
2172 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2173 }
2174#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002175 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302176 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2177 else
2178 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302179
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302180 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302181 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2182 else
2183 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2184
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002185 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05302186 pCap->reg_cap =
2187 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
2188 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
2189 AR_EEPROM_EEREGCAP_EN_KK_U2 |
2190 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2191 } else {
2192 pCap->reg_cap =
2193 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
2194 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2195 }
2196
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05302197 /* Advertise midband for AR5416 with FCC midband set in eeprom */
2198 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
2199 AR_SREV_5416(ah))
2200 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05302201
2202 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05302203 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05302204 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05302205 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05302206
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +05302207 if (AR_SREV_9280_10_OR_LATER(ah) &&
Luis R. Rodrigueza36cfbc2009-09-09 16:05:32 -07002208 ath9k_hw_btcoex_supported(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002209 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
2210 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05302211
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302212 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002213 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2214 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302215 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002216 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302217 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05302218 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002219 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05302220 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002221
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002222 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -04002223 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
2224 ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002225 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2226 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2227 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002228 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002229 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002230 } else {
2231 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002232 if (AR_SREV_9280_20(ah) &&
2233 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
2234 AR5416_EEP_MINOR_VER_16) ||
2235 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
2236 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002237 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002238
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002239 if (AR_SREV_9300_20_OR_LATER(ah))
2240 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2241
Sujithb4dec5e2010-05-17 12:01:19 +05302242 if (AR_SREV_9287_10_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002243 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2244
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002245 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002246}
2247
Sujithcbe61d82009-02-09 13:27:12 +05302248bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05302249 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002250{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002251 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302252 switch (type) {
2253 case ATH9K_CAP_CIPHER:
2254 switch (capability) {
2255 case ATH9K_CIPHER_AES_CCM:
2256 case ATH9K_CIPHER_AES_OCB:
2257 case ATH9K_CIPHER_TKIP:
2258 case ATH9K_CIPHER_WEP:
2259 case ATH9K_CIPHER_MIC:
2260 case ATH9K_CIPHER_CLR:
2261 return true;
2262 default:
2263 return false;
2264 }
2265 case ATH9K_CAP_TKIP_MIC:
2266 switch (capability) {
2267 case 0:
2268 return true;
2269 case 1:
Sujith2660b812009-02-09 13:27:26 +05302270 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05302271 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
2272 false;
2273 }
2274 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05302275 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05302276 false : true;
Sujithf1dc5602008-10-29 10:16:30 +05302277 case ATH9K_CAP_MCAST_KEYSRCH:
2278 switch (capability) {
2279 case 0:
2280 return true;
2281 case 1:
2282 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
2283 return false;
2284 } else {
Sujith2660b812009-02-09 13:27:26 +05302285 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05302286 AR_STA_ID1_MCAST_KSRCH) ? true :
2287 false;
2288 }
2289 }
2290 return false;
Sujithf1dc5602008-10-29 10:16:30 +05302291 case ATH9K_CAP_TXPOW:
2292 switch (capability) {
2293 case 0:
2294 return 0;
2295 case 1:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002296 *result = regulatory->power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05302297 return 0;
2298 case 2:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002299 *result = regulatory->max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05302300 return 0;
2301 case 3:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002302 *result = regulatory->tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05302303 return 0;
2304 }
2305 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05302306 case ATH9K_CAP_DS:
2307 return (AR_SREV_9280_20_OR_LATER(ah) &&
2308 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
2309 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05302310 default:
2311 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002312 }
Sujithf1dc5602008-10-29 10:16:30 +05302313}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002314EXPORT_SYMBOL(ath9k_hw_getcapability);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002315
Sujithcbe61d82009-02-09 13:27:12 +05302316bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05302317 u32 capability, u32 setting, int *status)
2318{
Sujithf1dc5602008-10-29 10:16:30 +05302319 switch (type) {
2320 case ATH9K_CAP_TKIP_MIC:
2321 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302322 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05302323 AR_STA_ID1_CRPT_MIC_ENABLE;
2324 else
Sujith2660b812009-02-09 13:27:26 +05302325 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05302326 ~AR_STA_ID1_CRPT_MIC_ENABLE;
2327 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302328 case ATH9K_CAP_MCAST_KEYSRCH:
2329 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302330 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05302331 else
Sujith2660b812009-02-09 13:27:26 +05302332 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05302333 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302334 default:
2335 return false;
2336 }
2337}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002338EXPORT_SYMBOL(ath9k_hw_setcapability);
Sujithf1dc5602008-10-29 10:16:30 +05302339
2340/****************************/
2341/* GPIO / RFKILL / Antennae */
2342/****************************/
2343
Sujithcbe61d82009-02-09 13:27:12 +05302344static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302345 u32 gpio, u32 type)
2346{
2347 int addr;
2348 u32 gpio_shift, tmp;
2349
2350 if (gpio > 11)
2351 addr = AR_GPIO_OUTPUT_MUX3;
2352 else if (gpio > 5)
2353 addr = AR_GPIO_OUTPUT_MUX2;
2354 else
2355 addr = AR_GPIO_OUTPUT_MUX1;
2356
2357 gpio_shift = (gpio % 6) * 5;
2358
2359 if (AR_SREV_9280_20_OR_LATER(ah)
2360 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2361 REG_RMW(ah, addr, (type << gpio_shift),
2362 (0x1f << gpio_shift));
2363 } else {
2364 tmp = REG_READ(ah, addr);
2365 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2366 tmp &= ~(0x1f << gpio_shift);
2367 tmp |= (type << gpio_shift);
2368 REG_WRITE(ah, addr, tmp);
2369 }
2370}
2371
Sujithcbe61d82009-02-09 13:27:12 +05302372void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302373{
2374 u32 gpio_shift;
2375
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002376 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302377
2378 gpio_shift = gpio << 1;
2379
2380 REG_RMW(ah,
2381 AR_GPIO_OE_OUT,
2382 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2383 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2384}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002385EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302386
Sujithcbe61d82009-02-09 13:27:12 +05302387u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302388{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302389#define MS_REG_READ(x, y) \
2390 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2391
Sujith2660b812009-02-09 13:27:26 +05302392 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302393 return 0xffffffff;
2394
Felix Fietkau783dfca2010-04-15 17:38:11 -04002395 if (AR_SREV_9300_20_OR_LATER(ah))
2396 return MS_REG_READ(AR9300, gpio) != 0;
2397 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302398 return MS_REG_READ(AR9271, gpio) != 0;
2399 else if (AR_SREV_9287_10_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302400 return MS_REG_READ(AR9287, gpio) != 0;
2401 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302402 return MS_REG_READ(AR9285, gpio) != 0;
2403 else if (AR_SREV_9280_10_OR_LATER(ah))
2404 return MS_REG_READ(AR928X, gpio) != 0;
2405 else
2406 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302407}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002408EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302409
Sujithcbe61d82009-02-09 13:27:12 +05302410void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302411 u32 ah_signal_type)
2412{
2413 u32 gpio_shift;
2414
2415 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2416
2417 gpio_shift = 2 * gpio;
2418
2419 REG_RMW(ah,
2420 AR_GPIO_OE_OUT,
2421 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2422 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2423}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002424EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302425
Sujithcbe61d82009-02-09 13:27:12 +05302426void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302427{
Sujith5b5fa352010-03-17 14:25:15 +05302428 if (AR_SREV_9271(ah))
2429 val = ~val;
2430
Sujithf1dc5602008-10-29 10:16:30 +05302431 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2432 AR_GPIO_BIT(gpio));
2433}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002434EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302435
Sujithcbe61d82009-02-09 13:27:12 +05302436u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302437{
2438 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2439}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002440EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302441
Sujithcbe61d82009-02-09 13:27:12 +05302442void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302443{
2444 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2445}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002446EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302447
Sujithf1dc5602008-10-29 10:16:30 +05302448/*********************/
2449/* General Operation */
2450/*********************/
2451
Sujithcbe61d82009-02-09 13:27:12 +05302452u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302453{
2454 u32 bits = REG_READ(ah, AR_RX_FILTER);
2455 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2456
2457 if (phybits & AR_PHY_ERR_RADAR)
2458 bits |= ATH9K_RX_FILTER_PHYRADAR;
2459 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2460 bits |= ATH9K_RX_FILTER_PHYERR;
2461
2462 return bits;
2463}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002464EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302465
Sujithcbe61d82009-02-09 13:27:12 +05302466void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302467{
2468 u32 phybits;
2469
Sujith7d0d0df2010-04-16 11:53:57 +05302470 ENABLE_REGWRITE_BUFFER(ah);
2471
Sujith7ea310b2009-09-03 12:08:43 +05302472 REG_WRITE(ah, AR_RX_FILTER, bits);
2473
Sujithf1dc5602008-10-29 10:16:30 +05302474 phybits = 0;
2475 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2476 phybits |= AR_PHY_ERR_RADAR;
2477 if (bits & ATH9K_RX_FILTER_PHYERR)
2478 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2479 REG_WRITE(ah, AR_PHY_ERR, phybits);
2480
2481 if (phybits)
2482 REG_WRITE(ah, AR_RXCFG,
2483 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
2484 else
2485 REG_WRITE(ah, AR_RXCFG,
2486 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302487
2488 REGWRITE_BUFFER_FLUSH(ah);
2489 DISABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302490}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002491EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302492
Sujithcbe61d82009-02-09 13:27:12 +05302493bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302494{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302495 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2496 return false;
2497
2498 ath9k_hw_init_pll(ah, NULL);
2499 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302500}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002501EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302502
Sujithcbe61d82009-02-09 13:27:12 +05302503bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302504{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002505 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302506 return false;
2507
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302508 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2509 return false;
2510
2511 ath9k_hw_init_pll(ah, NULL);
2512 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302513}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002514EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302515
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002516void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05302517{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002518 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302519 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002520 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302521
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002522 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302523
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002524 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002525 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002526 channel->max_antenna_gain * 2,
2527 channel->max_power * 2,
2528 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002529 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05302530}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002531EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302532
Sujithcbe61d82009-02-09 13:27:12 +05302533void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05302534{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002535 memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05302536}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002537EXPORT_SYMBOL(ath9k_hw_setmac);
Sujithf1dc5602008-10-29 10:16:30 +05302538
Sujithcbe61d82009-02-09 13:27:12 +05302539void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302540{
Sujith2660b812009-02-09 13:27:26 +05302541 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302542}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002543EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302544
Sujithcbe61d82009-02-09 13:27:12 +05302545void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302546{
2547 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2548 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2549}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002550EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302551
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002552void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302553{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002554 struct ath_common *common = ath9k_hw_common(ah);
2555
2556 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2557 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2558 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302559}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002560EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302561
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002562#define ATH9K_MAX_TSF_READ 10
2563
Sujithcbe61d82009-02-09 13:27:12 +05302564u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302565{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002566 u32 tsf_lower, tsf_upper1, tsf_upper2;
2567 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302568
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002569 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2570 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2571 tsf_lower = REG_READ(ah, AR_TSF_L32);
2572 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2573 if (tsf_upper2 == tsf_upper1)
2574 break;
2575 tsf_upper1 = tsf_upper2;
2576 }
Sujithf1dc5602008-10-29 10:16:30 +05302577
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002578 WARN_ON( i == ATH9K_MAX_TSF_READ );
2579
2580 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302581}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002582EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302583
Sujithcbe61d82009-02-09 13:27:12 +05302584void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002585{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002586 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002587 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002588}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002589EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002590
Sujithcbe61d82009-02-09 13:27:12 +05302591void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302592{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002593 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2594 AH_TSF_WRITE_TIMEOUT))
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002595 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
2596 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002597
Sujithf1dc5602008-10-29 10:16:30 +05302598 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002599}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002600EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002601
Sujith54e4cec2009-08-07 09:45:09 +05302602void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002603{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002604 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302605 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002606 else
Sujith2660b812009-02-09 13:27:26 +05302607 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002608}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002609EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002610
Luis R. Rodriguez30cbd422009-11-03 16:10:46 -08002611/*
2612 * Extend 15-bit time stamp from rx descriptor to
2613 * a full 64-bit TSF using the current h/w TSF.
2614*/
2615u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
2616{
2617 u64 tsf;
2618
2619 tsf = ath9k_hw_gettsf64(ah);
2620 if ((tsf & 0x7fff) < rstamp)
2621 tsf -= 0x8000;
2622 return (tsf & ~0x7fff) | rstamp;
2623}
2624EXPORT_SYMBOL(ath9k_hw_extend_tsf);
2625
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002626void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002627{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002628 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302629 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002630
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002631 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302632 macmode = AR_2040_JOINED_RX_CLEAR;
2633 else
2634 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002635
Sujithf1dc5602008-10-29 10:16:30 +05302636 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002637}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302638
2639/* HW Generic timers configuration */
2640
2641static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2642{
2643 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2644 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2645 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2646 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2647 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2648 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2649 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2650 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2651 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2652 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2653 AR_NDP2_TIMER_MODE, 0x0002},
2654 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2655 AR_NDP2_TIMER_MODE, 0x0004},
2656 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2657 AR_NDP2_TIMER_MODE, 0x0008},
2658 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2659 AR_NDP2_TIMER_MODE, 0x0010},
2660 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2661 AR_NDP2_TIMER_MODE, 0x0020},
2662 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2663 AR_NDP2_TIMER_MODE, 0x0040},
2664 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2665 AR_NDP2_TIMER_MODE, 0x0080}
2666};
2667
2668/* HW generic timer primitives */
2669
2670/* compute and clear index of rightmost 1 */
2671static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2672{
2673 u32 b;
2674
2675 b = *mask;
2676 b &= (0-b);
2677 *mask &= ~b;
2678 b *= debruijn32;
2679 b >>= 27;
2680
2681 return timer_table->gen_timer_index[b];
2682}
2683
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05302684u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302685{
2686 return REG_READ(ah, AR_TSF_L32);
2687}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002688EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302689
2690struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2691 void (*trigger)(void *),
2692 void (*overflow)(void *),
2693 void *arg,
2694 u8 timer_index)
2695{
2696 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2697 struct ath_gen_timer *timer;
2698
2699 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2700
2701 if (timer == NULL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002702 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2703 "Failed to allocate memory"
2704 "for hw timer[%d]\n", timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302705 return NULL;
2706 }
2707
2708 /* allocate a hardware generic timer slot */
2709 timer_table->timers[timer_index] = timer;
2710 timer->index = timer_index;
2711 timer->trigger = trigger;
2712 timer->overflow = overflow;
2713 timer->arg = arg;
2714
2715 return timer;
2716}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002717EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302718
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002719void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2720 struct ath_gen_timer *timer,
2721 u32 timer_next,
2722 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302723{
2724 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2725 u32 tsf;
2726
2727 BUG_ON(!timer_period);
2728
2729 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2730
2731 tsf = ath9k_hw_gettsf32(ah);
2732
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002733 ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2734 "curent tsf %x period %x"
2735 "timer_next %x\n", tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302736
2737 /*
2738 * Pull timer_next forward if the current TSF already passed it
2739 * because of software latency
2740 */
2741 if (timer_next < tsf)
2742 timer_next = tsf + timer_period;
2743
2744 /*
2745 * Program generic timer registers
2746 */
2747 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2748 timer_next);
2749 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2750 timer_period);
2751 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2752 gen_tmr_configuration[timer->index].mode_mask);
2753
2754 /* Enable both trigger and thresh interrupt masks */
2755 REG_SET_BIT(ah, AR_IMR_S5,
2756 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2757 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302758}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002759EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302760
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002761void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302762{
2763 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2764
2765 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2766 (timer->index >= ATH_MAX_GEN_TIMER)) {
2767 return;
2768 }
2769
2770 /* Clear generic timer enable bits. */
2771 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2772 gen_tmr_configuration[timer->index].mode_mask);
2773
2774 /* Disable both trigger and thresh interrupt masks */
2775 REG_CLR_BIT(ah, AR_IMR_S5,
2776 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2777 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2778
2779 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302780}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002781EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302782
2783void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2784{
2785 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2786
2787 /* free the hardware generic timer slot */
2788 timer_table->timers[timer->index] = NULL;
2789 kfree(timer);
2790}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002791EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302792
2793/*
2794 * Generic Timer Interrupts handling
2795 */
2796void ath_gen_timer_isr(struct ath_hw *ah)
2797{
2798 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2799 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002800 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302801 u32 trigger_mask, thresh_mask, index;
2802
2803 /* get hardware generic timer interrupt status */
2804 trigger_mask = ah->intr_gen_timer_trigger;
2805 thresh_mask = ah->intr_gen_timer_thresh;
2806 trigger_mask &= timer_table->timer_mask.val;
2807 thresh_mask &= timer_table->timer_mask.val;
2808
2809 trigger_mask &= ~thresh_mask;
2810
2811 while (thresh_mask) {
2812 index = rightmost_index(timer_table, &thresh_mask);
2813 timer = timer_table->timers[index];
2814 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002815 ath_print(common, ATH_DBG_HWTIMER,
2816 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302817 timer->overflow(timer->arg);
2818 }
2819
2820 while (trigger_mask) {
2821 index = rightmost_index(timer_table, &trigger_mask);
2822 timer = timer_table->timers[index];
2823 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002824 ath_print(common, ATH_DBG_HWTIMER,
2825 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302826 timer->trigger(timer->arg);
2827 }
2828}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002829EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002830
Sujith05020d22010-03-17 14:25:23 +05302831/********/
2832/* HTC */
2833/********/
2834
2835void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2836{
2837 ah->htc_reset_init = true;
2838}
2839EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2840
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002841static struct {
2842 u32 version;
2843 const char * name;
2844} ath_mac_bb_names[] = {
2845 /* Devices with external radios */
2846 { AR_SREV_VERSION_5416_PCI, "5416" },
2847 { AR_SREV_VERSION_5416_PCIE, "5418" },
2848 { AR_SREV_VERSION_9100, "9100" },
2849 { AR_SREV_VERSION_9160, "9160" },
2850 /* Single-chip solutions */
2851 { AR_SREV_VERSION_9280, "9280" },
2852 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002853 { AR_SREV_VERSION_9287, "9287" },
2854 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002855 { AR_SREV_VERSION_9300, "9300" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002856};
2857
2858/* For devices with external radios */
2859static struct {
2860 u16 version;
2861 const char * name;
2862} ath_rf_names[] = {
2863 { 0, "5133" },
2864 { AR_RAD5133_SREV_MAJOR, "5133" },
2865 { AR_RAD5122_SREV_MAJOR, "5122" },
2866 { AR_RAD2133_SREV_MAJOR, "2133" },
2867 { AR_RAD2122_SREV_MAJOR, "2122" }
2868};
2869
2870/*
2871 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2872 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002873static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002874{
2875 int i;
2876
2877 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2878 if (ath_mac_bb_names[i].version == mac_bb_version) {
2879 return ath_mac_bb_names[i].name;
2880 }
2881 }
2882
2883 return "????";
2884}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002885
2886/*
2887 * Return the RF name. "????" is returned if the RF is unknown.
2888 * Used for devices with external radios.
2889 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002890static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002891{
2892 int i;
2893
2894 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2895 if (ath_rf_names[i].version == rf_version) {
2896 return ath_rf_names[i].name;
2897 }
2898 }
2899
2900 return "????";
2901}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002902
2903void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2904{
2905 int used;
2906
2907 /* chipsets >= AR9280 are single-chip */
2908 if (AR_SREV_9280_10_OR_LATER(ah)) {
2909 used = snprintf(hw_name, len,
2910 "Atheros AR%s Rev:%x",
2911 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2912 ah->hw_version.macRev);
2913 }
2914 else {
2915 used = snprintf(hw_name, len,
2916 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2917 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2918 ah->hw_version.macRev,
2919 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2920 AR_RADIO_SREV_MAJOR)),
2921 ah->hw_version.phyRev);
2922 }
2923
2924 hw_name[used] = '\0';
2925}
2926EXPORT_SYMBOL(ath9k_hw_name);