blob: b288d58313a6c15b5570ba2920fcb93ea81e76ec [file] [log] [blame]
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Vasu Dev36fac582013-11-28 06:39:31 +000027#ifndef _I40E_TXRX_H_
28#define _I40E_TXRX_H_
29
Jesse Brandeburgaee80872014-04-09 05:59:02 +000030/* Interrupt Throttling and Rate Limiting Goodies */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000031
Shannon Nelson3126dcb2013-12-21 05:44:47 +000032#define I40E_MAX_ITR 0x0FF0 /* reg uses 2 usec resolution */
Jesse Brandeburg79442d32014-10-25 03:24:32 +000033#define I40E_MIN_ITR 0x0001 /* reg uses 2 usec resolution */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000034#define I40E_ITR_100K 0x0005
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040035#define I40E_ITR_50K 0x000A
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000036#define I40E_ITR_20K 0x0019
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040037#define I40E_ITR_18K 0x001B
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000038#define I40E_ITR_8K 0x003E
39#define I40E_ITR_4K 0x007A
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040040#define I40E_MAX_INTRL 0x3B /* reg uses 4 usec resolution */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -040041#define I40E_ITR_RX_DEF I40E_ITR_20K
42#define I40E_ITR_TX_DEF I40E_ITR_20K
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000043#define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
44#define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */
45#define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */
46#define I40E_DEFAULT_IRQ_WORK 256
47#define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1)
48#define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC))
49#define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1)
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040050/* 0x40 is the enable bit for interrupt rate limiting, and must be set if
51 * the value of the rate limit is non-zero
52 */
53#define INTRL_ENA BIT(6)
54#define INTRL_REG_TO_USEC(intrl) ((intrl & ~INTRL_ENA) << 2)
Alan Brady1c0e6a32016-11-28 16:06:02 -080055/**
56 * i40e_intrl_usec_to_reg - convert interrupt rate limit to register
57 * @intrl: interrupt rate limit to convert
58 *
59 * This function converts a decimal interrupt rate limit to the appropriate
60 * register format expected by the firmware when setting interrupt rate limit.
61 */
62static inline u16 i40e_intrl_usec_to_reg(int intrl)
63{
64 if (intrl >> 2)
65 return ((intrl >> 2) | INTRL_ENA);
66 else
67 return 0;
68}
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040069#define I40E_INTRL_8K 125 /* 8000 ints/sec */
70#define I40E_INTRL_62K 16 /* 62500 ints/sec */
71#define I40E_INTRL_83K 12 /* 83333 ints/sec */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000072
73#define I40E_QUEUE_END_OF_LIST 0x7FF
74
Jesse Brandeburg03195772013-11-20 10:03:09 +000075/* this enum matches hardware bits and is meant to be used by DYN_CTLN
76 * registers and QINT registers or more generally anywhere in the manual
77 * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
78 * register but instead is a special value meaning "don't update" ITR0/1/2.
79 */
80enum i40e_dyn_idx_t {
81 I40E_IDX_ITR0 = 0,
82 I40E_IDX_ITR1 = 1,
83 I40E_IDX_ITR2 = 2,
84 I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
85};
86
87/* these are indexes into ITRN registers */
88#define I40E_RX_ITR I40E_IDX_ITR0
89#define I40E_TX_ITR I40E_IDX_ITR1
90#define I40E_PE_ITR I40E_IDX_ITR2
91
Mitch Williams12dc4fe2013-11-28 06:39:32 +000092/* Supported RSS offloads */
93#define I40E_DEFAULT_RSS_HENA ( \
Jesse Brandeburg41a1d042015-06-04 16:24:02 -040094 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
95 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
96 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
97 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
98 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
99 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
100 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
101 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
102 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
103 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
104 BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
Mitch Williams12dc4fe2013-11-28 06:39:32 +0000105
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -0400106#define I40E_DEFAULT_RSS_HENA_EXPANDED (I40E_DEFAULT_RSS_HENA | \
Jesse Brandeburg9c70d7c2015-08-13 18:54:31 -0700107 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
108 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
109 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
110 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
111 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
112 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP))
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -0400113
114#define i40e_pf_get_default_rss_hena(pf) \
115 (((pf)->flags & I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE) ? \
116 I40E_DEFAULT_RSS_HENA_EXPANDED : I40E_DEFAULT_RSS_HENA)
117
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700118/* Supported Rx Buffer Sizes (a multiple of 128) */
119#define I40E_RXBUFFER_256 256
Alexander Duyckdab86af2017-03-14 10:15:27 -0700120#define I40E_RXBUFFER_1536 1536 /* 128B aligned standard Ethernet frame */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000121#define I40E_RXBUFFER_2048 2048
Alexander Duyck98efd692017-04-05 07:51:01 -0400122#define I40E_RXBUFFER_3072 3072 /* Used for large frames w/ padding */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000123#define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
124
125/* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
126 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
127 * this adds up to 512 bytes of extra data meaning the smallest allocation
128 * we could have is 1K.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700129 * i.e. RXBUFFER_256 --> 960 byte skb (size-1024 slab)
130 * i.e. RXBUFFER_512 --> 1216 byte skb (size-2048 slab)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000131 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700132#define I40E_RX_HDR_SIZE I40E_RXBUFFER_256
133#define i40e_rx_desc i40e_32byte_rx_desc
134
Alexander Duyck59605bc2017-01-30 12:29:35 -0800135#define I40E_RX_DMA_ATTR \
136 (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
137
Alexander Duyckca9ec082017-04-05 07:51:02 -0400138/* Attempt to maximize the headroom available for incoming frames. We
139 * use a 2K buffer for receives and need 1536/1534 to store the data for
140 * the frame. This leaves us with 512 bytes of room. From that we need
141 * to deduct the space needed for the shared info and the padding needed
142 * to IP align the frame.
143 *
144 * Note: For cache line sizes 256 or larger this value is going to end
145 * up negative. In these cases we should fall back to the legacy
146 * receive path.
147 */
148#if (PAGE_SIZE < 8192)
149#define I40E_2K_TOO_SMALL_WITH_PADDING \
150((NET_SKB_PAD + I40E_RXBUFFER_1536) > SKB_WITH_OVERHEAD(I40E_RXBUFFER_2048))
151
152static inline int i40e_compute_pad(int rx_buf_len)
153{
154 int page_size, pad_size;
155
156 page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2);
157 pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len;
158
159 return pad_size;
160}
161
162static inline int i40e_skb_pad(void)
163{
164 int rx_buf_len;
165
166 /* If a 2K buffer cannot handle a standard Ethernet frame then
167 * optimize padding for a 3K buffer instead of a 1.5K buffer.
168 *
169 * For a 3K buffer we need to add enough padding to allow for
170 * tailroom due to NET_IP_ALIGN possibly shifting us out of
171 * cache-line alignment.
172 */
173 if (I40E_2K_TOO_SMALL_WITH_PADDING)
174 rx_buf_len = I40E_RXBUFFER_3072 + SKB_DATA_ALIGN(NET_IP_ALIGN);
175 else
176 rx_buf_len = I40E_RXBUFFER_1536;
177
178 /* if needed make room for NET_IP_ALIGN */
179 rx_buf_len -= NET_IP_ALIGN;
180
181 return i40e_compute_pad(rx_buf_len);
182}
183
184#define I40E_SKB_PAD i40e_skb_pad()
185#else
186#define I40E_2K_TOO_SMALL_WITH_PADDING false
187#define I40E_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
188#endif
189
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700190/**
191 * i40e_test_staterr - tests bits in Rx descriptor status and error fields
192 * @rx_desc: pointer to receive descriptor (in le64 format)
193 * @stat_err_bits: value to mask
194 *
195 * This function does some fast chicanery in order to return the
196 * value of the mask which is really only used for boolean tests.
197 * The status_error_len doesn't need to be shifted because it begins
198 * at offset zero.
199 */
200static inline bool i40e_test_staterr(union i40e_rx_desc *rx_desc,
201 const u64 stat_err_bits)
202{
203 return !!(rx_desc->wb.qword1.status_error_len &
204 cpu_to_le64(stat_err_bits));
205}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000206
207/* How many Rx Buffers do we bundle into one write to the hardware ? */
208#define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */
Mitch Williamsa132af22015-01-24 09:58:35 +0000209#define I40E_RX_INCREMENT(r, i) \
210 do { \
211 (i)++; \
212 if ((i) == (r)->count) \
213 i = 0; \
214 r->next_to_clean = i; \
215 } while (0)
216
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000217#define I40E_RX_NEXT_DESC(r, i, n) \
218 do { \
219 (i)++; \
220 if ((i) == (r)->count) \
221 i = 0; \
222 (n) = I40E_RX_DESC((r), (i)); \
223 } while (0)
224
225#define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
226 do { \
227 I40E_RX_NEXT_DESC((r), (i), (n)); \
228 prefetch((n)); \
229 } while (0)
230
Anjali Singhai71da6192015-02-21 06:42:35 +0000231#define I40E_MAX_BUFFER_TXD 8
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000232#define I40E_MIN_TX_LEN 17
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800233
234/* The size limit for a transmit buffer in a descriptor is (16K - 1).
235 * In order to align with the read requests we will align the value to
236 * the nearest 4K which represents our maximum read request size.
237 */
238#define I40E_MAX_READ_REQ_SIZE 4096
239#define I40E_MAX_DATA_PER_TXD (16 * 1024 - 1)
240#define I40E_MAX_DATA_PER_TXD_ALIGNED \
241 (I40E_MAX_DATA_PER_TXD & ~(I40E_MAX_READ_REQ_SIZE - 1))
242
Mitch Williams4293d5f2016-11-08 13:05:14 -0800243/**
244 * i40e_txd_use_count - estimate the number of descriptors needed for Tx
245 * @size: transmit request size in bytes
246 *
247 * Due to hardware alignment restrictions (4K alignment), we need to
248 * assume that we can have no more than 12K of data per descriptor, even
249 * though each descriptor can take up to 16K - 1 bytes of aligned memory.
250 * Thus, we need to divide by 12K. But division is slow! Instead,
251 * we decompose the operation into shifts and one relatively cheap
252 * multiply operation.
253 *
254 * To divide by 12K, we first divide by 4K, then divide by 3:
255 * To divide by 4K, shift right by 12 bits
256 * To divide by 3, multiply by 85, then divide by 256
257 * (Divide by 256 is done by shifting right by 8 bits)
258 * Finally, we add one to round up. Because 256 isn't an exact multiple of
259 * 3, we'll underestimate near each multiple of 12K. This is actually more
260 * accurate as we have 4K - 1 of wiggle room that we can fit into the last
261 * segment. For our purposes this is accurate out to 1M which is orders of
262 * magnitude greater than our largest possible GSO size.
263 *
264 * This would then be implemented as:
265 * return (((size >> 12) * 85) >> 8) + 1;
266 *
267 * Since multiplication and division are commutative, we can reorder
268 * operations into:
269 * return ((size * 85) >> 20) + 1;
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800270 */
271static inline unsigned int i40e_txd_use_count(unsigned int size)
272{
Mitch Williams4293d5f2016-11-08 13:05:14 -0800273 return ((size * 85) >> 20) + 1;
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800274}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000275
276/* Tx Descriptors needed, worst case */
Jesse Brandeburg980093e2014-05-10 04:49:12 +0000277#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000278#define I40E_MIN_DESC_PENDING 4
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000279
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400280#define I40E_TX_FLAGS_HW_VLAN BIT(1)
281#define I40E_TX_FLAGS_SW_VLAN BIT(2)
282#define I40E_TX_FLAGS_TSO BIT(3)
283#define I40E_TX_FLAGS_IPV4 BIT(4)
284#define I40E_TX_FLAGS_IPV6 BIT(5)
285#define I40E_TX_FLAGS_FCCRC BIT(6)
286#define I40E_TX_FLAGS_FSO BIT(7)
287#define I40E_TX_FLAGS_TSYN BIT(8)
288#define I40E_TX_FLAGS_FD_SB BIT(9)
Singhai, Anjali6a899022015-12-14 12:21:18 -0800289#define I40E_TX_FLAGS_UDP_TUNNEL BIT(10)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000290#define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
291#define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
292#define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
293#define I40E_TX_FLAGS_VLAN_SHIFT 16
294
295struct i40e_tx_buffer {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000296 struct i40e_tx_desc *next_to_watch;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000297 union {
298 struct sk_buff *skb;
299 void *raw_buf;
300 };
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000301 unsigned int bytecount;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000302 unsigned short gso_segs;
Jesse Brandeburg6995b362015-08-28 17:55:54 -0400303
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000304 DEFINE_DMA_UNMAP_ADDR(dma);
305 DEFINE_DMA_UNMAP_LEN(len);
306 u32 tx_flags;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000307};
308
309struct i40e_rx_buffer {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000310 dma_addr_t dma;
311 struct page *page;
Alexander Duyck17936682017-02-21 15:55:39 -0800312#if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
313 __u32 page_offset;
314#else
315 __u16 page_offset;
316#endif
317 __u16 pagecnt_bias;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000318};
319
Alexander Duycka114d0a2013-09-28 06:00:43 +0000320struct i40e_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000321 u64 packets;
322 u64 bytes;
Alexander Duycka114d0a2013-09-28 06:00:43 +0000323};
324
325struct i40e_tx_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000326 u64 restart_queue;
327 u64 tx_busy;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000328 u64 tx_done_old;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400329 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400330 u64 tx_force_wb;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000331};
332
333struct i40e_rx_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000334 u64 non_eop_descs;
Mitch Williams420136c2013-12-18 13:45:59 +0000335 u64 alloc_page_failed;
336 u64 alloc_buff_failed;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800337 u64 page_reuse_count;
338 u64 realloc_count;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000339};
340
341enum i40e_ring_state_t {
342 __I40E_TX_FDIR_INIT_DONE,
343 __I40E_TX_XPS_INIT_DONE,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000344};
345
Jesse Brandeburgbec60fc2016-04-18 11:33:47 -0700346/* some useful defines for virtchannel interface, which
347 * is the only remaining user of header split
348 */
349#define I40E_RX_DTYPE_NO_SPLIT 0
350#define I40E_RX_DTYPE_HEADER_SPLIT 1
351#define I40E_RX_DTYPE_SPLIT_ALWAYS 2
352#define I40E_RX_SPLIT_L2 0x1
353#define I40E_RX_SPLIT_IP 0x2
354#define I40E_RX_SPLIT_TCP_UDP 0x4
355#define I40E_RX_SPLIT_SCTP 0x8
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000356
357/* struct that defines a descriptor ring, associated with a VSI */
358struct i40e_ring {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000359 struct i40e_ring *next; /* pointer to next ring in q_vector */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000360 void *desc; /* Descriptor ring memory */
361 struct device *dev; /* Used for DMA mapping */
362 struct net_device *netdev; /* netdev ring maps to */
Björn Töpel0c8493d2017-05-24 07:55:34 +0200363 struct bpf_prog *xdp_prog;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000364 union {
365 struct i40e_tx_buffer *tx_bi;
366 struct i40e_rx_buffer *rx_bi;
367 };
368 unsigned long state;
369 u16 queue_index; /* Queue number of ring */
370 u8 dcb_tc; /* Traffic class of ring */
371 u8 __iomem *tail;
372
Kan Lianga75e8002016-02-19 09:24:04 -0500373 /* high bit set means dynamic, use accessor routines to read/write.
374 * hardware only supports 2us resolution for the ITR registers.
375 * these values always store the USER setting, and must be converted
376 * before programming to a register.
377 */
378 u16 rx_itr_setting;
379 u16 tx_itr_setting;
380
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000381 u16 count; /* Number of descriptors */
382 u16 reg_idx; /* HW register index of the ring */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000383 u16 rx_buf_len;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000384
385 /* used in interrupt processing */
386 u16 next_to_use;
387 u16 next_to_clean;
388
389 u8 atr_sample_rate;
390 u8 atr_count;
391
392 bool ring_active; /* is ring online or not */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000393 bool arm_wb; /* do something to arm write back */
Anjali Singhai58044742015-09-25 18:26:13 -0700394 u8 packet_stride;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000395
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400396 u16 flags;
Alexander Duyckca9ec082017-04-05 07:51:02 -0400397#define I40E_TXR_FLAGS_WB_ON_ITR BIT(0)
398#define I40E_RXR_FLAGS_BUILD_SKB_ENABLED BIT(1)
Björn Töpel74608d12017-05-24 07:55:35 +0200399#define I40E_TXR_FLAGS_XDP BIT(2)
Anjali Singhai Jain527274c2015-06-05 12:20:31 -0400400
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000401 /* stats structs */
Alexander Duycka114d0a2013-09-28 06:00:43 +0000402 struct i40e_queue_stats stats;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000403 struct u64_stats_sync syncp;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000404 union {
405 struct i40e_tx_queue_stats tx_stats;
406 struct i40e_rx_queue_stats rx_stats;
407 };
408
409 unsigned int size; /* length of descriptor ring in bytes */
410 dma_addr_t dma; /* physical address of ring */
411
412 struct i40e_vsi *vsi; /* Backreference to associated VSI */
413 struct i40e_q_vector *q_vector; /* Backreference to associated vector */
Alexander Duyck9f65e152013-09-28 06:00:58 +0000414
415 struct rcu_head rcu; /* to avoid race on free */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700416 u16 next_to_alloc;
Scott Petersone72e5652017-02-09 23:40:25 -0800417 struct sk_buff *skb; /* When i40e_clean_rx_ring_irq() must
418 * return before it sees the EOP for
419 * the current packet, we save that skb
420 * here and resume receiving this
421 * packet the next time
422 * i40e_clean_rx_ring_irq() is called
423 * for this ring.
424 */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000425} ____cacheline_internodealigned_in_smp;
426
Alexander Duyckca9ec082017-04-05 07:51:02 -0400427static inline bool ring_uses_build_skb(struct i40e_ring *ring)
428{
429 return !!(ring->flags & I40E_RXR_FLAGS_BUILD_SKB_ENABLED);
430}
431
432static inline void set_ring_build_skb_enabled(struct i40e_ring *ring)
433{
434 ring->flags |= I40E_RXR_FLAGS_BUILD_SKB_ENABLED;
435}
436
437static inline void clear_ring_build_skb_enabled(struct i40e_ring *ring)
438{
439 ring->flags &= ~I40E_RXR_FLAGS_BUILD_SKB_ENABLED;
440}
441
Björn Töpel74608d12017-05-24 07:55:35 +0200442static inline bool ring_is_xdp(struct i40e_ring *ring)
443{
444 return !!(ring->flags & I40E_TXR_FLAGS_XDP);
445}
446
447static inline void set_ring_xdp(struct i40e_ring *ring)
448{
449 ring->flags |= I40E_TXR_FLAGS_XDP;
450}
451
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000452enum i40e_latency_range {
453 I40E_LOWEST_LATENCY = 0,
454 I40E_LOW_LATENCY = 1,
455 I40E_BULK_LATENCY = 2,
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400456 I40E_ULTRA_LATENCY = 3,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000457};
458
459struct i40e_ring_container {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000460 /* array of pointers to rings */
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000461 struct i40e_ring *ring;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000462 unsigned int total_bytes; /* total bytes processed this int */
463 unsigned int total_packets; /* total packets processed this int */
464 u16 count;
465 enum i40e_latency_range latency_range;
466 u16 itr;
467};
468
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000469/* iterator for handling rings in ring container */
470#define i40e_for_each_ring(pos, head) \
471 for (pos = (head).ring; pos != NULL; pos = pos->next)
472
Alexander Duyck98efd692017-04-05 07:51:01 -0400473static inline unsigned int i40e_rx_pg_order(struct i40e_ring *ring)
474{
475#if (PAGE_SIZE < 8192)
476 if (ring->rx_buf_len > (PAGE_SIZE / 2))
477 return 1;
478#endif
479 return 0;
480}
481
482#define i40e_rx_pg_size(_ring) (PAGE_SIZE << i40e_rx_pg_order(_ring))
483
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700484bool i40e_alloc_rx_buffers(struct i40e_ring *rxr, u16 cleaned_count);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000485netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
486void i40e_clean_tx_ring(struct i40e_ring *tx_ring);
487void i40e_clean_rx_ring(struct i40e_ring *rx_ring);
488int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring);
489int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring);
490void i40e_free_tx_resources(struct i40e_ring *tx_ring);
491void i40e_free_rx_resources(struct i40e_ring *rx_ring);
492int i40e_napi_poll(struct napi_struct *napi, int budget);
Kiran Patilb03a8c12015-09-24 18:13:15 -0400493void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector);
Alan Brady17daabb2017-04-05 07:50:56 -0400494u32 i40e_get_tx_pending(struct i40e_ring *ring);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800495int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size);
Alexander Duyck2d374902016-02-17 11:02:50 -0800496bool __i40e_chk_linearize(struct sk_buff *skb);
Kiran Patil1e6d6f82015-09-24 15:43:02 -0400497
498/**
499 * i40e_get_head - Retrieve head from head writeback
500 * @tx_ring: tx ring to fetch head of
501 *
502 * Returns value of Tx ring head based on value stored
503 * in head write-back location
504 **/
505static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
506{
507 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
508
509 return le32_to_cpu(*(volatile __le32 *)head);
510}
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800511
512/**
513 * i40e_xmit_descriptor_count - calculate number of Tx descriptors needed
514 * @skb: send buffer
515 * @tx_ring: ring to send buffer on
516 *
517 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
518 * there is not enough descriptors available in this ring since we need at least
519 * one descriptor.
520 **/
521static inline int i40e_xmit_descriptor_count(struct sk_buff *skb)
522{
523 const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
524 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
525 int count = 0, size = skb_headlen(skb);
526
527 for (;;) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800528 count += i40e_txd_use_count(size);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800529
530 if (!nr_frags--)
531 break;
532
533 size = skb_frag_size(frag++);
534 }
535
536 return count;
537}
538
539/**
540 * i40e_maybe_stop_tx - 1st level check for Tx stop conditions
541 * @tx_ring: the ring to be checked
542 * @size: the size buffer we want to assure is available
543 *
544 * Returns 0 if stop is not needed
545 **/
546static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
547{
548 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
549 return 0;
550 return __i40e_maybe_stop_tx(tx_ring, size);
551}
Alexander Duyck2d374902016-02-17 11:02:50 -0800552
553/**
554 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
555 * @skb: send buffer
556 * @count: number of buffers used
557 *
558 * Note: Our HW can't scatter-gather more than 8 fragments to build
559 * a packet on the wire and so we need to figure out the cases where we
560 * need to linearize the skb.
561 **/
562static inline bool i40e_chk_linearize(struct sk_buff *skb, int count)
563{
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700564 /* Both TSO and single send will work if count is less than 8 */
565 if (likely(count < I40E_MAX_BUFFER_TXD))
Alexander Duyck2d374902016-02-17 11:02:50 -0800566 return false;
567
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700568 if (skb_is_gso(skb))
569 return __i40e_chk_linearize(skb);
570
571 /* we can support up to 8 data buffers for a single send */
572 return count != I40E_MAX_BUFFER_TXD;
Alexander Duyck2d374902016-02-17 11:02:50 -0800573}
Jesse Brandeburg1f15d662016-04-01 03:56:06 -0700574
575/**
Alexander Duycke486bdf2016-09-12 14:18:40 -0700576 * txring_txq - Find the netdev Tx ring based on the i40e Tx ring
577 * @ring: Tx ring to find the netdev equivalent of
578 **/
579static inline struct netdev_queue *txring_txq(const struct i40e_ring *ring)
580{
581 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
582}
Vasu Dev36fac582013-11-28 06:39:31 +0000583#endif /* _I40E_TXRX_H_ */