blob: 2700865efcad5d73ab7ba244abdef3fe6917c395 [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
7 *
8 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
9 *
10 * LICENCE:
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation version 2.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 */
21
22#include <linux/netdevice.h>
23#include <linux/can.h>
24#include <linux/can/dev.h>
25#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010026#include <linux/can/led.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020027#include <linux/clk.h>
28#include <linux/delay.h>
29#include <linux/if_arp.h>
30#include <linux/if_ether.h>
31#include <linux/interrupt.h>
32#include <linux/io.h>
33#include <linux/kernel.h>
34#include <linux/list.h>
35#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000036#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080037#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020038#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030039#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020040
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020041#define DRV_NAME "flexcan"
42
43/* 8 for RX fifo and 2 error handling */
44#define FLEXCAN_NAPI_WEIGHT (8 + 2)
45
46/* FLEXCAN module configuration register (CANMCR) bits */
47#define FLEXCAN_MCR_MDIS BIT(31)
48#define FLEXCAN_MCR_FRZ BIT(30)
49#define FLEXCAN_MCR_FEN BIT(29)
50#define FLEXCAN_MCR_HALT BIT(28)
51#define FLEXCAN_MCR_NOT_RDY BIT(27)
52#define FLEXCAN_MCR_WAK_MSK BIT(26)
53#define FLEXCAN_MCR_SOFTRST BIT(25)
54#define FLEXCAN_MCR_FRZ_ACK BIT(24)
55#define FLEXCAN_MCR_SUPV BIT(23)
56#define FLEXCAN_MCR_SLF_WAK BIT(22)
57#define FLEXCAN_MCR_WRN_EN BIT(21)
58#define FLEXCAN_MCR_LPM_ACK BIT(20)
59#define FLEXCAN_MCR_WAK_SRC BIT(19)
60#define FLEXCAN_MCR_DOZE BIT(18)
61#define FLEXCAN_MCR_SRX_DIS BIT(17)
62#define FLEXCAN_MCR_BCC BIT(16)
63#define FLEXCAN_MCR_LPRIO_EN BIT(13)
64#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +020065#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x1f)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020066#define FLEXCAN_MCR_IDAM_A (0 << 8)
67#define FLEXCAN_MCR_IDAM_B (1 << 8)
68#define FLEXCAN_MCR_IDAM_C (2 << 8)
69#define FLEXCAN_MCR_IDAM_D (3 << 8)
70
71/* FLEXCAN control register (CANCTRL) bits */
72#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
73#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
74#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
75#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
76#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
77#define FLEXCAN_CTRL_ERR_MSK BIT(14)
78#define FLEXCAN_CTRL_CLK_SRC BIT(13)
79#define FLEXCAN_CTRL_LPB BIT(12)
80#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
81#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
82#define FLEXCAN_CTRL_SMP BIT(7)
83#define FLEXCAN_CTRL_BOFF_REC BIT(6)
84#define FLEXCAN_CTRL_TSYN BIT(5)
85#define FLEXCAN_CTRL_LBUF BIT(4)
86#define FLEXCAN_CTRL_LOM BIT(3)
87#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
88#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
89#define FLEXCAN_CTRL_ERR_STATE \
90 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
91 FLEXCAN_CTRL_BOFF_MSK)
92#define FLEXCAN_CTRL_ERR_ALL \
93 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
94
Stefan Agnercdce8442014-07-15 14:56:21 +020095/* FLEXCAN control register 2 (CTRL2) bits */
96#define FLEXCAN_CRL2_ECRWRE BIT(29)
97#define FLEXCAN_CRL2_WRMFRZ BIT(28)
98#define FLEXCAN_CRL2_RFFN(x) (((x) & 0x0f) << 24)
99#define FLEXCAN_CRL2_TASD(x) (((x) & 0x1f) << 19)
100#define FLEXCAN_CRL2_MRP BIT(18)
101#define FLEXCAN_CRL2_RRS BIT(17)
102#define FLEXCAN_CRL2_EACEN BIT(16)
103
104/* FLEXCAN memory error control register (MECR) bits */
105#define FLEXCAN_MECR_ECRWRDIS BIT(31)
106#define FLEXCAN_MECR_HANCEI_MSK BIT(19)
107#define FLEXCAN_MECR_FANCEI_MSK BIT(18)
108#define FLEXCAN_MECR_CEI_MSK BIT(16)
109#define FLEXCAN_MECR_HAERRIE BIT(15)
110#define FLEXCAN_MECR_FAERRIE BIT(14)
111#define FLEXCAN_MECR_EXTERRIE BIT(13)
112#define FLEXCAN_MECR_RERRDIS BIT(9)
113#define FLEXCAN_MECR_ECCDIS BIT(8)
114#define FLEXCAN_MECR_NCEFAFRZ BIT(7)
115
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200116/* FLEXCAN error and status register (ESR) bits */
117#define FLEXCAN_ESR_TWRN_INT BIT(17)
118#define FLEXCAN_ESR_RWRN_INT BIT(16)
119#define FLEXCAN_ESR_BIT1_ERR BIT(15)
120#define FLEXCAN_ESR_BIT0_ERR BIT(14)
121#define FLEXCAN_ESR_ACK_ERR BIT(13)
122#define FLEXCAN_ESR_CRC_ERR BIT(12)
123#define FLEXCAN_ESR_FRM_ERR BIT(11)
124#define FLEXCAN_ESR_STF_ERR BIT(10)
125#define FLEXCAN_ESR_TX_WRN BIT(9)
126#define FLEXCAN_ESR_RX_WRN BIT(8)
127#define FLEXCAN_ESR_IDLE BIT(7)
128#define FLEXCAN_ESR_TXRX BIT(6)
129#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
130#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
131#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
132#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
133#define FLEXCAN_ESR_BOFF_INT BIT(2)
134#define FLEXCAN_ESR_ERR_INT BIT(1)
135#define FLEXCAN_ESR_WAK_INT BIT(0)
136#define FLEXCAN_ESR_ERR_BUS \
137 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
138 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
139 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
140#define FLEXCAN_ESR_ERR_STATE \
141 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
142#define FLEXCAN_ESR_ERR_ALL \
143 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100144#define FLEXCAN_ESR_ALL_INT \
145 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
146 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200147
148/* FLEXCAN interrupt flag register (IFLAG) bits */
149#define FLEXCAN_TX_BUF_ID 8
150#define FLEXCAN_IFLAG_BUF(x) BIT(x)
151#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
152#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
153#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
154#define FLEXCAN_IFLAG_DEFAULT \
155 (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
156 FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
157
158/* FLEXCAN message buffers */
159#define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
160#define FLEXCAN_MB_CNT_SRR BIT(22)
161#define FLEXCAN_MB_CNT_IDE BIT(21)
162#define FLEXCAN_MB_CNT_RTR BIT(20)
163#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
164#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
165
166#define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
167
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100168#define FLEXCAN_TIMEOUT_US (50)
169
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200170/*
171 * FLEXCAN hardware feature flags
172 *
173 * Below is some version info we got:
Stefan Agnercdce8442014-07-15 14:56:21 +0200174 * SOC Version IP-Version Glitch- [TR]WRN_INT Memory err
175 * Filter? connected? detection
176 * MX25 FlexCAN2 03.00.00.00 no no no
177 * MX28 FlexCAN2 03.00.04.00 yes yes no
178 * MX35 FlexCAN2 03.00.00.00 no no no
179 * MX53 FlexCAN2 03.00.00.00 yes no no
180 * MX6s FlexCAN3 10.00.12.00 yes yes no
181 * VF610 FlexCAN3 ? no yes yes
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200182 *
183 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
184 */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000185#define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200186#define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
Stefan Agnercdce8442014-07-15 14:56:21 +0200187#define FLEXCAN_HAS_MECR_FEATURES BIT(3) /* Memory error detection */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000188
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200189/* Structure of the message buffer */
190struct flexcan_mb {
191 u32 can_ctrl;
192 u32 can_id;
193 u32 data[2];
194};
195
196/* Structure of the hardware registers */
197struct flexcan_regs {
198 u32 mcr; /* 0x00 */
199 u32 ctrl; /* 0x04 */
200 u32 timer; /* 0x08 */
201 u32 _reserved1; /* 0x0c */
202 u32 rxgmask; /* 0x10 */
203 u32 rx14mask; /* 0x14 */
204 u32 rx15mask; /* 0x18 */
205 u32 ecr; /* 0x1c */
206 u32 esr; /* 0x20 */
207 u32 imask2; /* 0x24 */
208 u32 imask1; /* 0x28 */
209 u32 iflag2; /* 0x2c */
210 u32 iflag1; /* 0x30 */
Hui Wang30c1e672012-06-28 16:21:35 +0800211 u32 crl2; /* 0x34 */
212 u32 esr2; /* 0x38 */
213 u32 imeur; /* 0x3c */
214 u32 lrfr; /* 0x40 */
215 u32 crcr; /* 0x44 */
216 u32 rxfgmask; /* 0x48 */
217 u32 rxfir; /* 0x4c */
Stefan Agnercdce8442014-07-15 14:56:21 +0200218 u32 _reserved3[12]; /* 0x50 */
219 struct flexcan_mb cantxfg[64]; /* 0x80 */
220 u32 _reserved4[408];
221 u32 mecr; /* 0xae0 */
222 u32 erriar; /* 0xae4 */
223 u32 erridpr; /* 0xae8 */
224 u32 errippr; /* 0xaec */
225 u32 rerrar; /* 0xaf0 */
226 u32 rerrdr; /* 0xaf4 */
227 u32 rerrsynr; /* 0xaf8 */
228 u32 errsr; /* 0xafc */
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200229};
230
Hui Wang30c1e672012-06-28 16:21:35 +0800231struct flexcan_devtype_data {
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000232 u32 features; /* hardware controller features */
Hui Wang30c1e672012-06-28 16:21:35 +0800233};
234
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200235struct flexcan_priv {
236 struct can_priv can;
237 struct net_device *dev;
238 struct napi_struct napi;
239
240 void __iomem *base;
241 u32 reg_esr;
242 u32 reg_ctrl_default;
243
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200244 struct clk *clk_ipg;
245 struct clk *clk_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200246 struct flexcan_platform_data *pdata;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200247 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300248 struct regulator *reg_xceiver;
Hui Wang30c1e672012-06-28 16:21:35 +0800249};
250
251static struct flexcan_devtype_data fsl_p1010_devtype_data = {
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000252 .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800253};
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000254static struct flexcan_devtype_data fsl_imx28_devtype_data;
Hui Wang30c1e672012-06-28 16:21:35 +0800255static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200256 .features = FLEXCAN_HAS_V10_FEATURES,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200257};
Stefan Agnercdce8442014-07-15 14:56:21 +0200258static struct flexcan_devtype_data fsl_vf610_devtype_data = {
259 .features = FLEXCAN_HAS_V10_FEATURES | FLEXCAN_HAS_MECR_FEATURES,
260};
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200261
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200262static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200263 .name = DRV_NAME,
264 .tseg1_min = 4,
265 .tseg1_max = 16,
266 .tseg2_min = 2,
267 .tseg2_max = 8,
268 .sjw_max = 4,
269 .brp_min = 1,
270 .brp_max = 256,
271 .brp_inc = 1,
272};
273
274/*
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100275 * Abstract off the read/write for arm versus ppc. This
276 * assumes that PPC uses big-endian registers and everything
277 * else uses little-endian registers, independent of CPU
278 * endianess.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000279 */
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100280#if defined(CONFIG_PPC)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000281static inline u32 flexcan_read(void __iomem *addr)
282{
283 return in_be32(addr);
284}
285
286static inline void flexcan_write(u32 val, void __iomem *addr)
287{
288 out_be32(addr, val);
289}
290#else
291static inline u32 flexcan_read(void __iomem *addr)
292{
293 return readl(addr);
294}
295
296static inline void flexcan_write(u32 val, void __iomem *addr)
297{
298 writel(val, addr);
299}
300#endif
301
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100302static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
303{
304 if (!priv->reg_xceiver)
305 return 0;
306
307 return regulator_enable(priv->reg_xceiver);
308}
309
310static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
311{
312 if (!priv->reg_xceiver)
313 return 0;
314
315 return regulator_disable(priv->reg_xceiver);
316}
317
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200318static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
319 u32 reg_esr)
320{
321 return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
322 (reg_esr & FLEXCAN_ESR_ERR_BUS);
323}
324
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100325static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200326{
327 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100328 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200329 u32 reg;
330
holt@sgi.com61e271e2011-08-16 17:32:20 +0000331 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200332 reg &= ~FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000333 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200334
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100335 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
336 usleep_range(10, 20);
337
338 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
339 return -ETIMEDOUT;
340
341 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200342}
343
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100344static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200345{
346 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100347 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200348 u32 reg;
349
holt@sgi.com61e271e2011-08-16 17:32:20 +0000350 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200351 reg |= FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000352 flexcan_write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100353
354 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
355 usleep_range(10, 20);
356
357 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
358 return -ETIMEDOUT;
359
360 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200361}
362
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100363static int flexcan_chip_freeze(struct flexcan_priv *priv)
364{
365 struct flexcan_regs __iomem *regs = priv->base;
366 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
367 u32 reg;
368
369 reg = flexcan_read(&regs->mcr);
370 reg |= FLEXCAN_MCR_HALT;
371 flexcan_write(reg, &regs->mcr);
372
373 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
374 usleep_range(100, 200);
375
376 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
377 return -ETIMEDOUT;
378
379 return 0;
380}
381
382static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
383{
384 struct flexcan_regs __iomem *regs = priv->base;
385 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
386 u32 reg;
387
388 reg = flexcan_read(&regs->mcr);
389 reg &= ~FLEXCAN_MCR_HALT;
390 flexcan_write(reg, &regs->mcr);
391
392 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
393 usleep_range(10, 20);
394
395 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
396 return -ETIMEDOUT;
397
398 return 0;
399}
400
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100401static int flexcan_chip_softreset(struct flexcan_priv *priv)
402{
403 struct flexcan_regs __iomem *regs = priv->base;
404 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
405
406 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
407 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
408 usleep_range(10, 20);
409
410 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
411 return -ETIMEDOUT;
412
413 return 0;
414}
415
Stefan Agnerec56acf2014-07-15 14:56:20 +0200416
417static int __flexcan_get_berr_counter(const struct net_device *dev,
418 struct can_berr_counter *bec)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200419{
420 const struct flexcan_priv *priv = netdev_priv(dev);
421 struct flexcan_regs __iomem *regs = priv->base;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000422 u32 reg = flexcan_read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200423
424 bec->txerr = (reg >> 0) & 0xff;
425 bec->rxerr = (reg >> 8) & 0xff;
426
427 return 0;
428}
429
Stefan Agnerec56acf2014-07-15 14:56:20 +0200430static int flexcan_get_berr_counter(const struct net_device *dev,
431 struct can_berr_counter *bec)
432{
433 const struct flexcan_priv *priv = netdev_priv(dev);
434 int err;
435
436 err = clk_prepare_enable(priv->clk_ipg);
437 if (err)
438 return err;
439
440 err = clk_prepare_enable(priv->clk_per);
441 if (err)
442 goto out_disable_ipg;
443
444 err = __flexcan_get_berr_counter(dev, bec);
445
446 clk_disable_unprepare(priv->clk_per);
447 out_disable_ipg:
448 clk_disable_unprepare(priv->clk_ipg);
449
450 return err;
451}
452
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200453static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
454{
455 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200456 struct flexcan_regs __iomem *regs = priv->base;
457 struct can_frame *cf = (struct can_frame *)skb->data;
458 u32 can_id;
459 u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
460
461 if (can_dropped_invalid_skb(dev, skb))
462 return NETDEV_TX_OK;
463
464 netif_stop_queue(dev);
465
466 if (cf->can_id & CAN_EFF_FLAG) {
467 can_id = cf->can_id & CAN_EFF_MASK;
468 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
469 } else {
470 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
471 }
472
473 if (cf->can_id & CAN_RTR_FLAG)
474 ctrl |= FLEXCAN_MB_CNT_RTR;
475
476 if (cf->can_dlc > 0) {
477 u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000478 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200479 }
480 if (cf->can_dlc > 3) {
481 u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000482 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200483 }
484
Reuben Dowle9a123492011-11-01 11:18:03 +1300485 can_put_echo_skb(skb, dev, 0);
486
holt@sgi.com61e271e2011-08-16 17:32:20 +0000487 flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
488 flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200489
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200490 return NETDEV_TX_OK;
491}
492
493static void do_bus_err(struct net_device *dev,
494 struct can_frame *cf, u32 reg_esr)
495{
496 struct flexcan_priv *priv = netdev_priv(dev);
497 int rx_errors = 0, tx_errors = 0;
498
499 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
500
501 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100502 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200503 cf->data[2] |= CAN_ERR_PROT_BIT1;
504 tx_errors = 1;
505 }
506 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100507 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200508 cf->data[2] |= CAN_ERR_PROT_BIT0;
509 tx_errors = 1;
510 }
511 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100512 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200513 cf->can_id |= CAN_ERR_ACK;
514 cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
515 tx_errors = 1;
516 }
517 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100518 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200519 cf->data[2] |= CAN_ERR_PROT_BIT;
520 cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
521 rx_errors = 1;
522 }
523 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100524 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200525 cf->data[2] |= CAN_ERR_PROT_FORM;
526 rx_errors = 1;
527 }
528 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100529 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200530 cf->data[2] |= CAN_ERR_PROT_STUFF;
531 rx_errors = 1;
532 }
533
534 priv->can.can_stats.bus_error++;
535 if (rx_errors)
536 dev->stats.rx_errors++;
537 if (tx_errors)
538 dev->stats.tx_errors++;
539}
540
541static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
542{
543 struct sk_buff *skb;
544 struct can_frame *cf;
545
546 skb = alloc_can_err_skb(dev, &cf);
547 if (unlikely(!skb))
548 return 0;
549
550 do_bus_err(dev, cf, reg_esr);
551 netif_receive_skb(skb);
552
553 dev->stats.rx_packets++;
554 dev->stats.rx_bytes += cf->can_dlc;
555
556 return 1;
557}
558
559static void do_state(struct net_device *dev,
560 struct can_frame *cf, enum can_state new_state)
561{
562 struct flexcan_priv *priv = netdev_priv(dev);
563 struct can_berr_counter bec;
564
Stefan Agnerec56acf2014-07-15 14:56:20 +0200565 __flexcan_get_berr_counter(dev, &bec);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200566
567 switch (priv->can.state) {
568 case CAN_STATE_ERROR_ACTIVE:
569 /*
570 * from: ERROR_ACTIVE
571 * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
572 * => : there was a warning int
573 */
574 if (new_state >= CAN_STATE_ERROR_WARNING &&
575 new_state <= CAN_STATE_BUS_OFF) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100576 netdev_dbg(dev, "Error Warning IRQ\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200577 priv->can.can_stats.error_warning++;
578
579 cf->can_id |= CAN_ERR_CRTL;
580 cf->data[1] = (bec.txerr > bec.rxerr) ?
581 CAN_ERR_CRTL_TX_WARNING :
582 CAN_ERR_CRTL_RX_WARNING;
583 }
584 case CAN_STATE_ERROR_WARNING: /* fallthrough */
585 /*
586 * from: ERROR_ACTIVE, ERROR_WARNING
587 * to : ERROR_PASSIVE, BUS_OFF
588 * => : error passive int
589 */
590 if (new_state >= CAN_STATE_ERROR_PASSIVE &&
591 new_state <= CAN_STATE_BUS_OFF) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100592 netdev_dbg(dev, "Error Passive IRQ\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200593 priv->can.can_stats.error_passive++;
594
595 cf->can_id |= CAN_ERR_CRTL;
596 cf->data[1] = (bec.txerr > bec.rxerr) ?
597 CAN_ERR_CRTL_TX_PASSIVE :
598 CAN_ERR_CRTL_RX_PASSIVE;
599 }
600 break;
601 case CAN_STATE_BUS_OFF:
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100602 netdev_err(dev, "BUG! "
603 "hardware recovered automatically from BUS_OFF\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200604 break;
605 default:
606 break;
607 }
608
609 /* process state changes depending on the new state */
610 switch (new_state) {
Sebastian Andrzej Siewior8ce261d2014-07-25 20:16:40 +0200611 case CAN_STATE_ERROR_WARNING:
612 netdev_dbg(dev, "Error Warning\n");
613 cf->can_id |= CAN_ERR_CRTL;
614 cf->data[1] = (bec.txerr > bec.rxerr) ?
615 CAN_ERR_CRTL_TX_WARNING :
616 CAN_ERR_CRTL_RX_WARNING;
617 break;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200618 case CAN_STATE_ERROR_ACTIVE:
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100619 netdev_dbg(dev, "Error Active\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200620 cf->can_id |= CAN_ERR_PROT;
621 cf->data[2] = CAN_ERR_PROT_ACTIVE;
622 break;
623 case CAN_STATE_BUS_OFF:
624 cf->can_id |= CAN_ERR_BUSOFF;
625 can_bus_off(dev);
626 break;
627 default:
628 break;
629 }
630}
631
632static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
633{
634 struct flexcan_priv *priv = netdev_priv(dev);
635 struct sk_buff *skb;
636 struct can_frame *cf;
637 enum can_state new_state;
638 int flt;
639
640 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
641 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
642 if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
643 FLEXCAN_ESR_RX_WRN))))
644 new_state = CAN_STATE_ERROR_ACTIVE;
645 else
646 new_state = CAN_STATE_ERROR_WARNING;
647 } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
648 new_state = CAN_STATE_ERROR_PASSIVE;
649 else
650 new_state = CAN_STATE_BUS_OFF;
651
652 /* state hasn't changed */
653 if (likely(new_state == priv->can.state))
654 return 0;
655
656 skb = alloc_can_err_skb(dev, &cf);
657 if (unlikely(!skb))
658 return 0;
659
660 do_state(dev, cf, new_state);
661 priv->can.state = new_state;
662 netif_receive_skb(skb);
663
664 dev->stats.rx_packets++;
665 dev->stats.rx_bytes += cf->can_dlc;
666
667 return 1;
668}
669
670static void flexcan_read_fifo(const struct net_device *dev,
671 struct can_frame *cf)
672{
673 const struct flexcan_priv *priv = netdev_priv(dev);
674 struct flexcan_regs __iomem *regs = priv->base;
675 struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
676 u32 reg_ctrl, reg_id;
677
holt@sgi.com61e271e2011-08-16 17:32:20 +0000678 reg_ctrl = flexcan_read(&mb->can_ctrl);
679 reg_id = flexcan_read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200680 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
681 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
682 else
683 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
684
685 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
686 cf->can_id |= CAN_RTR_FLAG;
687 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
688
holt@sgi.com61e271e2011-08-16 17:32:20 +0000689 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
690 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200691
692 /* mark as read */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000693 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
694 flexcan_read(&regs->timer);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200695}
696
697static int flexcan_read_frame(struct net_device *dev)
698{
699 struct net_device_stats *stats = &dev->stats;
700 struct can_frame *cf;
701 struct sk_buff *skb;
702
703 skb = alloc_can_skb(dev, &cf);
704 if (unlikely(!skb)) {
705 stats->rx_dropped++;
706 return 0;
707 }
708
709 flexcan_read_fifo(dev, cf);
710 netif_receive_skb(skb);
711
712 stats->rx_packets++;
713 stats->rx_bytes += cf->can_dlc;
714
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100715 can_led_event(dev, CAN_LED_EVENT_RX);
716
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200717 return 1;
718}
719
720static int flexcan_poll(struct napi_struct *napi, int quota)
721{
722 struct net_device *dev = napi->dev;
723 const struct flexcan_priv *priv = netdev_priv(dev);
724 struct flexcan_regs __iomem *regs = priv->base;
725 u32 reg_iflag1, reg_esr;
726 int work_done = 0;
727
728 /*
729 * The error bits are cleared on read,
730 * use saved value from irq handler.
731 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000732 reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200733
734 /* handle state changes */
735 work_done += flexcan_poll_state(dev, reg_esr);
736
737 /* handle RX-FIFO */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000738 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200739 while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
740 work_done < quota) {
741 work_done += flexcan_read_frame(dev);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000742 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200743 }
744
745 /* report bus errors */
746 if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
747 work_done += flexcan_poll_bus_err(dev, reg_esr);
748
749 if (work_done < quota) {
750 napi_complete(napi);
751 /* enable IRQs */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000752 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
753 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200754 }
755
756 return work_done;
757}
758
759static irqreturn_t flexcan_irq(int irq, void *dev_id)
760{
761 struct net_device *dev = dev_id;
762 struct net_device_stats *stats = &dev->stats;
763 struct flexcan_priv *priv = netdev_priv(dev);
764 struct flexcan_regs __iomem *regs = priv->base;
765 u32 reg_iflag1, reg_esr;
766
holt@sgi.com61e271e2011-08-16 17:32:20 +0000767 reg_iflag1 = flexcan_read(&regs->iflag1);
768 reg_esr = flexcan_read(&regs->esr);
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100769 /* ACK all bus error and state change IRQ sources */
770 if (reg_esr & FLEXCAN_ESR_ALL_INT)
771 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200772
773 /*
774 * schedule NAPI in case of:
775 * - rx IRQ
776 * - state change IRQ
777 * - bus error IRQ and bus error reporting is activated
778 */
779 if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
780 (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
781 flexcan_has_and_handle_berr(priv, reg_esr)) {
782 /*
783 * The error bits are cleared on read,
784 * save them for later use.
785 */
786 priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000787 flexcan_write(FLEXCAN_IFLAG_DEFAULT &
788 ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
789 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200790 &regs->ctrl);
791 napi_schedule(&priv->napi);
792 }
793
794 /* FIFO overflow */
795 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
holt@sgi.com61e271e2011-08-16 17:32:20 +0000796 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200797 dev->stats.rx_over_errors++;
798 dev->stats.rx_errors++;
799 }
800
801 /* transmission complete interrupt */
802 if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
Reuben Dowle9a123492011-11-01 11:18:03 +1300803 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200804 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100805 can_led_event(dev, CAN_LED_EVENT_TX);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000806 flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200807 netif_wake_queue(dev);
808 }
809
810 return IRQ_HANDLED;
811}
812
813static void flexcan_set_bittiming(struct net_device *dev)
814{
815 const struct flexcan_priv *priv = netdev_priv(dev);
816 const struct can_bittiming *bt = &priv->can.bittiming;
817 struct flexcan_regs __iomem *regs = priv->base;
818 u32 reg;
819
holt@sgi.com61e271e2011-08-16 17:32:20 +0000820 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200821 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
822 FLEXCAN_CTRL_RJW(0x3) |
823 FLEXCAN_CTRL_PSEG1(0x7) |
824 FLEXCAN_CTRL_PSEG2(0x7) |
825 FLEXCAN_CTRL_PROPSEG(0x7) |
826 FLEXCAN_CTRL_LPB |
827 FLEXCAN_CTRL_SMP |
828 FLEXCAN_CTRL_LOM);
829
830 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
831 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
832 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
833 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
834 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
835
836 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
837 reg |= FLEXCAN_CTRL_LPB;
838 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
839 reg |= FLEXCAN_CTRL_LOM;
840 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
841 reg |= FLEXCAN_CTRL_SMP;
842
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100843 netdev_info(dev, "writing ctrl=0x%08x\n", reg);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000844 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200845
846 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100847 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
848 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200849}
850
851/*
852 * flexcan_chip_start
853 *
854 * this functions is entered with clocks enabled
855 *
856 */
857static int flexcan_chip_start(struct net_device *dev)
858{
859 struct flexcan_priv *priv = netdev_priv(dev);
860 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200861 int err;
Stefan Agnercdce8442014-07-15 14:56:21 +0200862 u32 reg_mcr, reg_ctrl, reg_crl2, reg_mecr;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200863
864 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100865 err = flexcan_chip_enable(priv);
866 if (err)
867 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200868
869 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100870 err = flexcan_chip_softreset(priv);
871 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100872 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200873
874 flexcan_set_bittiming(dev);
875
876 /*
877 * MCR
878 *
879 * enable freeze
880 * enable fifo
881 * halt now
882 * only supervisor access
883 * enable warning int
884 * choose format C
Reuben Dowle9a123492011-11-01 11:18:03 +1300885 * disable local echo
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200886 *
887 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000888 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200889 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200890 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
891 FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200892 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
893 FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100894 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000895 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200896
897 /*
898 * CTRL
899 *
900 * disable timer sync feature
901 *
902 * disable auto busoff recovery
903 * transmit lowest buffer first
904 *
905 * enable tx and rx warning interrupt
906 * enable bus off interrupt
907 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200908 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000909 reg_ctrl = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200910 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
911 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000912 FLEXCAN_CTRL_ERR_STATE;
913 /*
914 * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
915 * on most Flexcan cores, too. Otherwise we don't get
916 * any error warning or passive interrupts.
917 */
918 if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
919 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
920 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Alexander Steinbc03a542014-08-12 10:47:21 +0200921 else
922 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200923
924 /* save for later use */
925 priv->reg_ctrl_default = reg_ctrl;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100926 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000927 flexcan_write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200928
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200929 /* Abort any pending TX, mark Mailbox as INACTIVE */
930 flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
931 &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
932
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200933 /* acceptance mask/acceptance code (accept everything) */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000934 flexcan_write(0x0, &regs->rxgmask);
935 flexcan_write(0x0, &regs->rx14mask);
936 flexcan_write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200937
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000938 if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
Hui Wang30c1e672012-06-28 16:21:35 +0800939 flexcan_write(0x0, &regs->rxfgmask);
940
Stefan Agnercdce8442014-07-15 14:56:21 +0200941 /*
942 * On Vybrid, disable memory error detection interrupts
943 * and freeze mode.
944 * This also works around errata e5295 which generates
945 * false positive memory errors and put the device in
946 * freeze mode.
947 */
948 if (priv->devtype_data->features & FLEXCAN_HAS_MECR_FEATURES) {
949 /*
950 * Follow the protocol as described in "Detection
951 * and Correction of Memory Errors" to write to
952 * MECR register
953 */
954 reg_crl2 = flexcan_read(&regs->crl2);
955 reg_crl2 |= FLEXCAN_CRL2_ECRWRE;
956 flexcan_write(reg_crl2, &regs->crl2);
957
958 reg_mecr = flexcan_read(&regs->mecr);
959 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
960 flexcan_write(reg_mecr, &regs->mecr);
961 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
962 FLEXCAN_MECR_FANCEI_MSK);
963 flexcan_write(reg_mecr, &regs->mecr);
964 }
965
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100966 err = flexcan_transceiver_enable(priv);
967 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100968 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200969
970 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100971 err = flexcan_chip_unfreeze(priv);
972 if (err)
973 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200974
975 priv->can.state = CAN_STATE_ERROR_ACTIVE;
976
977 /* enable FIFO interrupts */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000978 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200979
980 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100981 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
982 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200983
984 return 0;
985
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100986 out_transceiver_disable:
987 flexcan_transceiver_disable(priv);
988 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200989 flexcan_chip_disable(priv);
990 return err;
991}
992
993/*
994 * flexcan_chip_stop
995 *
996 * this functions is entered with clocks enabled
997 *
998 */
999static void flexcan_chip_stop(struct net_device *dev)
1000{
1001 struct flexcan_priv *priv = netdev_priv(dev);
1002 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001003
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001004 /* freeze + disable module */
1005 flexcan_chip_freeze(priv);
1006 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001007
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +01001008 /* Disable all interrupts */
1009 flexcan_write(0, &regs->imask1);
1010 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
1011 &regs->ctrl);
1012
Marc Kleine-Buddef0036982014-02-28 17:18:27 +01001013 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001014 priv->can.state = CAN_STATE_STOPPED;
1015
1016 return;
1017}
1018
1019static int flexcan_open(struct net_device *dev)
1020{
1021 struct flexcan_priv *priv = netdev_priv(dev);
1022 int err;
1023
Fabio Estevamaa101812013-07-22 12:41:40 -03001024 err = clk_prepare_enable(priv->clk_ipg);
1025 if (err)
1026 return err;
1027
1028 err = clk_prepare_enable(priv->clk_per);
1029 if (err)
1030 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001031
1032 err = open_candev(dev);
1033 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -03001034 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001035
1036 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1037 if (err)
1038 goto out_close;
1039
1040 /* start chip and queuing */
1041 err = flexcan_chip_start(dev);
1042 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001043 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001044
1045 can_led_event(dev, CAN_LED_EVENT_OPEN);
1046
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001047 napi_enable(&priv->napi);
1048 netif_start_queue(dev);
1049
1050 return 0;
1051
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001052 out_free_irq:
1053 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001054 out_close:
1055 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -03001056 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001057 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001058 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001059 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001060
1061 return err;
1062}
1063
1064static int flexcan_close(struct net_device *dev)
1065{
1066 struct flexcan_priv *priv = netdev_priv(dev);
1067
1068 netif_stop_queue(dev);
1069 napi_disable(&priv->napi);
1070 flexcan_chip_stop(dev);
1071
1072 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001073 clk_disable_unprepare(priv->clk_per);
1074 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001075
1076 close_candev(dev);
1077
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001078 can_led_event(dev, CAN_LED_EVENT_STOP);
1079
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001080 return 0;
1081}
1082
1083static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1084{
1085 int err;
1086
1087 switch (mode) {
1088 case CAN_MODE_START:
1089 err = flexcan_chip_start(dev);
1090 if (err)
1091 return err;
1092
1093 netif_wake_queue(dev);
1094 break;
1095
1096 default:
1097 return -EOPNOTSUPP;
1098 }
1099
1100 return 0;
1101}
1102
1103static const struct net_device_ops flexcan_netdev_ops = {
1104 .ndo_open = flexcan_open,
1105 .ndo_stop = flexcan_close,
1106 .ndo_start_xmit = flexcan_start_xmit,
Oliver Hartkoppc971fa22014-03-07 09:23:41 +01001107 .ndo_change_mtu = can_change_mtu,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001108};
1109
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001110static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001111{
1112 struct flexcan_priv *priv = netdev_priv(dev);
1113 struct flexcan_regs __iomem *regs = priv->base;
1114 u32 reg, err;
1115
Fabio Estevamaa101812013-07-22 12:41:40 -03001116 err = clk_prepare_enable(priv->clk_ipg);
1117 if (err)
1118 return err;
1119
1120 err = clk_prepare_enable(priv->clk_per);
1121 if (err)
1122 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001123
1124 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001125 err = flexcan_chip_disable(priv);
1126 if (err)
1127 goto out_disable_per;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001128 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001129 reg |= FLEXCAN_CTRL_CLK_SRC;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001130 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001131
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001132 err = flexcan_chip_enable(priv);
1133 if (err)
1134 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001135
1136 /* set freeze, halt and activate FIFO, restrict register access */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001137 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001138 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1139 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001140 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001141
1142 /*
1143 * Currently we only support newer versions of this core
1144 * featuring a RX FIFO. Older cores found on some Coldfire
1145 * derivates are not yet supported.
1146 */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001147 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001148 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001149 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001150 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001151 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001152 }
1153
1154 err = register_candev(dev);
1155
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001156 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001157 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001158 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001159 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001160 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001161 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001162 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001163
1164 return err;
1165}
1166
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001167static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001168{
1169 unregister_candev(dev);
1170}
1171
Hui Wang30c1e672012-06-28 16:21:35 +08001172static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001173 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001174 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
1175 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Stefan Agnercdce8442014-07-15 14:56:21 +02001176 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001177 { /* sentinel */ },
1178};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001179MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001180
1181static const struct platform_device_id flexcan_id_table[] = {
1182 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1183 { /* sentinel */ },
1184};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001185MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001186
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001187static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001188{
Hui Wang30c1e672012-06-28 16:21:35 +08001189 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001190 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001191 struct net_device *dev;
1192 struct flexcan_priv *priv;
1193 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001194 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001195 void __iomem *base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001196 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001197 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001198
Hui Wangafc016d2012-06-28 16:21:34 +08001199 if (pdev->dev.of_node)
1200 of_property_read_u32(pdev->dev.of_node,
1201 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001202
1203 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001204 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1205 if (IS_ERR(clk_ipg)) {
1206 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001207 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001208 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001209
1210 clk_per = devm_clk_get(&pdev->dev, "per");
1211 if (IS_ERR(clk_per)) {
1212 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001213 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001214 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001215 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001216 }
1217
1218 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1219 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001220 if (irq <= 0)
1221 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001222
Fabio Estevam933e4af2013-07-22 12:41:39 -03001223 base = devm_ioremap_resource(&pdev->dev, mem);
1224 if (IS_ERR(base))
1225 return PTR_ERR(base);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001226
Hui Wang30c1e672012-06-28 16:21:35 +08001227 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1228 if (of_id) {
1229 devtype_data = of_id->data;
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001230 } else if (platform_get_device_id(pdev)->driver_data) {
Hui Wang30c1e672012-06-28 16:21:35 +08001231 devtype_data = (struct flexcan_devtype_data *)
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001232 platform_get_device_id(pdev)->driver_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001233 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001234 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001235 }
1236
Fabio Estevam933e4af2013-07-22 12:41:39 -03001237 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1238 if (!dev)
1239 return -ENOMEM;
1240
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001241 dev->netdev_ops = &flexcan_netdev_ops;
1242 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001243 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001244
1245 priv = netdev_priv(dev);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001246 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001247 priv->can.bittiming_const = &flexcan_bittiming_const;
1248 priv->can.do_set_mode = flexcan_set_mode;
1249 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1250 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1251 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1252 CAN_CTRLMODE_BERR_REPORTING;
1253 priv->base = base;
1254 priv->dev = dev;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001255 priv->clk_ipg = clk_ipg;
1256 priv->clk_per = clk_per;
Jingoo Han84ae6642013-09-10 17:41:30 +09001257 priv->pdata = dev_get_platdata(&pdev->dev);
Hui Wang30c1e672012-06-28 16:21:35 +08001258 priv->devtype_data = devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001259
Fabio Estevamb7c41142013-06-10 23:12:57 -03001260 priv->reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1261 if (IS_ERR(priv->reg_xceiver))
1262 priv->reg_xceiver = NULL;
1263
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001264 netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
1265
Libo Chend75ea942013-08-21 18:15:08 +08001266 platform_set_drvdata(pdev, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001267 SET_NETDEV_DEV(dev, &pdev->dev);
1268
1269 err = register_flexcandev(dev);
1270 if (err) {
1271 dev_err(&pdev->dev, "registering netdev failed\n");
1272 goto failed_register;
1273 }
1274
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001275 devm_can_led_init(dev);
1276
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001277 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
1278 priv->base, dev->irq);
1279
1280 return 0;
1281
1282 failed_register:
1283 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001284 return err;
1285}
1286
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001287static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001288{
1289 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001290 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001291
1292 unregister_flexcandev(dev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001293 netif_napi_del(&priv->napi);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001294 free_candev(dev);
1295
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001296 return 0;
1297}
1298
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001299static int __maybe_unused flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001300{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001301 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001302 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001303 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001304
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001305 err = flexcan_chip_disable(priv);
1306 if (err)
1307 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001308
1309 if (netif_running(dev)) {
1310 netif_stop_queue(dev);
1311 netif_device_detach(dev);
1312 }
1313 priv->can.state = CAN_STATE_SLEEPING;
1314
1315 return 0;
1316}
1317
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001318static int __maybe_unused flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001319{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001320 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001321 struct flexcan_priv *priv = netdev_priv(dev);
1322
1323 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1324 if (netif_running(dev)) {
1325 netif_device_attach(dev);
1326 netif_start_queue(dev);
1327 }
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001328 return flexcan_chip_enable(priv);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001329}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001330
1331static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001332
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001333static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001334 .driver = {
1335 .name = DRV_NAME,
1336 .owner = THIS_MODULE,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001337 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001338 .of_match_table = flexcan_of_match,
1339 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001340 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001341 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001342 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001343};
1344
Axel Lin871d3372011-11-27 15:42:31 +00001345module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001346
1347MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1348 "Marc Kleine-Budde <kernel@pengutronix.de>");
1349MODULE_LICENSE("GPL v2");
1350MODULE_DESCRIPTION("CAN port driver for flexcan based chip");