blob: 67f686e4fed6e696e902e9155dacdc4440493d5c [file] [log] [blame]
Sascha Hauerb8d41762012-03-19 12:36:57 +01001/*
2 * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 */
9#include <linux/mm.h>
10#include <linux/delay.h>
11#include <linux/clk.h>
12#include <linux/io.h>
13#include <linux/clkdev.h>
Sebastian Hesselbarth4d9d18a2013-08-27 14:50:00 +020014#include <linux/clk-provider.h>
Sascha Hauerb8d41762012-03-19 12:36:57 +010015#include <linux/err.h>
Fabio Estevambfcc7bc2013-10-01 00:21:12 -030016#include <linux/of.h>
17#include <linux/of_address.h>
18#include <linux/of_irq.h>
Lucas Stach490dd882013-11-14 11:18:57 +010019#include <dt-bindings/clock/imx5-clock.h>
Sascha Hauerb8d41762012-03-19 12:36:57 +010020
Sascha Hauerb8d41762012-03-19 12:36:57 +010021#include "crm-regs-imx5.h"
22#include "clk.h"
Shawn Guoe3372472012-09-13 21:01:00 +080023#include "common.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080024#include "hardware.h"
Sascha Hauerb8d41762012-03-19 12:36:57 +010025
26/* Low-power Audio Playback Mode clock */
27static const char *lp_apm_sel[] = { "osc", };
28
29/* This is used multiple times */
30static const char *standard_pll_sel[] = { "pll1_sw", "pll2_sw", "pll3_sw", "lp_apm", };
31static const char *periph_apm_sel[] = { "pll1_sw", "pll3_sw", "lp_apm", };
32static const char *main_bus_sel[] = { "pll2_sw", "periph_apm", };
33static const char *per_lp_apm_sel[] = { "main_bus", "lp_apm", };
34static const char *per_root_sel[] = { "per_podf", "ipg", };
35static const char *esdhc_c_sel[] = { "esdhc_a_podf", "esdhc_b_podf", };
36static const char *esdhc_d_sel[] = { "esdhc_a_podf", "esdhc_b_podf", };
Shawn Guo13b3a072012-05-03 20:15:57 +080037static const char *ssi_apm_sels[] = { "ckih1", "lp_amp", "ckih2", };
38static const char *ssi_clk_sels[] = { "pll1_sw", "pll2_sw", "pll3_sw", "ssi_apm", };
39static const char *ssi3_clk_sels[] = { "ssi1_root_gate", "ssi2_root_gate", };
40static const char *ssi_ext1_com_sels[] = { "ssi_ext1_podf", "ssi1_root_gate", };
41static const char *ssi_ext2_com_sels[] = { "ssi_ext2_podf", "ssi2_root_gate", };
Sascha Hauerb8d41762012-03-19 12:36:57 +010042static const char *emi_slow_sel[] = { "main_bus", "ahb", };
43static const char *usb_phy_sel_str[] = { "osc", "usb_phy_podf", };
44static const char *mx51_ipu_di0_sel[] = { "di_pred", "osc", "ckih1", "tve_di", };
Sascha Hauer51f66192012-06-04 15:07:36 +020045static const char *mx53_ipu_di0_sel[] = { "di_pred", "osc", "ckih1", "di_pll4_podf", "dummy", "ldb_di0_gate", };
Sascha Hauerb8d41762012-03-19 12:36:57 +010046static const char *mx53_ldb_di0_sel[] = { "pll3_sw", "pll4_sw", };
47static const char *mx51_ipu_di1_sel[] = { "di_pred", "osc", "ckih1", "tve_di", "ipp_di1", };
Sascha Hauer51f66192012-06-04 15:07:36 +020048static const char *mx53_ipu_di1_sel[] = { "di_pred", "osc", "ckih1", "tve_di", "ipp_di1", "ldb_di1_gate", };
Sascha Hauerb8d41762012-03-19 12:36:57 +010049static const char *mx53_ldb_di1_sel[] = { "pll3_sw", "pll4_sw", };
50static const char *mx51_tve_ext_sel[] = { "osc", "ckih1", };
51static const char *mx53_tve_ext_sel[] = { "pll4_sw", "ckih1", };
Philipp Zabel3f487be2013-04-08 16:46:19 +020052static const char *mx51_tve_sel[] = { "tve_pred", "tve_ext_sel", };
Sascha Hauerb8d41762012-03-19 12:36:57 +010053static const char *ipu_sel[] = { "axi_a", "axi_b", "emi_slow_gate", "ahb", };
Philipp Zabel8ecb1672013-03-27 10:51:33 +010054static const char *gpu3d_sel[] = { "axi_a", "axi_b", "emi_slow_gate", "ahb" };
55static const char *gpu2d_sel[] = { "axi_a", "axi_b", "emi_slow_gate", "ahb" };
Sascha Hauerb8d41762012-03-19 12:36:57 +010056static const char *vpu_sel[] = { "axi_a", "axi_b", "emi_slow_gate", "ahb", };
Sascha Hauera745f032012-07-17 16:42:49 +020057static const char *mx53_can_sel[] = { "ipg", "ckih1", "ckih2", "lp_apm", };
Martin Fuzzey04b41e82013-03-19 17:57:01 +010058static const char *mx53_cko1_sel[] = {
59 "cpu_podf", "pll1_sw", "pll2_sw", "pll3_sw",
60 "emi_slow_podf", "pll4_sw", "nfc_podf", "dummy",
61 "di_pred", "dummy", "dummy", "ahb",
62 "ipg", "per_root", "ckil", "dummy",};
63static const char *mx53_cko2_sel[] = {
64 "dummy"/* dptc_core */, "dummy"/* dptc_perich */,
65 "dummy", "esdhc_a_podf",
66 "usboh3_podf", "dummy"/* wrck_clk_root */,
67 "ecspi_podf", "dummy"/* pll1_ref_clk */,
68 "esdhc_b_podf", "dummy"/* ddr_clk_root */,
69 "dummy"/* arm_axi_clk_root */, "dummy"/* usb_phy_out */,
70 "vpu_sel", "ipu_sel",
71 "osc", "ckih1",
72 "dummy", "esdhc_c_sel",
73 "ssi1_root_podf", "ssi2_root_podf",
74 "dummy", "dummy",
75 "dummy"/* lpsr_clk_root */, "dummy"/* pgc_clk_root */,
76 "dummy"/* tve_out */, "usb_phy_sel",
77 "tve_sel", "lp_apm",
78 "uart_root", "dummy"/* spdif0_clk_root */,
79 "dummy", "dummy", };
Philipp Zabelbeb2d1c2013-05-17 15:49:03 +020080static const char *mx51_spdif_xtal_sel[] = { "osc", "ckih", "ckih2", };
81static const char *mx53_spdif_xtal_sel[] = { "osc", "ckih", "ckih2", "pll4_sw", };
82static const char *spdif_sel[] = { "pll1_sw", "pll2_sw", "pll3_sw", "spdif_xtal_sel", };
83static const char *spdif0_com_sel[] = { "spdif0_podf", "ssi1_root_gate", };
84static const char *mx51_spdif1_com_sel[] = { "spdif1_podf", "ssi2_root_gate", };
85
Lucas Stach490dd882013-11-14 11:18:57 +010086static struct clk *clk[IMX5_CLK_END];
Fabio Estevamf40f38d2012-11-21 13:43:05 -020087static struct clk_onecell_data clk_data;
Sascha Hauerb8d41762012-03-19 12:36:57 +010088
Shawn Guob674cf22014-05-19 15:47:32 +080089static void __init mx5_clocks_common_init(void)
Sascha Hauerb8d41762012-03-19 12:36:57 +010090{
91 int i;
92
Lucas Stach490dd882013-11-14 11:18:57 +010093 clk[IMX5_CLK_DUMMY] = imx_clk_fixed("dummy", 0);
Shawn Guob674cf22014-05-19 15:47:32 +080094 clk[IMX5_CLK_CKIL] = imx_obtain_fixed_clock("ckil", 0);
95 clk[IMX5_CLK_OSC] = imx_obtain_fixed_clock("osc", 0);
96 clk[IMX5_CLK_CKIH1] = imx_obtain_fixed_clock("ckih1", 0);
97 clk[IMX5_CLK_CKIH2] = imx_obtain_fixed_clock("ckih2", 0);
Sascha Hauerb8d41762012-03-19 12:36:57 +010098
Lucas Stach490dd882013-11-14 11:18:57 +010099 clk[IMX5_CLK_PERIPH_APM] = imx_clk_mux("periph_apm", MXC_CCM_CBCMR, 12, 2,
100 periph_apm_sel, ARRAY_SIZE(periph_apm_sel));
101 clk[IMX5_CLK_MAIN_BUS] = imx_clk_mux("main_bus", MXC_CCM_CBCDR, 25, 1,
102 main_bus_sel, ARRAY_SIZE(main_bus_sel));
103 clk[IMX5_CLK_PER_LP_APM] = imx_clk_mux("per_lp_apm", MXC_CCM_CBCMR, 1, 1,
104 per_lp_apm_sel, ARRAY_SIZE(per_lp_apm_sel));
105 clk[IMX5_CLK_PER_PRED1] = imx_clk_divider("per_pred1", "per_lp_apm", MXC_CCM_CBCDR, 6, 2);
106 clk[IMX5_CLK_PER_PRED2] = imx_clk_divider("per_pred2", "per_pred1", MXC_CCM_CBCDR, 3, 3);
107 clk[IMX5_CLK_PER_PODF] = imx_clk_divider("per_podf", "per_pred2", MXC_CCM_CBCDR, 0, 3);
108 clk[IMX5_CLK_PER_ROOT] = imx_clk_mux("per_root", MXC_CCM_CBCMR, 0, 1,
109 per_root_sel, ARRAY_SIZE(per_root_sel));
110 clk[IMX5_CLK_AHB] = imx_clk_divider("ahb", "main_bus", MXC_CCM_CBCDR, 10, 3);
111 clk[IMX5_CLK_AHB_MAX] = imx_clk_gate2("ahb_max", "ahb", MXC_CCM_CCGR0, 28);
112 clk[IMX5_CLK_AIPS_TZ1] = imx_clk_gate2("aips_tz1", "ahb", MXC_CCM_CCGR0, 24);
113 clk[IMX5_CLK_AIPS_TZ2] = imx_clk_gate2("aips_tz2", "ahb", MXC_CCM_CCGR0, 26);
114 clk[IMX5_CLK_TMAX1] = imx_clk_gate2("tmax1", "ahb", MXC_CCM_CCGR1, 0);
115 clk[IMX5_CLK_TMAX2] = imx_clk_gate2("tmax2", "ahb", MXC_CCM_CCGR1, 2);
116 clk[IMX5_CLK_TMAX3] = imx_clk_gate2("tmax3", "ahb", MXC_CCM_CCGR1, 4);
117 clk[IMX5_CLK_SPBA] = imx_clk_gate2("spba", "ipg", MXC_CCM_CCGR5, 0);
118 clk[IMX5_CLK_IPG] = imx_clk_divider("ipg", "ahb", MXC_CCM_CBCDR, 8, 2);
119 clk[IMX5_CLK_AXI_A] = imx_clk_divider("axi_a", "main_bus", MXC_CCM_CBCDR, 16, 3);
120 clk[IMX5_CLK_AXI_B] = imx_clk_divider("axi_b", "main_bus", MXC_CCM_CBCDR, 19, 3);
121 clk[IMX5_CLK_UART_SEL] = imx_clk_mux("uart_sel", MXC_CCM_CSCMR1, 24, 2,
122 standard_pll_sel, ARRAY_SIZE(standard_pll_sel));
123 clk[IMX5_CLK_UART_PRED] = imx_clk_divider("uart_pred", "uart_sel", MXC_CCM_CSCDR1, 3, 3);
124 clk[IMX5_CLK_UART_ROOT] = imx_clk_divider("uart_root", "uart_pred", MXC_CCM_CSCDR1, 0, 3);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100125
Lucas Stach490dd882013-11-14 11:18:57 +0100126 clk[IMX5_CLK_ESDHC_A_SEL] = imx_clk_mux("esdhc_a_sel", MXC_CCM_CSCMR1, 20, 2,
127 standard_pll_sel, ARRAY_SIZE(standard_pll_sel));
128 clk[IMX5_CLK_ESDHC_B_SEL] = imx_clk_mux("esdhc_b_sel", MXC_CCM_CSCMR1, 16, 2,
129 standard_pll_sel, ARRAY_SIZE(standard_pll_sel));
130 clk[IMX5_CLK_ESDHC_A_PRED] = imx_clk_divider("esdhc_a_pred", "esdhc_a_sel", MXC_CCM_CSCDR1, 16, 3);
131 clk[IMX5_CLK_ESDHC_A_PODF] = imx_clk_divider("esdhc_a_podf", "esdhc_a_pred", MXC_CCM_CSCDR1, 11, 3);
132 clk[IMX5_CLK_ESDHC_B_PRED] = imx_clk_divider("esdhc_b_pred", "esdhc_b_sel", MXC_CCM_CSCDR1, 22, 3);
133 clk[IMX5_CLK_ESDHC_B_PODF] = imx_clk_divider("esdhc_b_podf", "esdhc_b_pred", MXC_CCM_CSCDR1, 19, 3);
134 clk[IMX5_CLK_ESDHC_C_SEL] = imx_clk_mux("esdhc_c_sel", MXC_CCM_CSCMR1, 19, 1, esdhc_c_sel, ARRAY_SIZE(esdhc_c_sel));
135 clk[IMX5_CLK_ESDHC_D_SEL] = imx_clk_mux("esdhc_d_sel", MXC_CCM_CSCMR1, 18, 1, esdhc_d_sel, ARRAY_SIZE(esdhc_d_sel));
Sascha Hauerb8d41762012-03-19 12:36:57 +0100136
Lucas Stach490dd882013-11-14 11:18:57 +0100137 clk[IMX5_CLK_EMI_SEL] = imx_clk_mux("emi_sel", MXC_CCM_CBCDR, 26, 1,
138 emi_slow_sel, ARRAY_SIZE(emi_slow_sel));
139 clk[IMX5_CLK_EMI_SLOW_PODF] = imx_clk_divider("emi_slow_podf", "emi_sel", MXC_CCM_CBCDR, 22, 3);
140 clk[IMX5_CLK_NFC_PODF] = imx_clk_divider("nfc_podf", "emi_slow_podf", MXC_CCM_CBCDR, 13, 3);
141 clk[IMX5_CLK_ECSPI_SEL] = imx_clk_mux("ecspi_sel", MXC_CCM_CSCMR1, 4, 2,
142 standard_pll_sel, ARRAY_SIZE(standard_pll_sel));
143 clk[IMX5_CLK_ECSPI_PRED] = imx_clk_divider("ecspi_pred", "ecspi_sel", MXC_CCM_CSCDR2, 25, 3);
144 clk[IMX5_CLK_ECSPI_PODF] = imx_clk_divider("ecspi_podf", "ecspi_pred", MXC_CCM_CSCDR2, 19, 6);
145 clk[IMX5_CLK_USBOH3_SEL] = imx_clk_mux("usboh3_sel", MXC_CCM_CSCMR1, 22, 2,
146 standard_pll_sel, ARRAY_SIZE(standard_pll_sel));
147 clk[IMX5_CLK_USBOH3_PRED] = imx_clk_divider("usboh3_pred", "usboh3_sel", MXC_CCM_CSCDR1, 8, 3);
148 clk[IMX5_CLK_USBOH3_PODF] = imx_clk_divider("usboh3_podf", "usboh3_pred", MXC_CCM_CSCDR1, 6, 2);
149 clk[IMX5_CLK_USB_PHY_PRED] = imx_clk_divider("usb_phy_pred", "pll3_sw", MXC_CCM_CDCDR, 3, 3);
150 clk[IMX5_CLK_USB_PHY_PODF] = imx_clk_divider("usb_phy_podf", "usb_phy_pred", MXC_CCM_CDCDR, 0, 3);
151 clk[IMX5_CLK_USB_PHY_SEL] = imx_clk_mux("usb_phy_sel", MXC_CCM_CSCMR1, 26, 1,
152 usb_phy_sel_str, ARRAY_SIZE(usb_phy_sel_str));
153 clk[IMX5_CLK_CPU_PODF] = imx_clk_divider("cpu_podf", "pll1_sw", MXC_CCM_CACRR, 0, 3);
154 clk[IMX5_CLK_DI_PRED] = imx_clk_divider("di_pred", "pll3_sw", MXC_CCM_CDCDR, 6, 3);
155 clk[IMX5_CLK_IIM_GATE] = imx_clk_gate2("iim_gate", "ipg", MXC_CCM_CCGR0, 30);
156 clk[IMX5_CLK_UART1_IPG_GATE] = imx_clk_gate2("uart1_ipg_gate", "ipg", MXC_CCM_CCGR1, 6);
157 clk[IMX5_CLK_UART1_PER_GATE] = imx_clk_gate2("uart1_per_gate", "uart_root", MXC_CCM_CCGR1, 8);
158 clk[IMX5_CLK_UART2_IPG_GATE] = imx_clk_gate2("uart2_ipg_gate", "ipg", MXC_CCM_CCGR1, 10);
159 clk[IMX5_CLK_UART2_PER_GATE] = imx_clk_gate2("uart2_per_gate", "uart_root", MXC_CCM_CCGR1, 12);
160 clk[IMX5_CLK_UART3_IPG_GATE] = imx_clk_gate2("uart3_ipg_gate", "ipg", MXC_CCM_CCGR1, 14);
161 clk[IMX5_CLK_UART3_PER_GATE] = imx_clk_gate2("uart3_per_gate", "uart_root", MXC_CCM_CCGR1, 16);
162 clk[IMX5_CLK_I2C1_GATE] = imx_clk_gate2("i2c1_gate", "per_root", MXC_CCM_CCGR1, 18);
163 clk[IMX5_CLK_I2C2_GATE] = imx_clk_gate2("i2c2_gate", "per_root", MXC_CCM_CCGR1, 20);
164 clk[IMX5_CLK_PWM1_IPG_GATE] = imx_clk_gate2("pwm1_ipg_gate", "ipg", MXC_CCM_CCGR2, 10);
165 clk[IMX5_CLK_PWM1_HF_GATE] = imx_clk_gate2("pwm1_hf_gate", "per_root", MXC_CCM_CCGR2, 12);
166 clk[IMX5_CLK_PWM2_IPG_GATE] = imx_clk_gate2("pwm2_ipg_gate", "ipg", MXC_CCM_CCGR2, 14);
167 clk[IMX5_CLK_PWM2_HF_GATE] = imx_clk_gate2("pwm2_hf_gate", "per_root", MXC_CCM_CCGR2, 16);
168 clk[IMX5_CLK_GPT_IPG_GATE] = imx_clk_gate2("gpt_ipg_gate", "ipg", MXC_CCM_CCGR2, 18);
169 clk[IMX5_CLK_GPT_HF_GATE] = imx_clk_gate2("gpt_hf_gate", "per_root", MXC_CCM_CCGR2, 20);
170 clk[IMX5_CLK_FEC_GATE] = imx_clk_gate2("fec_gate", "ipg", MXC_CCM_CCGR2, 24);
171 clk[IMX5_CLK_USBOH3_GATE] = imx_clk_gate2("usboh3_gate", "ipg", MXC_CCM_CCGR2, 26);
172 clk[IMX5_CLK_USBOH3_PER_GATE] = imx_clk_gate2("usboh3_per_gate", "usboh3_podf", MXC_CCM_CCGR2, 28);
173 clk[IMX5_CLK_ESDHC1_IPG_GATE] = imx_clk_gate2("esdhc1_ipg_gate", "ipg", MXC_CCM_CCGR3, 0);
174 clk[IMX5_CLK_ESDHC2_IPG_GATE] = imx_clk_gate2("esdhc2_ipg_gate", "ipg", MXC_CCM_CCGR3, 4);
175 clk[IMX5_CLK_ESDHC3_IPG_GATE] = imx_clk_gate2("esdhc3_ipg_gate", "ipg", MXC_CCM_CCGR3, 8);
176 clk[IMX5_CLK_ESDHC4_IPG_GATE] = imx_clk_gate2("esdhc4_ipg_gate", "ipg", MXC_CCM_CCGR3, 12);
177 clk[IMX5_CLK_SSI1_IPG_GATE] = imx_clk_gate2("ssi1_ipg_gate", "ipg", MXC_CCM_CCGR3, 16);
178 clk[IMX5_CLK_SSI2_IPG_GATE] = imx_clk_gate2("ssi2_ipg_gate", "ipg", MXC_CCM_CCGR3, 20);
179 clk[IMX5_CLK_SSI3_IPG_GATE] = imx_clk_gate2("ssi3_ipg_gate", "ipg", MXC_CCM_CCGR3, 24);
180 clk[IMX5_CLK_ECSPI1_IPG_GATE] = imx_clk_gate2("ecspi1_ipg_gate", "ipg", MXC_CCM_CCGR4, 18);
181 clk[IMX5_CLK_ECSPI1_PER_GATE] = imx_clk_gate2("ecspi1_per_gate", "ecspi_podf", MXC_CCM_CCGR4, 20);
182 clk[IMX5_CLK_ECSPI2_IPG_GATE] = imx_clk_gate2("ecspi2_ipg_gate", "ipg", MXC_CCM_CCGR4, 22);
183 clk[IMX5_CLK_ECSPI2_PER_GATE] = imx_clk_gate2("ecspi2_per_gate", "ecspi_podf", MXC_CCM_CCGR4, 24);
184 clk[IMX5_CLK_CSPI_IPG_GATE] = imx_clk_gate2("cspi_ipg_gate", "ipg", MXC_CCM_CCGR4, 26);
185 clk[IMX5_CLK_SDMA_GATE] = imx_clk_gate2("sdma_gate", "ipg", MXC_CCM_CCGR4, 30);
186 clk[IMX5_CLK_EMI_FAST_GATE] = imx_clk_gate2("emi_fast_gate", "dummy", MXC_CCM_CCGR5, 14);
187 clk[IMX5_CLK_EMI_SLOW_GATE] = imx_clk_gate2("emi_slow_gate", "emi_slow_podf", MXC_CCM_CCGR5, 16);
188 clk[IMX5_CLK_IPU_SEL] = imx_clk_mux("ipu_sel", MXC_CCM_CBCMR, 6, 2, ipu_sel, ARRAY_SIZE(ipu_sel));
189 clk[IMX5_CLK_IPU_GATE] = imx_clk_gate2("ipu_gate", "ipu_sel", MXC_CCM_CCGR5, 10);
190 clk[IMX5_CLK_NFC_GATE] = imx_clk_gate2("nfc_gate", "nfc_podf", MXC_CCM_CCGR5, 20);
191 clk[IMX5_CLK_IPU_DI0_GATE] = imx_clk_gate2("ipu_di0_gate", "ipu_di0_sel", MXC_CCM_CCGR6, 10);
192 clk[IMX5_CLK_IPU_DI1_GATE] = imx_clk_gate2("ipu_di1_gate", "ipu_di1_sel", MXC_CCM_CCGR6, 12);
193 clk[IMX5_CLK_GPU3D_SEL] = imx_clk_mux("gpu3d_sel", MXC_CCM_CBCMR, 4, 2, gpu3d_sel, ARRAY_SIZE(gpu3d_sel));
194 clk[IMX5_CLK_GPU2D_SEL] = imx_clk_mux("gpu2d_sel", MXC_CCM_CBCMR, 16, 2, gpu2d_sel, ARRAY_SIZE(gpu2d_sel));
195 clk[IMX5_CLK_GPU3D_GATE] = imx_clk_gate2("gpu3d_gate", "gpu3d_sel", MXC_CCM_CCGR5, 2);
196 clk[IMX5_CLK_GARB_GATE] = imx_clk_gate2("garb_gate", "axi_a", MXC_CCM_CCGR5, 4);
197 clk[IMX5_CLK_GPU2D_GATE] = imx_clk_gate2("gpu2d_gate", "gpu2d_sel", MXC_CCM_CCGR6, 14);
198 clk[IMX5_CLK_VPU_SEL] = imx_clk_mux("vpu_sel", MXC_CCM_CBCMR, 14, 2, vpu_sel, ARRAY_SIZE(vpu_sel));
199 clk[IMX5_CLK_VPU_GATE] = imx_clk_gate2("vpu_gate", "vpu_sel", MXC_CCM_CCGR5, 6);
200 clk[IMX5_CLK_VPU_REFERENCE_GATE] = imx_clk_gate2("vpu_reference_gate", "osc", MXC_CCM_CCGR5, 8);
201 clk[IMX5_CLK_UART4_IPG_GATE] = imx_clk_gate2("uart4_ipg_gate", "ipg", MXC_CCM_CCGR7, 8);
202 clk[IMX5_CLK_UART4_PER_GATE] = imx_clk_gate2("uart4_per_gate", "uart_root", MXC_CCM_CCGR7, 10);
203 clk[IMX5_CLK_UART5_IPG_GATE] = imx_clk_gate2("uart5_ipg_gate", "ipg", MXC_CCM_CCGR7, 12);
204 clk[IMX5_CLK_UART5_PER_GATE] = imx_clk_gate2("uart5_per_gate", "uart_root", MXC_CCM_CCGR7, 14);
205 clk[IMX5_CLK_GPC_DVFS] = imx_clk_gate2("gpc_dvfs", "dummy", MXC_CCM_CCGR5, 24);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100206
Lucas Stach490dd882013-11-14 11:18:57 +0100207 clk[IMX5_CLK_SSI_APM] = imx_clk_mux("ssi_apm", MXC_CCM_CSCMR1, 8, 2, ssi_apm_sels, ARRAY_SIZE(ssi_apm_sels));
208 clk[IMX5_CLK_SSI1_ROOT_SEL] = imx_clk_mux("ssi1_root_sel", MXC_CCM_CSCMR1, 14, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels));
209 clk[IMX5_CLK_SSI2_ROOT_SEL] = imx_clk_mux("ssi2_root_sel", MXC_CCM_CSCMR1, 12, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels));
210 clk[IMX5_CLK_SSI3_ROOT_SEL] = imx_clk_mux("ssi3_root_sel", MXC_CCM_CSCMR1, 11, 1, ssi3_clk_sels, ARRAY_SIZE(ssi3_clk_sels));
211 clk[IMX5_CLK_SSI_EXT1_SEL] = imx_clk_mux("ssi_ext1_sel", MXC_CCM_CSCMR1, 28, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels));
212 clk[IMX5_CLK_SSI_EXT2_SEL] = imx_clk_mux("ssi_ext2_sel", MXC_CCM_CSCMR1, 30, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels));
213 clk[IMX5_CLK_SSI_EXT1_COM_SEL] = imx_clk_mux("ssi_ext1_com_sel", MXC_CCM_CSCMR1, 0, 1, ssi_ext1_com_sels, ARRAY_SIZE(ssi_ext1_com_sels));
214 clk[IMX5_CLK_SSI_EXT2_COM_SEL] = imx_clk_mux("ssi_ext2_com_sel", MXC_CCM_CSCMR1, 1, 1, ssi_ext2_com_sels, ARRAY_SIZE(ssi_ext2_com_sels));
215 clk[IMX5_CLK_SSI1_ROOT_PRED] = imx_clk_divider("ssi1_root_pred", "ssi1_root_sel", MXC_CCM_CS1CDR, 6, 3);
216 clk[IMX5_CLK_SSI1_ROOT_PODF] = imx_clk_divider("ssi1_root_podf", "ssi1_root_pred", MXC_CCM_CS1CDR, 0, 6);
217 clk[IMX5_CLK_SSI2_ROOT_PRED] = imx_clk_divider("ssi2_root_pred", "ssi2_root_sel", MXC_CCM_CS2CDR, 6, 3);
218 clk[IMX5_CLK_SSI2_ROOT_PODF] = imx_clk_divider("ssi2_root_podf", "ssi2_root_pred", MXC_CCM_CS2CDR, 0, 6);
219 clk[IMX5_CLK_SSI_EXT1_PRED] = imx_clk_divider("ssi_ext1_pred", "ssi_ext1_sel", MXC_CCM_CS1CDR, 22, 3);
220 clk[IMX5_CLK_SSI_EXT1_PODF] = imx_clk_divider("ssi_ext1_podf", "ssi_ext1_pred", MXC_CCM_CS1CDR, 16, 6);
221 clk[IMX5_CLK_SSI_EXT2_PRED] = imx_clk_divider("ssi_ext2_pred", "ssi_ext2_sel", MXC_CCM_CS2CDR, 22, 3);
222 clk[IMX5_CLK_SSI_EXT2_PODF] = imx_clk_divider("ssi_ext2_podf", "ssi_ext2_pred", MXC_CCM_CS2CDR, 16, 6);
223 clk[IMX5_CLK_SSI1_ROOT_GATE] = imx_clk_gate2("ssi1_root_gate", "ssi1_root_podf", MXC_CCM_CCGR3, 18);
224 clk[IMX5_CLK_SSI2_ROOT_GATE] = imx_clk_gate2("ssi2_root_gate", "ssi2_root_podf", MXC_CCM_CCGR3, 22);
225 clk[IMX5_CLK_SSI3_ROOT_GATE] = imx_clk_gate2("ssi3_root_gate", "ssi3_root_sel", MXC_CCM_CCGR3, 26);
226 clk[IMX5_CLK_SSI_EXT1_GATE] = imx_clk_gate2("ssi_ext1_gate", "ssi_ext1_com_sel", MXC_CCM_CCGR3, 28);
227 clk[IMX5_CLK_SSI_EXT2_GATE] = imx_clk_gate2("ssi_ext2_gate", "ssi_ext2_com_sel", MXC_CCM_CCGR3, 30);
228 clk[IMX5_CLK_EPIT1_IPG_GATE] = imx_clk_gate2("epit1_ipg_gate", "ipg", MXC_CCM_CCGR2, 2);
229 clk[IMX5_CLK_EPIT1_HF_GATE] = imx_clk_gate2("epit1_hf_gate", "per_root", MXC_CCM_CCGR2, 4);
230 clk[IMX5_CLK_EPIT2_IPG_GATE] = imx_clk_gate2("epit2_ipg_gate", "ipg", MXC_CCM_CCGR2, 6);
231 clk[IMX5_CLK_EPIT2_HF_GATE] = imx_clk_gate2("epit2_hf_gate", "per_root", MXC_CCM_CCGR2, 8);
232 clk[IMX5_CLK_OWIRE_GATE] = imx_clk_gate2("owire_gate", "per_root", MXC_CCM_CCGR2, 22);
233 clk[IMX5_CLK_SRTC_GATE] = imx_clk_gate2("srtc_gate", "per_root", MXC_CCM_CCGR4, 28);
234 clk[IMX5_CLK_PATA_GATE] = imx_clk_gate2("pata_gate", "ipg", MXC_CCM_CCGR4, 0);
235 clk[IMX5_CLK_SPDIF0_SEL] = imx_clk_mux("spdif0_sel", MXC_CCM_CSCMR2, 0, 2, spdif_sel, ARRAY_SIZE(spdif_sel));
236 clk[IMX5_CLK_SPDIF0_PRED] = imx_clk_divider("spdif0_pred", "spdif0_sel", MXC_CCM_CDCDR, 25, 3);
237 clk[IMX5_CLK_SPDIF0_PODF] = imx_clk_divider("spdif0_podf", "spdif0_pred", MXC_CCM_CDCDR, 19, 6);
238 clk[IMX5_CLK_SPDIF0_COM_SEL] = imx_clk_mux_flags("spdif0_com_sel", MXC_CCM_CSCMR2, 4, 1,
239 spdif0_com_sel, ARRAY_SIZE(spdif0_com_sel), CLK_SET_RATE_PARENT);
240 clk[IMX5_CLK_SPDIF0_GATE] = imx_clk_gate2("spdif0_gate", "spdif0_com_sel", MXC_CCM_CCGR5, 26);
241 clk[IMX5_CLK_SPDIF_IPG_GATE] = imx_clk_gate2("spdif_ipg_gate", "ipg", MXC_CCM_CCGR5, 30);
242 clk[IMX5_CLK_SAHARA_IPG_GATE] = imx_clk_gate2("sahara_ipg_gate", "ipg", MXC_CCM_CCGR4, 14);
Marek Vasut6fb89542013-11-22 12:05:02 +0100243 clk[IMX5_CLK_SATA_REF] = imx_clk_fixed_factor("sata_ref", "usb_phy1_gate", 1, 1);
Shawn Guo13b3a072012-05-03 20:15:57 +0800244
Sascha Hauerb8d41762012-03-19 12:36:57 +0100245 for (i = 0; i < ARRAY_SIZE(clk); i++)
246 if (IS_ERR(clk[i]))
247 pr_err("i.MX5 clk %d: register failed with %ld\n",
248 i, PTR_ERR(clk[i]));
Martin Fuzzeyf1550a12013-01-29 16:46:12 +0100249
Lucas Stach490dd882013-11-14 11:18:57 +0100250 clk_register_clkdev(clk[IMX5_CLK_GPT_HF_GATE], "per", "imx-gpt.0");
251 clk_register_clkdev(clk[IMX5_CLK_GPT_IPG_GATE], "ipg", "imx-gpt.0");
252 clk_register_clkdev(clk[IMX5_CLK_UART1_PER_GATE], "per", "imx21-uart.0");
253 clk_register_clkdev(clk[IMX5_CLK_UART1_IPG_GATE], "ipg", "imx21-uart.0");
254 clk_register_clkdev(clk[IMX5_CLK_UART2_PER_GATE], "per", "imx21-uart.1");
255 clk_register_clkdev(clk[IMX5_CLK_UART2_IPG_GATE], "ipg", "imx21-uart.1");
256 clk_register_clkdev(clk[IMX5_CLK_UART3_PER_GATE], "per", "imx21-uart.2");
257 clk_register_clkdev(clk[IMX5_CLK_UART3_IPG_GATE], "ipg", "imx21-uart.2");
258 clk_register_clkdev(clk[IMX5_CLK_UART4_PER_GATE], "per", "imx21-uart.3");
259 clk_register_clkdev(clk[IMX5_CLK_UART4_IPG_GATE], "ipg", "imx21-uart.3");
260 clk_register_clkdev(clk[IMX5_CLK_UART5_PER_GATE], "per", "imx21-uart.4");
261 clk_register_clkdev(clk[IMX5_CLK_UART5_IPG_GATE], "ipg", "imx21-uart.4");
262 clk_register_clkdev(clk[IMX5_CLK_ECSPI1_PER_GATE], "per", "imx51-ecspi.0");
263 clk_register_clkdev(clk[IMX5_CLK_ECSPI1_IPG_GATE], "ipg", "imx51-ecspi.0");
264 clk_register_clkdev(clk[IMX5_CLK_ECSPI2_PER_GATE], "per", "imx51-ecspi.1");
265 clk_register_clkdev(clk[IMX5_CLK_ECSPI2_IPG_GATE], "ipg", "imx51-ecspi.1");
266 clk_register_clkdev(clk[IMX5_CLK_CSPI_IPG_GATE], NULL, "imx35-cspi.2");
Lucas Stach490dd882013-11-14 11:18:57 +0100267 clk_register_clkdev(clk[IMX5_CLK_I2C1_GATE], NULL, "imx21-i2c.0");
268 clk_register_clkdev(clk[IMX5_CLK_I2C2_GATE], NULL, "imx21-i2c.1");
269 clk_register_clkdev(clk[IMX5_CLK_USBOH3_PER_GATE], "per", "mxc-ehci.0");
270 clk_register_clkdev(clk[IMX5_CLK_USBOH3_GATE], "ipg", "mxc-ehci.0");
271 clk_register_clkdev(clk[IMX5_CLK_USBOH3_GATE], "ahb", "mxc-ehci.0");
272 clk_register_clkdev(clk[IMX5_CLK_USBOH3_PER_GATE], "per", "mxc-ehci.1");
273 clk_register_clkdev(clk[IMX5_CLK_USBOH3_GATE], "ipg", "mxc-ehci.1");
274 clk_register_clkdev(clk[IMX5_CLK_USBOH3_GATE], "ahb", "mxc-ehci.1");
275 clk_register_clkdev(clk[IMX5_CLK_USBOH3_PER_GATE], "per", "mxc-ehci.2");
276 clk_register_clkdev(clk[IMX5_CLK_USBOH3_GATE], "ipg", "mxc-ehci.2");
277 clk_register_clkdev(clk[IMX5_CLK_USBOH3_GATE], "ahb", "mxc-ehci.2");
278 clk_register_clkdev(clk[IMX5_CLK_USBOH3_PER_GATE], "per", "imx-udc-mx51");
279 clk_register_clkdev(clk[IMX5_CLK_USBOH3_GATE], "ipg", "imx-udc-mx51");
280 clk_register_clkdev(clk[IMX5_CLK_USBOH3_GATE], "ahb", "imx-udc-mx51");
281 clk_register_clkdev(clk[IMX5_CLK_NFC_GATE], NULL, "imx51-nand");
282 clk_register_clkdev(clk[IMX5_CLK_SSI1_IPG_GATE], NULL, "imx-ssi.0");
283 clk_register_clkdev(clk[IMX5_CLK_SSI2_IPG_GATE], NULL, "imx-ssi.1");
284 clk_register_clkdev(clk[IMX5_CLK_SSI3_IPG_GATE], NULL, "imx-ssi.2");
285 clk_register_clkdev(clk[IMX5_CLK_SDMA_GATE], NULL, "imx35-sdma");
286 clk_register_clkdev(clk[IMX5_CLK_CPU_PODF], NULL, "cpu0");
287 clk_register_clkdev(clk[IMX5_CLK_IIM_GATE], "iim", NULL);
288 clk_register_clkdev(clk[IMX5_CLK_DUMMY], NULL, "imx2-wdt.0");
289 clk_register_clkdev(clk[IMX5_CLK_DUMMY], NULL, "imx2-wdt.1");
290 clk_register_clkdev(clk[IMX5_CLK_DUMMY], NULL, "imx-keypad");
291 clk_register_clkdev(clk[IMX5_CLK_IPU_DI1_GATE], "di1", "imx-tve.0");
292 clk_register_clkdev(clk[IMX5_CLK_GPC_DVFS], "gpc_dvfs", NULL);
293 clk_register_clkdev(clk[IMX5_CLK_EPIT1_IPG_GATE], "ipg", "imx-epit.0");
294 clk_register_clkdev(clk[IMX5_CLK_EPIT1_HF_GATE], "per", "imx-epit.0");
295 clk_register_clkdev(clk[IMX5_CLK_EPIT2_IPG_GATE], "ipg", "imx-epit.1");
296 clk_register_clkdev(clk[IMX5_CLK_EPIT2_HF_GATE], "per", "imx-epit.1");
Sascha Hauerb8d41762012-03-19 12:36:57 +0100297
298 /* Set SDHC parents to be PLL2 */
Lucas Stach490dd882013-11-14 11:18:57 +0100299 clk_set_parent(clk[IMX5_CLK_ESDHC_A_SEL], clk[IMX5_CLK_PLL2_SW]);
300 clk_set_parent(clk[IMX5_CLK_ESDHC_B_SEL], clk[IMX5_CLK_PLL2_SW]);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100301
302 /* move usb phy clk to 24MHz */
Lucas Stach490dd882013-11-14 11:18:57 +0100303 clk_set_parent(clk[IMX5_CLK_USB_PHY_SEL], clk[IMX5_CLK_OSC]);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100304
Lucas Stach490dd882013-11-14 11:18:57 +0100305 clk_prepare_enable(clk[IMX5_CLK_GPC_DVFS]);
306 clk_prepare_enable(clk[IMX5_CLK_AHB_MAX]); /* esdhc3 */
307 clk_prepare_enable(clk[IMX5_CLK_AIPS_TZ1]);
308 clk_prepare_enable(clk[IMX5_CLK_AIPS_TZ2]); /* fec */
309 clk_prepare_enable(clk[IMX5_CLK_SPBA]);
310 clk_prepare_enable(clk[IMX5_CLK_EMI_FAST_GATE]); /* fec */
311 clk_prepare_enable(clk[IMX5_CLK_EMI_SLOW_GATE]); /* eim */
312 clk_prepare_enable(clk[IMX5_CLK_MIPI_HSC1_GATE]);
313 clk_prepare_enable(clk[IMX5_CLK_MIPI_HSC2_GATE]);
314 clk_prepare_enable(clk[IMX5_CLK_MIPI_ESC_GATE]);
315 clk_prepare_enable(clk[IMX5_CLK_MIPI_HSP_GATE]);
316 clk_prepare_enable(clk[IMX5_CLK_TMAX1]);
317 clk_prepare_enable(clk[IMX5_CLK_TMAX2]); /* esdhc2, fec */
318 clk_prepare_enable(clk[IMX5_CLK_TMAX3]); /* esdhc1, esdhc4 */
Sascha Hauerb8d41762012-03-19 12:36:57 +0100319}
320
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000321static void __init mx50_clocks_init(struct device_node *np)
322{
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000323 unsigned long r;
Gilles Chanteperdrix876292d2014-04-05 17:57:45 +0200324 int i;
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000325
Lucas Stach490dd882013-11-14 11:18:57 +0100326 clk[IMX5_CLK_PLL1_SW] = imx_clk_pllv2("pll1_sw", "osc", MX53_DPLL1_BASE);
327 clk[IMX5_CLK_PLL2_SW] = imx_clk_pllv2("pll2_sw", "osc", MX53_DPLL2_BASE);
328 clk[IMX5_CLK_PLL3_SW] = imx_clk_pllv2("pll3_sw", "osc", MX53_DPLL3_BASE);
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000329
Marc Kleine-Budde630a2122013-11-25 18:03:57 +0100330 clk[IMX5_CLK_LP_APM] = imx_clk_mux("lp_apm", MXC_CCM_CCSR, 10, 1,
331 lp_apm_sel, ARRAY_SIZE(lp_apm_sel));
Lucas Stach490dd882013-11-14 11:18:57 +0100332 clk[IMX5_CLK_ESDHC1_PER_GATE] = imx_clk_gate2("esdhc1_per_gate", "esdhc_a_podf", MXC_CCM_CCGR3, 2);
333 clk[IMX5_CLK_ESDHC2_PER_GATE] = imx_clk_gate2("esdhc2_per_gate", "esdhc_c_sel", MXC_CCM_CCGR3, 6);
334 clk[IMX5_CLK_ESDHC3_PER_GATE] = imx_clk_gate2("esdhc3_per_gate", "esdhc_b_podf", MXC_CCM_CCGR3, 10);
335 clk[IMX5_CLK_ESDHC4_PER_GATE] = imx_clk_gate2("esdhc4_per_gate", "esdhc_d_sel", MXC_CCM_CCGR3, 14);
336 clk[IMX5_CLK_USB_PHY1_GATE] = imx_clk_gate2("usb_phy1_gate", "usb_phy_sel", MXC_CCM_CCGR4, 10);
337 clk[IMX5_CLK_USB_PHY2_GATE] = imx_clk_gate2("usb_phy2_gate", "usb_phy_sel", MXC_CCM_CCGR4, 12);
338 clk[IMX5_CLK_I2C3_GATE] = imx_clk_gate2("i2c3_gate", "per_root", MXC_CCM_CCGR1, 22);
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000339
Lucas Stach490dd882013-11-14 11:18:57 +0100340 clk[IMX5_CLK_CKO1_SEL] = imx_clk_mux("cko1_sel", MXC_CCM_CCOSR, 0, 4,
341 mx53_cko1_sel, ARRAY_SIZE(mx53_cko1_sel));
342 clk[IMX5_CLK_CKO1_PODF] = imx_clk_divider("cko1_podf", "cko1_sel", MXC_CCM_CCOSR, 4, 3);
343 clk[IMX5_CLK_CKO1] = imx_clk_gate2("cko1", "cko1_podf", MXC_CCM_CCOSR, 7);
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000344
Lucas Stach490dd882013-11-14 11:18:57 +0100345 clk[IMX5_CLK_CKO2_SEL] = imx_clk_mux("cko2_sel", MXC_CCM_CCOSR, 16, 5,
346 mx53_cko2_sel, ARRAY_SIZE(mx53_cko2_sel));
347 clk[IMX5_CLK_CKO2_PODF] = imx_clk_divider("cko2_podf", "cko2_sel", MXC_CCM_CCOSR, 21, 3);
348 clk[IMX5_CLK_CKO2] = imx_clk_gate2("cko2", "cko2_podf", MXC_CCM_CCOSR, 24);
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000349
350 for (i = 0; i < ARRAY_SIZE(clk); i++)
351 if (IS_ERR(clk[i]))
352 pr_err("i.MX50 clk %d: register failed with %ld\n",
353 i, PTR_ERR(clk[i]));
354
355 clk_data.clks = clk;
356 clk_data.clk_num = ARRAY_SIZE(clk);
357 of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
358
Shawn Guob674cf22014-05-19 15:47:32 +0800359 mx5_clocks_common_init();
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000360
361 /* set SDHC root clock to 200MHZ*/
Lucas Stach490dd882013-11-14 11:18:57 +0100362 clk_set_rate(clk[IMX5_CLK_ESDHC_A_PODF], 200000000);
363 clk_set_rate(clk[IMX5_CLK_ESDHC_B_PODF], 200000000);
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000364
Lucas Stach490dd882013-11-14 11:18:57 +0100365 clk_prepare_enable(clk[IMX5_CLK_IIM_GATE]);
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000366 imx_print_silicon_rev("i.MX50", IMX_CHIP_REVISION_1_1);
Lucas Stach490dd882013-11-14 11:18:57 +0100367 clk_disable_unprepare(clk[IMX5_CLK_IIM_GATE]);
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000368
Lucas Stach490dd882013-11-14 11:18:57 +0100369 r = clk_round_rate(clk[IMX5_CLK_USBOH3_PER_GATE], 54000000);
370 clk_set_rate(clk[IMX5_CLK_USBOH3_PER_GATE], r);
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000371
Gilles Chanteperdrix876292d2014-04-05 17:57:45 +0200372 mxc_timer_init_dt(of_find_compatible_node(NULL, NULL, "fsl,imx50-gpt"));
Greg Ungerer7a9cc1a2013-10-29 15:15:52 +1000373}
374CLK_OF_DECLARE(imx50_ccm, "fsl,imx50-ccm", mx50_clocks_init);
375
Shawn Guoc16cc8a2014-05-19 15:43:42 +0800376static void __init mx51_clocks_init(struct device_node *np)
Sascha Hauerb8d41762012-03-19 12:36:57 +0100377{
378 int i;
Sascha Hauer69155fd2012-12-11 10:08:50 +0100379 u32 val;
Sascha Hauerb8d41762012-03-19 12:36:57 +0100380
Lucas Stach490dd882013-11-14 11:18:57 +0100381 clk[IMX5_CLK_PLL1_SW] = imx_clk_pllv2("pll1_sw", "osc", MX51_DPLL1_BASE);
382 clk[IMX5_CLK_PLL2_SW] = imx_clk_pllv2("pll2_sw", "osc", MX51_DPLL2_BASE);
383 clk[IMX5_CLK_PLL3_SW] = imx_clk_pllv2("pll3_sw", "osc", MX51_DPLL3_BASE);
Marc Kleine-Budde630a2122013-11-25 18:03:57 +0100384 clk[IMX5_CLK_LP_APM] = imx_clk_mux("lp_apm", MXC_CCM_CCSR, 9, 1,
385 lp_apm_sel, ARRAY_SIZE(lp_apm_sel));
Lucas Stach490dd882013-11-14 11:18:57 +0100386 clk[IMX5_CLK_IPU_DI0_SEL] = imx_clk_mux("ipu_di0_sel", MXC_CCM_CSCMR2, 26, 3,
387 mx51_ipu_di0_sel, ARRAY_SIZE(mx51_ipu_di0_sel));
388 clk[IMX5_CLK_IPU_DI1_SEL] = imx_clk_mux("ipu_di1_sel", MXC_CCM_CSCMR2, 29, 3,
389 mx51_ipu_di1_sel, ARRAY_SIZE(mx51_ipu_di1_sel));
390 clk[IMX5_CLK_TVE_EXT_SEL] = imx_clk_mux_flags("tve_ext_sel", MXC_CCM_CSCMR1, 6, 1,
391 mx51_tve_ext_sel, ARRAY_SIZE(mx51_tve_ext_sel), CLK_SET_RATE_PARENT);
392 clk[IMX5_CLK_TVE_SEL] = imx_clk_mux("tve_sel", MXC_CCM_CSCMR1, 7, 1,
393 mx51_tve_sel, ARRAY_SIZE(mx51_tve_sel));
394 clk[IMX5_CLK_TVE_GATE] = imx_clk_gate2("tve_gate", "tve_sel", MXC_CCM_CCGR2, 30);
395 clk[IMX5_CLK_TVE_PRED] = imx_clk_divider("tve_pred", "pll3_sw", MXC_CCM_CDCDR, 28, 3);
396 clk[IMX5_CLK_ESDHC1_PER_GATE] = imx_clk_gate2("esdhc1_per_gate", "esdhc_a_podf", MXC_CCM_CCGR3, 2);
397 clk[IMX5_CLK_ESDHC2_PER_GATE] = imx_clk_gate2("esdhc2_per_gate", "esdhc_b_podf", MXC_CCM_CCGR3, 6);
398 clk[IMX5_CLK_ESDHC3_PER_GATE] = imx_clk_gate2("esdhc3_per_gate", "esdhc_c_sel", MXC_CCM_CCGR3, 10);
399 clk[IMX5_CLK_ESDHC4_PER_GATE] = imx_clk_gate2("esdhc4_per_gate", "esdhc_d_sel", MXC_CCM_CCGR3, 14);
400 clk[IMX5_CLK_USB_PHY_GATE] = imx_clk_gate2("usb_phy_gate", "usb_phy_sel", MXC_CCM_CCGR2, 0);
401 clk[IMX5_CLK_HSI2C_GATE] = imx_clk_gate2("hsi2c_gate", "ipg", MXC_CCM_CCGR1, 22);
402 clk[IMX5_CLK_MIPI_HSC1_GATE] = imx_clk_gate2("mipi_hsc1_gate", "ipg", MXC_CCM_CCGR4, 6);
403 clk[IMX5_CLK_MIPI_HSC2_GATE] = imx_clk_gate2("mipi_hsc2_gate", "ipg", MXC_CCM_CCGR4, 8);
404 clk[IMX5_CLK_MIPI_ESC_GATE] = imx_clk_gate2("mipi_esc_gate", "ipg", MXC_CCM_CCGR4, 10);
405 clk[IMX5_CLK_MIPI_HSP_GATE] = imx_clk_gate2("mipi_hsp_gate", "ipg", MXC_CCM_CCGR4, 12);
406 clk[IMX5_CLK_SPDIF_XTAL_SEL] = imx_clk_mux("spdif_xtal_sel", MXC_CCM_CSCMR1, 2, 2,
407 mx51_spdif_xtal_sel, ARRAY_SIZE(mx51_spdif_xtal_sel));
408 clk[IMX5_CLK_SPDIF1_SEL] = imx_clk_mux("spdif1_sel", MXC_CCM_CSCMR2, 2, 2,
409 spdif_sel, ARRAY_SIZE(spdif_sel));
410 clk[IMX5_CLK_SPDIF1_PRED] = imx_clk_divider("spdif1_pred", "spdif1_sel", MXC_CCM_CDCDR, 16, 3);
411 clk[IMX5_CLK_SPDIF1_PODF] = imx_clk_divider("spdif1_podf", "spdif1_pred", MXC_CCM_CDCDR, 9, 6);
412 clk[IMX5_CLK_SPDIF1_COM_SEL] = imx_clk_mux("spdif1_com_sel", MXC_CCM_CSCMR2, 5, 1,
413 mx51_spdif1_com_sel, ARRAY_SIZE(mx51_spdif1_com_sel));
414 clk[IMX5_CLK_SPDIF1_GATE] = imx_clk_gate2("spdif1_gate", "spdif1_com_sel", MXC_CCM_CCGR5, 28);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100415
416 for (i = 0; i < ARRAY_SIZE(clk); i++)
417 if (IS_ERR(clk[i]))
418 pr_err("i.MX51 clk %d: register failed with %ld\n",
419 i, PTR_ERR(clk[i]));
420
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200421 clk_data.clks = clk;
422 clk_data.clk_num = ARRAY_SIZE(clk);
423 of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
424
Shawn Guob674cf22014-05-19 15:47:32 +0800425 mx5_clocks_common_init();
Sascha Hauerb8d41762012-03-19 12:36:57 +0100426
Lucas Stach490dd882013-11-14 11:18:57 +0100427 clk_register_clkdev(clk[IMX5_CLK_HSI2C_GATE], NULL, "imx21-i2c.2");
428 clk_register_clkdev(clk[IMX5_CLK_MX51_MIPI], "mipi_hsp", NULL);
Lucas Stach490dd882013-11-14 11:18:57 +0100429 clk_register_clkdev(clk[IMX5_CLK_FEC_GATE], NULL, "imx27-fec.0");
430 clk_register_clkdev(clk[IMX5_CLK_USB_PHY_GATE], "phy", "mxc-ehci.0");
431 clk_register_clkdev(clk[IMX5_CLK_ESDHC1_IPG_GATE], "ipg", "sdhci-esdhc-imx51.0");
432 clk_register_clkdev(clk[IMX5_CLK_DUMMY], "ahb", "sdhci-esdhc-imx51.0");
433 clk_register_clkdev(clk[IMX5_CLK_ESDHC1_PER_GATE], "per", "sdhci-esdhc-imx51.0");
434 clk_register_clkdev(clk[IMX5_CLK_ESDHC2_IPG_GATE], "ipg", "sdhci-esdhc-imx51.1");
435 clk_register_clkdev(clk[IMX5_CLK_DUMMY], "ahb", "sdhci-esdhc-imx51.1");
436 clk_register_clkdev(clk[IMX5_CLK_ESDHC2_PER_GATE], "per", "sdhci-esdhc-imx51.1");
437 clk_register_clkdev(clk[IMX5_CLK_ESDHC3_IPG_GATE], "ipg", "sdhci-esdhc-imx51.2");
438 clk_register_clkdev(clk[IMX5_CLK_DUMMY], "ahb", "sdhci-esdhc-imx51.2");
439 clk_register_clkdev(clk[IMX5_CLK_ESDHC3_PER_GATE], "per", "sdhci-esdhc-imx51.2");
440 clk_register_clkdev(clk[IMX5_CLK_ESDHC4_IPG_GATE], "ipg", "sdhci-esdhc-imx51.3");
441 clk_register_clkdev(clk[IMX5_CLK_DUMMY], "ahb", "sdhci-esdhc-imx51.3");
442 clk_register_clkdev(clk[IMX5_CLK_ESDHC4_PER_GATE], "per", "sdhci-esdhc-imx51.3");
Sascha Hauerb8d41762012-03-19 12:36:57 +0100443
444 /* set the usboh3 parent to pll2_sw */
Lucas Stach490dd882013-11-14 11:18:57 +0100445 clk_set_parent(clk[IMX5_CLK_USBOH3_SEL], clk[IMX5_CLK_PLL2_SW]);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100446
447 /* set SDHC root clock to 166.25MHZ*/
Lucas Stach490dd882013-11-14 11:18:57 +0100448 clk_set_rate(clk[IMX5_CLK_ESDHC_A_PODF], 166250000);
449 clk_set_rate(clk[IMX5_CLK_ESDHC_B_PODF], 166250000);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100450
451 /* System timer */
Sascha Hauer2cfb4512012-05-16 12:29:53 +0200452 mxc_timer_init(MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR), MX51_INT_GPT);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100453
Lucas Stach490dd882013-11-14 11:18:57 +0100454 clk_prepare_enable(clk[IMX5_CLK_IIM_GATE]);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100455 imx_print_silicon_rev("i.MX51", mx51_revision());
Lucas Stach490dd882013-11-14 11:18:57 +0100456 clk_disable_unprepare(clk[IMX5_CLK_IIM_GATE]);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100457
Sascha Hauer69155fd2012-12-11 10:08:50 +0100458 /*
459 * Reference Manual says: Functionality of CCDR[18] and CLPCR[23] is no
460 * longer supported. Set to one for better power saving.
461 *
462 * The effect of not setting these bits is that MIPI clocks can't be
463 * enabled without the IPU clock being enabled aswell.
464 */
465 val = readl(MXC_CCM_CCDR);
466 val |= 1 << 18;
467 writel(val, MXC_CCM_CCDR);
468
469 val = readl(MXC_CCM_CLPCR);
470 val |= 1 << 23;
471 writel(val, MXC_CCM_CLPCR);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100472}
Shawn Guoc16cc8a2014-05-19 15:43:42 +0800473CLK_OF_DECLARE(imx51_ccm, "fsl,imx51-ccm", mx51_clocks_init);
Sebastian Hesselbarth4d9d18a2013-08-27 14:50:00 +0200474
475static void __init mx53_clocks_init(struct device_node *np)
Sascha Hauerb8d41762012-03-19 12:36:57 +0100476{
Gilles Chanteperdrix876292d2014-04-05 17:57:45 +0200477 int i;
Sascha Hauerb8d41762012-03-19 12:36:57 +0100478 unsigned long r;
479
Lucas Stach490dd882013-11-14 11:18:57 +0100480 clk[IMX5_CLK_PLL1_SW] = imx_clk_pllv2("pll1_sw", "osc", MX53_DPLL1_BASE);
481 clk[IMX5_CLK_PLL2_SW] = imx_clk_pllv2("pll2_sw", "osc", MX53_DPLL2_BASE);
482 clk[IMX5_CLK_PLL3_SW] = imx_clk_pllv2("pll3_sw", "osc", MX53_DPLL3_BASE);
483 clk[IMX5_CLK_PLL4_SW] = imx_clk_pllv2("pll4_sw", "osc", MX53_DPLL4_BASE);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100484
Marc Kleine-Budde630a2122013-11-25 18:03:57 +0100485 clk[IMX5_CLK_LP_APM] = imx_clk_mux("lp_apm", MXC_CCM_CCSR, 10, 1,
486 lp_apm_sel, ARRAY_SIZE(lp_apm_sel));
Lucas Stach490dd882013-11-14 11:18:57 +0100487 clk[IMX5_CLK_LDB_DI1_DIV_3_5] = imx_clk_fixed_factor("ldb_di1_div_3_5", "ldb_di1_sel", 2, 7);
488 clk[IMX5_CLK_LDB_DI1_DIV] = imx_clk_divider_flags("ldb_di1_div", "ldb_di1_div_3_5", MXC_CCM_CSCMR2, 11, 1, 0);
489 clk[IMX5_CLK_LDB_DI1_SEL] = imx_clk_mux_flags("ldb_di1_sel", MXC_CCM_CSCMR2, 9, 1,
490 mx53_ldb_di1_sel, ARRAY_SIZE(mx53_ldb_di1_sel), CLK_SET_RATE_PARENT);
491 clk[IMX5_CLK_DI_PLL4_PODF] = imx_clk_divider("di_pll4_podf", "pll4_sw", MXC_CCM_CDCDR, 16, 3);
492 clk[IMX5_CLK_LDB_DI0_DIV_3_5] = imx_clk_fixed_factor("ldb_di0_div_3_5", "ldb_di0_sel", 2, 7);
493 clk[IMX5_CLK_LDB_DI0_DIV] = imx_clk_divider_flags("ldb_di0_div", "ldb_di0_div_3_5", MXC_CCM_CSCMR2, 10, 1, 0);
494 clk[IMX5_CLK_LDB_DI0_SEL] = imx_clk_mux_flags("ldb_di0_sel", MXC_CCM_CSCMR2, 8, 1,
495 mx53_ldb_di0_sel, ARRAY_SIZE(mx53_ldb_di0_sel), CLK_SET_RATE_PARENT);
Lothar Waßmannd5e9b242013-12-10 11:15:15 +0100496 clk[IMX5_CLK_LDB_DI0_GATE] = imx_clk_gate2("ldb_di0_gate", "ldb_di0_div", MXC_CCM_CCGR6, 28);
Lucas Stach490dd882013-11-14 11:18:57 +0100497 clk[IMX5_CLK_LDB_DI1_GATE] = imx_clk_gate2("ldb_di1_gate", "ldb_di1_div", MXC_CCM_CCGR6, 30);
498 clk[IMX5_CLK_IPU_DI0_SEL] = imx_clk_mux("ipu_di0_sel", MXC_CCM_CSCMR2, 26, 3,
499 mx53_ipu_di0_sel, ARRAY_SIZE(mx53_ipu_di0_sel));
500 clk[IMX5_CLK_IPU_DI1_SEL] = imx_clk_mux("ipu_di1_sel", MXC_CCM_CSCMR2, 29, 3,
501 mx53_ipu_di1_sel, ARRAY_SIZE(mx53_ipu_di1_sel));
502 clk[IMX5_CLK_TVE_EXT_SEL] = imx_clk_mux_flags("tve_ext_sel", MXC_CCM_CSCMR1, 6, 1,
503 mx53_tve_ext_sel, ARRAY_SIZE(mx53_tve_ext_sel), CLK_SET_RATE_PARENT);
504 clk[IMX5_CLK_TVE_GATE] = imx_clk_gate2("tve_gate", "tve_pred", MXC_CCM_CCGR2, 30);
505 clk[IMX5_CLK_TVE_PRED] = imx_clk_divider("tve_pred", "tve_ext_sel", MXC_CCM_CDCDR, 28, 3);
506 clk[IMX5_CLK_ESDHC1_PER_GATE] = imx_clk_gate2("esdhc1_per_gate", "esdhc_a_podf", MXC_CCM_CCGR3, 2);
507 clk[IMX5_CLK_ESDHC2_PER_GATE] = imx_clk_gate2("esdhc2_per_gate", "esdhc_c_sel", MXC_CCM_CCGR3, 6);
508 clk[IMX5_CLK_ESDHC3_PER_GATE] = imx_clk_gate2("esdhc3_per_gate", "esdhc_b_podf", MXC_CCM_CCGR3, 10);
509 clk[IMX5_CLK_ESDHC4_PER_GATE] = imx_clk_gate2("esdhc4_per_gate", "esdhc_d_sel", MXC_CCM_CCGR3, 14);
510 clk[IMX5_CLK_USB_PHY1_GATE] = imx_clk_gate2("usb_phy1_gate", "usb_phy_sel", MXC_CCM_CCGR4, 10);
511 clk[IMX5_CLK_USB_PHY2_GATE] = imx_clk_gate2("usb_phy2_gate", "usb_phy_sel", MXC_CCM_CCGR4, 12);
512 clk[IMX5_CLK_CAN_SEL] = imx_clk_mux("can_sel", MXC_CCM_CSCMR2, 6, 2,
513 mx53_can_sel, ARRAY_SIZE(mx53_can_sel));
514 clk[IMX5_CLK_CAN1_SERIAL_GATE] = imx_clk_gate2("can1_serial_gate", "can_sel", MXC_CCM_CCGR6, 22);
515 clk[IMX5_CLK_CAN1_IPG_GATE] = imx_clk_gate2("can1_ipg_gate", "ipg", MXC_CCM_CCGR6, 20);
516 clk[IMX5_CLK_OCRAM] = imx_clk_gate2("ocram", "ahb", MXC_CCM_CCGR6, 2);
517 clk[IMX5_CLK_CAN2_SERIAL_GATE] = imx_clk_gate2("can2_serial_gate", "can_sel", MXC_CCM_CCGR4, 8);
518 clk[IMX5_CLK_CAN2_IPG_GATE] = imx_clk_gate2("can2_ipg_gate", "ipg", MXC_CCM_CCGR4, 6);
519 clk[IMX5_CLK_I2C3_GATE] = imx_clk_gate2("i2c3_gate", "per_root", MXC_CCM_CCGR1, 22);
520 clk[IMX5_CLK_SATA_GATE] = imx_clk_gate2("sata_gate", "ipg", MXC_CCM_CCGR4, 2);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100521
Lucas Stach490dd882013-11-14 11:18:57 +0100522 clk[IMX5_CLK_CKO1_SEL] = imx_clk_mux("cko1_sel", MXC_CCM_CCOSR, 0, 4,
523 mx53_cko1_sel, ARRAY_SIZE(mx53_cko1_sel));
524 clk[IMX5_CLK_CKO1_PODF] = imx_clk_divider("cko1_podf", "cko1_sel", MXC_CCM_CCOSR, 4, 3);
525 clk[IMX5_CLK_CKO1] = imx_clk_gate2("cko1", "cko1_podf", MXC_CCM_CCOSR, 7);
Martin Fuzzey04b41e82013-03-19 17:57:01 +0100526
Lucas Stach490dd882013-11-14 11:18:57 +0100527 clk[IMX5_CLK_CKO2_SEL] = imx_clk_mux("cko2_sel", MXC_CCM_CCOSR, 16, 5,
528 mx53_cko2_sel, ARRAY_SIZE(mx53_cko2_sel));
529 clk[IMX5_CLK_CKO2_PODF] = imx_clk_divider("cko2_podf", "cko2_sel", MXC_CCM_CCOSR, 21, 3);
530 clk[IMX5_CLK_CKO2] = imx_clk_gate2("cko2", "cko2_podf", MXC_CCM_CCOSR, 24);
531 clk[IMX5_CLK_SPDIF_XTAL_SEL] = imx_clk_mux("spdif_xtal_sel", MXC_CCM_CSCMR1, 2, 2,
532 mx53_spdif_xtal_sel, ARRAY_SIZE(mx53_spdif_xtal_sel));
Martin Fuzzey04b41e82013-03-19 17:57:01 +0100533
Sascha Hauerb8d41762012-03-19 12:36:57 +0100534 for (i = 0; i < ARRAY_SIZE(clk); i++)
535 if (IS_ERR(clk[i]))
536 pr_err("i.MX53 clk %d: register failed with %ld\n",
537 i, PTR_ERR(clk[i]));
538
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200539 clk_data.clks = clk;
540 clk_data.clk_num = ARRAY_SIZE(clk);
541 of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
542
Shawn Guob674cf22014-05-19 15:47:32 +0800543 mx5_clocks_common_init();
Sascha Hauerb8d41762012-03-19 12:36:57 +0100544
Lucas Stach490dd882013-11-14 11:18:57 +0100545 clk_register_clkdev(clk[IMX5_CLK_I2C3_GATE], NULL, "imx21-i2c.2");
546 clk_register_clkdev(clk[IMX5_CLK_FEC_GATE], NULL, "imx25-fec.0");
547 clk_register_clkdev(clk[IMX5_CLK_USB_PHY1_GATE], "usb_phy1", "mxc-ehci.0");
548 clk_register_clkdev(clk[IMX5_CLK_ESDHC1_IPG_GATE], "ipg", "sdhci-esdhc-imx53.0");
549 clk_register_clkdev(clk[IMX5_CLK_DUMMY], "ahb", "sdhci-esdhc-imx53.0");
550 clk_register_clkdev(clk[IMX5_CLK_ESDHC1_PER_GATE], "per", "sdhci-esdhc-imx53.0");
551 clk_register_clkdev(clk[IMX5_CLK_ESDHC2_IPG_GATE], "ipg", "sdhci-esdhc-imx53.1");
552 clk_register_clkdev(clk[IMX5_CLK_DUMMY], "ahb", "sdhci-esdhc-imx53.1");
553 clk_register_clkdev(clk[IMX5_CLK_ESDHC2_PER_GATE], "per", "sdhci-esdhc-imx53.1");
554 clk_register_clkdev(clk[IMX5_CLK_ESDHC3_IPG_GATE], "ipg", "sdhci-esdhc-imx53.2");
555 clk_register_clkdev(clk[IMX5_CLK_DUMMY], "ahb", "sdhci-esdhc-imx53.2");
556 clk_register_clkdev(clk[IMX5_CLK_ESDHC3_PER_GATE], "per", "sdhci-esdhc-imx53.2");
557 clk_register_clkdev(clk[IMX5_CLK_ESDHC4_IPG_GATE], "ipg", "sdhci-esdhc-imx53.3");
558 clk_register_clkdev(clk[IMX5_CLK_DUMMY], "ahb", "sdhci-esdhc-imx53.3");
559 clk_register_clkdev(clk[IMX5_CLK_ESDHC4_PER_GATE], "per", "sdhci-esdhc-imx53.3");
Sascha Hauerb8d41762012-03-19 12:36:57 +0100560
561 /* set SDHC root clock to 200MHZ*/
Lucas Stach490dd882013-11-14 11:18:57 +0100562 clk_set_rate(clk[IMX5_CLK_ESDHC_A_PODF], 200000000);
563 clk_set_rate(clk[IMX5_CLK_ESDHC_B_PODF], 200000000);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100564
Marc Kleine-Budde10471fa2013-11-25 22:15:21 +0100565 /* move can bus clk to 24MHz */
566 clk_set_parent(clk[IMX5_CLK_CAN_SEL], clk[IMX5_CLK_LP_APM]);
567
Lucas Stach490dd882013-11-14 11:18:57 +0100568 clk_prepare_enable(clk[IMX5_CLK_IIM_GATE]);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100569 imx_print_silicon_rev("i.MX53", mx53_revision());
Lucas Stach490dd882013-11-14 11:18:57 +0100570 clk_disable_unprepare(clk[IMX5_CLK_IIM_GATE]);
Sascha Hauerb8d41762012-03-19 12:36:57 +0100571
Lucas Stach490dd882013-11-14 11:18:57 +0100572 r = clk_round_rate(clk[IMX5_CLK_USBOH3_PER_GATE], 54000000);
573 clk_set_rate(clk[IMX5_CLK_USBOH3_PER_GATE], r);
Fabio Estevambfcc7bc2013-10-01 00:21:12 -0300574
Gilles Chanteperdrix876292d2014-04-05 17:57:45 +0200575 mxc_timer_init_dt(of_find_compatible_node(NULL, NULL, "fsl,imx53-gpt"));
Sascha Hauerb8d41762012-03-19 12:36:57 +0100576}
Sebastian Hesselbarth4d9d18a2013-08-27 14:50:00 +0200577CLK_OF_DECLARE(imx53_ccm, "fsl,imx53-ccm", mx53_clocks_init);