blob: 7ce5420966a40bcd319b225c8a10f4ccc895ac1f [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -070033#include "../debug.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040034
Sujith394cf0a2009-02-09 13:26:54 +053035#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040036
Sujith394cf0a2009-02-09 13:26:54 +053037#define AR5416_DEVID_PCI 0x0023
38#define AR5416_DEVID_PCIE 0x0024
39#define AR9160_DEVID_PCI 0x0027
40#define AR9280_DEVID_PCI 0x0029
41#define AR9280_DEVID_PCIE 0x002a
42#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050043#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040044#define AR9287_DEVID_PCI 0x002d
45#define AR9287_DEVID_PCIE 0x002e
46#define AR9300_DEVID_PCIE 0x0030
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040047
Sujith394cf0a2009-02-09 13:26:54 +053048#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040049
Sujith394cf0a2009-02-09 13:26:54 +053050#define AR_SUBVENDOR_ID_NOG 0x0e11
51#define AR_SUBVENDOR_ID_NEW_A 0x7065
52#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053054#define AR9280_COEX2WIRE_SUBSYSID 0x309b
55#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
56#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
57
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070058#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
59
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070060#define ATH_DEFAULT_NOISE_FLOOR -95
61
John W. Linville04658fb2009-11-13 13:12:59 -050062#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070063
Sujith394cf0a2009-02-09 13:26:54 +053064/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070065#define REG_WRITE(_ah, _reg, _val) \
66 ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
67
68#define REG_READ(_ah, _reg) \
69 ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070070
Sujith394cf0a2009-02-09 13:26:54 +053071#define SM(_v, _f) (((_v) << _f##_S) & _f)
72#define MS(_v, _f) (((_v) & _f) >> _f##_S)
73#define REG_RMW(_a, _r, _set, _clr) \
74 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
75#define REG_RMW_FIELD(_a, _r, _f, _v) \
76 REG_WRITE(_a, _r, \
77 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -040078#define REG_READ_FIELD(_a, _r, _f) \
79 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +053080#define REG_SET_BIT(_a, _r, _f) \
81 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
82#define REG_CLR_BIT(_a, _r, _f) \
83 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084
Sujith394cf0a2009-02-09 13:26:54 +053085#define DO_DELAY(x) do { \
86 if ((++(x) % 64) == 0) \
87 udelay(1); \
88 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070089
Sujith394cf0a2009-02-09 13:26:54 +053090#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
91 int r; \
92 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
93 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
94 INI_RA((iniarray), r, (column))); \
95 DO_DELAY(regWr); \
96 } \
97 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070098
Sujith394cf0a2009-02-09 13:26:54 +053099#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
100#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
101#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
102#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530103#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530104#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
105#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700106
Sujith394cf0a2009-02-09 13:26:54 +0530107#define AR_GPIOD_MASK 0x00001FFF
108#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700109
Sujith394cf0a2009-02-09 13:26:54 +0530110#define BASE_ACTIVATE_DELAY 100
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +0530111#define RTC_PLL_SETTLE_DELAY 100
Sujith394cf0a2009-02-09 13:26:54 +0530112#define COEF_SCALE_S 24
113#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700114
Sujith394cf0a2009-02-09 13:26:54 +0530115#define ATH9K_ANTENNA0_CHAINMASK 0x1
116#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700117
Sujith394cf0a2009-02-09 13:26:54 +0530118#define ATH9K_NUM_DMA_DEBUG_REGS 8
119#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120
Sujith394cf0a2009-02-09 13:26:54 +0530121#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530122#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200123#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530124#define AH_TIME_QUANTUM 10
125#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530126#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530127#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700128
Sujith394cf0a2009-02-09 13:26:54 +0530129#define CAB_TIMEOUT_VAL 10
130#define BEACON_TIMEOUT_VAL 10
131#define MIN_BEACON_TIMEOUT_VAL 1
132#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700133
Sujith394cf0a2009-02-09 13:26:54 +0530134#define INIT_CONFIG_STATUS 0x00000000
135#define INIT_RSSI_THR 0x00000700
136#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700137
Sujith394cf0a2009-02-09 13:26:54 +0530138#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400140#define ATH9K_HW_RX_HP_QDEPTH 16
141#define ATH9K_HW_RX_LP_QDEPTH 128
142
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400143enum ath_ini_subsys {
144 ATH_INI_PRE = 0,
145 ATH_INI_CORE,
146 ATH_INI_POST,
147 ATH_INI_NUM_SPLIT,
148};
149
Sujith394cf0a2009-02-09 13:26:54 +0530150enum wireless_mode {
151 ATH9K_MODE_11A = 0,
Luis R. Rodriguezb9b6e152009-07-14 20:14:03 -0400152 ATH9K_MODE_11G,
153 ATH9K_MODE_11NA_HT20,
154 ATH9K_MODE_11NG_HT20,
155 ATH9K_MODE_11NA_HT40PLUS,
156 ATH9K_MODE_11NA_HT40MINUS,
157 ATH9K_MODE_11NG_HT40PLUS,
158 ATH9K_MODE_11NG_HT40MINUS,
159 ATH9K_MODE_MAX,
Sujith394cf0a2009-02-09 13:26:54 +0530160};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujith394cf0a2009-02-09 13:26:54 +0530162enum ath9k_hw_caps {
Sujithbdbdf462009-03-30 15:28:22 +0530163 ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
164 ATH9K_HW_CAP_MIC_CKIP = BIT(1),
165 ATH9K_HW_CAP_MIC_TKIP = BIT(2),
166 ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
167 ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
168 ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
169 ATH9K_HW_CAP_VEOL = BIT(6),
170 ATH9K_HW_CAP_BSSIDMASK = BIT(7),
171 ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
172 ATH9K_HW_CAP_HT = BIT(9),
173 ATH9K_HW_CAP_GTT = BIT(10),
174 ATH9K_HW_CAP_FASTCC = BIT(11),
175 ATH9K_HW_CAP_RFSILENT = BIT(12),
176 ATH9K_HW_CAP_CST = BIT(13),
177 ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
178 ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
179 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -0400180 ATH9K_HW_CAP_EDMA = BIT(17),
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -0400181 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(18),
Luis R. Rodriguezce018052010-04-15 17:39:38 -0400182 ATH9K_HW_CAP_LDPC = BIT(19),
Sujith394cf0a2009-02-09 13:26:54 +0530183};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700184
Sujith394cf0a2009-02-09 13:26:54 +0530185enum ath9k_capability_type {
186 ATH9K_CAP_CIPHER = 0,
187 ATH9K_CAP_TKIP_MIC,
188 ATH9K_CAP_TKIP_SPLIT,
Sujith394cf0a2009-02-09 13:26:54 +0530189 ATH9K_CAP_TXPOW,
Sujith394cf0a2009-02-09 13:26:54 +0530190 ATH9K_CAP_MCAST_KEYSRCH,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530191 ATH9K_CAP_DS
Sujith394cf0a2009-02-09 13:26:54 +0530192};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700193
Sujith394cf0a2009-02-09 13:26:54 +0530194struct ath9k_hw_capabilities {
195 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
196 DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
197 u16 total_queues;
198 u16 keycache_size;
199 u16 low_5ghz_chan, high_5ghz_chan;
200 u16 low_2ghz_chan, high_2ghz_chan;
Sujith394cf0a2009-02-09 13:26:54 +0530201 u16 rts_aggr_limit;
202 u8 tx_chainmask;
203 u8 rx_chainmask;
204 u16 tx_triglevel_max;
205 u16 reg_cap;
206 u8 num_gpio_pins;
207 u8 num_antcfg_2ghz;
208 u8 num_antcfg_5ghz;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400209 u8 rx_hp_qdepth;
210 u8 rx_lp_qdepth;
211 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400212 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400213 u8 txs_len;
Sujith394cf0a2009-02-09 13:26:54 +0530214};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700215
Sujith394cf0a2009-02-09 13:26:54 +0530216struct ath9k_ops_config {
217 int dma_beacon_response_time;
218 int sw_beacon_response_time;
219 int additional_swba_backoff;
220 int ack_6mb;
221 int cwm_ignore_extcca;
222 u8 pcie_powersave_enable;
Sujith394cf0a2009-02-09 13:26:54 +0530223 u8 pcie_clock_req;
224 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530225 u8 analog_shiftreg;
226 u8 ht_enable;
227 u32 ofdm_trig_low;
228 u32 ofdm_trig_high;
229 u32 cck_trig_high;
230 u32 cck_trig_low;
231 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530232 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530233 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400234 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530235#define SPUR_DISABLE 0
236#define SPUR_ENABLE_IOCTL 1
237#define SPUR_ENABLE_EEPROM 2
238#define AR_EEPROM_MODAL_SPURS 5
239#define AR_SPUR_5413_1 1640
240#define AR_SPUR_5413_2 1200
241#define AR_NO_SPUR 0x8000
242#define AR_BASE_FREQ_2GHZ 2300
243#define AR_BASE_FREQ_5GHZ 4900
244#define AR_SPUR_FEEQ_BOUND_HT40 19
245#define AR_SPUR_FEEQ_BOUND_HT20 10
246 int spurmode;
247 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500248 u8 max_txtrig_level;
Sujith394cf0a2009-02-09 13:26:54 +0530249};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700250
Sujith394cf0a2009-02-09 13:26:54 +0530251enum ath9k_int {
252 ATH9K_INT_RX = 0x00000001,
253 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400254 ATH9K_INT_RXHP = 0x00000001,
255 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530256 ATH9K_INT_RXNOFRM = 0x00000008,
257 ATH9K_INT_RXEOL = 0x00000010,
258 ATH9K_INT_RXORN = 0x00000020,
259 ATH9K_INT_TX = 0x00000040,
260 ATH9K_INT_TXDESC = 0x00000080,
261 ATH9K_INT_TIM_TIMER = 0x00000100,
262 ATH9K_INT_TXURN = 0x00000800,
263 ATH9K_INT_MIB = 0x00001000,
264 ATH9K_INT_RXPHY = 0x00004000,
265 ATH9K_INT_RXKCM = 0x00008000,
266 ATH9K_INT_SWBA = 0x00010000,
267 ATH9K_INT_BMISS = 0x00040000,
268 ATH9K_INT_BNR = 0x00100000,
269 ATH9K_INT_TIM = 0x00200000,
270 ATH9K_INT_DTIM = 0x00400000,
271 ATH9K_INT_DTIMSYNC = 0x00800000,
272 ATH9K_INT_GPIO = 0x01000000,
273 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530274 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530275 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530276 ATH9K_INT_CST = 0x10000000,
277 ATH9K_INT_GTT = 0x20000000,
278 ATH9K_INT_FATAL = 0x40000000,
279 ATH9K_INT_GLOBAL = 0x80000000,
280 ATH9K_INT_BMISC = ATH9K_INT_TIM |
281 ATH9K_INT_DTIM |
282 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530283 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530284 ATH9K_INT_CABEND,
285 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
286 ATH9K_INT_RXDESC |
287 ATH9K_INT_RXEOL |
288 ATH9K_INT_RXORN |
289 ATH9K_INT_TXURN |
290 ATH9K_INT_TXDESC |
291 ATH9K_INT_MIB |
292 ATH9K_INT_RXPHY |
293 ATH9K_INT_RXKCM |
294 ATH9K_INT_SWBA |
295 ATH9K_INT_BMISS |
296 ATH9K_INT_GPIO,
297 ATH9K_INT_NOCARD = 0xffffffff
298};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700299
Sujith394cf0a2009-02-09 13:26:54 +0530300#define CHANNEL_CW_INT 0x00002
301#define CHANNEL_CCK 0x00020
302#define CHANNEL_OFDM 0x00040
303#define CHANNEL_2GHZ 0x00080
304#define CHANNEL_5GHZ 0x00100
305#define CHANNEL_PASSIVE 0x00200
306#define CHANNEL_DYN 0x00400
307#define CHANNEL_HALF 0x04000
308#define CHANNEL_QUARTER 0x08000
309#define CHANNEL_HT20 0x10000
310#define CHANNEL_HT40PLUS 0x20000
311#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700312
Sujith394cf0a2009-02-09 13:26:54 +0530313#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
314#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
315#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
316#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
317#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
318#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
319#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
320#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
321#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
322#define CHANNEL_ALL \
323 (CHANNEL_OFDM| \
324 CHANNEL_CCK| \
325 CHANNEL_2GHZ | \
326 CHANNEL_5GHZ | \
327 CHANNEL_HT20 | \
328 CHANNEL_HT40PLUS | \
329 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700330
Sujith394cf0a2009-02-09 13:26:54 +0530331struct ath9k_channel {
332 struct ieee80211_channel *chan;
333 u16 channel;
334 u32 channelFlags;
335 u32 chanmode;
336 int32_t CalValid;
337 bool oneTimeCalsDone;
338 int8_t iCoff;
339 int8_t qCoff;
340 int16_t rawNoiseFloor;
341};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700342
Sujith394cf0a2009-02-09 13:26:54 +0530343#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
344 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
345 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
346 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
347#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
348#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
349#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530350#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
351#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
352#define IS_CHAN_A_5MHZ_SPACED(_c) \
353 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
354 (((_c)->channel % 20) != 0) && \
355 (((_c)->channel % 10) != 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700356
Sujith394cf0a2009-02-09 13:26:54 +0530357/* These macros check chanmode and not channelFlags */
358#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
359#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
360 ((_c)->chanmode == CHANNEL_G_HT20))
361#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
362 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
363 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
364 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
365#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700366
Sujith394cf0a2009-02-09 13:26:54 +0530367enum ath9k_power_mode {
368 ATH9K_PM_AWAKE = 0,
369 ATH9K_PM_FULL_SLEEP,
370 ATH9K_PM_NETWORK_SLEEP,
371 ATH9K_PM_UNDEFINED
372};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700373
Sujith394cf0a2009-02-09 13:26:54 +0530374enum ath9k_tp_scale {
375 ATH9K_TP_SCALE_MAX = 0,
376 ATH9K_TP_SCALE_50,
377 ATH9K_TP_SCALE_25,
378 ATH9K_TP_SCALE_12,
379 ATH9K_TP_SCALE_MIN
380};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700381
Sujith394cf0a2009-02-09 13:26:54 +0530382enum ser_reg_mode {
383 SER_REG_MODE_OFF = 0,
384 SER_REG_MODE_ON = 1,
385 SER_REG_MODE_AUTO = 2,
386};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700387
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400388enum ath9k_rx_qtype {
389 ATH9K_RX_QUEUE_HP,
390 ATH9K_RX_QUEUE_LP,
391 ATH9K_RX_QUEUE_MAX,
392};
393
Sujith394cf0a2009-02-09 13:26:54 +0530394struct ath9k_beacon_state {
395 u32 bs_nexttbtt;
396 u32 bs_nextdtim;
397 u32 bs_intval;
398#define ATH9K_BEACON_PERIOD 0x0000ffff
399#define ATH9K_BEACON_ENA 0x00800000
400#define ATH9K_BEACON_RESET_TSF 0x01000000
Sujith4af9cf42009-02-12 10:06:47 +0530401#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530402 u32 bs_dtimperiod;
403 u16 bs_cfpperiod;
404 u16 bs_cfpmaxduration;
405 u32 bs_cfpnext;
406 u16 bs_timoffset;
407 u16 bs_bmissthreshold;
408 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530409 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530410};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700411
Sujith394cf0a2009-02-09 13:26:54 +0530412struct chan_centers {
413 u16 synth_center;
414 u16 ctl_center;
415 u16 ext_center;
416};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700417
Sujith394cf0a2009-02-09 13:26:54 +0530418enum {
419 ATH9K_RESET_POWER_ON,
420 ATH9K_RESET_WARM,
421 ATH9K_RESET_COLD,
422};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423
Sujithd535a422009-02-09 13:27:06 +0530424struct ath9k_hw_version {
425 u32 magic;
426 u16 devid;
427 u16 subvendorid;
428 u32 macVersion;
429 u16 macRev;
430 u16 phyRev;
431 u16 analog5GhzRev;
432 u16 analog2GhzRev;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530433 u16 subsysid;
Sujithd535a422009-02-09 13:27:06 +0530434};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530436/* Generic TSF timer definitions */
437
438#define ATH_MAX_GEN_TIMER 16
439
440#define AR_GENTMR_BIT(_index) (1 << (_index))
441
442/*
443 * Using de Bruijin sequence to to look up 1's index in a 32 bit number
444 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
445 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530446#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530447
448struct ath_gen_timer_configuration {
449 u32 next_addr;
450 u32 period_addr;
451 u32 mode_addr;
452 u32 mode_mask;
453};
454
455struct ath_gen_timer {
456 void (*trigger)(void *arg);
457 void (*overflow)(void *arg);
458 void *arg;
459 u8 index;
460};
461
462struct ath_gen_timer_table {
463 u32 gen_timer_index[32];
464 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
465 union {
466 unsigned long timer_bits;
467 u16 val;
468 } timer_mask;
469};
470
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400471/**
472 * struct ath_hw_private_ops - callbacks used internally by hardware code
473 *
474 * This structure contains private callbacks designed to only be used internally
475 * by the hardware core.
476 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400477 * @init_cal_settings: setup types of calibrations supported
478 * @init_cal: starts actual calibration
479 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400480 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400481 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400482 * @macversion_supported: If this specific mac revision is supported
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400483 *
484 * @rf_set_freq: change frequency
485 * @spur_mitigate_freq: spur mitigation
486 * @rf_alloc_ext_banks:
487 * @rf_free_ext_banks:
488 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400489 * @compute_pll_control: compute the PLL control value to use for
490 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400491 * @setup_calibration: set up calibration
492 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguez77d6d392010-04-15 17:39:09 -0400493 * @loadnf: load noise floor read from each chain on the CCA registers
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400494 */
495struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400496 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400497 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400498 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
499
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400500 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400501 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400502 bool (*macversion_supported)(u32 macversion);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400503 void (*setup_calibration)(struct ath_hw *ah,
504 struct ath9k_cal_list *currCal);
505 bool (*iscal_supported)(struct ath_hw *ah,
506 enum ath9k_cal_types calType);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400507
508 /* PHY ops */
509 int (*rf_set_freq)(struct ath_hw *ah,
510 struct ath9k_channel *chan);
511 void (*spur_mitigate_freq)(struct ath_hw *ah,
512 struct ath9k_channel *chan);
513 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
514 void (*rf_free_ext_banks)(struct ath_hw *ah);
515 bool (*set_rf_regs)(struct ath_hw *ah,
516 struct ath9k_channel *chan,
517 u16 modesIndex);
518 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
519 void (*init_bb)(struct ath_hw *ah,
520 struct ath9k_channel *chan);
521 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
522 void (*olc_init)(struct ath_hw *ah);
523 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
524 void (*mark_phy_inactive)(struct ath_hw *ah);
525 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
526 bool (*rfbus_req)(struct ath_hw *ah);
527 void (*rfbus_done)(struct ath_hw *ah);
528 void (*enable_rfkill)(struct ath_hw *ah);
529 void (*restore_chainmask)(struct ath_hw *ah);
530 void (*set_diversity)(struct ath_hw *ah, bool value);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400531 u32 (*compute_pll_control)(struct ath_hw *ah,
532 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400533 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
534 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400535 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Luis R. Rodriguez77d6d392010-04-15 17:39:09 -0400536 void (*loadnf)(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400537};
538
539/**
540 * struct ath_hw_ops - callbacks used by hardware code and driver code
541 *
542 * This structure contains callbacks designed to to be used internally by
543 * hardware code and also by the lower level driver.
544 *
545 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400546 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400547 */
548struct ath_hw_ops {
549 void (*config_pci_powersave)(struct ath_hw *ah,
550 int restore,
551 int power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400552 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400553 void (*set_desc_link)(void *ds, u32 link);
554 void (*get_desc_link)(void *ds, u32 **link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400555 bool (*calibrate)(struct ath_hw *ah,
556 struct ath9k_channel *chan,
557 u8 rxchainmask,
558 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400559 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400560 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
561 bool is_firstseg, bool is_is_lastseg,
562 const void *ds0, dma_addr_t buf_addr,
563 unsigned int qcu);
564 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
565 struct ath_tx_status *ts);
566 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
567 u32 pktLen, enum ath9k_pkt_type type,
568 u32 txPower, u32 keyIx,
569 enum ath9k_key_type keyType,
570 u32 flags);
571 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
572 void *lastds,
573 u32 durUpdateEn, u32 rtsctsRate,
574 u32 rtsctsDuration,
575 struct ath9k_11n_rate_series series[],
576 u32 nseries, u32 flags);
577 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
578 u32 aggrLen);
579 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
580 u32 numDelims);
581 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
582 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
583 void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
584 u32 burstDuration);
585 void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
586 u32 vmf);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400587};
588
Sujithcbe61d82009-02-09 13:27:12 +0530589struct ath_hw {
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700590 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700591 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530592 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530593 struct ath9k_ops_config config;
594 struct ath9k_hw_capabilities caps;
Sujith2660b812009-02-09 13:27:26 +0530595 struct ath9k_channel channels[38];
596 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530597
Sujithcbe61d82009-02-09 13:27:12 +0530598 union {
599 struct ar5416_eeprom_def def;
600 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400601 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400602 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530603 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530604 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530605
606 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530607 bool is_pciexpress;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400608 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530609 u16 tx_trig_level;
Felix Fietkau641d9922010-04-15 17:38:49 -0400610 s16 nf_2g_max;
611 s16 nf_2g_min;
612 s16 nf_5g_max;
613 s16 nf_5g_min;
Sujith2660b812009-02-09 13:27:26 +0530614 u16 rfsilent;
615 u32 rfkill_gpio;
616 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530617 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530618
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400619 bool htc_reset_init;
620
Sujith2660b812009-02-09 13:27:26 +0530621 enum nl80211_iftype opmode;
622 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530623
624 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
Sujitha13883b2009-08-26 08:39:40 +0530625 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530626 struct ar5416Stats stats;
627 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530628
Sujith2660b812009-02-09 13:27:26 +0530629 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400630 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500631 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530632 u32 txok_interrupt_mask;
633 u32 txerr_interrupt_mask;
634 u32 txdesc_interrupt_mask;
635 u32 txeol_interrupt_mask;
636 u32 txurn_interrupt_mask;
637 bool chip_fullsleep;
638 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530639
640 /* Calibration */
Sujithcbfe9462009-04-13 21:56:56 +0530641 enum ath9k_cal_types supp_cals;
642 struct ath9k_cal_list iq_caldata;
643 struct ath9k_cal_list adcgain_caldata;
644 struct ath9k_cal_list adcdc_calinitdata;
645 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400646 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530647 struct ath9k_cal_list *cal_list;
648 struct ath9k_cal_list *cal_list_last;
649 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530650#define totalPowerMeasI meas0.unsign
651#define totalPowerMeasQ meas1.unsign
652#define totalIqCorrMeas meas2.sign
653#define totalAdcIOddPhase meas0.unsign
654#define totalAdcIEvenPhase meas1.unsign
655#define totalAdcQOddPhase meas2.unsign
656#define totalAdcQEvenPhase meas3.unsign
657#define totalAdcDcOffsetIOddPhase meas0.sign
658#define totalAdcDcOffsetIEvenPhase meas1.sign
659#define totalAdcDcOffsetQOddPhase meas2.sign
660#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700661 union {
662 u32 unsign[AR5416_MAX_CHAINS];
663 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530664 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700665 union {
666 u32 unsign[AR5416_MAX_CHAINS];
667 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530668 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700669 union {
670 u32 unsign[AR5416_MAX_CHAINS];
671 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530672 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700673 union {
674 u32 unsign[AR5416_MAX_CHAINS];
675 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530676 } meas3;
677 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530678
Sujith2660b812009-02-09 13:27:26 +0530679 u32 sta_id1_defaults;
680 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700681 enum {
682 AUTO_32KHZ,
683 USE_32KHZ,
684 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530685 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530686
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400687 /* Private to hardware code */
688 struct ath_hw_private_ops private_ops;
689 /* Accessed by the lower level driver */
690 struct ath_hw_ops ops;
691
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400692 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530693 u32 *analogBank0Data;
694 u32 *analogBank1Data;
695 u32 *analogBank2Data;
696 u32 *analogBank3Data;
697 u32 *analogBank6Data;
698 u32 *analogBank6TPCData;
699 u32 *analogBank7Data;
700 u32 *addac5416_21;
701 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530702
Sujith2660b812009-02-09 13:27:26 +0530703 int16_t txpower_indexoffset;
Felix Fietkaue239d852010-01-15 02:34:58 +0100704 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530705 u32 beacon_interval;
706 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530707 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530708
709 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530710 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530711 u32 aniperiod;
712 struct ar5416AniState *curani;
713 struct ar5416AniState ani[255];
714 int totalSizeDesired[5];
715 int coarse_high[5];
716 int coarse_low[5];
717 int firpwr[5];
718 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530719
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700720 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700721 struct ath_btcoex_hw btcoex_hw;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700722
Sujith2660b812009-02-09 13:27:26 +0530723 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530724 u8 txchainmask;
725 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530726
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530727 u32 originalGain[22];
728 int initPDADC;
729 int PDADCdelta;
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530730 u8 led_pin;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530731
Sujith2660b812009-02-09 13:27:26 +0530732 struct ar5416IniArray iniModes;
733 struct ar5416IniArray iniCommon;
734 struct ar5416IniArray iniBank0;
735 struct ar5416IniArray iniBB_RfGain;
736 struct ar5416IniArray iniBank1;
737 struct ar5416IniArray iniBank2;
738 struct ar5416IniArray iniBank3;
739 struct ar5416IniArray iniBank6;
740 struct ar5416IniArray iniBank6TPC;
741 struct ar5416IniArray iniBank7;
742 struct ar5416IniArray iniAddac;
743 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400744 struct ar5416IniArray iniPcieSerdesLowPower;
Sujith2660b812009-02-09 13:27:26 +0530745 struct ar5416IniArray iniModesAdditional;
746 struct ar5416IniArray iniModesRxGain;
747 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400748 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530749 struct ar5416IniArray iniCckfirNormal;
750 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530751 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
752 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
753 struct ar5416IniArray iniModes_9271_ANI_reg;
754 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
755 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530756
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400757 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
758 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
759 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
760 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
761
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530762 u32 intr_gen_timer_trigger;
763 u32 intr_gen_timer_thresh;
764 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400765
766 struct ar9003_txs *ts_ring;
767 void *ts_start;
768 u32 ts_paddr_start;
769 u32 ts_paddr_end;
770 u16 ts_tail;
771 u8 ts_size;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700772};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700773
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700774static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
775{
776 return &ah->common;
777}
778
779static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
780{
781 return &(ath9k_hw_common(ah)->regulatory);
782}
783
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400784static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
785{
786 return &ah->private_ops;
787}
788
789static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
790{
791 return &ah->ops;
792}
793
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700794/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530795const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530796void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700797int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530798int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith394cf0a2009-02-09 13:26:54 +0530799 bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100800int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530801bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530802 u32 capability, u32 *result);
Sujithcbe61d82009-02-09 13:27:12 +0530803bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530804 u32 capability, u32 setting, int *status);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400805u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700806
Sujith394cf0a2009-02-09 13:26:54 +0530807/* Key Cache Management */
Sujithcbe61d82009-02-09 13:27:12 +0530808bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
809bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
810bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujith394cf0a2009-02-09 13:26:54 +0530811 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +0200812 const u8 *mac);
Sujithcbe61d82009-02-09 13:27:12 +0530813bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700814
Sujith394cf0a2009-02-09 13:26:54 +0530815/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530816void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
817u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
818void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530819 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530820void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530821u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
822void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700823
Sujith394cf0a2009-02-09 13:26:54 +0530824/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530825bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Sujith394cf0a2009-02-09 13:26:54 +0530826u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Sujithcbe61d82009-02-09 13:27:12 +0530827bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400828u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100829 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530830 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530831void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530832 struct ath9k_channel *chan,
833 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530834u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
835void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
836bool ath9k_hw_phy_disable(struct ath_hw *ah);
837bool ath9k_hw_disable(struct ath_hw *ah);
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -0700838void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
Sujithcbe61d82009-02-09 13:27:12 +0530839void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
840void ath9k_hw_setopmode(struct ath_hw *ah);
841void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700842void ath9k_hw_setbssidmask(struct ath_hw *ah);
843void ath9k_hw_write_associd(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530844u64 ath9k_hw_gettsf64(struct ath_hw *ah);
845void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
846void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530847void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Luis R. Rodriguez30cbd422009-11-03 16:10:46 -0800848u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100849void ath9k_hw_init_global_settings(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700850void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530851void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
852void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530853 const struct ath9k_beacon_state *bs);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700854
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700855bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700856
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530857/* Generic hw timer primitives */
858struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
859 void (*trigger)(void *),
860 void (*overflow)(void *),
861 void *arg,
862 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700863void ath9k_hw_gen_timer_start(struct ath_hw *ah,
864 struct ath_gen_timer *timer,
865 u32 timer_next,
866 u32 timer_period);
867void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
868
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530869void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
870void ath_gen_timer_isr(struct ath_hw *hw);
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530871u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530872
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400873void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400874
Sujith05020d22010-03-17 14:25:23 +0530875/* HTC */
876void ath9k_hw_htc_resetinit(struct ath_hw *ah);
877
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400878/* PHY */
879void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
880 u32 *coef_mantissa, u32 *coef_exponent);
881
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400882/*
883 * Code Specific to AR5008, AR9001 or AR9002,
884 * we stuff these here to avoid callbacks for AR9003.
885 */
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400886void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400887int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -0400888void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -0400889void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400890
Felix Fietkau641d9922010-04-15 17:38:49 -0400891/*
892 * Code specifric to AR9003, we stuff these here to avoid callbacks
893 * for older families
894 */
895void ar9003_hw_set_nf_limits(struct ath_hw *ah);
896
897/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400898void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400899void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
900void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400901
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400902void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
903void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
904
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400905void ar9002_hw_attach_ops(struct ath_hw *ah);
906void ar9003_hw_attach_ops(struct ath_hw *ah);
907
Vasanthakumar Thiagarajan7b6840a2009-09-07 17:46:49 +0530908#define ATH_PCIE_CAP_LINK_CTRL 0x70
909#define ATH_PCIE_CAP_LINK_L0S 1
910#define ATH_PCIE_CAP_LINK_L1 2
911
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700912#endif