blob: e520929ac5019d4afaf139873b835c25ff6c60b5 [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07002 * Copyright(c) 2015 - 2017 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
47
48/*
49 * This file contains all of the code that is specific to the HFI chip
50 */
51
52#include <linux/pci.h>
53#include <linux/delay.h>
54#include <linux/interrupt.h>
55#include <linux/module.h>
56
57#include "hfi.h"
58#include "trace.h"
59#include "mad.h"
60#include "pio.h"
61#include "sdma.h"
62#include "eprom.h"
Dean Luick5d9157a2015-11-16 21:59:34 -050063#include "efivar.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080064#include "platform.h"
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080065#include "aspm.h"
Dennis Dalessandro41973442016-07-25 07:52:36 -070066#include "affinity.h"
Don Hiatt243d9f42017-03-20 17:26:20 -070067#include "debugfs.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040068
69#define NUM_IB_PORTS 1
70
71uint kdeth_qp;
72module_param_named(kdeth_qp, kdeth_qp, uint, S_IRUGO);
73MODULE_PARM_DESC(kdeth_qp, "Set the KDETH queue pair prefix");
74
75uint num_vls = HFI1_MAX_VLS_SUPPORTED;
76module_param(num_vls, uint, S_IRUGO);
77MODULE_PARM_DESC(num_vls, "Set number of Virtual Lanes to use (1-8)");
78
79/*
80 * Default time to aggregate two 10K packets from the idle state
81 * (timer not running). The timer starts at the end of the first packet,
82 * so only the time for one 10K packet and header plus a bit extra is needed.
83 * 10 * 1024 + 64 header byte = 10304 byte
84 * 10304 byte / 12.5 GB/s = 824.32ns
85 */
86uint rcv_intr_timeout = (824 + 16); /* 16 is for coalescing interrupt */
87module_param(rcv_intr_timeout, uint, S_IRUGO);
88MODULE_PARM_DESC(rcv_intr_timeout, "Receive interrupt mitigation timeout in ns");
89
90uint rcv_intr_count = 16; /* same as qib */
91module_param(rcv_intr_count, uint, S_IRUGO);
92MODULE_PARM_DESC(rcv_intr_count, "Receive interrupt mitigation count");
93
94ushort link_crc_mask = SUPPORTED_CRCS;
95module_param(link_crc_mask, ushort, S_IRUGO);
96MODULE_PARM_DESC(link_crc_mask, "CRCs to use on the link");
97
98uint loopback;
99module_param_named(loopback, loopback, uint, S_IRUGO);
100MODULE_PARM_DESC(loopback, "Put into loopback mode (1 = serdes, 3 = external cable");
101
102/* Other driver tunables */
103uint rcv_intr_dynamic = 1; /* enable dynamic mode for rcv int mitigation*/
104static ushort crc_14b_sideband = 1;
105static uint use_flr = 1;
106uint quick_linkup; /* skip LNI */
107
108struct flag_table {
109 u64 flag; /* the flag */
110 char *str; /* description string */
111 u16 extra; /* extra information */
112 u16 unused0;
113 u32 unused1;
114};
115
116/* str must be a string constant */
117#define FLAG_ENTRY(str, extra, flag) {flag, str, extra}
118#define FLAG_ENTRY0(str, flag) {flag, str, 0}
119
120/* Send Error Consequences */
121#define SEC_WRITE_DROPPED 0x1
122#define SEC_PACKET_DROPPED 0x2
123#define SEC_SC_HALTED 0x4 /* per-context only */
124#define SEC_SPC_FREEZE 0x8 /* per-HFI only */
125
Harish Chegondi8784ac02016-07-25 13:38:50 -0700126#define DEFAULT_KRCVQS 2
Mike Marciniszyn77241052015-07-30 15:17:43 -0400127#define MIN_KERNEL_KCTXTS 2
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500128#define FIRST_KERNEL_KCTXT 1
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700129
130/*
131 * RSM instance allocation
132 * 0 - Verbs
133 * 1 - User Fecn Handling
134 * 2 - Vnic
135 */
136#define RSM_INS_VERBS 0
137#define RSM_INS_FECN 1
138#define RSM_INS_VNIC 2
Mike Marciniszyn77241052015-07-30 15:17:43 -0400139
140/* Bit offset into the GUID which carries HFI id information */
141#define GUID_HFI_INDEX_SHIFT 39
142
143/* extract the emulation revision */
144#define emulator_rev(dd) ((dd)->irev >> 8)
145/* parallel and serial emulation versions are 3 and 4 respectively */
146#define is_emulator_p(dd) ((((dd)->irev) & 0xf) == 3)
147#define is_emulator_s(dd) ((((dd)->irev) & 0xf) == 4)
148
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700149/* RSM fields for Verbs */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400150/* packet type */
151#define IB_PACKET_TYPE 2ull
152#define QW_SHIFT 6ull
153/* QPN[7..1] */
154#define QPN_WIDTH 7ull
155
156/* LRH.BTH: QW 0, OFFSET 48 - for match */
157#define LRH_BTH_QW 0ull
158#define LRH_BTH_BIT_OFFSET 48ull
159#define LRH_BTH_OFFSET(off) ((LRH_BTH_QW << QW_SHIFT) | (off))
160#define LRH_BTH_MATCH_OFFSET LRH_BTH_OFFSET(LRH_BTH_BIT_OFFSET)
161#define LRH_BTH_SELECT
162#define LRH_BTH_MASK 3ull
163#define LRH_BTH_VALUE 2ull
164
165/* LRH.SC[3..0] QW 0, OFFSET 56 - for match */
166#define LRH_SC_QW 0ull
167#define LRH_SC_BIT_OFFSET 56ull
168#define LRH_SC_OFFSET(off) ((LRH_SC_QW << QW_SHIFT) | (off))
169#define LRH_SC_MATCH_OFFSET LRH_SC_OFFSET(LRH_SC_BIT_OFFSET)
170#define LRH_SC_MASK 128ull
171#define LRH_SC_VALUE 0ull
172
173/* SC[n..0] QW 0, OFFSET 60 - for select */
174#define LRH_SC_SELECT_OFFSET ((LRH_SC_QW << QW_SHIFT) | (60ull))
175
176/* QPN[m+n:1] QW 1, OFFSET 1 */
177#define QPN_SELECT_OFFSET ((1ull << QW_SHIFT) | (1ull))
178
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700179/* RSM fields for Vnic */
180/* L2_TYPE: QW 0, OFFSET 61 - for match */
181#define L2_TYPE_QW 0ull
182#define L2_TYPE_BIT_OFFSET 61ull
183#define L2_TYPE_OFFSET(off) ((L2_TYPE_QW << QW_SHIFT) | (off))
184#define L2_TYPE_MATCH_OFFSET L2_TYPE_OFFSET(L2_TYPE_BIT_OFFSET)
185#define L2_TYPE_MASK 3ull
186#define L2_16B_VALUE 2ull
187
188/* L4_TYPE QW 1, OFFSET 0 - for match */
189#define L4_TYPE_QW 1ull
190#define L4_TYPE_BIT_OFFSET 0ull
191#define L4_TYPE_OFFSET(off) ((L4_TYPE_QW << QW_SHIFT) | (off))
192#define L4_TYPE_MATCH_OFFSET L4_TYPE_OFFSET(L4_TYPE_BIT_OFFSET)
193#define L4_16B_TYPE_MASK 0xFFull
194#define L4_16B_ETH_VALUE 0x78ull
195
196/* 16B VESWID - for select */
197#define L4_16B_HDR_VESWID_OFFSET ((2 << QW_SHIFT) | (16ull))
198/* 16B ENTROPY - for select */
199#define L2_16B_ENTROPY_OFFSET ((1 << QW_SHIFT) | (32ull))
200
Mike Marciniszyn77241052015-07-30 15:17:43 -0400201/* defines to build power on SC2VL table */
202#define SC2VL_VAL( \
203 num, \
204 sc0, sc0val, \
205 sc1, sc1val, \
206 sc2, sc2val, \
207 sc3, sc3val, \
208 sc4, sc4val, \
209 sc5, sc5val, \
210 sc6, sc6val, \
211 sc7, sc7val) \
212( \
213 ((u64)(sc0val) << SEND_SC2VLT##num##_SC##sc0##_SHIFT) | \
214 ((u64)(sc1val) << SEND_SC2VLT##num##_SC##sc1##_SHIFT) | \
215 ((u64)(sc2val) << SEND_SC2VLT##num##_SC##sc2##_SHIFT) | \
216 ((u64)(sc3val) << SEND_SC2VLT##num##_SC##sc3##_SHIFT) | \
217 ((u64)(sc4val) << SEND_SC2VLT##num##_SC##sc4##_SHIFT) | \
218 ((u64)(sc5val) << SEND_SC2VLT##num##_SC##sc5##_SHIFT) | \
219 ((u64)(sc6val) << SEND_SC2VLT##num##_SC##sc6##_SHIFT) | \
220 ((u64)(sc7val) << SEND_SC2VLT##num##_SC##sc7##_SHIFT) \
221)
222
223#define DC_SC_VL_VAL( \
224 range, \
225 e0, e0val, \
226 e1, e1val, \
227 e2, e2val, \
228 e3, e3val, \
229 e4, e4val, \
230 e5, e5val, \
231 e6, e6val, \
232 e7, e7val, \
233 e8, e8val, \
234 e9, e9val, \
235 e10, e10val, \
236 e11, e11val, \
237 e12, e12val, \
238 e13, e13val, \
239 e14, e14val, \
240 e15, e15val) \
241( \
242 ((u64)(e0val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e0##_SHIFT) | \
243 ((u64)(e1val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e1##_SHIFT) | \
244 ((u64)(e2val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e2##_SHIFT) | \
245 ((u64)(e3val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e3##_SHIFT) | \
246 ((u64)(e4val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e4##_SHIFT) | \
247 ((u64)(e5val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e5##_SHIFT) | \
248 ((u64)(e6val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e6##_SHIFT) | \
249 ((u64)(e7val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e7##_SHIFT) | \
250 ((u64)(e8val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e8##_SHIFT) | \
251 ((u64)(e9val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e9##_SHIFT) | \
252 ((u64)(e10val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e10##_SHIFT) | \
253 ((u64)(e11val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e11##_SHIFT) | \
254 ((u64)(e12val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e12##_SHIFT) | \
255 ((u64)(e13val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e13##_SHIFT) | \
256 ((u64)(e14val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e14##_SHIFT) | \
257 ((u64)(e15val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e15##_SHIFT) \
258)
259
260/* all CceStatus sub-block freeze bits */
261#define ALL_FROZE (CCE_STATUS_SDMA_FROZE_SMASK \
262 | CCE_STATUS_RXE_FROZE_SMASK \
263 | CCE_STATUS_TXE_FROZE_SMASK \
264 | CCE_STATUS_TXE_PIO_FROZE_SMASK)
265/* all CceStatus sub-block TXE pause bits */
266#define ALL_TXE_PAUSE (CCE_STATUS_TXE_PIO_PAUSED_SMASK \
267 | CCE_STATUS_TXE_PAUSED_SMASK \
268 | CCE_STATUS_SDMA_PAUSED_SMASK)
269/* all CceStatus sub-block RXE pause bits */
270#define ALL_RXE_PAUSE CCE_STATUS_RXE_PAUSED_SMASK
271
Jakub Pawlak2b719042016-07-01 16:01:22 -0700272#define CNTR_MAX 0xFFFFFFFFFFFFFFFFULL
273#define CNTR_32BIT_MAX 0x00000000FFFFFFFF
274
Mike Marciniszyn77241052015-07-30 15:17:43 -0400275/*
276 * CCE Error flags.
277 */
278static struct flag_table cce_err_status_flags[] = {
279/* 0*/ FLAG_ENTRY0("CceCsrParityErr",
280 CCE_ERR_STATUS_CCE_CSR_PARITY_ERR_SMASK),
281/* 1*/ FLAG_ENTRY0("CceCsrReadBadAddrErr",
282 CCE_ERR_STATUS_CCE_CSR_READ_BAD_ADDR_ERR_SMASK),
283/* 2*/ FLAG_ENTRY0("CceCsrWriteBadAddrErr",
284 CCE_ERR_STATUS_CCE_CSR_WRITE_BAD_ADDR_ERR_SMASK),
285/* 3*/ FLAG_ENTRY0("CceTrgtAsyncFifoParityErr",
286 CCE_ERR_STATUS_CCE_TRGT_ASYNC_FIFO_PARITY_ERR_SMASK),
287/* 4*/ FLAG_ENTRY0("CceTrgtAccessErr",
288 CCE_ERR_STATUS_CCE_TRGT_ACCESS_ERR_SMASK),
289/* 5*/ FLAG_ENTRY0("CceRspdDataParityErr",
290 CCE_ERR_STATUS_CCE_RSPD_DATA_PARITY_ERR_SMASK),
291/* 6*/ FLAG_ENTRY0("CceCli0AsyncFifoParityErr",
292 CCE_ERR_STATUS_CCE_CLI0_ASYNC_FIFO_PARITY_ERR_SMASK),
293/* 7*/ FLAG_ENTRY0("CceCsrCfgBusParityErr",
294 CCE_ERR_STATUS_CCE_CSR_CFG_BUS_PARITY_ERR_SMASK),
295/* 8*/ FLAG_ENTRY0("CceCli2AsyncFifoParityErr",
296 CCE_ERR_STATUS_CCE_CLI2_ASYNC_FIFO_PARITY_ERR_SMASK),
297/* 9*/ FLAG_ENTRY0("CceCli1AsyncFifoPioCrdtParityErr",
298 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_PIO_CRDT_PARITY_ERR_SMASK),
299/*10*/ FLAG_ENTRY0("CceCli1AsyncFifoPioCrdtParityErr",
300 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_SDMA_HD_PARITY_ERR_SMASK),
301/*11*/ FLAG_ENTRY0("CceCli1AsyncFifoRxdmaParityError",
302 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_RXDMA_PARITY_ERROR_SMASK),
303/*12*/ FLAG_ENTRY0("CceCli1AsyncFifoDbgParityError",
304 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_DBG_PARITY_ERROR_SMASK),
305/*13*/ FLAG_ENTRY0("PcicRetryMemCorErr",
306 CCE_ERR_STATUS_PCIC_RETRY_MEM_COR_ERR_SMASK),
307/*14*/ FLAG_ENTRY0("PcicRetryMemCorErr",
308 CCE_ERR_STATUS_PCIC_RETRY_SOT_MEM_COR_ERR_SMASK),
309/*15*/ FLAG_ENTRY0("PcicPostHdQCorErr",
310 CCE_ERR_STATUS_PCIC_POST_HD_QCOR_ERR_SMASK),
311/*16*/ FLAG_ENTRY0("PcicPostHdQCorErr",
312 CCE_ERR_STATUS_PCIC_POST_DAT_QCOR_ERR_SMASK),
313/*17*/ FLAG_ENTRY0("PcicPostHdQCorErr",
314 CCE_ERR_STATUS_PCIC_CPL_HD_QCOR_ERR_SMASK),
315/*18*/ FLAG_ENTRY0("PcicCplDatQCorErr",
316 CCE_ERR_STATUS_PCIC_CPL_DAT_QCOR_ERR_SMASK),
317/*19*/ FLAG_ENTRY0("PcicNPostHQParityErr",
318 CCE_ERR_STATUS_PCIC_NPOST_HQ_PARITY_ERR_SMASK),
319/*20*/ FLAG_ENTRY0("PcicNPostDatQParityErr",
320 CCE_ERR_STATUS_PCIC_NPOST_DAT_QPARITY_ERR_SMASK),
321/*21*/ FLAG_ENTRY0("PcicRetryMemUncErr",
322 CCE_ERR_STATUS_PCIC_RETRY_MEM_UNC_ERR_SMASK),
323/*22*/ FLAG_ENTRY0("PcicRetrySotMemUncErr",
324 CCE_ERR_STATUS_PCIC_RETRY_SOT_MEM_UNC_ERR_SMASK),
325/*23*/ FLAG_ENTRY0("PcicPostHdQUncErr",
326 CCE_ERR_STATUS_PCIC_POST_HD_QUNC_ERR_SMASK),
327/*24*/ FLAG_ENTRY0("PcicPostDatQUncErr",
328 CCE_ERR_STATUS_PCIC_POST_DAT_QUNC_ERR_SMASK),
329/*25*/ FLAG_ENTRY0("PcicCplHdQUncErr",
330 CCE_ERR_STATUS_PCIC_CPL_HD_QUNC_ERR_SMASK),
331/*26*/ FLAG_ENTRY0("PcicCplDatQUncErr",
332 CCE_ERR_STATUS_PCIC_CPL_DAT_QUNC_ERR_SMASK),
333/*27*/ FLAG_ENTRY0("PcicTransmitFrontParityErr",
334 CCE_ERR_STATUS_PCIC_TRANSMIT_FRONT_PARITY_ERR_SMASK),
335/*28*/ FLAG_ENTRY0("PcicTransmitBackParityErr",
336 CCE_ERR_STATUS_PCIC_TRANSMIT_BACK_PARITY_ERR_SMASK),
337/*29*/ FLAG_ENTRY0("PcicReceiveParityErr",
338 CCE_ERR_STATUS_PCIC_RECEIVE_PARITY_ERR_SMASK),
339/*30*/ FLAG_ENTRY0("CceTrgtCplTimeoutErr",
340 CCE_ERR_STATUS_CCE_TRGT_CPL_TIMEOUT_ERR_SMASK),
341/*31*/ FLAG_ENTRY0("LATriggered",
342 CCE_ERR_STATUS_LA_TRIGGERED_SMASK),
343/*32*/ FLAG_ENTRY0("CceSegReadBadAddrErr",
344 CCE_ERR_STATUS_CCE_SEG_READ_BAD_ADDR_ERR_SMASK),
345/*33*/ FLAG_ENTRY0("CceSegWriteBadAddrErr",
346 CCE_ERR_STATUS_CCE_SEG_WRITE_BAD_ADDR_ERR_SMASK),
347/*34*/ FLAG_ENTRY0("CceRcplAsyncFifoParityErr",
348 CCE_ERR_STATUS_CCE_RCPL_ASYNC_FIFO_PARITY_ERR_SMASK),
349/*35*/ FLAG_ENTRY0("CceRxdmaConvFifoParityErr",
350 CCE_ERR_STATUS_CCE_RXDMA_CONV_FIFO_PARITY_ERR_SMASK),
351/*36*/ FLAG_ENTRY0("CceMsixTableCorErr",
352 CCE_ERR_STATUS_CCE_MSIX_TABLE_COR_ERR_SMASK),
353/*37*/ FLAG_ENTRY0("CceMsixTableUncErr",
354 CCE_ERR_STATUS_CCE_MSIX_TABLE_UNC_ERR_SMASK),
355/*38*/ FLAG_ENTRY0("CceIntMapCorErr",
356 CCE_ERR_STATUS_CCE_INT_MAP_COR_ERR_SMASK),
357/*39*/ FLAG_ENTRY0("CceIntMapUncErr",
358 CCE_ERR_STATUS_CCE_INT_MAP_UNC_ERR_SMASK),
359/*40*/ FLAG_ENTRY0("CceMsixCsrParityErr",
360 CCE_ERR_STATUS_CCE_MSIX_CSR_PARITY_ERR_SMASK),
361/*41-63 reserved*/
362};
363
364/*
365 * Misc Error flags
366 */
367#define MES(text) MISC_ERR_STATUS_MISC_##text##_ERR_SMASK
368static struct flag_table misc_err_status_flags[] = {
369/* 0*/ FLAG_ENTRY0("CSR_PARITY", MES(CSR_PARITY)),
370/* 1*/ FLAG_ENTRY0("CSR_READ_BAD_ADDR", MES(CSR_READ_BAD_ADDR)),
371/* 2*/ FLAG_ENTRY0("CSR_WRITE_BAD_ADDR", MES(CSR_WRITE_BAD_ADDR)),
372/* 3*/ FLAG_ENTRY0("SBUS_WRITE_FAILED", MES(SBUS_WRITE_FAILED)),
373/* 4*/ FLAG_ENTRY0("KEY_MISMATCH", MES(KEY_MISMATCH)),
374/* 5*/ FLAG_ENTRY0("FW_AUTH_FAILED", MES(FW_AUTH_FAILED)),
375/* 6*/ FLAG_ENTRY0("EFUSE_CSR_PARITY", MES(EFUSE_CSR_PARITY)),
376/* 7*/ FLAG_ENTRY0("EFUSE_READ_BAD_ADDR", MES(EFUSE_READ_BAD_ADDR)),
377/* 8*/ FLAG_ENTRY0("EFUSE_WRITE", MES(EFUSE_WRITE)),
378/* 9*/ FLAG_ENTRY0("EFUSE_DONE_PARITY", MES(EFUSE_DONE_PARITY)),
379/*10*/ FLAG_ENTRY0("INVALID_EEP_CMD", MES(INVALID_EEP_CMD)),
380/*11*/ FLAG_ENTRY0("MBIST_FAIL", MES(MBIST_FAIL)),
381/*12*/ FLAG_ENTRY0("PLL_LOCK_FAIL", MES(PLL_LOCK_FAIL))
382};
383
384/*
385 * TXE PIO Error flags and consequences
386 */
387static struct flag_table pio_err_status_flags[] = {
388/* 0*/ FLAG_ENTRY("PioWriteBadCtxt",
389 SEC_WRITE_DROPPED,
390 SEND_PIO_ERR_STATUS_PIO_WRITE_BAD_CTXT_ERR_SMASK),
391/* 1*/ FLAG_ENTRY("PioWriteAddrParity",
392 SEC_SPC_FREEZE,
393 SEND_PIO_ERR_STATUS_PIO_WRITE_ADDR_PARITY_ERR_SMASK),
394/* 2*/ FLAG_ENTRY("PioCsrParity",
395 SEC_SPC_FREEZE,
396 SEND_PIO_ERR_STATUS_PIO_CSR_PARITY_ERR_SMASK),
397/* 3*/ FLAG_ENTRY("PioSbMemFifo0",
398 SEC_SPC_FREEZE,
399 SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO0_ERR_SMASK),
400/* 4*/ FLAG_ENTRY("PioSbMemFifo1",
401 SEC_SPC_FREEZE,
402 SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO1_ERR_SMASK),
403/* 5*/ FLAG_ENTRY("PioPccFifoParity",
404 SEC_SPC_FREEZE,
405 SEND_PIO_ERR_STATUS_PIO_PCC_FIFO_PARITY_ERR_SMASK),
406/* 6*/ FLAG_ENTRY("PioPecFifoParity",
407 SEC_SPC_FREEZE,
408 SEND_PIO_ERR_STATUS_PIO_PEC_FIFO_PARITY_ERR_SMASK),
409/* 7*/ FLAG_ENTRY("PioSbrdctlCrrelParity",
410 SEC_SPC_FREEZE,
411 SEND_PIO_ERR_STATUS_PIO_SBRDCTL_CRREL_PARITY_ERR_SMASK),
412/* 8*/ FLAG_ENTRY("PioSbrdctrlCrrelFifoParity",
413 SEC_SPC_FREEZE,
414 SEND_PIO_ERR_STATUS_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR_SMASK),
415/* 9*/ FLAG_ENTRY("PioPktEvictFifoParityErr",
416 SEC_SPC_FREEZE,
417 SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_FIFO_PARITY_ERR_SMASK),
418/*10*/ FLAG_ENTRY("PioSmPktResetParity",
419 SEC_SPC_FREEZE,
420 SEND_PIO_ERR_STATUS_PIO_SM_PKT_RESET_PARITY_ERR_SMASK),
421/*11*/ FLAG_ENTRY("PioVlLenMemBank0Unc",
422 SEC_SPC_FREEZE,
423 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_UNC_ERR_SMASK),
424/*12*/ FLAG_ENTRY("PioVlLenMemBank1Unc",
425 SEC_SPC_FREEZE,
426 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_UNC_ERR_SMASK),
427/*13*/ FLAG_ENTRY("PioVlLenMemBank0Cor",
428 0,
429 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_COR_ERR_SMASK),
430/*14*/ FLAG_ENTRY("PioVlLenMemBank1Cor",
431 0,
432 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_COR_ERR_SMASK),
433/*15*/ FLAG_ENTRY("PioCreditRetFifoParity",
434 SEC_SPC_FREEZE,
435 SEND_PIO_ERR_STATUS_PIO_CREDIT_RET_FIFO_PARITY_ERR_SMASK),
436/*16*/ FLAG_ENTRY("PioPpmcPblFifo",
437 SEC_SPC_FREEZE,
438 SEND_PIO_ERR_STATUS_PIO_PPMC_PBL_FIFO_ERR_SMASK),
439/*17*/ FLAG_ENTRY("PioInitSmIn",
440 0,
441 SEND_PIO_ERR_STATUS_PIO_INIT_SM_IN_ERR_SMASK),
442/*18*/ FLAG_ENTRY("PioPktEvictSmOrArbSm",
443 SEC_SPC_FREEZE,
444 SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_SM_OR_ARB_SM_ERR_SMASK),
445/*19*/ FLAG_ENTRY("PioHostAddrMemUnc",
446 SEC_SPC_FREEZE,
447 SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_UNC_ERR_SMASK),
448/*20*/ FLAG_ENTRY("PioHostAddrMemCor",
449 0,
450 SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_COR_ERR_SMASK),
451/*21*/ FLAG_ENTRY("PioWriteDataParity",
452 SEC_SPC_FREEZE,
453 SEND_PIO_ERR_STATUS_PIO_WRITE_DATA_PARITY_ERR_SMASK),
454/*22*/ FLAG_ENTRY("PioStateMachine",
455 SEC_SPC_FREEZE,
456 SEND_PIO_ERR_STATUS_PIO_STATE_MACHINE_ERR_SMASK),
457/*23*/ FLAG_ENTRY("PioWriteQwValidParity",
Jubin John8638b772016-02-14 20:19:24 -0800458 SEC_WRITE_DROPPED | SEC_SPC_FREEZE,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400459 SEND_PIO_ERR_STATUS_PIO_WRITE_QW_VALID_PARITY_ERR_SMASK),
460/*24*/ FLAG_ENTRY("PioBlockQwCountParity",
Jubin John8638b772016-02-14 20:19:24 -0800461 SEC_WRITE_DROPPED | SEC_SPC_FREEZE,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400462 SEND_PIO_ERR_STATUS_PIO_BLOCK_QW_COUNT_PARITY_ERR_SMASK),
463/*25*/ FLAG_ENTRY("PioVlfVlLenParity",
464 SEC_SPC_FREEZE,
465 SEND_PIO_ERR_STATUS_PIO_VLF_VL_LEN_PARITY_ERR_SMASK),
466/*26*/ FLAG_ENTRY("PioVlfSopParity",
467 SEC_SPC_FREEZE,
468 SEND_PIO_ERR_STATUS_PIO_VLF_SOP_PARITY_ERR_SMASK),
469/*27*/ FLAG_ENTRY("PioVlFifoParity",
470 SEC_SPC_FREEZE,
471 SEND_PIO_ERR_STATUS_PIO_VL_FIFO_PARITY_ERR_SMASK),
472/*28*/ FLAG_ENTRY("PioPpmcBqcMemParity",
473 SEC_SPC_FREEZE,
474 SEND_PIO_ERR_STATUS_PIO_PPMC_BQC_MEM_PARITY_ERR_SMASK),
475/*29*/ FLAG_ENTRY("PioPpmcSopLen",
476 SEC_SPC_FREEZE,
477 SEND_PIO_ERR_STATUS_PIO_PPMC_SOP_LEN_ERR_SMASK),
478/*30-31 reserved*/
479/*32*/ FLAG_ENTRY("PioCurrentFreeCntParity",
480 SEC_SPC_FREEZE,
481 SEND_PIO_ERR_STATUS_PIO_CURRENT_FREE_CNT_PARITY_ERR_SMASK),
482/*33*/ FLAG_ENTRY("PioLastReturnedCntParity",
483 SEC_SPC_FREEZE,
484 SEND_PIO_ERR_STATUS_PIO_LAST_RETURNED_CNT_PARITY_ERR_SMASK),
485/*34*/ FLAG_ENTRY("PioPccSopHeadParity",
486 SEC_SPC_FREEZE,
487 SEND_PIO_ERR_STATUS_PIO_PCC_SOP_HEAD_PARITY_ERR_SMASK),
488/*35*/ FLAG_ENTRY("PioPecSopHeadParityErr",
489 SEC_SPC_FREEZE,
490 SEND_PIO_ERR_STATUS_PIO_PEC_SOP_HEAD_PARITY_ERR_SMASK),
491/*36-63 reserved*/
492};
493
494/* TXE PIO errors that cause an SPC freeze */
495#define ALL_PIO_FREEZE_ERR \
496 (SEND_PIO_ERR_STATUS_PIO_WRITE_ADDR_PARITY_ERR_SMASK \
497 | SEND_PIO_ERR_STATUS_PIO_CSR_PARITY_ERR_SMASK \
498 | SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO0_ERR_SMASK \
499 | SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO1_ERR_SMASK \
500 | SEND_PIO_ERR_STATUS_PIO_PCC_FIFO_PARITY_ERR_SMASK \
501 | SEND_PIO_ERR_STATUS_PIO_PEC_FIFO_PARITY_ERR_SMASK \
502 | SEND_PIO_ERR_STATUS_PIO_SBRDCTL_CRREL_PARITY_ERR_SMASK \
503 | SEND_PIO_ERR_STATUS_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR_SMASK \
504 | SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_FIFO_PARITY_ERR_SMASK \
505 | SEND_PIO_ERR_STATUS_PIO_SM_PKT_RESET_PARITY_ERR_SMASK \
506 | SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_UNC_ERR_SMASK \
507 | SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_UNC_ERR_SMASK \
508 | SEND_PIO_ERR_STATUS_PIO_CREDIT_RET_FIFO_PARITY_ERR_SMASK \
509 | SEND_PIO_ERR_STATUS_PIO_PPMC_PBL_FIFO_ERR_SMASK \
510 | SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_SM_OR_ARB_SM_ERR_SMASK \
511 | SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_UNC_ERR_SMASK \
512 | SEND_PIO_ERR_STATUS_PIO_WRITE_DATA_PARITY_ERR_SMASK \
513 | SEND_PIO_ERR_STATUS_PIO_STATE_MACHINE_ERR_SMASK \
514 | SEND_PIO_ERR_STATUS_PIO_WRITE_QW_VALID_PARITY_ERR_SMASK \
515 | SEND_PIO_ERR_STATUS_PIO_BLOCK_QW_COUNT_PARITY_ERR_SMASK \
516 | SEND_PIO_ERR_STATUS_PIO_VLF_VL_LEN_PARITY_ERR_SMASK \
517 | SEND_PIO_ERR_STATUS_PIO_VLF_SOP_PARITY_ERR_SMASK \
518 | SEND_PIO_ERR_STATUS_PIO_VL_FIFO_PARITY_ERR_SMASK \
519 | SEND_PIO_ERR_STATUS_PIO_PPMC_BQC_MEM_PARITY_ERR_SMASK \
520 | SEND_PIO_ERR_STATUS_PIO_PPMC_SOP_LEN_ERR_SMASK \
521 | SEND_PIO_ERR_STATUS_PIO_CURRENT_FREE_CNT_PARITY_ERR_SMASK \
522 | SEND_PIO_ERR_STATUS_PIO_LAST_RETURNED_CNT_PARITY_ERR_SMASK \
523 | SEND_PIO_ERR_STATUS_PIO_PCC_SOP_HEAD_PARITY_ERR_SMASK \
524 | SEND_PIO_ERR_STATUS_PIO_PEC_SOP_HEAD_PARITY_ERR_SMASK)
525
526/*
527 * TXE SDMA Error flags
528 */
529static struct flag_table sdma_err_status_flags[] = {
530/* 0*/ FLAG_ENTRY0("SDmaRpyTagErr",
531 SEND_DMA_ERR_STATUS_SDMA_RPY_TAG_ERR_SMASK),
532/* 1*/ FLAG_ENTRY0("SDmaCsrParityErr",
533 SEND_DMA_ERR_STATUS_SDMA_CSR_PARITY_ERR_SMASK),
534/* 2*/ FLAG_ENTRY0("SDmaPcieReqTrackingUncErr",
535 SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_UNC_ERR_SMASK),
536/* 3*/ FLAG_ENTRY0("SDmaPcieReqTrackingCorErr",
537 SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_COR_ERR_SMASK),
538/*04-63 reserved*/
539};
540
541/* TXE SDMA errors that cause an SPC freeze */
542#define ALL_SDMA_FREEZE_ERR \
543 (SEND_DMA_ERR_STATUS_SDMA_RPY_TAG_ERR_SMASK \
544 | SEND_DMA_ERR_STATUS_SDMA_CSR_PARITY_ERR_SMASK \
545 | SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_UNC_ERR_SMASK)
546
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800547/* SendEgressErrInfo bits that correspond to a PortXmitDiscard counter */
548#define PORT_DISCARD_EGRESS_ERRS \
549 (SEND_EGRESS_ERR_INFO_TOO_LONG_IB_PACKET_ERR_SMASK \
550 | SEND_EGRESS_ERR_INFO_VL_MAPPING_ERR_SMASK \
551 | SEND_EGRESS_ERR_INFO_VL_ERR_SMASK)
552
Mike Marciniszyn77241052015-07-30 15:17:43 -0400553/*
554 * TXE Egress Error flags
555 */
556#define SEES(text) SEND_EGRESS_ERR_STATUS_##text##_ERR_SMASK
557static struct flag_table egress_err_status_flags[] = {
558/* 0*/ FLAG_ENTRY0("TxPktIntegrityMemCorErr", SEES(TX_PKT_INTEGRITY_MEM_COR)),
559/* 1*/ FLAG_ENTRY0("TxPktIntegrityMemUncErr", SEES(TX_PKT_INTEGRITY_MEM_UNC)),
560/* 2 reserved */
561/* 3*/ FLAG_ENTRY0("TxEgressFifoUnderrunOrParityErr",
562 SEES(TX_EGRESS_FIFO_UNDERRUN_OR_PARITY)),
563/* 4*/ FLAG_ENTRY0("TxLinkdownErr", SEES(TX_LINKDOWN)),
564/* 5*/ FLAG_ENTRY0("TxIncorrectLinkStateErr", SEES(TX_INCORRECT_LINK_STATE)),
565/* 6 reserved */
566/* 7*/ FLAG_ENTRY0("TxPioLaunchIntfParityErr",
567 SEES(TX_PIO_LAUNCH_INTF_PARITY)),
568/* 8*/ FLAG_ENTRY0("TxSdmaLaunchIntfParityErr",
569 SEES(TX_SDMA_LAUNCH_INTF_PARITY)),
570/* 9-10 reserved */
571/*11*/ FLAG_ENTRY0("TxSbrdCtlStateMachineParityErr",
572 SEES(TX_SBRD_CTL_STATE_MACHINE_PARITY)),
573/*12*/ FLAG_ENTRY0("TxIllegalVLErr", SEES(TX_ILLEGAL_VL)),
574/*13*/ FLAG_ENTRY0("TxLaunchCsrParityErr", SEES(TX_LAUNCH_CSR_PARITY)),
575/*14*/ FLAG_ENTRY0("TxSbrdCtlCsrParityErr", SEES(TX_SBRD_CTL_CSR_PARITY)),
576/*15*/ FLAG_ENTRY0("TxConfigParityErr", SEES(TX_CONFIG_PARITY)),
577/*16*/ FLAG_ENTRY0("TxSdma0DisallowedPacketErr",
578 SEES(TX_SDMA0_DISALLOWED_PACKET)),
579/*17*/ FLAG_ENTRY0("TxSdma1DisallowedPacketErr",
580 SEES(TX_SDMA1_DISALLOWED_PACKET)),
581/*18*/ FLAG_ENTRY0("TxSdma2DisallowedPacketErr",
582 SEES(TX_SDMA2_DISALLOWED_PACKET)),
583/*19*/ FLAG_ENTRY0("TxSdma3DisallowedPacketErr",
584 SEES(TX_SDMA3_DISALLOWED_PACKET)),
585/*20*/ FLAG_ENTRY0("TxSdma4DisallowedPacketErr",
586 SEES(TX_SDMA4_DISALLOWED_PACKET)),
587/*21*/ FLAG_ENTRY0("TxSdma5DisallowedPacketErr",
588 SEES(TX_SDMA5_DISALLOWED_PACKET)),
589/*22*/ FLAG_ENTRY0("TxSdma6DisallowedPacketErr",
590 SEES(TX_SDMA6_DISALLOWED_PACKET)),
591/*23*/ FLAG_ENTRY0("TxSdma7DisallowedPacketErr",
592 SEES(TX_SDMA7_DISALLOWED_PACKET)),
593/*24*/ FLAG_ENTRY0("TxSdma8DisallowedPacketErr",
594 SEES(TX_SDMA8_DISALLOWED_PACKET)),
595/*25*/ FLAG_ENTRY0("TxSdma9DisallowedPacketErr",
596 SEES(TX_SDMA9_DISALLOWED_PACKET)),
597/*26*/ FLAG_ENTRY0("TxSdma10DisallowedPacketErr",
598 SEES(TX_SDMA10_DISALLOWED_PACKET)),
599/*27*/ FLAG_ENTRY0("TxSdma11DisallowedPacketErr",
600 SEES(TX_SDMA11_DISALLOWED_PACKET)),
601/*28*/ FLAG_ENTRY0("TxSdma12DisallowedPacketErr",
602 SEES(TX_SDMA12_DISALLOWED_PACKET)),
603/*29*/ FLAG_ENTRY0("TxSdma13DisallowedPacketErr",
604 SEES(TX_SDMA13_DISALLOWED_PACKET)),
605/*30*/ FLAG_ENTRY0("TxSdma14DisallowedPacketErr",
606 SEES(TX_SDMA14_DISALLOWED_PACKET)),
607/*31*/ FLAG_ENTRY0("TxSdma15DisallowedPacketErr",
608 SEES(TX_SDMA15_DISALLOWED_PACKET)),
609/*32*/ FLAG_ENTRY0("TxLaunchFifo0UncOrParityErr",
610 SEES(TX_LAUNCH_FIFO0_UNC_OR_PARITY)),
611/*33*/ FLAG_ENTRY0("TxLaunchFifo1UncOrParityErr",
612 SEES(TX_LAUNCH_FIFO1_UNC_OR_PARITY)),
613/*34*/ FLAG_ENTRY0("TxLaunchFifo2UncOrParityErr",
614 SEES(TX_LAUNCH_FIFO2_UNC_OR_PARITY)),
615/*35*/ FLAG_ENTRY0("TxLaunchFifo3UncOrParityErr",
616 SEES(TX_LAUNCH_FIFO3_UNC_OR_PARITY)),
617/*36*/ FLAG_ENTRY0("TxLaunchFifo4UncOrParityErr",
618 SEES(TX_LAUNCH_FIFO4_UNC_OR_PARITY)),
619/*37*/ FLAG_ENTRY0("TxLaunchFifo5UncOrParityErr",
620 SEES(TX_LAUNCH_FIFO5_UNC_OR_PARITY)),
621/*38*/ FLAG_ENTRY0("TxLaunchFifo6UncOrParityErr",
622 SEES(TX_LAUNCH_FIFO6_UNC_OR_PARITY)),
623/*39*/ FLAG_ENTRY0("TxLaunchFifo7UncOrParityErr",
624 SEES(TX_LAUNCH_FIFO7_UNC_OR_PARITY)),
625/*40*/ FLAG_ENTRY0("TxLaunchFifo8UncOrParityErr",
626 SEES(TX_LAUNCH_FIFO8_UNC_OR_PARITY)),
627/*41*/ FLAG_ENTRY0("TxCreditReturnParityErr", SEES(TX_CREDIT_RETURN_PARITY)),
628/*42*/ FLAG_ENTRY0("TxSbHdrUncErr", SEES(TX_SB_HDR_UNC)),
629/*43*/ FLAG_ENTRY0("TxReadSdmaMemoryUncErr", SEES(TX_READ_SDMA_MEMORY_UNC)),
630/*44*/ FLAG_ENTRY0("TxReadPioMemoryUncErr", SEES(TX_READ_PIO_MEMORY_UNC)),
631/*45*/ FLAG_ENTRY0("TxEgressFifoUncErr", SEES(TX_EGRESS_FIFO_UNC)),
632/*46*/ FLAG_ENTRY0("TxHcrcInsertionErr", SEES(TX_HCRC_INSERTION)),
633/*47*/ FLAG_ENTRY0("TxCreditReturnVLErr", SEES(TX_CREDIT_RETURN_VL)),
634/*48*/ FLAG_ENTRY0("TxLaunchFifo0CorErr", SEES(TX_LAUNCH_FIFO0_COR)),
635/*49*/ FLAG_ENTRY0("TxLaunchFifo1CorErr", SEES(TX_LAUNCH_FIFO1_COR)),
636/*50*/ FLAG_ENTRY0("TxLaunchFifo2CorErr", SEES(TX_LAUNCH_FIFO2_COR)),
637/*51*/ FLAG_ENTRY0("TxLaunchFifo3CorErr", SEES(TX_LAUNCH_FIFO3_COR)),
638/*52*/ FLAG_ENTRY0("TxLaunchFifo4CorErr", SEES(TX_LAUNCH_FIFO4_COR)),
639/*53*/ FLAG_ENTRY0("TxLaunchFifo5CorErr", SEES(TX_LAUNCH_FIFO5_COR)),
640/*54*/ FLAG_ENTRY0("TxLaunchFifo6CorErr", SEES(TX_LAUNCH_FIFO6_COR)),
641/*55*/ FLAG_ENTRY0("TxLaunchFifo7CorErr", SEES(TX_LAUNCH_FIFO7_COR)),
642/*56*/ FLAG_ENTRY0("TxLaunchFifo8CorErr", SEES(TX_LAUNCH_FIFO8_COR)),
643/*57*/ FLAG_ENTRY0("TxCreditOverrunErr", SEES(TX_CREDIT_OVERRUN)),
644/*58*/ FLAG_ENTRY0("TxSbHdrCorErr", SEES(TX_SB_HDR_COR)),
645/*59*/ FLAG_ENTRY0("TxReadSdmaMemoryCorErr", SEES(TX_READ_SDMA_MEMORY_COR)),
646/*60*/ FLAG_ENTRY0("TxReadPioMemoryCorErr", SEES(TX_READ_PIO_MEMORY_COR)),
647/*61*/ FLAG_ENTRY0("TxEgressFifoCorErr", SEES(TX_EGRESS_FIFO_COR)),
648/*62*/ FLAG_ENTRY0("TxReadSdmaMemoryCsrUncErr",
649 SEES(TX_READ_SDMA_MEMORY_CSR_UNC)),
650/*63*/ FLAG_ENTRY0("TxReadPioMemoryCsrUncErr",
651 SEES(TX_READ_PIO_MEMORY_CSR_UNC)),
652};
653
654/*
655 * TXE Egress Error Info flags
656 */
657#define SEEI(text) SEND_EGRESS_ERR_INFO_##text##_ERR_SMASK
658static struct flag_table egress_err_info_flags[] = {
659/* 0*/ FLAG_ENTRY0("Reserved", 0ull),
660/* 1*/ FLAG_ENTRY0("VLErr", SEEI(VL)),
661/* 2*/ FLAG_ENTRY0("JobKeyErr", SEEI(JOB_KEY)),
662/* 3*/ FLAG_ENTRY0("JobKeyErr", SEEI(JOB_KEY)),
663/* 4*/ FLAG_ENTRY0("PartitionKeyErr", SEEI(PARTITION_KEY)),
664/* 5*/ FLAG_ENTRY0("SLIDErr", SEEI(SLID)),
665/* 6*/ FLAG_ENTRY0("OpcodeErr", SEEI(OPCODE)),
666/* 7*/ FLAG_ENTRY0("VLMappingErr", SEEI(VL_MAPPING)),
667/* 8*/ FLAG_ENTRY0("RawErr", SEEI(RAW)),
668/* 9*/ FLAG_ENTRY0("RawIPv6Err", SEEI(RAW_IPV6)),
669/*10*/ FLAG_ENTRY0("GRHErr", SEEI(GRH)),
670/*11*/ FLAG_ENTRY0("BypassErr", SEEI(BYPASS)),
671/*12*/ FLAG_ENTRY0("KDETHPacketsErr", SEEI(KDETH_PACKETS)),
672/*13*/ FLAG_ENTRY0("NonKDETHPacketsErr", SEEI(NON_KDETH_PACKETS)),
673/*14*/ FLAG_ENTRY0("TooSmallIBPacketsErr", SEEI(TOO_SMALL_IB_PACKETS)),
674/*15*/ FLAG_ENTRY0("TooSmallBypassPacketsErr", SEEI(TOO_SMALL_BYPASS_PACKETS)),
675/*16*/ FLAG_ENTRY0("PbcTestErr", SEEI(PBC_TEST)),
676/*17*/ FLAG_ENTRY0("BadPktLenErr", SEEI(BAD_PKT_LEN)),
677/*18*/ FLAG_ENTRY0("TooLongIBPacketErr", SEEI(TOO_LONG_IB_PACKET)),
678/*19*/ FLAG_ENTRY0("TooLongBypassPacketsErr", SEEI(TOO_LONG_BYPASS_PACKETS)),
679/*20*/ FLAG_ENTRY0("PbcStaticRateControlErr", SEEI(PBC_STATIC_RATE_CONTROL)),
680/*21*/ FLAG_ENTRY0("BypassBadPktLenErr", SEEI(BAD_PKT_LEN)),
681};
682
683/* TXE Egress errors that cause an SPC freeze */
684#define ALL_TXE_EGRESS_FREEZE_ERR \
685 (SEES(TX_EGRESS_FIFO_UNDERRUN_OR_PARITY) \
686 | SEES(TX_PIO_LAUNCH_INTF_PARITY) \
687 | SEES(TX_SDMA_LAUNCH_INTF_PARITY) \
688 | SEES(TX_SBRD_CTL_STATE_MACHINE_PARITY) \
689 | SEES(TX_LAUNCH_CSR_PARITY) \
690 | SEES(TX_SBRD_CTL_CSR_PARITY) \
691 | SEES(TX_CONFIG_PARITY) \
692 | SEES(TX_LAUNCH_FIFO0_UNC_OR_PARITY) \
693 | SEES(TX_LAUNCH_FIFO1_UNC_OR_PARITY) \
694 | SEES(TX_LAUNCH_FIFO2_UNC_OR_PARITY) \
695 | SEES(TX_LAUNCH_FIFO3_UNC_OR_PARITY) \
696 | SEES(TX_LAUNCH_FIFO4_UNC_OR_PARITY) \
697 | SEES(TX_LAUNCH_FIFO5_UNC_OR_PARITY) \
698 | SEES(TX_LAUNCH_FIFO6_UNC_OR_PARITY) \
699 | SEES(TX_LAUNCH_FIFO7_UNC_OR_PARITY) \
700 | SEES(TX_LAUNCH_FIFO8_UNC_OR_PARITY) \
701 | SEES(TX_CREDIT_RETURN_PARITY))
702
703/*
704 * TXE Send error flags
705 */
706#define SES(name) SEND_ERR_STATUS_SEND_##name##_ERR_SMASK
707static struct flag_table send_err_status_flags[] = {
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500708/* 0*/ FLAG_ENTRY0("SendCsrParityErr", SES(CSR_PARITY)),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400709/* 1*/ FLAG_ENTRY0("SendCsrReadBadAddrErr", SES(CSR_READ_BAD_ADDR)),
710/* 2*/ FLAG_ENTRY0("SendCsrWriteBadAddrErr", SES(CSR_WRITE_BAD_ADDR))
711};
712
713/*
714 * TXE Send Context Error flags and consequences
715 */
716static struct flag_table sc_err_status_flags[] = {
717/* 0*/ FLAG_ENTRY("InconsistentSop",
718 SEC_PACKET_DROPPED | SEC_SC_HALTED,
719 SEND_CTXT_ERR_STATUS_PIO_INCONSISTENT_SOP_ERR_SMASK),
720/* 1*/ FLAG_ENTRY("DisallowedPacket",
721 SEC_PACKET_DROPPED | SEC_SC_HALTED,
722 SEND_CTXT_ERR_STATUS_PIO_DISALLOWED_PACKET_ERR_SMASK),
723/* 2*/ FLAG_ENTRY("WriteCrossesBoundary",
724 SEC_WRITE_DROPPED | SEC_SC_HALTED,
725 SEND_CTXT_ERR_STATUS_PIO_WRITE_CROSSES_BOUNDARY_ERR_SMASK),
726/* 3*/ FLAG_ENTRY("WriteOverflow",
727 SEC_WRITE_DROPPED | SEC_SC_HALTED,
728 SEND_CTXT_ERR_STATUS_PIO_WRITE_OVERFLOW_ERR_SMASK),
729/* 4*/ FLAG_ENTRY("WriteOutOfBounds",
730 SEC_WRITE_DROPPED | SEC_SC_HALTED,
731 SEND_CTXT_ERR_STATUS_PIO_WRITE_OUT_OF_BOUNDS_ERR_SMASK),
732/* 5-63 reserved*/
733};
734
735/*
736 * RXE Receive Error flags
737 */
738#define RXES(name) RCV_ERR_STATUS_RX_##name##_ERR_SMASK
739static struct flag_table rxe_err_status_flags[] = {
740/* 0*/ FLAG_ENTRY0("RxDmaCsrCorErr", RXES(DMA_CSR_COR)),
741/* 1*/ FLAG_ENTRY0("RxDcIntfParityErr", RXES(DC_INTF_PARITY)),
742/* 2*/ FLAG_ENTRY0("RxRcvHdrUncErr", RXES(RCV_HDR_UNC)),
743/* 3*/ FLAG_ENTRY0("RxRcvHdrCorErr", RXES(RCV_HDR_COR)),
744/* 4*/ FLAG_ENTRY0("RxRcvDataUncErr", RXES(RCV_DATA_UNC)),
745/* 5*/ FLAG_ENTRY0("RxRcvDataCorErr", RXES(RCV_DATA_COR)),
746/* 6*/ FLAG_ENTRY0("RxRcvQpMapTableUncErr", RXES(RCV_QP_MAP_TABLE_UNC)),
747/* 7*/ FLAG_ENTRY0("RxRcvQpMapTableCorErr", RXES(RCV_QP_MAP_TABLE_COR)),
748/* 8*/ FLAG_ENTRY0("RxRcvCsrParityErr", RXES(RCV_CSR_PARITY)),
749/* 9*/ FLAG_ENTRY0("RxDcSopEopParityErr", RXES(DC_SOP_EOP_PARITY)),
750/*10*/ FLAG_ENTRY0("RxDmaFlagUncErr", RXES(DMA_FLAG_UNC)),
751/*11*/ FLAG_ENTRY0("RxDmaFlagCorErr", RXES(DMA_FLAG_COR)),
752/*12*/ FLAG_ENTRY0("RxRcvFsmEncodingErr", RXES(RCV_FSM_ENCODING)),
753/*13*/ FLAG_ENTRY0("RxRbufFreeListUncErr", RXES(RBUF_FREE_LIST_UNC)),
754/*14*/ FLAG_ENTRY0("RxRbufFreeListCorErr", RXES(RBUF_FREE_LIST_COR)),
755/*15*/ FLAG_ENTRY0("RxRbufLookupDesRegUncErr", RXES(RBUF_LOOKUP_DES_REG_UNC)),
756/*16*/ FLAG_ENTRY0("RxRbufLookupDesRegUncCorErr",
757 RXES(RBUF_LOOKUP_DES_REG_UNC_COR)),
758/*17*/ FLAG_ENTRY0("RxRbufLookupDesUncErr", RXES(RBUF_LOOKUP_DES_UNC)),
759/*18*/ FLAG_ENTRY0("RxRbufLookupDesCorErr", RXES(RBUF_LOOKUP_DES_COR)),
760/*19*/ FLAG_ENTRY0("RxRbufBlockListReadUncErr",
761 RXES(RBUF_BLOCK_LIST_READ_UNC)),
762/*20*/ FLAG_ENTRY0("RxRbufBlockListReadCorErr",
763 RXES(RBUF_BLOCK_LIST_READ_COR)),
764/*21*/ FLAG_ENTRY0("RxRbufCsrQHeadBufNumParityErr",
765 RXES(RBUF_CSR_QHEAD_BUF_NUM_PARITY)),
766/*22*/ FLAG_ENTRY0("RxRbufCsrQEntCntParityErr",
767 RXES(RBUF_CSR_QENT_CNT_PARITY)),
768/*23*/ FLAG_ENTRY0("RxRbufCsrQNextBufParityErr",
769 RXES(RBUF_CSR_QNEXT_BUF_PARITY)),
770/*24*/ FLAG_ENTRY0("RxRbufCsrQVldBitParityErr",
771 RXES(RBUF_CSR_QVLD_BIT_PARITY)),
772/*25*/ FLAG_ENTRY0("RxRbufCsrQHdPtrParityErr", RXES(RBUF_CSR_QHD_PTR_PARITY)),
773/*26*/ FLAG_ENTRY0("RxRbufCsrQTlPtrParityErr", RXES(RBUF_CSR_QTL_PTR_PARITY)),
774/*27*/ FLAG_ENTRY0("RxRbufCsrQNumOfPktParityErr",
775 RXES(RBUF_CSR_QNUM_OF_PKT_PARITY)),
776/*28*/ FLAG_ENTRY0("RxRbufCsrQEOPDWParityErr", RXES(RBUF_CSR_QEOPDW_PARITY)),
777/*29*/ FLAG_ENTRY0("RxRbufCtxIdParityErr", RXES(RBUF_CTX_ID_PARITY)),
778/*30*/ FLAG_ENTRY0("RxRBufBadLookupErr", RXES(RBUF_BAD_LOOKUP)),
779/*31*/ FLAG_ENTRY0("RxRbufFullErr", RXES(RBUF_FULL)),
780/*32*/ FLAG_ENTRY0("RxRbufEmptyErr", RXES(RBUF_EMPTY)),
781/*33*/ FLAG_ENTRY0("RxRbufFlRdAddrParityErr", RXES(RBUF_FL_RD_ADDR_PARITY)),
782/*34*/ FLAG_ENTRY0("RxRbufFlWrAddrParityErr", RXES(RBUF_FL_WR_ADDR_PARITY)),
783/*35*/ FLAG_ENTRY0("RxRbufFlInitdoneParityErr",
784 RXES(RBUF_FL_INITDONE_PARITY)),
785/*36*/ FLAG_ENTRY0("RxRbufFlInitWrAddrParityErr",
786 RXES(RBUF_FL_INIT_WR_ADDR_PARITY)),
787/*37*/ FLAG_ENTRY0("RxRbufNextFreeBufUncErr", RXES(RBUF_NEXT_FREE_BUF_UNC)),
788/*38*/ FLAG_ENTRY0("RxRbufNextFreeBufCorErr", RXES(RBUF_NEXT_FREE_BUF_COR)),
789/*39*/ FLAG_ENTRY0("RxLookupDesPart1UncErr", RXES(LOOKUP_DES_PART1_UNC)),
790/*40*/ FLAG_ENTRY0("RxLookupDesPart1UncCorErr",
791 RXES(LOOKUP_DES_PART1_UNC_COR)),
792/*41*/ FLAG_ENTRY0("RxLookupDesPart2ParityErr",
793 RXES(LOOKUP_DES_PART2_PARITY)),
794/*42*/ FLAG_ENTRY0("RxLookupRcvArrayUncErr", RXES(LOOKUP_RCV_ARRAY_UNC)),
795/*43*/ FLAG_ENTRY0("RxLookupRcvArrayCorErr", RXES(LOOKUP_RCV_ARRAY_COR)),
796/*44*/ FLAG_ENTRY0("RxLookupCsrParityErr", RXES(LOOKUP_CSR_PARITY)),
797/*45*/ FLAG_ENTRY0("RxHqIntrCsrParityErr", RXES(HQ_INTR_CSR_PARITY)),
798/*46*/ FLAG_ENTRY0("RxHqIntrFsmErr", RXES(HQ_INTR_FSM)),
799/*47*/ FLAG_ENTRY0("RxRbufDescPart1UncErr", RXES(RBUF_DESC_PART1_UNC)),
800/*48*/ FLAG_ENTRY0("RxRbufDescPart1CorErr", RXES(RBUF_DESC_PART1_COR)),
801/*49*/ FLAG_ENTRY0("RxRbufDescPart2UncErr", RXES(RBUF_DESC_PART2_UNC)),
802/*50*/ FLAG_ENTRY0("RxRbufDescPart2CorErr", RXES(RBUF_DESC_PART2_COR)),
803/*51*/ FLAG_ENTRY0("RxDmaHdrFifoRdUncErr", RXES(DMA_HDR_FIFO_RD_UNC)),
804/*52*/ FLAG_ENTRY0("RxDmaHdrFifoRdCorErr", RXES(DMA_HDR_FIFO_RD_COR)),
805/*53*/ FLAG_ENTRY0("RxDmaDataFifoRdUncErr", RXES(DMA_DATA_FIFO_RD_UNC)),
806/*54*/ FLAG_ENTRY0("RxDmaDataFifoRdCorErr", RXES(DMA_DATA_FIFO_RD_COR)),
807/*55*/ FLAG_ENTRY0("RxRbufDataUncErr", RXES(RBUF_DATA_UNC)),
808/*56*/ FLAG_ENTRY0("RxRbufDataCorErr", RXES(RBUF_DATA_COR)),
809/*57*/ FLAG_ENTRY0("RxDmaCsrParityErr", RXES(DMA_CSR_PARITY)),
810/*58*/ FLAG_ENTRY0("RxDmaEqFsmEncodingErr", RXES(DMA_EQ_FSM_ENCODING)),
811/*59*/ FLAG_ENTRY0("RxDmaDqFsmEncodingErr", RXES(DMA_DQ_FSM_ENCODING)),
812/*60*/ FLAG_ENTRY0("RxDmaCsrUncErr", RXES(DMA_CSR_UNC)),
813/*61*/ FLAG_ENTRY0("RxCsrReadBadAddrErr", RXES(CSR_READ_BAD_ADDR)),
814/*62*/ FLAG_ENTRY0("RxCsrWriteBadAddrErr", RXES(CSR_WRITE_BAD_ADDR)),
815/*63*/ FLAG_ENTRY0("RxCsrParityErr", RXES(CSR_PARITY))
816};
817
818/* RXE errors that will trigger an SPC freeze */
819#define ALL_RXE_FREEZE_ERR \
820 (RCV_ERR_STATUS_RX_RCV_QP_MAP_TABLE_UNC_ERR_SMASK \
821 | RCV_ERR_STATUS_RX_RCV_CSR_PARITY_ERR_SMASK \
822 | RCV_ERR_STATUS_RX_DMA_FLAG_UNC_ERR_SMASK \
823 | RCV_ERR_STATUS_RX_RCV_FSM_ENCODING_ERR_SMASK \
824 | RCV_ERR_STATUS_RX_RBUF_FREE_LIST_UNC_ERR_SMASK \
825 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_REG_UNC_ERR_SMASK \
826 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_REG_UNC_COR_ERR_SMASK \
827 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_UNC_ERR_SMASK \
828 | RCV_ERR_STATUS_RX_RBUF_BLOCK_LIST_READ_UNC_ERR_SMASK \
829 | RCV_ERR_STATUS_RX_RBUF_CSR_QHEAD_BUF_NUM_PARITY_ERR_SMASK \
830 | RCV_ERR_STATUS_RX_RBUF_CSR_QENT_CNT_PARITY_ERR_SMASK \
831 | RCV_ERR_STATUS_RX_RBUF_CSR_QNEXT_BUF_PARITY_ERR_SMASK \
832 | RCV_ERR_STATUS_RX_RBUF_CSR_QVLD_BIT_PARITY_ERR_SMASK \
833 | RCV_ERR_STATUS_RX_RBUF_CSR_QHD_PTR_PARITY_ERR_SMASK \
834 | RCV_ERR_STATUS_RX_RBUF_CSR_QTL_PTR_PARITY_ERR_SMASK \
835 | RCV_ERR_STATUS_RX_RBUF_CSR_QNUM_OF_PKT_PARITY_ERR_SMASK \
836 | RCV_ERR_STATUS_RX_RBUF_CSR_QEOPDW_PARITY_ERR_SMASK \
837 | RCV_ERR_STATUS_RX_RBUF_CTX_ID_PARITY_ERR_SMASK \
838 | RCV_ERR_STATUS_RX_RBUF_BAD_LOOKUP_ERR_SMASK \
839 | RCV_ERR_STATUS_RX_RBUF_FULL_ERR_SMASK \
840 | RCV_ERR_STATUS_RX_RBUF_EMPTY_ERR_SMASK \
841 | RCV_ERR_STATUS_RX_RBUF_FL_RD_ADDR_PARITY_ERR_SMASK \
842 | RCV_ERR_STATUS_RX_RBUF_FL_WR_ADDR_PARITY_ERR_SMASK \
843 | RCV_ERR_STATUS_RX_RBUF_FL_INITDONE_PARITY_ERR_SMASK \
844 | RCV_ERR_STATUS_RX_RBUF_FL_INIT_WR_ADDR_PARITY_ERR_SMASK \
845 | RCV_ERR_STATUS_RX_RBUF_NEXT_FREE_BUF_UNC_ERR_SMASK \
846 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART1_UNC_ERR_SMASK \
847 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART1_UNC_COR_ERR_SMASK \
848 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART2_PARITY_ERR_SMASK \
849 | RCV_ERR_STATUS_RX_LOOKUP_RCV_ARRAY_UNC_ERR_SMASK \
850 | RCV_ERR_STATUS_RX_LOOKUP_CSR_PARITY_ERR_SMASK \
851 | RCV_ERR_STATUS_RX_HQ_INTR_CSR_PARITY_ERR_SMASK \
852 | RCV_ERR_STATUS_RX_HQ_INTR_FSM_ERR_SMASK \
853 | RCV_ERR_STATUS_RX_RBUF_DESC_PART1_UNC_ERR_SMASK \
854 | RCV_ERR_STATUS_RX_RBUF_DESC_PART1_COR_ERR_SMASK \
855 | RCV_ERR_STATUS_RX_RBUF_DESC_PART2_UNC_ERR_SMASK \
856 | RCV_ERR_STATUS_RX_DMA_HDR_FIFO_RD_UNC_ERR_SMASK \
857 | RCV_ERR_STATUS_RX_DMA_DATA_FIFO_RD_UNC_ERR_SMASK \
858 | RCV_ERR_STATUS_RX_RBUF_DATA_UNC_ERR_SMASK \
859 | RCV_ERR_STATUS_RX_DMA_CSR_PARITY_ERR_SMASK \
860 | RCV_ERR_STATUS_RX_DMA_EQ_FSM_ENCODING_ERR_SMASK \
861 | RCV_ERR_STATUS_RX_DMA_DQ_FSM_ENCODING_ERR_SMASK \
862 | RCV_ERR_STATUS_RX_DMA_CSR_UNC_ERR_SMASK \
863 | RCV_ERR_STATUS_RX_CSR_PARITY_ERR_SMASK)
864
865#define RXE_FREEZE_ABORT_MASK \
866 (RCV_ERR_STATUS_RX_DMA_CSR_UNC_ERR_SMASK | \
867 RCV_ERR_STATUS_RX_DMA_HDR_FIFO_RD_UNC_ERR_SMASK | \
868 RCV_ERR_STATUS_RX_DMA_DATA_FIFO_RD_UNC_ERR_SMASK)
869
870/*
871 * DCC Error Flags
872 */
873#define DCCE(name) DCC_ERR_FLG_##name##_SMASK
874static struct flag_table dcc_err_flags[] = {
875 FLAG_ENTRY0("bad_l2_err", DCCE(BAD_L2_ERR)),
876 FLAG_ENTRY0("bad_sc_err", DCCE(BAD_SC_ERR)),
877 FLAG_ENTRY0("bad_mid_tail_err", DCCE(BAD_MID_TAIL_ERR)),
878 FLAG_ENTRY0("bad_preemption_err", DCCE(BAD_PREEMPTION_ERR)),
879 FLAG_ENTRY0("preemption_err", DCCE(PREEMPTION_ERR)),
880 FLAG_ENTRY0("preemptionvl15_err", DCCE(PREEMPTIONVL15_ERR)),
881 FLAG_ENTRY0("bad_vl_marker_err", DCCE(BAD_VL_MARKER_ERR)),
882 FLAG_ENTRY0("bad_dlid_target_err", DCCE(BAD_DLID_TARGET_ERR)),
883 FLAG_ENTRY0("bad_lver_err", DCCE(BAD_LVER_ERR)),
884 FLAG_ENTRY0("uncorrectable_err", DCCE(UNCORRECTABLE_ERR)),
885 FLAG_ENTRY0("bad_crdt_ack_err", DCCE(BAD_CRDT_ACK_ERR)),
886 FLAG_ENTRY0("unsup_pkt_type", DCCE(UNSUP_PKT_TYPE)),
887 FLAG_ENTRY0("bad_ctrl_flit_err", DCCE(BAD_CTRL_FLIT_ERR)),
888 FLAG_ENTRY0("event_cntr_parity_err", DCCE(EVENT_CNTR_PARITY_ERR)),
889 FLAG_ENTRY0("event_cntr_rollover_err", DCCE(EVENT_CNTR_ROLLOVER_ERR)),
890 FLAG_ENTRY0("link_err", DCCE(LINK_ERR)),
891 FLAG_ENTRY0("misc_cntr_rollover_err", DCCE(MISC_CNTR_ROLLOVER_ERR)),
892 FLAG_ENTRY0("bad_ctrl_dist_err", DCCE(BAD_CTRL_DIST_ERR)),
893 FLAG_ENTRY0("bad_tail_dist_err", DCCE(BAD_TAIL_DIST_ERR)),
894 FLAG_ENTRY0("bad_head_dist_err", DCCE(BAD_HEAD_DIST_ERR)),
895 FLAG_ENTRY0("nonvl15_state_err", DCCE(NONVL15_STATE_ERR)),
896 FLAG_ENTRY0("vl15_multi_err", DCCE(VL15_MULTI_ERR)),
897 FLAG_ENTRY0("bad_pkt_length_err", DCCE(BAD_PKT_LENGTH_ERR)),
898 FLAG_ENTRY0("unsup_vl_err", DCCE(UNSUP_VL_ERR)),
899 FLAG_ENTRY0("perm_nvl15_err", DCCE(PERM_NVL15_ERR)),
900 FLAG_ENTRY0("slid_zero_err", DCCE(SLID_ZERO_ERR)),
901 FLAG_ENTRY0("dlid_zero_err", DCCE(DLID_ZERO_ERR)),
902 FLAG_ENTRY0("length_mtu_err", DCCE(LENGTH_MTU_ERR)),
903 FLAG_ENTRY0("rx_early_drop_err", DCCE(RX_EARLY_DROP_ERR)),
904 FLAG_ENTRY0("late_short_err", DCCE(LATE_SHORT_ERR)),
905 FLAG_ENTRY0("late_long_err", DCCE(LATE_LONG_ERR)),
906 FLAG_ENTRY0("late_ebp_err", DCCE(LATE_EBP_ERR)),
907 FLAG_ENTRY0("fpe_tx_fifo_ovflw_err", DCCE(FPE_TX_FIFO_OVFLW_ERR)),
908 FLAG_ENTRY0("fpe_tx_fifo_unflw_err", DCCE(FPE_TX_FIFO_UNFLW_ERR)),
909 FLAG_ENTRY0("csr_access_blocked_host", DCCE(CSR_ACCESS_BLOCKED_HOST)),
910 FLAG_ENTRY0("csr_access_blocked_uc", DCCE(CSR_ACCESS_BLOCKED_UC)),
911 FLAG_ENTRY0("tx_ctrl_parity_err", DCCE(TX_CTRL_PARITY_ERR)),
912 FLAG_ENTRY0("tx_ctrl_parity_mbe_err", DCCE(TX_CTRL_PARITY_MBE_ERR)),
913 FLAG_ENTRY0("tx_sc_parity_err", DCCE(TX_SC_PARITY_ERR)),
914 FLAG_ENTRY0("rx_ctrl_parity_mbe_err", DCCE(RX_CTRL_PARITY_MBE_ERR)),
915 FLAG_ENTRY0("csr_parity_err", DCCE(CSR_PARITY_ERR)),
916 FLAG_ENTRY0("csr_inval_addr", DCCE(CSR_INVAL_ADDR)),
917 FLAG_ENTRY0("tx_byte_shft_parity_err", DCCE(TX_BYTE_SHFT_PARITY_ERR)),
918 FLAG_ENTRY0("rx_byte_shft_parity_err", DCCE(RX_BYTE_SHFT_PARITY_ERR)),
919 FLAG_ENTRY0("fmconfig_err", DCCE(FMCONFIG_ERR)),
920 FLAG_ENTRY0("rcvport_err", DCCE(RCVPORT_ERR)),
921};
922
923/*
924 * LCB error flags
925 */
926#define LCBE(name) DC_LCB_ERR_FLG_##name##_SMASK
927static struct flag_table lcb_err_flags[] = {
928/* 0*/ FLAG_ENTRY0("CSR_PARITY_ERR", LCBE(CSR_PARITY_ERR)),
929/* 1*/ FLAG_ENTRY0("INVALID_CSR_ADDR", LCBE(INVALID_CSR_ADDR)),
930/* 2*/ FLAG_ENTRY0("RST_FOR_FAILED_DESKEW", LCBE(RST_FOR_FAILED_DESKEW)),
931/* 3*/ FLAG_ENTRY0("ALL_LNS_FAILED_REINIT_TEST",
932 LCBE(ALL_LNS_FAILED_REINIT_TEST)),
933/* 4*/ FLAG_ENTRY0("LOST_REINIT_STALL_OR_TOS", LCBE(LOST_REINIT_STALL_OR_TOS)),
934/* 5*/ FLAG_ENTRY0("TX_LESS_THAN_FOUR_LNS", LCBE(TX_LESS_THAN_FOUR_LNS)),
935/* 6*/ FLAG_ENTRY0("RX_LESS_THAN_FOUR_LNS", LCBE(RX_LESS_THAN_FOUR_LNS)),
936/* 7*/ FLAG_ENTRY0("SEQ_CRC_ERR", LCBE(SEQ_CRC_ERR)),
937/* 8*/ FLAG_ENTRY0("REINIT_FROM_PEER", LCBE(REINIT_FROM_PEER)),
938/* 9*/ FLAG_ENTRY0("REINIT_FOR_LN_DEGRADE", LCBE(REINIT_FOR_LN_DEGRADE)),
939/*10*/ FLAG_ENTRY0("CRC_ERR_CNT_HIT_LIMIT", LCBE(CRC_ERR_CNT_HIT_LIMIT)),
940/*11*/ FLAG_ENTRY0("RCLK_STOPPED", LCBE(RCLK_STOPPED)),
941/*12*/ FLAG_ENTRY0("UNEXPECTED_REPLAY_MARKER", LCBE(UNEXPECTED_REPLAY_MARKER)),
942/*13*/ FLAG_ENTRY0("UNEXPECTED_ROUND_TRIP_MARKER",
943 LCBE(UNEXPECTED_ROUND_TRIP_MARKER)),
944/*14*/ FLAG_ENTRY0("ILLEGAL_NULL_LTP", LCBE(ILLEGAL_NULL_LTP)),
945/*15*/ FLAG_ENTRY0("ILLEGAL_FLIT_ENCODING", LCBE(ILLEGAL_FLIT_ENCODING)),
946/*16*/ FLAG_ENTRY0("FLIT_INPUT_BUF_OFLW", LCBE(FLIT_INPUT_BUF_OFLW)),
947/*17*/ FLAG_ENTRY0("VL_ACK_INPUT_BUF_OFLW", LCBE(VL_ACK_INPUT_BUF_OFLW)),
948/*18*/ FLAG_ENTRY0("VL_ACK_INPUT_PARITY_ERR", LCBE(VL_ACK_INPUT_PARITY_ERR)),
949/*19*/ FLAG_ENTRY0("VL_ACK_INPUT_WRONG_CRC_MODE",
950 LCBE(VL_ACK_INPUT_WRONG_CRC_MODE)),
951/*20*/ FLAG_ENTRY0("FLIT_INPUT_BUF_MBE", LCBE(FLIT_INPUT_BUF_MBE)),
952/*21*/ FLAG_ENTRY0("FLIT_INPUT_BUF_SBE", LCBE(FLIT_INPUT_BUF_SBE)),
953/*22*/ FLAG_ENTRY0("REPLAY_BUF_MBE", LCBE(REPLAY_BUF_MBE)),
954/*23*/ FLAG_ENTRY0("REPLAY_BUF_SBE", LCBE(REPLAY_BUF_SBE)),
955/*24*/ FLAG_ENTRY0("CREDIT_RETURN_FLIT_MBE", LCBE(CREDIT_RETURN_FLIT_MBE)),
956/*25*/ FLAG_ENTRY0("RST_FOR_LINK_TIMEOUT", LCBE(RST_FOR_LINK_TIMEOUT)),
957/*26*/ FLAG_ENTRY0("RST_FOR_INCOMPLT_RND_TRIP",
958 LCBE(RST_FOR_INCOMPLT_RND_TRIP)),
959/*27*/ FLAG_ENTRY0("HOLD_REINIT", LCBE(HOLD_REINIT)),
960/*28*/ FLAG_ENTRY0("NEG_EDGE_LINK_TRANSFER_ACTIVE",
961 LCBE(NEG_EDGE_LINK_TRANSFER_ACTIVE)),
962/*29*/ FLAG_ENTRY0("REDUNDANT_FLIT_PARITY_ERR",
963 LCBE(REDUNDANT_FLIT_PARITY_ERR))
964};
965
966/*
967 * DC8051 Error Flags
968 */
969#define D8E(name) DC_DC8051_ERR_FLG_##name##_SMASK
970static struct flag_table dc8051_err_flags[] = {
971 FLAG_ENTRY0("SET_BY_8051", D8E(SET_BY_8051)),
972 FLAG_ENTRY0("LOST_8051_HEART_BEAT", D8E(LOST_8051_HEART_BEAT)),
973 FLAG_ENTRY0("CRAM_MBE", D8E(CRAM_MBE)),
974 FLAG_ENTRY0("CRAM_SBE", D8E(CRAM_SBE)),
975 FLAG_ENTRY0("DRAM_MBE", D8E(DRAM_MBE)),
976 FLAG_ENTRY0("DRAM_SBE", D8E(DRAM_SBE)),
977 FLAG_ENTRY0("IRAM_MBE", D8E(IRAM_MBE)),
978 FLAG_ENTRY0("IRAM_SBE", D8E(IRAM_SBE)),
979 FLAG_ENTRY0("UNMATCHED_SECURE_MSG_ACROSS_BCC_LANES",
Jubin John17fb4f22016-02-14 20:21:52 -0800980 D8E(UNMATCHED_SECURE_MSG_ACROSS_BCC_LANES)),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400981 FLAG_ENTRY0("INVALID_CSR_ADDR", D8E(INVALID_CSR_ADDR)),
982};
983
984/*
985 * DC8051 Information Error flags
986 *
987 * Flags in DC8051_DBG_ERR_INFO_SET_BY_8051.ERROR field.
988 */
989static struct flag_table dc8051_info_err_flags[] = {
990 FLAG_ENTRY0("Spico ROM check failed", SPICO_ROM_FAILED),
991 FLAG_ENTRY0("Unknown frame received", UNKNOWN_FRAME),
992 FLAG_ENTRY0("Target BER not met", TARGET_BER_NOT_MET),
993 FLAG_ENTRY0("Serdes internal loopback failure",
Jubin John17fb4f22016-02-14 20:21:52 -0800994 FAILED_SERDES_INTERNAL_LOOPBACK),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400995 FLAG_ENTRY0("Failed SerDes init", FAILED_SERDES_INIT),
996 FLAG_ENTRY0("Failed LNI(Polling)", FAILED_LNI_POLLING),
997 FLAG_ENTRY0("Failed LNI(Debounce)", FAILED_LNI_DEBOUNCE),
998 FLAG_ENTRY0("Failed LNI(EstbComm)", FAILED_LNI_ESTBCOMM),
999 FLAG_ENTRY0("Failed LNI(OptEq)", FAILED_LNI_OPTEQ),
1000 FLAG_ENTRY0("Failed LNI(VerifyCap_1)", FAILED_LNI_VERIFY_CAP1),
1001 FLAG_ENTRY0("Failed LNI(VerifyCap_2)", FAILED_LNI_VERIFY_CAP2),
Jubin John8fefef12016-03-05 08:50:38 -08001002 FLAG_ENTRY0("Failed LNI(ConfigLT)", FAILED_LNI_CONFIGLT),
Dean Luick50921be2016-09-25 07:41:53 -07001003 FLAG_ENTRY0("Host Handshake Timeout", HOST_HANDSHAKE_TIMEOUT),
1004 FLAG_ENTRY0("External Device Request Timeout",
1005 EXTERNAL_DEVICE_REQ_TIMEOUT),
Mike Marciniszyn77241052015-07-30 15:17:43 -04001006};
1007
1008/*
1009 * DC8051 Information Host Information flags
1010 *
1011 * Flags in DC8051_DBG_ERR_INFO_SET_BY_8051.HOST_MSG field.
1012 */
1013static struct flag_table dc8051_info_host_msg_flags[] = {
1014 FLAG_ENTRY0("Host request done", 0x0001),
1015 FLAG_ENTRY0("BC SMA message", 0x0002),
1016 FLAG_ENTRY0("BC PWR_MGM message", 0x0004),
1017 FLAG_ENTRY0("BC Unknown message (BCC)", 0x0008),
1018 FLAG_ENTRY0("BC Unknown message (LCB)", 0x0010),
1019 FLAG_ENTRY0("External device config request", 0x0020),
1020 FLAG_ENTRY0("VerifyCap all frames received", 0x0040),
1021 FLAG_ENTRY0("LinkUp achieved", 0x0080),
1022 FLAG_ENTRY0("Link going down", 0x0100),
1023};
1024
Mike Marciniszyn77241052015-07-30 15:17:43 -04001025static u32 encoded_size(u32 size);
1026static u32 chip_to_opa_lstate(struct hfi1_devdata *dd, u32 chip_lstate);
1027static int set_physical_link_state(struct hfi1_devdata *dd, u64 state);
1028static void read_vc_remote_phy(struct hfi1_devdata *dd, u8 *power_management,
1029 u8 *continuous);
1030static void read_vc_remote_fabric(struct hfi1_devdata *dd, u8 *vau, u8 *z,
1031 u8 *vcu, u16 *vl15buf, u8 *crc_sizes);
1032static void read_vc_remote_link_width(struct hfi1_devdata *dd,
1033 u8 *remote_tx_rate, u16 *link_widths);
1034static void read_vc_local_link_width(struct hfi1_devdata *dd, u8 *misc_bits,
1035 u8 *flag_bits, u16 *link_widths);
1036static void read_remote_device_id(struct hfi1_devdata *dd, u16 *device_id,
1037 u8 *device_rev);
1038static void read_mgmt_allowed(struct hfi1_devdata *dd, u8 *mgmt_allowed);
1039static void read_local_lni(struct hfi1_devdata *dd, u8 *enable_lane_rx);
1040static int read_tx_settings(struct hfi1_devdata *dd, u8 *enable_lane_tx,
1041 u8 *tx_polarity_inversion,
1042 u8 *rx_polarity_inversion, u8 *max_rate);
1043static void handle_sdma_eng_err(struct hfi1_devdata *dd,
1044 unsigned int context, u64 err_status);
1045static void handle_qsfp_int(struct hfi1_devdata *dd, u32 source, u64 reg);
1046static void handle_dcc_err(struct hfi1_devdata *dd,
1047 unsigned int context, u64 err_status);
1048static void handle_lcb_err(struct hfi1_devdata *dd,
1049 unsigned int context, u64 err_status);
1050static void handle_8051_interrupt(struct hfi1_devdata *dd, u32 unused, u64 reg);
1051static void handle_cce_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1052static void handle_rxe_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1053static void handle_misc_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1054static void handle_pio_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1055static void handle_sdma_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1056static void handle_egress_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1057static void handle_txe_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1058static void set_partition_keys(struct hfi1_pportdata *);
1059static const char *link_state_name(u32 state);
1060static const char *link_state_reason_name(struct hfi1_pportdata *ppd,
1061 u32 state);
1062static int do_8051_command(struct hfi1_devdata *dd, u32 type, u64 in_data,
1063 u64 *out_data);
1064static int read_idle_sma(struct hfi1_devdata *dd, u64 *data);
1065static int thermal_init(struct hfi1_devdata *dd);
1066
1067static int wait_logical_linkstate(struct hfi1_pportdata *ppd, u32 state,
1068 int msecs);
1069static void read_planned_down_reason_code(struct hfi1_devdata *dd, u8 *pdrrc);
Dean Luickfeb831d2016-04-14 08:31:36 -07001070static void read_link_down_reason(struct hfi1_devdata *dd, u8 *ldr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001071static void handle_temp_err(struct hfi1_devdata *);
1072static void dc_shutdown(struct hfi1_devdata *);
1073static void dc_start(struct hfi1_devdata *);
Dean Luick8f000f72016-04-12 11:32:06 -07001074static int qos_rmt_entries(struct hfi1_devdata *dd, unsigned int *mp,
1075 unsigned int *np);
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07001076static void clear_full_mgmt_pkey(struct hfi1_pportdata *ppd);
Dean Luickec8a1422017-03-20 17:24:39 -07001077static int wait_link_transfer_active(struct hfi1_devdata *dd, int wait_ms);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001078static void clear_rsm_rule(struct hfi1_devdata *dd, u8 rule_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001079
1080/*
1081 * Error interrupt table entry. This is used as input to the interrupt
1082 * "clear down" routine used for all second tier error interrupt register.
1083 * Second tier interrupt registers have a single bit representing them
1084 * in the top-level CceIntStatus.
1085 */
1086struct err_reg_info {
1087 u32 status; /* status CSR offset */
1088 u32 clear; /* clear CSR offset */
1089 u32 mask; /* mask CSR offset */
1090 void (*handler)(struct hfi1_devdata *dd, u32 source, u64 reg);
1091 const char *desc;
1092};
1093
1094#define NUM_MISC_ERRS (IS_GENERAL_ERR_END - IS_GENERAL_ERR_START)
1095#define NUM_DC_ERRS (IS_DC_END - IS_DC_START)
1096#define NUM_VARIOUS (IS_VARIOUS_END - IS_VARIOUS_START)
1097
1098/*
1099 * Helpers for building HFI and DC error interrupt table entries. Different
1100 * helpers are needed because of inconsistent register names.
1101 */
1102#define EE(reg, handler, desc) \
1103 { reg##_STATUS, reg##_CLEAR, reg##_MASK, \
1104 handler, desc }
1105#define DC_EE1(reg, handler, desc) \
1106 { reg##_FLG, reg##_FLG_CLR, reg##_FLG_EN, handler, desc }
1107#define DC_EE2(reg, handler, desc) \
1108 { reg##_FLG, reg##_CLR, reg##_EN, handler, desc }
1109
1110/*
1111 * Table of the "misc" grouping of error interrupts. Each entry refers to
1112 * another register containing more information.
1113 */
1114static const struct err_reg_info misc_errs[NUM_MISC_ERRS] = {
1115/* 0*/ EE(CCE_ERR, handle_cce_err, "CceErr"),
1116/* 1*/ EE(RCV_ERR, handle_rxe_err, "RxeErr"),
1117/* 2*/ EE(MISC_ERR, handle_misc_err, "MiscErr"),
1118/* 3*/ { 0, 0, 0, NULL }, /* reserved */
1119/* 4*/ EE(SEND_PIO_ERR, handle_pio_err, "PioErr"),
1120/* 5*/ EE(SEND_DMA_ERR, handle_sdma_err, "SDmaErr"),
1121/* 6*/ EE(SEND_EGRESS_ERR, handle_egress_err, "EgressErr"),
1122/* 7*/ EE(SEND_ERR, handle_txe_err, "TxeErr")
1123 /* the rest are reserved */
1124};
1125
1126/*
1127 * Index into the Various section of the interrupt sources
1128 * corresponding to the Critical Temperature interrupt.
1129 */
1130#define TCRIT_INT_SOURCE 4
1131
1132/*
1133 * SDMA error interrupt entry - refers to another register containing more
1134 * information.
1135 */
1136static const struct err_reg_info sdma_eng_err =
1137 EE(SEND_DMA_ENG_ERR, handle_sdma_eng_err, "SDmaEngErr");
1138
1139static const struct err_reg_info various_err[NUM_VARIOUS] = {
1140/* 0*/ { 0, 0, 0, NULL }, /* PbcInt */
1141/* 1*/ { 0, 0, 0, NULL }, /* GpioAssertInt */
1142/* 2*/ EE(ASIC_QSFP1, handle_qsfp_int, "QSFP1"),
1143/* 3*/ EE(ASIC_QSFP2, handle_qsfp_int, "QSFP2"),
1144/* 4*/ { 0, 0, 0, NULL }, /* TCritInt */
1145 /* rest are reserved */
1146};
1147
1148/*
1149 * The DC encoding of mtu_cap for 10K MTU in the DCC_CFG_PORT_CONFIG
1150 * register can not be derived from the MTU value because 10K is not
1151 * a power of 2. Therefore, we need a constant. Everything else can
1152 * be calculated.
1153 */
1154#define DCC_CFG_PORT_MTU_CAP_10240 7
1155
1156/*
1157 * Table of the DC grouping of error interrupts. Each entry refers to
1158 * another register containing more information.
1159 */
1160static const struct err_reg_info dc_errs[NUM_DC_ERRS] = {
1161/* 0*/ DC_EE1(DCC_ERR, handle_dcc_err, "DCC Err"),
1162/* 1*/ DC_EE2(DC_LCB_ERR, handle_lcb_err, "LCB Err"),
1163/* 2*/ DC_EE2(DC_DC8051_ERR, handle_8051_interrupt, "DC8051 Interrupt"),
1164/* 3*/ /* dc_lbm_int - special, see is_dc_int() */
1165 /* the rest are reserved */
1166};
1167
1168struct cntr_entry {
1169 /*
1170 * counter name
1171 */
1172 char *name;
1173
1174 /*
1175 * csr to read for name (if applicable)
1176 */
1177 u64 csr;
1178
1179 /*
1180 * offset into dd or ppd to store the counter's value
1181 */
1182 int offset;
1183
1184 /*
1185 * flags
1186 */
1187 u8 flags;
1188
1189 /*
1190 * accessor for stat element, context either dd or ppd
1191 */
Jubin John17fb4f22016-02-14 20:21:52 -08001192 u64 (*rw_cntr)(const struct cntr_entry *, void *context, int vl,
1193 int mode, u64 data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001194};
1195
1196#define C_RCV_HDR_OVF_FIRST C_RCV_HDR_OVF_0
1197#define C_RCV_HDR_OVF_LAST C_RCV_HDR_OVF_159
1198
1199#define CNTR_ELEM(name, csr, offset, flags, accessor) \
1200{ \
1201 name, \
1202 csr, \
1203 offset, \
1204 flags, \
1205 accessor \
1206}
1207
1208/* 32bit RXE */
1209#define RXE32_PORT_CNTR_ELEM(name, counter, flags) \
1210CNTR_ELEM(#name, \
1211 (counter * 8 + RCV_COUNTER_ARRAY32), \
1212 0, flags | CNTR_32BIT, \
1213 port_access_u32_csr)
1214
1215#define RXE32_DEV_CNTR_ELEM(name, counter, flags) \
1216CNTR_ELEM(#name, \
1217 (counter * 8 + RCV_COUNTER_ARRAY32), \
1218 0, flags | CNTR_32BIT, \
1219 dev_access_u32_csr)
1220
1221/* 64bit RXE */
1222#define RXE64_PORT_CNTR_ELEM(name, counter, flags) \
1223CNTR_ELEM(#name, \
1224 (counter * 8 + RCV_COUNTER_ARRAY64), \
1225 0, flags, \
1226 port_access_u64_csr)
1227
1228#define RXE64_DEV_CNTR_ELEM(name, counter, flags) \
1229CNTR_ELEM(#name, \
1230 (counter * 8 + RCV_COUNTER_ARRAY64), \
1231 0, flags, \
1232 dev_access_u64_csr)
1233
1234#define OVR_LBL(ctx) C_RCV_HDR_OVF_ ## ctx
1235#define OVR_ELM(ctx) \
1236CNTR_ELEM("RcvHdrOvr" #ctx, \
Jubin John8638b772016-02-14 20:19:24 -08001237 (RCV_HDR_OVFL_CNT + ctx * 0x100), \
Mike Marciniszyn77241052015-07-30 15:17:43 -04001238 0, CNTR_NORMAL, port_access_u64_csr)
1239
1240/* 32bit TXE */
1241#define TXE32_PORT_CNTR_ELEM(name, counter, flags) \
1242CNTR_ELEM(#name, \
1243 (counter * 8 + SEND_COUNTER_ARRAY32), \
1244 0, flags | CNTR_32BIT, \
1245 port_access_u32_csr)
1246
1247/* 64bit TXE */
1248#define TXE64_PORT_CNTR_ELEM(name, counter, flags) \
1249CNTR_ELEM(#name, \
1250 (counter * 8 + SEND_COUNTER_ARRAY64), \
1251 0, flags, \
1252 port_access_u64_csr)
1253
1254# define TX64_DEV_CNTR_ELEM(name, counter, flags) \
1255CNTR_ELEM(#name,\
1256 counter * 8 + SEND_COUNTER_ARRAY64, \
1257 0, \
1258 flags, \
1259 dev_access_u64_csr)
1260
1261/* CCE */
1262#define CCE_PERF_DEV_CNTR_ELEM(name, counter, flags) \
1263CNTR_ELEM(#name, \
1264 (counter * 8 + CCE_COUNTER_ARRAY32), \
1265 0, flags | CNTR_32BIT, \
1266 dev_access_u32_csr)
1267
1268#define CCE_INT_DEV_CNTR_ELEM(name, counter, flags) \
1269CNTR_ELEM(#name, \
1270 (counter * 8 + CCE_INT_COUNTER_ARRAY32), \
1271 0, flags | CNTR_32BIT, \
1272 dev_access_u32_csr)
1273
1274/* DC */
1275#define DC_PERF_CNTR(name, counter, flags) \
1276CNTR_ELEM(#name, \
1277 counter, \
1278 0, \
1279 flags, \
1280 dev_access_u64_csr)
1281
1282#define DC_PERF_CNTR_LCB(name, counter, flags) \
1283CNTR_ELEM(#name, \
1284 counter, \
1285 0, \
1286 flags, \
1287 dc_access_lcb_cntr)
1288
1289/* ibp counters */
1290#define SW_IBP_CNTR(name, cntr) \
1291CNTR_ELEM(#name, \
1292 0, \
1293 0, \
1294 CNTR_SYNTH, \
1295 access_ibp_##cntr)
1296
1297u64 read_csr(const struct hfi1_devdata *dd, u32 offset)
1298{
Mike Marciniszyn77241052015-07-30 15:17:43 -04001299 if (dd->flags & HFI1_PRESENT) {
Bhaktipriya Shridhar6d210ee2016-02-25 17:22:11 +05301300 return readq((void __iomem *)dd->kregbase + offset);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001301 }
1302 return -1;
1303}
1304
1305void write_csr(const struct hfi1_devdata *dd, u32 offset, u64 value)
1306{
1307 if (dd->flags & HFI1_PRESENT)
1308 writeq(value, (void __iomem *)dd->kregbase + offset);
1309}
1310
1311void __iomem *get_csr_addr(
1312 struct hfi1_devdata *dd,
1313 u32 offset)
1314{
1315 return (void __iomem *)dd->kregbase + offset;
1316}
1317
1318static inline u64 read_write_csr(const struct hfi1_devdata *dd, u32 csr,
1319 int mode, u64 value)
1320{
1321 u64 ret;
1322
Mike Marciniszyn77241052015-07-30 15:17:43 -04001323 if (mode == CNTR_MODE_R) {
1324 ret = read_csr(dd, csr);
1325 } else if (mode == CNTR_MODE_W) {
1326 write_csr(dd, csr, value);
1327 ret = value;
1328 } else {
1329 dd_dev_err(dd, "Invalid cntr register access mode");
1330 return 0;
1331 }
1332
1333 hfi1_cdbg(CNTR, "csr 0x%x val 0x%llx mode %d", csr, ret, mode);
1334 return ret;
1335}
1336
1337/* Dev Access */
1338static u64 dev_access_u32_csr(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001339 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001340{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301341 struct hfi1_devdata *dd = context;
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001342 u64 csr = entry->csr;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001343
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001344 if (entry->flags & CNTR_SDMA) {
1345 if (vl == CNTR_INVALID_VL)
1346 return 0;
1347 csr += 0x100 * vl;
1348 } else {
1349 if (vl != CNTR_INVALID_VL)
1350 return 0;
1351 }
1352 return read_write_csr(dd, csr, mode, data);
1353}
1354
1355static u64 access_sde_err_cnt(const struct cntr_entry *entry,
1356 void *context, int idx, int mode, u64 data)
1357{
1358 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1359
1360 if (dd->per_sdma && idx < dd->num_sdma)
1361 return dd->per_sdma[idx].err_cnt;
1362 return 0;
1363}
1364
1365static u64 access_sde_int_cnt(const struct cntr_entry *entry,
1366 void *context, int idx, int mode, u64 data)
1367{
1368 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1369
1370 if (dd->per_sdma && idx < dd->num_sdma)
1371 return dd->per_sdma[idx].sdma_int_cnt;
1372 return 0;
1373}
1374
1375static u64 access_sde_idle_int_cnt(const struct cntr_entry *entry,
1376 void *context, int idx, int mode, u64 data)
1377{
1378 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1379
1380 if (dd->per_sdma && idx < dd->num_sdma)
1381 return dd->per_sdma[idx].idle_int_cnt;
1382 return 0;
1383}
1384
1385static u64 access_sde_progress_int_cnt(const struct cntr_entry *entry,
1386 void *context, int idx, int mode,
1387 u64 data)
1388{
1389 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1390
1391 if (dd->per_sdma && idx < dd->num_sdma)
1392 return dd->per_sdma[idx].progress_int_cnt;
1393 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001394}
1395
1396static u64 dev_access_u64_csr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001397 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001398{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301399 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001400
1401 u64 val = 0;
1402 u64 csr = entry->csr;
1403
1404 if (entry->flags & CNTR_VL) {
1405 if (vl == CNTR_INVALID_VL)
1406 return 0;
1407 csr += 8 * vl;
1408 } else {
1409 if (vl != CNTR_INVALID_VL)
1410 return 0;
1411 }
1412
1413 val = read_write_csr(dd, csr, mode, data);
1414 return val;
1415}
1416
1417static u64 dc_access_lcb_cntr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001418 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001419{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301420 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001421 u32 csr = entry->csr;
1422 int ret = 0;
1423
1424 if (vl != CNTR_INVALID_VL)
1425 return 0;
1426 if (mode == CNTR_MODE_R)
1427 ret = read_lcb_csr(dd, csr, &data);
1428 else if (mode == CNTR_MODE_W)
1429 ret = write_lcb_csr(dd, csr, data);
1430
1431 if (ret) {
1432 dd_dev_err(dd, "Could not acquire LCB for counter 0x%x", csr);
1433 return 0;
1434 }
1435
1436 hfi1_cdbg(CNTR, "csr 0x%x val 0x%llx mode %d", csr, data, mode);
1437 return data;
1438}
1439
1440/* Port Access */
1441static u64 port_access_u32_csr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001442 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001443{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301444 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001445
1446 if (vl != CNTR_INVALID_VL)
1447 return 0;
1448 return read_write_csr(ppd->dd, entry->csr, mode, data);
1449}
1450
1451static u64 port_access_u64_csr(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001452 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001453{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301454 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001455 u64 val;
1456 u64 csr = entry->csr;
1457
1458 if (entry->flags & CNTR_VL) {
1459 if (vl == CNTR_INVALID_VL)
1460 return 0;
1461 csr += 8 * vl;
1462 } else {
1463 if (vl != CNTR_INVALID_VL)
1464 return 0;
1465 }
1466 val = read_write_csr(ppd->dd, csr, mode, data);
1467 return val;
1468}
1469
1470/* Software defined */
1471static inline u64 read_write_sw(struct hfi1_devdata *dd, u64 *cntr, int mode,
1472 u64 data)
1473{
1474 u64 ret;
1475
1476 if (mode == CNTR_MODE_R) {
1477 ret = *cntr;
1478 } else if (mode == CNTR_MODE_W) {
1479 *cntr = data;
1480 ret = data;
1481 } else {
1482 dd_dev_err(dd, "Invalid cntr sw access mode");
1483 return 0;
1484 }
1485
1486 hfi1_cdbg(CNTR, "val 0x%llx mode %d", ret, mode);
1487
1488 return ret;
1489}
1490
1491static u64 access_sw_link_dn_cnt(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001492 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001493{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301494 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001495
1496 if (vl != CNTR_INVALID_VL)
1497 return 0;
1498 return read_write_sw(ppd->dd, &ppd->link_downed, mode, data);
1499}
1500
1501static u64 access_sw_link_up_cnt(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001502 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001503{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301504 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001505
1506 if (vl != CNTR_INVALID_VL)
1507 return 0;
1508 return read_write_sw(ppd->dd, &ppd->link_up, mode, data);
1509}
1510
Dean Luick6d014532015-12-01 15:38:23 -05001511static u64 access_sw_unknown_frame_cnt(const struct cntr_entry *entry,
1512 void *context, int vl, int mode,
1513 u64 data)
1514{
1515 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context;
1516
1517 if (vl != CNTR_INVALID_VL)
1518 return 0;
1519 return read_write_sw(ppd->dd, &ppd->unknown_frame_count, mode, data);
1520}
1521
Mike Marciniszyn77241052015-07-30 15:17:43 -04001522static u64 access_sw_xmit_discards(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001523 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001524{
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001525 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context;
1526 u64 zero = 0;
1527 u64 *counter;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001528
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001529 if (vl == CNTR_INVALID_VL)
1530 counter = &ppd->port_xmit_discards;
1531 else if (vl >= 0 && vl < C_VL_COUNT)
1532 counter = &ppd->port_xmit_discards_vl[vl];
1533 else
1534 counter = &zero;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001535
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001536 return read_write_sw(ppd->dd, counter, mode, data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001537}
1538
1539static u64 access_xmit_constraint_errs(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001540 void *context, int vl, int mode,
1541 u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001542{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301543 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001544
1545 if (vl != CNTR_INVALID_VL)
1546 return 0;
1547
1548 return read_write_sw(ppd->dd, &ppd->port_xmit_constraint_errors,
1549 mode, data);
1550}
1551
1552static u64 access_rcv_constraint_errs(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001553 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001554{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301555 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001556
1557 if (vl != CNTR_INVALID_VL)
1558 return 0;
1559
1560 return read_write_sw(ppd->dd, &ppd->port_rcv_constraint_errors,
1561 mode, data);
1562}
1563
1564u64 get_all_cpu_total(u64 __percpu *cntr)
1565{
1566 int cpu;
1567 u64 counter = 0;
1568
1569 for_each_possible_cpu(cpu)
1570 counter += *per_cpu_ptr(cntr, cpu);
1571 return counter;
1572}
1573
1574static u64 read_write_cpu(struct hfi1_devdata *dd, u64 *z_val,
1575 u64 __percpu *cntr,
1576 int vl, int mode, u64 data)
1577{
Mike Marciniszyn77241052015-07-30 15:17:43 -04001578 u64 ret = 0;
1579
1580 if (vl != CNTR_INVALID_VL)
1581 return 0;
1582
1583 if (mode == CNTR_MODE_R) {
1584 ret = get_all_cpu_total(cntr) - *z_val;
1585 } else if (mode == CNTR_MODE_W) {
1586 /* A write can only zero the counter */
1587 if (data == 0)
1588 *z_val = get_all_cpu_total(cntr);
1589 else
1590 dd_dev_err(dd, "Per CPU cntrs can only be zeroed");
1591 } else {
1592 dd_dev_err(dd, "Invalid cntr sw cpu access mode");
1593 return 0;
1594 }
1595
1596 return ret;
1597}
1598
1599static u64 access_sw_cpu_intr(const struct cntr_entry *entry,
1600 void *context, int vl, int mode, u64 data)
1601{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301602 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001603
1604 return read_write_cpu(dd, &dd->z_int_counter, dd->int_counter, vl,
1605 mode, data);
1606}
1607
1608static u64 access_sw_cpu_rcv_limit(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001609 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001610{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301611 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001612
1613 return read_write_cpu(dd, &dd->z_rcv_limit, dd->rcv_limit, vl,
1614 mode, data);
1615}
1616
1617static u64 access_sw_pio_wait(const struct cntr_entry *entry,
1618 void *context, int vl, int mode, u64 data)
1619{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301620 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001621
1622 return dd->verbs_dev.n_piowait;
1623}
1624
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001625static u64 access_sw_pio_drain(const struct cntr_entry *entry,
1626 void *context, int vl, int mode, u64 data)
1627{
1628 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1629
1630 return dd->verbs_dev.n_piodrain;
1631}
1632
Mike Marciniszyn77241052015-07-30 15:17:43 -04001633static u64 access_sw_vtx_wait(const struct cntr_entry *entry,
1634 void *context, int vl, int mode, u64 data)
1635{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301636 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001637
1638 return dd->verbs_dev.n_txwait;
1639}
1640
1641static u64 access_sw_kmem_wait(const struct cntr_entry *entry,
1642 void *context, int vl, int mode, u64 data)
1643{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301644 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001645
1646 return dd->verbs_dev.n_kmem_wait;
1647}
1648
Dean Luickb4219222015-10-26 10:28:35 -04001649static u64 access_sw_send_schedule(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001650 void *context, int vl, int mode, u64 data)
Dean Luickb4219222015-10-26 10:28:35 -04001651{
1652 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1653
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001654 return read_write_cpu(dd, &dd->z_send_schedule, dd->send_schedule, vl,
1655 mode, data);
Dean Luickb4219222015-10-26 10:28:35 -04001656}
1657
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001658/* Software counters for the error status bits within MISC_ERR_STATUS */
1659static u64 access_misc_pll_lock_fail_err_cnt(const struct cntr_entry *entry,
1660 void *context, int vl, int mode,
1661 u64 data)
1662{
1663 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1664
1665 return dd->misc_err_status_cnt[12];
1666}
1667
1668static u64 access_misc_mbist_fail_err_cnt(const struct cntr_entry *entry,
1669 void *context, int vl, int mode,
1670 u64 data)
1671{
1672 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1673
1674 return dd->misc_err_status_cnt[11];
1675}
1676
1677static u64 access_misc_invalid_eep_cmd_err_cnt(const struct cntr_entry *entry,
1678 void *context, int vl, int mode,
1679 u64 data)
1680{
1681 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1682
1683 return dd->misc_err_status_cnt[10];
1684}
1685
1686static u64 access_misc_efuse_done_parity_err_cnt(const struct cntr_entry *entry,
1687 void *context, int vl,
1688 int mode, u64 data)
1689{
1690 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1691
1692 return dd->misc_err_status_cnt[9];
1693}
1694
1695static u64 access_misc_efuse_write_err_cnt(const struct cntr_entry *entry,
1696 void *context, int vl, int mode,
1697 u64 data)
1698{
1699 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1700
1701 return dd->misc_err_status_cnt[8];
1702}
1703
1704static u64 access_misc_efuse_read_bad_addr_err_cnt(
1705 const struct cntr_entry *entry,
1706 void *context, int vl, int mode, u64 data)
1707{
1708 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1709
1710 return dd->misc_err_status_cnt[7];
1711}
1712
1713static u64 access_misc_efuse_csr_parity_err_cnt(const struct cntr_entry *entry,
1714 void *context, int vl,
1715 int mode, u64 data)
1716{
1717 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1718
1719 return dd->misc_err_status_cnt[6];
1720}
1721
1722static u64 access_misc_fw_auth_failed_err_cnt(const struct cntr_entry *entry,
1723 void *context, int vl, int mode,
1724 u64 data)
1725{
1726 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1727
1728 return dd->misc_err_status_cnt[5];
1729}
1730
1731static u64 access_misc_key_mismatch_err_cnt(const struct cntr_entry *entry,
1732 void *context, int vl, int mode,
1733 u64 data)
1734{
1735 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1736
1737 return dd->misc_err_status_cnt[4];
1738}
1739
1740static u64 access_misc_sbus_write_failed_err_cnt(const struct cntr_entry *entry,
1741 void *context, int vl,
1742 int mode, u64 data)
1743{
1744 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1745
1746 return dd->misc_err_status_cnt[3];
1747}
1748
1749static u64 access_misc_csr_write_bad_addr_err_cnt(
1750 const struct cntr_entry *entry,
1751 void *context, int vl, int mode, u64 data)
1752{
1753 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1754
1755 return dd->misc_err_status_cnt[2];
1756}
1757
1758static u64 access_misc_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
1759 void *context, int vl,
1760 int mode, u64 data)
1761{
1762 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1763
1764 return dd->misc_err_status_cnt[1];
1765}
1766
1767static u64 access_misc_csr_parity_err_cnt(const struct cntr_entry *entry,
1768 void *context, int vl, int mode,
1769 u64 data)
1770{
1771 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1772
1773 return dd->misc_err_status_cnt[0];
1774}
1775
1776/*
1777 * Software counter for the aggregate of
1778 * individual CceErrStatus counters
1779 */
1780static u64 access_sw_cce_err_status_aggregated_cnt(
1781 const struct cntr_entry *entry,
1782 void *context, int vl, int mode, u64 data)
1783{
1784 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1785
1786 return dd->sw_cce_err_status_aggregate;
1787}
1788
1789/*
1790 * Software counters corresponding to each of the
1791 * error status bits within CceErrStatus
1792 */
1793static u64 access_cce_msix_csr_parity_err_cnt(const struct cntr_entry *entry,
1794 void *context, int vl, int mode,
1795 u64 data)
1796{
1797 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1798
1799 return dd->cce_err_status_cnt[40];
1800}
1801
1802static u64 access_cce_int_map_unc_err_cnt(const struct cntr_entry *entry,
1803 void *context, int vl, int mode,
1804 u64 data)
1805{
1806 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1807
1808 return dd->cce_err_status_cnt[39];
1809}
1810
1811static u64 access_cce_int_map_cor_err_cnt(const struct cntr_entry *entry,
1812 void *context, int vl, int mode,
1813 u64 data)
1814{
1815 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1816
1817 return dd->cce_err_status_cnt[38];
1818}
1819
1820static u64 access_cce_msix_table_unc_err_cnt(const struct cntr_entry *entry,
1821 void *context, int vl, int mode,
1822 u64 data)
1823{
1824 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1825
1826 return dd->cce_err_status_cnt[37];
1827}
1828
1829static u64 access_cce_msix_table_cor_err_cnt(const struct cntr_entry *entry,
1830 void *context, int vl, int mode,
1831 u64 data)
1832{
1833 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1834
1835 return dd->cce_err_status_cnt[36];
1836}
1837
1838static u64 access_cce_rxdma_conv_fifo_parity_err_cnt(
1839 const struct cntr_entry *entry,
1840 void *context, int vl, int mode, u64 data)
1841{
1842 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1843
1844 return dd->cce_err_status_cnt[35];
1845}
1846
1847static u64 access_cce_rcpl_async_fifo_parity_err_cnt(
1848 const struct cntr_entry *entry,
1849 void *context, int vl, int mode, u64 data)
1850{
1851 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1852
1853 return dd->cce_err_status_cnt[34];
1854}
1855
1856static u64 access_cce_seg_write_bad_addr_err_cnt(const struct cntr_entry *entry,
1857 void *context, int vl,
1858 int mode, u64 data)
1859{
1860 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1861
1862 return dd->cce_err_status_cnt[33];
1863}
1864
1865static u64 access_cce_seg_read_bad_addr_err_cnt(const struct cntr_entry *entry,
1866 void *context, int vl, int mode,
1867 u64 data)
1868{
1869 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1870
1871 return dd->cce_err_status_cnt[32];
1872}
1873
1874static u64 access_la_triggered_cnt(const struct cntr_entry *entry,
1875 void *context, int vl, int mode, u64 data)
1876{
1877 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1878
1879 return dd->cce_err_status_cnt[31];
1880}
1881
1882static u64 access_cce_trgt_cpl_timeout_err_cnt(const struct cntr_entry *entry,
1883 void *context, int vl, int mode,
1884 u64 data)
1885{
1886 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1887
1888 return dd->cce_err_status_cnt[30];
1889}
1890
1891static u64 access_pcic_receive_parity_err_cnt(const struct cntr_entry *entry,
1892 void *context, int vl, int mode,
1893 u64 data)
1894{
1895 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1896
1897 return dd->cce_err_status_cnt[29];
1898}
1899
1900static u64 access_pcic_transmit_back_parity_err_cnt(
1901 const struct cntr_entry *entry,
1902 void *context, int vl, int mode, u64 data)
1903{
1904 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1905
1906 return dd->cce_err_status_cnt[28];
1907}
1908
1909static u64 access_pcic_transmit_front_parity_err_cnt(
1910 const struct cntr_entry *entry,
1911 void *context, int vl, int mode, u64 data)
1912{
1913 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1914
1915 return dd->cce_err_status_cnt[27];
1916}
1917
1918static u64 access_pcic_cpl_dat_q_unc_err_cnt(const struct cntr_entry *entry,
1919 void *context, int vl, int mode,
1920 u64 data)
1921{
1922 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1923
1924 return dd->cce_err_status_cnt[26];
1925}
1926
1927static u64 access_pcic_cpl_hd_q_unc_err_cnt(const struct cntr_entry *entry,
1928 void *context, int vl, int mode,
1929 u64 data)
1930{
1931 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1932
1933 return dd->cce_err_status_cnt[25];
1934}
1935
1936static u64 access_pcic_post_dat_q_unc_err_cnt(const struct cntr_entry *entry,
1937 void *context, int vl, int mode,
1938 u64 data)
1939{
1940 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1941
1942 return dd->cce_err_status_cnt[24];
1943}
1944
1945static u64 access_pcic_post_hd_q_unc_err_cnt(const struct cntr_entry *entry,
1946 void *context, int vl, int mode,
1947 u64 data)
1948{
1949 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1950
1951 return dd->cce_err_status_cnt[23];
1952}
1953
1954static u64 access_pcic_retry_sot_mem_unc_err_cnt(const struct cntr_entry *entry,
1955 void *context, int vl,
1956 int mode, u64 data)
1957{
1958 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1959
1960 return dd->cce_err_status_cnt[22];
1961}
1962
1963static u64 access_pcic_retry_mem_unc_err(const struct cntr_entry *entry,
1964 void *context, int vl, int mode,
1965 u64 data)
1966{
1967 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1968
1969 return dd->cce_err_status_cnt[21];
1970}
1971
1972static u64 access_pcic_n_post_dat_q_parity_err_cnt(
1973 const struct cntr_entry *entry,
1974 void *context, int vl, int mode, u64 data)
1975{
1976 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1977
1978 return dd->cce_err_status_cnt[20];
1979}
1980
1981static u64 access_pcic_n_post_h_q_parity_err_cnt(const struct cntr_entry *entry,
1982 void *context, int vl,
1983 int mode, u64 data)
1984{
1985 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1986
1987 return dd->cce_err_status_cnt[19];
1988}
1989
1990static u64 access_pcic_cpl_dat_q_cor_err_cnt(const struct cntr_entry *entry,
1991 void *context, int vl, int mode,
1992 u64 data)
1993{
1994 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1995
1996 return dd->cce_err_status_cnt[18];
1997}
1998
1999static u64 access_pcic_cpl_hd_q_cor_err_cnt(const struct cntr_entry *entry,
2000 void *context, int vl, int mode,
2001 u64 data)
2002{
2003 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2004
2005 return dd->cce_err_status_cnt[17];
2006}
2007
2008static u64 access_pcic_post_dat_q_cor_err_cnt(const struct cntr_entry *entry,
2009 void *context, int vl, int mode,
2010 u64 data)
2011{
2012 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2013
2014 return dd->cce_err_status_cnt[16];
2015}
2016
2017static u64 access_pcic_post_hd_q_cor_err_cnt(const struct cntr_entry *entry,
2018 void *context, int vl, int mode,
2019 u64 data)
2020{
2021 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2022
2023 return dd->cce_err_status_cnt[15];
2024}
2025
2026static u64 access_pcic_retry_sot_mem_cor_err_cnt(const struct cntr_entry *entry,
2027 void *context, int vl,
2028 int mode, u64 data)
2029{
2030 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2031
2032 return dd->cce_err_status_cnt[14];
2033}
2034
2035static u64 access_pcic_retry_mem_cor_err_cnt(const struct cntr_entry *entry,
2036 void *context, int vl, int mode,
2037 u64 data)
2038{
2039 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2040
2041 return dd->cce_err_status_cnt[13];
2042}
2043
2044static u64 access_cce_cli1_async_fifo_dbg_parity_err_cnt(
2045 const struct cntr_entry *entry,
2046 void *context, int vl, int mode, u64 data)
2047{
2048 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2049
2050 return dd->cce_err_status_cnt[12];
2051}
2052
2053static u64 access_cce_cli1_async_fifo_rxdma_parity_err_cnt(
2054 const struct cntr_entry *entry,
2055 void *context, int vl, int mode, u64 data)
2056{
2057 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2058
2059 return dd->cce_err_status_cnt[11];
2060}
2061
2062static u64 access_cce_cli1_async_fifo_sdma_hd_parity_err_cnt(
2063 const struct cntr_entry *entry,
2064 void *context, int vl, int mode, u64 data)
2065{
2066 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2067
2068 return dd->cce_err_status_cnt[10];
2069}
2070
2071static u64 access_cce_cl1_async_fifo_pio_crdt_parity_err_cnt(
2072 const struct cntr_entry *entry,
2073 void *context, int vl, int mode, u64 data)
2074{
2075 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2076
2077 return dd->cce_err_status_cnt[9];
2078}
2079
2080static u64 access_cce_cli2_async_fifo_parity_err_cnt(
2081 const struct cntr_entry *entry,
2082 void *context, int vl, int mode, u64 data)
2083{
2084 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2085
2086 return dd->cce_err_status_cnt[8];
2087}
2088
2089static u64 access_cce_csr_cfg_bus_parity_err_cnt(const struct cntr_entry *entry,
2090 void *context, int vl,
2091 int mode, u64 data)
2092{
2093 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2094
2095 return dd->cce_err_status_cnt[7];
2096}
2097
2098static u64 access_cce_cli0_async_fifo_parity_err_cnt(
2099 const struct cntr_entry *entry,
2100 void *context, int vl, int mode, u64 data)
2101{
2102 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2103
2104 return dd->cce_err_status_cnt[6];
2105}
2106
2107static u64 access_cce_rspd_data_parity_err_cnt(const struct cntr_entry *entry,
2108 void *context, int vl, int mode,
2109 u64 data)
2110{
2111 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2112
2113 return dd->cce_err_status_cnt[5];
2114}
2115
2116static u64 access_cce_trgt_access_err_cnt(const struct cntr_entry *entry,
2117 void *context, int vl, int mode,
2118 u64 data)
2119{
2120 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2121
2122 return dd->cce_err_status_cnt[4];
2123}
2124
2125static u64 access_cce_trgt_async_fifo_parity_err_cnt(
2126 const struct cntr_entry *entry,
2127 void *context, int vl, int mode, u64 data)
2128{
2129 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2130
2131 return dd->cce_err_status_cnt[3];
2132}
2133
2134static u64 access_cce_csr_write_bad_addr_err_cnt(const struct cntr_entry *entry,
2135 void *context, int vl,
2136 int mode, u64 data)
2137{
2138 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2139
2140 return dd->cce_err_status_cnt[2];
2141}
2142
2143static u64 access_cce_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
2144 void *context, int vl,
2145 int mode, u64 data)
2146{
2147 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2148
2149 return dd->cce_err_status_cnt[1];
2150}
2151
2152static u64 access_ccs_csr_parity_err_cnt(const struct cntr_entry *entry,
2153 void *context, int vl, int mode,
2154 u64 data)
2155{
2156 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2157
2158 return dd->cce_err_status_cnt[0];
2159}
2160
2161/*
2162 * Software counters corresponding to each of the
2163 * error status bits within RcvErrStatus
2164 */
2165static u64 access_rx_csr_parity_err_cnt(const struct cntr_entry *entry,
2166 void *context, int vl, int mode,
2167 u64 data)
2168{
2169 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2170
2171 return dd->rcv_err_status_cnt[63];
2172}
2173
2174static u64 access_rx_csr_write_bad_addr_err_cnt(const struct cntr_entry *entry,
2175 void *context, int vl,
2176 int mode, u64 data)
2177{
2178 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2179
2180 return dd->rcv_err_status_cnt[62];
2181}
2182
2183static u64 access_rx_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
2184 void *context, int vl, int mode,
2185 u64 data)
2186{
2187 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2188
2189 return dd->rcv_err_status_cnt[61];
2190}
2191
2192static u64 access_rx_dma_csr_unc_err_cnt(const struct cntr_entry *entry,
2193 void *context, int vl, int mode,
2194 u64 data)
2195{
2196 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2197
2198 return dd->rcv_err_status_cnt[60];
2199}
2200
2201static u64 access_rx_dma_dq_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2202 void *context, int vl,
2203 int mode, u64 data)
2204{
2205 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2206
2207 return dd->rcv_err_status_cnt[59];
2208}
2209
2210static u64 access_rx_dma_eq_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2211 void *context, int vl,
2212 int mode, u64 data)
2213{
2214 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2215
2216 return dd->rcv_err_status_cnt[58];
2217}
2218
2219static u64 access_rx_dma_csr_parity_err_cnt(const struct cntr_entry *entry,
2220 void *context, int vl, int mode,
2221 u64 data)
2222{
2223 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2224
2225 return dd->rcv_err_status_cnt[57];
2226}
2227
2228static u64 access_rx_rbuf_data_cor_err_cnt(const struct cntr_entry *entry,
2229 void *context, int vl, int mode,
2230 u64 data)
2231{
2232 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2233
2234 return dd->rcv_err_status_cnt[56];
2235}
2236
2237static u64 access_rx_rbuf_data_unc_err_cnt(const struct cntr_entry *entry,
2238 void *context, int vl, int mode,
2239 u64 data)
2240{
2241 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2242
2243 return dd->rcv_err_status_cnt[55];
2244}
2245
2246static u64 access_rx_dma_data_fifo_rd_cor_err_cnt(
2247 const struct cntr_entry *entry,
2248 void *context, int vl, int mode, u64 data)
2249{
2250 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2251
2252 return dd->rcv_err_status_cnt[54];
2253}
2254
2255static u64 access_rx_dma_data_fifo_rd_unc_err_cnt(
2256 const struct cntr_entry *entry,
2257 void *context, int vl, int mode, u64 data)
2258{
2259 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2260
2261 return dd->rcv_err_status_cnt[53];
2262}
2263
2264static u64 access_rx_dma_hdr_fifo_rd_cor_err_cnt(const struct cntr_entry *entry,
2265 void *context, int vl,
2266 int mode, u64 data)
2267{
2268 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2269
2270 return dd->rcv_err_status_cnt[52];
2271}
2272
2273static u64 access_rx_dma_hdr_fifo_rd_unc_err_cnt(const struct cntr_entry *entry,
2274 void *context, int vl,
2275 int mode, u64 data)
2276{
2277 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2278
2279 return dd->rcv_err_status_cnt[51];
2280}
2281
2282static u64 access_rx_rbuf_desc_part2_cor_err_cnt(const struct cntr_entry *entry,
2283 void *context, int vl,
2284 int mode, u64 data)
2285{
2286 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2287
2288 return dd->rcv_err_status_cnt[50];
2289}
2290
2291static u64 access_rx_rbuf_desc_part2_unc_err_cnt(const struct cntr_entry *entry,
2292 void *context, int vl,
2293 int mode, u64 data)
2294{
2295 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2296
2297 return dd->rcv_err_status_cnt[49];
2298}
2299
2300static u64 access_rx_rbuf_desc_part1_cor_err_cnt(const struct cntr_entry *entry,
2301 void *context, int vl,
2302 int mode, u64 data)
2303{
2304 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2305
2306 return dd->rcv_err_status_cnt[48];
2307}
2308
2309static u64 access_rx_rbuf_desc_part1_unc_err_cnt(const struct cntr_entry *entry,
2310 void *context, int vl,
2311 int mode, u64 data)
2312{
2313 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2314
2315 return dd->rcv_err_status_cnt[47];
2316}
2317
2318static u64 access_rx_hq_intr_fsm_err_cnt(const struct cntr_entry *entry,
2319 void *context, int vl, int mode,
2320 u64 data)
2321{
2322 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2323
2324 return dd->rcv_err_status_cnt[46];
2325}
2326
2327static u64 access_rx_hq_intr_csr_parity_err_cnt(
2328 const struct cntr_entry *entry,
2329 void *context, int vl, int mode, u64 data)
2330{
2331 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2332
2333 return dd->rcv_err_status_cnt[45];
2334}
2335
2336static u64 access_rx_lookup_csr_parity_err_cnt(
2337 const struct cntr_entry *entry,
2338 void *context, int vl, int mode, u64 data)
2339{
2340 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2341
2342 return dd->rcv_err_status_cnt[44];
2343}
2344
2345static u64 access_rx_lookup_rcv_array_cor_err_cnt(
2346 const struct cntr_entry *entry,
2347 void *context, int vl, int mode, u64 data)
2348{
2349 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2350
2351 return dd->rcv_err_status_cnt[43];
2352}
2353
2354static u64 access_rx_lookup_rcv_array_unc_err_cnt(
2355 const struct cntr_entry *entry,
2356 void *context, int vl, int mode, u64 data)
2357{
2358 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2359
2360 return dd->rcv_err_status_cnt[42];
2361}
2362
2363static u64 access_rx_lookup_des_part2_parity_err_cnt(
2364 const struct cntr_entry *entry,
2365 void *context, int vl, int mode, u64 data)
2366{
2367 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2368
2369 return dd->rcv_err_status_cnt[41];
2370}
2371
2372static u64 access_rx_lookup_des_part1_unc_cor_err_cnt(
2373 const struct cntr_entry *entry,
2374 void *context, int vl, int mode, u64 data)
2375{
2376 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2377
2378 return dd->rcv_err_status_cnt[40];
2379}
2380
2381static u64 access_rx_lookup_des_part1_unc_err_cnt(
2382 const struct cntr_entry *entry,
2383 void *context, int vl, int mode, u64 data)
2384{
2385 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2386
2387 return dd->rcv_err_status_cnt[39];
2388}
2389
2390static u64 access_rx_rbuf_next_free_buf_cor_err_cnt(
2391 const struct cntr_entry *entry,
2392 void *context, int vl, int mode, u64 data)
2393{
2394 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2395
2396 return dd->rcv_err_status_cnt[38];
2397}
2398
2399static u64 access_rx_rbuf_next_free_buf_unc_err_cnt(
2400 const struct cntr_entry *entry,
2401 void *context, int vl, int mode, u64 data)
2402{
2403 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2404
2405 return dd->rcv_err_status_cnt[37];
2406}
2407
2408static u64 access_rbuf_fl_init_wr_addr_parity_err_cnt(
2409 const struct cntr_entry *entry,
2410 void *context, int vl, int mode, u64 data)
2411{
2412 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2413
2414 return dd->rcv_err_status_cnt[36];
2415}
2416
2417static u64 access_rx_rbuf_fl_initdone_parity_err_cnt(
2418 const struct cntr_entry *entry,
2419 void *context, int vl, int mode, u64 data)
2420{
2421 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2422
2423 return dd->rcv_err_status_cnt[35];
2424}
2425
2426static u64 access_rx_rbuf_fl_write_addr_parity_err_cnt(
2427 const struct cntr_entry *entry,
2428 void *context, int vl, int mode, u64 data)
2429{
2430 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2431
2432 return dd->rcv_err_status_cnt[34];
2433}
2434
2435static u64 access_rx_rbuf_fl_rd_addr_parity_err_cnt(
2436 const struct cntr_entry *entry,
2437 void *context, int vl, int mode, u64 data)
2438{
2439 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2440
2441 return dd->rcv_err_status_cnt[33];
2442}
2443
2444static u64 access_rx_rbuf_empty_err_cnt(const struct cntr_entry *entry,
2445 void *context, int vl, int mode,
2446 u64 data)
2447{
2448 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2449
2450 return dd->rcv_err_status_cnt[32];
2451}
2452
2453static u64 access_rx_rbuf_full_err_cnt(const struct cntr_entry *entry,
2454 void *context, int vl, int mode,
2455 u64 data)
2456{
2457 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2458
2459 return dd->rcv_err_status_cnt[31];
2460}
2461
2462static u64 access_rbuf_bad_lookup_err_cnt(const struct cntr_entry *entry,
2463 void *context, int vl, int mode,
2464 u64 data)
2465{
2466 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2467
2468 return dd->rcv_err_status_cnt[30];
2469}
2470
2471static u64 access_rbuf_ctx_id_parity_err_cnt(const struct cntr_entry *entry,
2472 void *context, int vl, int mode,
2473 u64 data)
2474{
2475 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2476
2477 return dd->rcv_err_status_cnt[29];
2478}
2479
2480static u64 access_rbuf_csr_qeopdw_parity_err_cnt(const struct cntr_entry *entry,
2481 void *context, int vl,
2482 int mode, u64 data)
2483{
2484 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2485
2486 return dd->rcv_err_status_cnt[28];
2487}
2488
2489static u64 access_rx_rbuf_csr_q_num_of_pkt_parity_err_cnt(
2490 const struct cntr_entry *entry,
2491 void *context, int vl, int mode, u64 data)
2492{
2493 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2494
2495 return dd->rcv_err_status_cnt[27];
2496}
2497
2498static u64 access_rx_rbuf_csr_q_t1_ptr_parity_err_cnt(
2499 const struct cntr_entry *entry,
2500 void *context, int vl, int mode, u64 data)
2501{
2502 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2503
2504 return dd->rcv_err_status_cnt[26];
2505}
2506
2507static u64 access_rx_rbuf_csr_q_hd_ptr_parity_err_cnt(
2508 const struct cntr_entry *entry,
2509 void *context, int vl, int mode, u64 data)
2510{
2511 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2512
2513 return dd->rcv_err_status_cnt[25];
2514}
2515
2516static u64 access_rx_rbuf_csr_q_vld_bit_parity_err_cnt(
2517 const struct cntr_entry *entry,
2518 void *context, int vl, int mode, u64 data)
2519{
2520 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2521
2522 return dd->rcv_err_status_cnt[24];
2523}
2524
2525static u64 access_rx_rbuf_csr_q_next_buf_parity_err_cnt(
2526 const struct cntr_entry *entry,
2527 void *context, int vl, int mode, u64 data)
2528{
2529 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2530
2531 return dd->rcv_err_status_cnt[23];
2532}
2533
2534static u64 access_rx_rbuf_csr_q_ent_cnt_parity_err_cnt(
2535 const struct cntr_entry *entry,
2536 void *context, int vl, int mode, u64 data)
2537{
2538 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2539
2540 return dd->rcv_err_status_cnt[22];
2541}
2542
2543static u64 access_rx_rbuf_csr_q_head_buf_num_parity_err_cnt(
2544 const struct cntr_entry *entry,
2545 void *context, int vl, int mode, u64 data)
2546{
2547 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2548
2549 return dd->rcv_err_status_cnt[21];
2550}
2551
2552static u64 access_rx_rbuf_block_list_read_cor_err_cnt(
2553 const struct cntr_entry *entry,
2554 void *context, int vl, int mode, u64 data)
2555{
2556 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2557
2558 return dd->rcv_err_status_cnt[20];
2559}
2560
2561static u64 access_rx_rbuf_block_list_read_unc_err_cnt(
2562 const struct cntr_entry *entry,
2563 void *context, int vl, int mode, u64 data)
2564{
2565 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2566
2567 return dd->rcv_err_status_cnt[19];
2568}
2569
2570static u64 access_rx_rbuf_lookup_des_cor_err_cnt(const struct cntr_entry *entry,
2571 void *context, int vl,
2572 int mode, u64 data)
2573{
2574 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2575
2576 return dd->rcv_err_status_cnt[18];
2577}
2578
2579static u64 access_rx_rbuf_lookup_des_unc_err_cnt(const struct cntr_entry *entry,
2580 void *context, int vl,
2581 int mode, u64 data)
2582{
2583 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2584
2585 return dd->rcv_err_status_cnt[17];
2586}
2587
2588static u64 access_rx_rbuf_lookup_des_reg_unc_cor_err_cnt(
2589 const struct cntr_entry *entry,
2590 void *context, int vl, int mode, u64 data)
2591{
2592 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2593
2594 return dd->rcv_err_status_cnt[16];
2595}
2596
2597static u64 access_rx_rbuf_lookup_des_reg_unc_err_cnt(
2598 const struct cntr_entry *entry,
2599 void *context, int vl, int mode, u64 data)
2600{
2601 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2602
2603 return dd->rcv_err_status_cnt[15];
2604}
2605
2606static u64 access_rx_rbuf_free_list_cor_err_cnt(const struct cntr_entry *entry,
2607 void *context, int vl,
2608 int mode, u64 data)
2609{
2610 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2611
2612 return dd->rcv_err_status_cnt[14];
2613}
2614
2615static u64 access_rx_rbuf_free_list_unc_err_cnt(const struct cntr_entry *entry,
2616 void *context, int vl,
2617 int mode, u64 data)
2618{
2619 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2620
2621 return dd->rcv_err_status_cnt[13];
2622}
2623
2624static u64 access_rx_rcv_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2625 void *context, int vl, int mode,
2626 u64 data)
2627{
2628 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2629
2630 return dd->rcv_err_status_cnt[12];
2631}
2632
2633static u64 access_rx_dma_flag_cor_err_cnt(const struct cntr_entry *entry,
2634 void *context, int vl, int mode,
2635 u64 data)
2636{
2637 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2638
2639 return dd->rcv_err_status_cnt[11];
2640}
2641
2642static u64 access_rx_dma_flag_unc_err_cnt(const struct cntr_entry *entry,
2643 void *context, int vl, int mode,
2644 u64 data)
2645{
2646 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2647
2648 return dd->rcv_err_status_cnt[10];
2649}
2650
2651static u64 access_rx_dc_sop_eop_parity_err_cnt(const struct cntr_entry *entry,
2652 void *context, int vl, int mode,
2653 u64 data)
2654{
2655 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2656
2657 return dd->rcv_err_status_cnt[9];
2658}
2659
2660static u64 access_rx_rcv_csr_parity_err_cnt(const struct cntr_entry *entry,
2661 void *context, int vl, int mode,
2662 u64 data)
2663{
2664 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2665
2666 return dd->rcv_err_status_cnt[8];
2667}
2668
2669static u64 access_rx_rcv_qp_map_table_cor_err_cnt(
2670 const struct cntr_entry *entry,
2671 void *context, int vl, int mode, u64 data)
2672{
2673 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2674
2675 return dd->rcv_err_status_cnt[7];
2676}
2677
2678static u64 access_rx_rcv_qp_map_table_unc_err_cnt(
2679 const struct cntr_entry *entry,
2680 void *context, int vl, int mode, u64 data)
2681{
2682 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2683
2684 return dd->rcv_err_status_cnt[6];
2685}
2686
2687static u64 access_rx_rcv_data_cor_err_cnt(const struct cntr_entry *entry,
2688 void *context, int vl, int mode,
2689 u64 data)
2690{
2691 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2692
2693 return dd->rcv_err_status_cnt[5];
2694}
2695
2696static u64 access_rx_rcv_data_unc_err_cnt(const struct cntr_entry *entry,
2697 void *context, int vl, int mode,
2698 u64 data)
2699{
2700 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2701
2702 return dd->rcv_err_status_cnt[4];
2703}
2704
2705static u64 access_rx_rcv_hdr_cor_err_cnt(const struct cntr_entry *entry,
2706 void *context, int vl, int mode,
2707 u64 data)
2708{
2709 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2710
2711 return dd->rcv_err_status_cnt[3];
2712}
2713
2714static u64 access_rx_rcv_hdr_unc_err_cnt(const struct cntr_entry *entry,
2715 void *context, int vl, int mode,
2716 u64 data)
2717{
2718 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2719
2720 return dd->rcv_err_status_cnt[2];
2721}
2722
2723static u64 access_rx_dc_intf_parity_err_cnt(const struct cntr_entry *entry,
2724 void *context, int vl, int mode,
2725 u64 data)
2726{
2727 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2728
2729 return dd->rcv_err_status_cnt[1];
2730}
2731
2732static u64 access_rx_dma_csr_cor_err_cnt(const struct cntr_entry *entry,
2733 void *context, int vl, int mode,
2734 u64 data)
2735{
2736 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2737
2738 return dd->rcv_err_status_cnt[0];
2739}
2740
2741/*
2742 * Software counters corresponding to each of the
2743 * error status bits within SendPioErrStatus
2744 */
2745static u64 access_pio_pec_sop_head_parity_err_cnt(
2746 const struct cntr_entry *entry,
2747 void *context, int vl, int mode, u64 data)
2748{
2749 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2750
2751 return dd->send_pio_err_status_cnt[35];
2752}
2753
2754static u64 access_pio_pcc_sop_head_parity_err_cnt(
2755 const struct cntr_entry *entry,
2756 void *context, int vl, int mode, u64 data)
2757{
2758 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2759
2760 return dd->send_pio_err_status_cnt[34];
2761}
2762
2763static u64 access_pio_last_returned_cnt_parity_err_cnt(
2764 const struct cntr_entry *entry,
2765 void *context, int vl, int mode, u64 data)
2766{
2767 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2768
2769 return dd->send_pio_err_status_cnt[33];
2770}
2771
2772static u64 access_pio_current_free_cnt_parity_err_cnt(
2773 const struct cntr_entry *entry,
2774 void *context, int vl, int mode, u64 data)
2775{
2776 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2777
2778 return dd->send_pio_err_status_cnt[32];
2779}
2780
2781static u64 access_pio_reserved_31_err_cnt(const struct cntr_entry *entry,
2782 void *context, int vl, int mode,
2783 u64 data)
2784{
2785 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2786
2787 return dd->send_pio_err_status_cnt[31];
2788}
2789
2790static u64 access_pio_reserved_30_err_cnt(const struct cntr_entry *entry,
2791 void *context, int vl, int mode,
2792 u64 data)
2793{
2794 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2795
2796 return dd->send_pio_err_status_cnt[30];
2797}
2798
2799static u64 access_pio_ppmc_sop_len_err_cnt(const struct cntr_entry *entry,
2800 void *context, int vl, int mode,
2801 u64 data)
2802{
2803 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2804
2805 return dd->send_pio_err_status_cnt[29];
2806}
2807
2808static u64 access_pio_ppmc_bqc_mem_parity_err_cnt(
2809 const struct cntr_entry *entry,
2810 void *context, int vl, int mode, u64 data)
2811{
2812 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2813
2814 return dd->send_pio_err_status_cnt[28];
2815}
2816
2817static u64 access_pio_vl_fifo_parity_err_cnt(const struct cntr_entry *entry,
2818 void *context, int vl, int mode,
2819 u64 data)
2820{
2821 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2822
2823 return dd->send_pio_err_status_cnt[27];
2824}
2825
2826static u64 access_pio_vlf_sop_parity_err_cnt(const struct cntr_entry *entry,
2827 void *context, int vl, int mode,
2828 u64 data)
2829{
2830 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2831
2832 return dd->send_pio_err_status_cnt[26];
2833}
2834
2835static u64 access_pio_vlf_v1_len_parity_err_cnt(const struct cntr_entry *entry,
2836 void *context, int vl,
2837 int mode, u64 data)
2838{
2839 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2840
2841 return dd->send_pio_err_status_cnt[25];
2842}
2843
2844static u64 access_pio_block_qw_count_parity_err_cnt(
2845 const struct cntr_entry *entry,
2846 void *context, int vl, int mode, u64 data)
2847{
2848 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2849
2850 return dd->send_pio_err_status_cnt[24];
2851}
2852
2853static u64 access_pio_write_qw_valid_parity_err_cnt(
2854 const struct cntr_entry *entry,
2855 void *context, int vl, int mode, u64 data)
2856{
2857 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2858
2859 return dd->send_pio_err_status_cnt[23];
2860}
2861
2862static u64 access_pio_state_machine_err_cnt(const struct cntr_entry *entry,
2863 void *context, int vl, int mode,
2864 u64 data)
2865{
2866 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2867
2868 return dd->send_pio_err_status_cnt[22];
2869}
2870
2871static u64 access_pio_write_data_parity_err_cnt(const struct cntr_entry *entry,
2872 void *context, int vl,
2873 int mode, u64 data)
2874{
2875 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2876
2877 return dd->send_pio_err_status_cnt[21];
2878}
2879
2880static u64 access_pio_host_addr_mem_cor_err_cnt(const struct cntr_entry *entry,
2881 void *context, int vl,
2882 int mode, u64 data)
2883{
2884 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2885
2886 return dd->send_pio_err_status_cnt[20];
2887}
2888
2889static u64 access_pio_host_addr_mem_unc_err_cnt(const struct cntr_entry *entry,
2890 void *context, int vl,
2891 int mode, u64 data)
2892{
2893 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2894
2895 return dd->send_pio_err_status_cnt[19];
2896}
2897
2898static u64 access_pio_pkt_evict_sm_or_arb_sm_err_cnt(
2899 const struct cntr_entry *entry,
2900 void *context, int vl, int mode, u64 data)
2901{
2902 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2903
2904 return dd->send_pio_err_status_cnt[18];
2905}
2906
2907static u64 access_pio_init_sm_in_err_cnt(const struct cntr_entry *entry,
2908 void *context, int vl, int mode,
2909 u64 data)
2910{
2911 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2912
2913 return dd->send_pio_err_status_cnt[17];
2914}
2915
2916static u64 access_pio_ppmc_pbl_fifo_err_cnt(const struct cntr_entry *entry,
2917 void *context, int vl, int mode,
2918 u64 data)
2919{
2920 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2921
2922 return dd->send_pio_err_status_cnt[16];
2923}
2924
2925static u64 access_pio_credit_ret_fifo_parity_err_cnt(
2926 const struct cntr_entry *entry,
2927 void *context, int vl, int mode, u64 data)
2928{
2929 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2930
2931 return dd->send_pio_err_status_cnt[15];
2932}
2933
2934static u64 access_pio_v1_len_mem_bank1_cor_err_cnt(
2935 const struct cntr_entry *entry,
2936 void *context, int vl, int mode, u64 data)
2937{
2938 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2939
2940 return dd->send_pio_err_status_cnt[14];
2941}
2942
2943static u64 access_pio_v1_len_mem_bank0_cor_err_cnt(
2944 const struct cntr_entry *entry,
2945 void *context, int vl, int mode, u64 data)
2946{
2947 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2948
2949 return dd->send_pio_err_status_cnt[13];
2950}
2951
2952static u64 access_pio_v1_len_mem_bank1_unc_err_cnt(
2953 const struct cntr_entry *entry,
2954 void *context, int vl, int mode, u64 data)
2955{
2956 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2957
2958 return dd->send_pio_err_status_cnt[12];
2959}
2960
2961static u64 access_pio_v1_len_mem_bank0_unc_err_cnt(
2962 const struct cntr_entry *entry,
2963 void *context, int vl, int mode, u64 data)
2964{
2965 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2966
2967 return dd->send_pio_err_status_cnt[11];
2968}
2969
2970static u64 access_pio_sm_pkt_reset_parity_err_cnt(
2971 const struct cntr_entry *entry,
2972 void *context, int vl, int mode, u64 data)
2973{
2974 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2975
2976 return dd->send_pio_err_status_cnt[10];
2977}
2978
2979static u64 access_pio_pkt_evict_fifo_parity_err_cnt(
2980 const struct cntr_entry *entry,
2981 void *context, int vl, int mode, u64 data)
2982{
2983 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2984
2985 return dd->send_pio_err_status_cnt[9];
2986}
2987
2988static u64 access_pio_sbrdctrl_crrel_fifo_parity_err_cnt(
2989 const struct cntr_entry *entry,
2990 void *context, int vl, int mode, u64 data)
2991{
2992 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2993
2994 return dd->send_pio_err_status_cnt[8];
2995}
2996
2997static u64 access_pio_sbrdctl_crrel_parity_err_cnt(
2998 const struct cntr_entry *entry,
2999 void *context, int vl, int mode, u64 data)
3000{
3001 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3002
3003 return dd->send_pio_err_status_cnt[7];
3004}
3005
3006static u64 access_pio_pec_fifo_parity_err_cnt(const struct cntr_entry *entry,
3007 void *context, int vl, int mode,
3008 u64 data)
3009{
3010 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3011
3012 return dd->send_pio_err_status_cnt[6];
3013}
3014
3015static u64 access_pio_pcc_fifo_parity_err_cnt(const struct cntr_entry *entry,
3016 void *context, int vl, int mode,
3017 u64 data)
3018{
3019 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3020
3021 return dd->send_pio_err_status_cnt[5];
3022}
3023
3024static u64 access_pio_sb_mem_fifo1_err_cnt(const struct cntr_entry *entry,
3025 void *context, int vl, int mode,
3026 u64 data)
3027{
3028 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3029
3030 return dd->send_pio_err_status_cnt[4];
3031}
3032
3033static u64 access_pio_sb_mem_fifo0_err_cnt(const struct cntr_entry *entry,
3034 void *context, int vl, int mode,
3035 u64 data)
3036{
3037 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3038
3039 return dd->send_pio_err_status_cnt[3];
3040}
3041
3042static u64 access_pio_csr_parity_err_cnt(const struct cntr_entry *entry,
3043 void *context, int vl, int mode,
3044 u64 data)
3045{
3046 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3047
3048 return dd->send_pio_err_status_cnt[2];
3049}
3050
3051static u64 access_pio_write_addr_parity_err_cnt(const struct cntr_entry *entry,
3052 void *context, int vl,
3053 int mode, u64 data)
3054{
3055 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3056
3057 return dd->send_pio_err_status_cnt[1];
3058}
3059
3060static u64 access_pio_write_bad_ctxt_err_cnt(const struct cntr_entry *entry,
3061 void *context, int vl, int mode,
3062 u64 data)
3063{
3064 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3065
3066 return dd->send_pio_err_status_cnt[0];
3067}
3068
3069/*
3070 * Software counters corresponding to each of the
3071 * error status bits within SendDmaErrStatus
3072 */
3073static u64 access_sdma_pcie_req_tracking_cor_err_cnt(
3074 const struct cntr_entry *entry,
3075 void *context, int vl, int mode, u64 data)
3076{
3077 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3078
3079 return dd->send_dma_err_status_cnt[3];
3080}
3081
3082static u64 access_sdma_pcie_req_tracking_unc_err_cnt(
3083 const struct cntr_entry *entry,
3084 void *context, int vl, int mode, u64 data)
3085{
3086 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3087
3088 return dd->send_dma_err_status_cnt[2];
3089}
3090
3091static u64 access_sdma_csr_parity_err_cnt(const struct cntr_entry *entry,
3092 void *context, int vl, int mode,
3093 u64 data)
3094{
3095 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3096
3097 return dd->send_dma_err_status_cnt[1];
3098}
3099
3100static u64 access_sdma_rpy_tag_err_cnt(const struct cntr_entry *entry,
3101 void *context, int vl, int mode,
3102 u64 data)
3103{
3104 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3105
3106 return dd->send_dma_err_status_cnt[0];
3107}
3108
3109/*
3110 * Software counters corresponding to each of the
3111 * error status bits within SendEgressErrStatus
3112 */
3113static u64 access_tx_read_pio_memory_csr_unc_err_cnt(
3114 const struct cntr_entry *entry,
3115 void *context, int vl, int mode, u64 data)
3116{
3117 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3118
3119 return dd->send_egress_err_status_cnt[63];
3120}
3121
3122static u64 access_tx_read_sdma_memory_csr_err_cnt(
3123 const struct cntr_entry *entry,
3124 void *context, int vl, int mode, u64 data)
3125{
3126 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3127
3128 return dd->send_egress_err_status_cnt[62];
3129}
3130
3131static u64 access_tx_egress_fifo_cor_err_cnt(const struct cntr_entry *entry,
3132 void *context, int vl, int mode,
3133 u64 data)
3134{
3135 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3136
3137 return dd->send_egress_err_status_cnt[61];
3138}
3139
3140static u64 access_tx_read_pio_memory_cor_err_cnt(const struct cntr_entry *entry,
3141 void *context, int vl,
3142 int mode, u64 data)
3143{
3144 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3145
3146 return dd->send_egress_err_status_cnt[60];
3147}
3148
3149static u64 access_tx_read_sdma_memory_cor_err_cnt(
3150 const struct cntr_entry *entry,
3151 void *context, int vl, int mode, u64 data)
3152{
3153 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3154
3155 return dd->send_egress_err_status_cnt[59];
3156}
3157
3158static u64 access_tx_sb_hdr_cor_err_cnt(const struct cntr_entry *entry,
3159 void *context, int vl, int mode,
3160 u64 data)
3161{
3162 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3163
3164 return dd->send_egress_err_status_cnt[58];
3165}
3166
3167static u64 access_tx_credit_overrun_err_cnt(const struct cntr_entry *entry,
3168 void *context, int vl, int mode,
3169 u64 data)
3170{
3171 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3172
3173 return dd->send_egress_err_status_cnt[57];
3174}
3175
3176static u64 access_tx_launch_fifo8_cor_err_cnt(const struct cntr_entry *entry,
3177 void *context, int vl, int mode,
3178 u64 data)
3179{
3180 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3181
3182 return dd->send_egress_err_status_cnt[56];
3183}
3184
3185static u64 access_tx_launch_fifo7_cor_err_cnt(const struct cntr_entry *entry,
3186 void *context, int vl, int mode,
3187 u64 data)
3188{
3189 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3190
3191 return dd->send_egress_err_status_cnt[55];
3192}
3193
3194static u64 access_tx_launch_fifo6_cor_err_cnt(const struct cntr_entry *entry,
3195 void *context, int vl, int mode,
3196 u64 data)
3197{
3198 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3199
3200 return dd->send_egress_err_status_cnt[54];
3201}
3202
3203static u64 access_tx_launch_fifo5_cor_err_cnt(const struct cntr_entry *entry,
3204 void *context, int vl, int mode,
3205 u64 data)
3206{
3207 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3208
3209 return dd->send_egress_err_status_cnt[53];
3210}
3211
3212static u64 access_tx_launch_fifo4_cor_err_cnt(const struct cntr_entry *entry,
3213 void *context, int vl, int mode,
3214 u64 data)
3215{
3216 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3217
3218 return dd->send_egress_err_status_cnt[52];
3219}
3220
3221static u64 access_tx_launch_fifo3_cor_err_cnt(const struct cntr_entry *entry,
3222 void *context, int vl, int mode,
3223 u64 data)
3224{
3225 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3226
3227 return dd->send_egress_err_status_cnt[51];
3228}
3229
3230static u64 access_tx_launch_fifo2_cor_err_cnt(const struct cntr_entry *entry,
3231 void *context, int vl, int mode,
3232 u64 data)
3233{
3234 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3235
3236 return dd->send_egress_err_status_cnt[50];
3237}
3238
3239static u64 access_tx_launch_fifo1_cor_err_cnt(const struct cntr_entry *entry,
3240 void *context, int vl, int mode,
3241 u64 data)
3242{
3243 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3244
3245 return dd->send_egress_err_status_cnt[49];
3246}
3247
3248static u64 access_tx_launch_fifo0_cor_err_cnt(const struct cntr_entry *entry,
3249 void *context, int vl, int mode,
3250 u64 data)
3251{
3252 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3253
3254 return dd->send_egress_err_status_cnt[48];
3255}
3256
3257static u64 access_tx_credit_return_vl_err_cnt(const struct cntr_entry *entry,
3258 void *context, int vl, int mode,
3259 u64 data)
3260{
3261 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3262
3263 return dd->send_egress_err_status_cnt[47];
3264}
3265
3266static u64 access_tx_hcrc_insertion_err_cnt(const struct cntr_entry *entry,
3267 void *context, int vl, int mode,
3268 u64 data)
3269{
3270 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3271
3272 return dd->send_egress_err_status_cnt[46];
3273}
3274
3275static u64 access_tx_egress_fifo_unc_err_cnt(const struct cntr_entry *entry,
3276 void *context, int vl, int mode,
3277 u64 data)
3278{
3279 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3280
3281 return dd->send_egress_err_status_cnt[45];
3282}
3283
3284static u64 access_tx_read_pio_memory_unc_err_cnt(const struct cntr_entry *entry,
3285 void *context, int vl,
3286 int mode, u64 data)
3287{
3288 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3289
3290 return dd->send_egress_err_status_cnt[44];
3291}
3292
3293static u64 access_tx_read_sdma_memory_unc_err_cnt(
3294 const struct cntr_entry *entry,
3295 void *context, int vl, int mode, u64 data)
3296{
3297 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3298
3299 return dd->send_egress_err_status_cnt[43];
3300}
3301
3302static u64 access_tx_sb_hdr_unc_err_cnt(const struct cntr_entry *entry,
3303 void *context, int vl, int mode,
3304 u64 data)
3305{
3306 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3307
3308 return dd->send_egress_err_status_cnt[42];
3309}
3310
3311static u64 access_tx_credit_return_partiy_err_cnt(
3312 const struct cntr_entry *entry,
3313 void *context, int vl, int mode, u64 data)
3314{
3315 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3316
3317 return dd->send_egress_err_status_cnt[41];
3318}
3319
3320static u64 access_tx_launch_fifo8_unc_or_parity_err_cnt(
3321 const struct cntr_entry *entry,
3322 void *context, int vl, int mode, u64 data)
3323{
3324 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3325
3326 return dd->send_egress_err_status_cnt[40];
3327}
3328
3329static u64 access_tx_launch_fifo7_unc_or_parity_err_cnt(
3330 const struct cntr_entry *entry,
3331 void *context, int vl, int mode, u64 data)
3332{
3333 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3334
3335 return dd->send_egress_err_status_cnt[39];
3336}
3337
3338static u64 access_tx_launch_fifo6_unc_or_parity_err_cnt(
3339 const struct cntr_entry *entry,
3340 void *context, int vl, int mode, u64 data)
3341{
3342 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3343
3344 return dd->send_egress_err_status_cnt[38];
3345}
3346
3347static u64 access_tx_launch_fifo5_unc_or_parity_err_cnt(
3348 const struct cntr_entry *entry,
3349 void *context, int vl, int mode, u64 data)
3350{
3351 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3352
3353 return dd->send_egress_err_status_cnt[37];
3354}
3355
3356static u64 access_tx_launch_fifo4_unc_or_parity_err_cnt(
3357 const struct cntr_entry *entry,
3358 void *context, int vl, int mode, u64 data)
3359{
3360 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3361
3362 return dd->send_egress_err_status_cnt[36];
3363}
3364
3365static u64 access_tx_launch_fifo3_unc_or_parity_err_cnt(
3366 const struct cntr_entry *entry,
3367 void *context, int vl, int mode, u64 data)
3368{
3369 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3370
3371 return dd->send_egress_err_status_cnt[35];
3372}
3373
3374static u64 access_tx_launch_fifo2_unc_or_parity_err_cnt(
3375 const struct cntr_entry *entry,
3376 void *context, int vl, int mode, u64 data)
3377{
3378 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3379
3380 return dd->send_egress_err_status_cnt[34];
3381}
3382
3383static u64 access_tx_launch_fifo1_unc_or_parity_err_cnt(
3384 const struct cntr_entry *entry,
3385 void *context, int vl, int mode, u64 data)
3386{
3387 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3388
3389 return dd->send_egress_err_status_cnt[33];
3390}
3391
3392static u64 access_tx_launch_fifo0_unc_or_parity_err_cnt(
3393 const struct cntr_entry *entry,
3394 void *context, int vl, int mode, u64 data)
3395{
3396 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3397
3398 return dd->send_egress_err_status_cnt[32];
3399}
3400
3401static u64 access_tx_sdma15_disallowed_packet_err_cnt(
3402 const struct cntr_entry *entry,
3403 void *context, int vl, int mode, u64 data)
3404{
3405 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3406
3407 return dd->send_egress_err_status_cnt[31];
3408}
3409
3410static u64 access_tx_sdma14_disallowed_packet_err_cnt(
3411 const struct cntr_entry *entry,
3412 void *context, int vl, int mode, u64 data)
3413{
3414 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3415
3416 return dd->send_egress_err_status_cnt[30];
3417}
3418
3419static u64 access_tx_sdma13_disallowed_packet_err_cnt(
3420 const struct cntr_entry *entry,
3421 void *context, int vl, int mode, u64 data)
3422{
3423 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3424
3425 return dd->send_egress_err_status_cnt[29];
3426}
3427
3428static u64 access_tx_sdma12_disallowed_packet_err_cnt(
3429 const struct cntr_entry *entry,
3430 void *context, int vl, int mode, u64 data)
3431{
3432 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3433
3434 return dd->send_egress_err_status_cnt[28];
3435}
3436
3437static u64 access_tx_sdma11_disallowed_packet_err_cnt(
3438 const struct cntr_entry *entry,
3439 void *context, int vl, int mode, u64 data)
3440{
3441 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3442
3443 return dd->send_egress_err_status_cnt[27];
3444}
3445
3446static u64 access_tx_sdma10_disallowed_packet_err_cnt(
3447 const struct cntr_entry *entry,
3448 void *context, int vl, int mode, u64 data)
3449{
3450 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3451
3452 return dd->send_egress_err_status_cnt[26];
3453}
3454
3455static u64 access_tx_sdma9_disallowed_packet_err_cnt(
3456 const struct cntr_entry *entry,
3457 void *context, int vl, int mode, u64 data)
3458{
3459 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3460
3461 return dd->send_egress_err_status_cnt[25];
3462}
3463
3464static u64 access_tx_sdma8_disallowed_packet_err_cnt(
3465 const struct cntr_entry *entry,
3466 void *context, int vl, int mode, u64 data)
3467{
3468 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3469
3470 return dd->send_egress_err_status_cnt[24];
3471}
3472
3473static u64 access_tx_sdma7_disallowed_packet_err_cnt(
3474 const struct cntr_entry *entry,
3475 void *context, int vl, int mode, u64 data)
3476{
3477 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3478
3479 return dd->send_egress_err_status_cnt[23];
3480}
3481
3482static u64 access_tx_sdma6_disallowed_packet_err_cnt(
3483 const struct cntr_entry *entry,
3484 void *context, int vl, int mode, u64 data)
3485{
3486 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3487
3488 return dd->send_egress_err_status_cnt[22];
3489}
3490
3491static u64 access_tx_sdma5_disallowed_packet_err_cnt(
3492 const struct cntr_entry *entry,
3493 void *context, int vl, int mode, u64 data)
3494{
3495 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3496
3497 return dd->send_egress_err_status_cnt[21];
3498}
3499
3500static u64 access_tx_sdma4_disallowed_packet_err_cnt(
3501 const struct cntr_entry *entry,
3502 void *context, int vl, int mode, u64 data)
3503{
3504 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3505
3506 return dd->send_egress_err_status_cnt[20];
3507}
3508
3509static u64 access_tx_sdma3_disallowed_packet_err_cnt(
3510 const struct cntr_entry *entry,
3511 void *context, int vl, int mode, u64 data)
3512{
3513 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3514
3515 return dd->send_egress_err_status_cnt[19];
3516}
3517
3518static u64 access_tx_sdma2_disallowed_packet_err_cnt(
3519 const struct cntr_entry *entry,
3520 void *context, int vl, int mode, u64 data)
3521{
3522 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3523
3524 return dd->send_egress_err_status_cnt[18];
3525}
3526
3527static u64 access_tx_sdma1_disallowed_packet_err_cnt(
3528 const struct cntr_entry *entry,
3529 void *context, int vl, int mode, u64 data)
3530{
3531 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3532
3533 return dd->send_egress_err_status_cnt[17];
3534}
3535
3536static u64 access_tx_sdma0_disallowed_packet_err_cnt(
3537 const struct cntr_entry *entry,
3538 void *context, int vl, int mode, u64 data)
3539{
3540 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3541
3542 return dd->send_egress_err_status_cnt[16];
3543}
3544
3545static u64 access_tx_config_parity_err_cnt(const struct cntr_entry *entry,
3546 void *context, int vl, int mode,
3547 u64 data)
3548{
3549 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3550
3551 return dd->send_egress_err_status_cnt[15];
3552}
3553
3554static u64 access_tx_sbrd_ctl_csr_parity_err_cnt(const struct cntr_entry *entry,
3555 void *context, int vl,
3556 int mode, u64 data)
3557{
3558 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3559
3560 return dd->send_egress_err_status_cnt[14];
3561}
3562
3563static u64 access_tx_launch_csr_parity_err_cnt(const struct cntr_entry *entry,
3564 void *context, int vl, int mode,
3565 u64 data)
3566{
3567 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3568
3569 return dd->send_egress_err_status_cnt[13];
3570}
3571
3572static u64 access_tx_illegal_vl_err_cnt(const struct cntr_entry *entry,
3573 void *context, int vl, int mode,
3574 u64 data)
3575{
3576 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3577
3578 return dd->send_egress_err_status_cnt[12];
3579}
3580
3581static u64 access_tx_sbrd_ctl_state_machine_parity_err_cnt(
3582 const struct cntr_entry *entry,
3583 void *context, int vl, int mode, u64 data)
3584{
3585 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3586
3587 return dd->send_egress_err_status_cnt[11];
3588}
3589
3590static u64 access_egress_reserved_10_err_cnt(const struct cntr_entry *entry,
3591 void *context, int vl, int mode,
3592 u64 data)
3593{
3594 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3595
3596 return dd->send_egress_err_status_cnt[10];
3597}
3598
3599static u64 access_egress_reserved_9_err_cnt(const struct cntr_entry *entry,
3600 void *context, int vl, int mode,
3601 u64 data)
3602{
3603 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3604
3605 return dd->send_egress_err_status_cnt[9];
3606}
3607
3608static u64 access_tx_sdma_launch_intf_parity_err_cnt(
3609 const struct cntr_entry *entry,
3610 void *context, int vl, int mode, u64 data)
3611{
3612 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3613
3614 return dd->send_egress_err_status_cnt[8];
3615}
3616
3617static u64 access_tx_pio_launch_intf_parity_err_cnt(
3618 const struct cntr_entry *entry,
3619 void *context, int vl, int mode, u64 data)
3620{
3621 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3622
3623 return dd->send_egress_err_status_cnt[7];
3624}
3625
3626static u64 access_egress_reserved_6_err_cnt(const struct cntr_entry *entry,
3627 void *context, int vl, int mode,
3628 u64 data)
3629{
3630 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3631
3632 return dd->send_egress_err_status_cnt[6];
3633}
3634
3635static u64 access_tx_incorrect_link_state_err_cnt(
3636 const struct cntr_entry *entry,
3637 void *context, int vl, int mode, u64 data)
3638{
3639 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3640
3641 return dd->send_egress_err_status_cnt[5];
3642}
3643
3644static u64 access_tx_linkdown_err_cnt(const struct cntr_entry *entry,
3645 void *context, int vl, int mode,
3646 u64 data)
3647{
3648 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3649
3650 return dd->send_egress_err_status_cnt[4];
3651}
3652
3653static u64 access_tx_egress_fifi_underrun_or_parity_err_cnt(
3654 const struct cntr_entry *entry,
3655 void *context, int vl, int mode, u64 data)
3656{
3657 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3658
3659 return dd->send_egress_err_status_cnt[3];
3660}
3661
3662static u64 access_egress_reserved_2_err_cnt(const struct cntr_entry *entry,
3663 void *context, int vl, int mode,
3664 u64 data)
3665{
3666 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3667
3668 return dd->send_egress_err_status_cnt[2];
3669}
3670
3671static u64 access_tx_pkt_integrity_mem_unc_err_cnt(
3672 const struct cntr_entry *entry,
3673 void *context, int vl, int mode, u64 data)
3674{
3675 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3676
3677 return dd->send_egress_err_status_cnt[1];
3678}
3679
3680static u64 access_tx_pkt_integrity_mem_cor_err_cnt(
3681 const struct cntr_entry *entry,
3682 void *context, int vl, int mode, u64 data)
3683{
3684 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3685
3686 return dd->send_egress_err_status_cnt[0];
3687}
3688
3689/*
3690 * Software counters corresponding to each of the
3691 * error status bits within SendErrStatus
3692 */
3693static u64 access_send_csr_write_bad_addr_err_cnt(
3694 const struct cntr_entry *entry,
3695 void *context, int vl, int mode, u64 data)
3696{
3697 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3698
3699 return dd->send_err_status_cnt[2];
3700}
3701
3702static u64 access_send_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
3703 void *context, int vl,
3704 int mode, u64 data)
3705{
3706 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3707
3708 return dd->send_err_status_cnt[1];
3709}
3710
3711static u64 access_send_csr_parity_cnt(const struct cntr_entry *entry,
3712 void *context, int vl, int mode,
3713 u64 data)
3714{
3715 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3716
3717 return dd->send_err_status_cnt[0];
3718}
3719
3720/*
3721 * Software counters corresponding to each of the
3722 * error status bits within SendCtxtErrStatus
3723 */
3724static u64 access_pio_write_out_of_bounds_err_cnt(
3725 const struct cntr_entry *entry,
3726 void *context, int vl, int mode, u64 data)
3727{
3728 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3729
3730 return dd->sw_ctxt_err_status_cnt[4];
3731}
3732
3733static u64 access_pio_write_overflow_err_cnt(const struct cntr_entry *entry,
3734 void *context, int vl, int mode,
3735 u64 data)
3736{
3737 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3738
3739 return dd->sw_ctxt_err_status_cnt[3];
3740}
3741
3742static u64 access_pio_write_crosses_boundary_err_cnt(
3743 const struct cntr_entry *entry,
3744 void *context, int vl, int mode, u64 data)
3745{
3746 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3747
3748 return dd->sw_ctxt_err_status_cnt[2];
3749}
3750
3751static u64 access_pio_disallowed_packet_err_cnt(const struct cntr_entry *entry,
3752 void *context, int vl,
3753 int mode, u64 data)
3754{
3755 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3756
3757 return dd->sw_ctxt_err_status_cnt[1];
3758}
3759
3760static u64 access_pio_inconsistent_sop_err_cnt(const struct cntr_entry *entry,
3761 void *context, int vl, int mode,
3762 u64 data)
3763{
3764 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3765
3766 return dd->sw_ctxt_err_status_cnt[0];
3767}
3768
3769/*
3770 * Software counters corresponding to each of the
3771 * error status bits within SendDmaEngErrStatus
3772 */
3773static u64 access_sdma_header_request_fifo_cor_err_cnt(
3774 const struct cntr_entry *entry,
3775 void *context, int vl, int mode, u64 data)
3776{
3777 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3778
3779 return dd->sw_send_dma_eng_err_status_cnt[23];
3780}
3781
3782static u64 access_sdma_header_storage_cor_err_cnt(
3783 const struct cntr_entry *entry,
3784 void *context, int vl, int mode, u64 data)
3785{
3786 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3787
3788 return dd->sw_send_dma_eng_err_status_cnt[22];
3789}
3790
3791static u64 access_sdma_packet_tracking_cor_err_cnt(
3792 const struct cntr_entry *entry,
3793 void *context, int vl, int mode, u64 data)
3794{
3795 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3796
3797 return dd->sw_send_dma_eng_err_status_cnt[21];
3798}
3799
3800static u64 access_sdma_assembly_cor_err_cnt(const struct cntr_entry *entry,
3801 void *context, int vl, int mode,
3802 u64 data)
3803{
3804 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3805
3806 return dd->sw_send_dma_eng_err_status_cnt[20];
3807}
3808
3809static u64 access_sdma_desc_table_cor_err_cnt(const struct cntr_entry *entry,
3810 void *context, int vl, int mode,
3811 u64 data)
3812{
3813 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3814
3815 return dd->sw_send_dma_eng_err_status_cnt[19];
3816}
3817
3818static u64 access_sdma_header_request_fifo_unc_err_cnt(
3819 const struct cntr_entry *entry,
3820 void *context, int vl, int mode, u64 data)
3821{
3822 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3823
3824 return dd->sw_send_dma_eng_err_status_cnt[18];
3825}
3826
3827static u64 access_sdma_header_storage_unc_err_cnt(
3828 const struct cntr_entry *entry,
3829 void *context, int vl, int mode, u64 data)
3830{
3831 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3832
3833 return dd->sw_send_dma_eng_err_status_cnt[17];
3834}
3835
3836static u64 access_sdma_packet_tracking_unc_err_cnt(
3837 const struct cntr_entry *entry,
3838 void *context, int vl, int mode, u64 data)
3839{
3840 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3841
3842 return dd->sw_send_dma_eng_err_status_cnt[16];
3843}
3844
3845static u64 access_sdma_assembly_unc_err_cnt(const struct cntr_entry *entry,
3846 void *context, int vl, int mode,
3847 u64 data)
3848{
3849 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3850
3851 return dd->sw_send_dma_eng_err_status_cnt[15];
3852}
3853
3854static u64 access_sdma_desc_table_unc_err_cnt(const struct cntr_entry *entry,
3855 void *context, int vl, int mode,
3856 u64 data)
3857{
3858 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3859
3860 return dd->sw_send_dma_eng_err_status_cnt[14];
3861}
3862
3863static u64 access_sdma_timeout_err_cnt(const struct cntr_entry *entry,
3864 void *context, int vl, int mode,
3865 u64 data)
3866{
3867 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3868
3869 return dd->sw_send_dma_eng_err_status_cnt[13];
3870}
3871
3872static u64 access_sdma_header_length_err_cnt(const struct cntr_entry *entry,
3873 void *context, int vl, int mode,
3874 u64 data)
3875{
3876 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3877
3878 return dd->sw_send_dma_eng_err_status_cnt[12];
3879}
3880
3881static u64 access_sdma_header_address_err_cnt(const struct cntr_entry *entry,
3882 void *context, int vl, int mode,
3883 u64 data)
3884{
3885 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3886
3887 return dd->sw_send_dma_eng_err_status_cnt[11];
3888}
3889
3890static u64 access_sdma_header_select_err_cnt(const struct cntr_entry *entry,
3891 void *context, int vl, int mode,
3892 u64 data)
3893{
3894 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3895
3896 return dd->sw_send_dma_eng_err_status_cnt[10];
3897}
3898
3899static u64 access_sdma_reserved_9_err_cnt(const struct cntr_entry *entry,
3900 void *context, int vl, int mode,
3901 u64 data)
3902{
3903 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3904
3905 return dd->sw_send_dma_eng_err_status_cnt[9];
3906}
3907
3908static u64 access_sdma_packet_desc_overflow_err_cnt(
3909 const struct cntr_entry *entry,
3910 void *context, int vl, int mode, u64 data)
3911{
3912 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3913
3914 return dd->sw_send_dma_eng_err_status_cnt[8];
3915}
3916
3917static u64 access_sdma_length_mismatch_err_cnt(const struct cntr_entry *entry,
3918 void *context, int vl,
3919 int mode, u64 data)
3920{
3921 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3922
3923 return dd->sw_send_dma_eng_err_status_cnt[7];
3924}
3925
3926static u64 access_sdma_halt_err_cnt(const struct cntr_entry *entry,
3927 void *context, int vl, int mode, u64 data)
3928{
3929 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3930
3931 return dd->sw_send_dma_eng_err_status_cnt[6];
3932}
3933
3934static u64 access_sdma_mem_read_err_cnt(const struct cntr_entry *entry,
3935 void *context, int vl, int mode,
3936 u64 data)
3937{
3938 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3939
3940 return dd->sw_send_dma_eng_err_status_cnt[5];
3941}
3942
3943static u64 access_sdma_first_desc_err_cnt(const struct cntr_entry *entry,
3944 void *context, int vl, int mode,
3945 u64 data)
3946{
3947 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3948
3949 return dd->sw_send_dma_eng_err_status_cnt[4];
3950}
3951
3952static u64 access_sdma_tail_out_of_bounds_err_cnt(
3953 const struct cntr_entry *entry,
3954 void *context, int vl, int mode, u64 data)
3955{
3956 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3957
3958 return dd->sw_send_dma_eng_err_status_cnt[3];
3959}
3960
3961static u64 access_sdma_too_long_err_cnt(const struct cntr_entry *entry,
3962 void *context, int vl, int mode,
3963 u64 data)
3964{
3965 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3966
3967 return dd->sw_send_dma_eng_err_status_cnt[2];
3968}
3969
3970static u64 access_sdma_gen_mismatch_err_cnt(const struct cntr_entry *entry,
3971 void *context, int vl, int mode,
3972 u64 data)
3973{
3974 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3975
3976 return dd->sw_send_dma_eng_err_status_cnt[1];
3977}
3978
3979static u64 access_sdma_wrong_dw_err_cnt(const struct cntr_entry *entry,
3980 void *context, int vl, int mode,
3981 u64 data)
3982{
3983 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3984
3985 return dd->sw_send_dma_eng_err_status_cnt[0];
3986}
3987
Jakub Pawlak2b719042016-07-01 16:01:22 -07003988static u64 access_dc_rcv_err_cnt(const struct cntr_entry *entry,
3989 void *context, int vl, int mode,
3990 u64 data)
3991{
3992 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3993
3994 u64 val = 0;
3995 u64 csr = entry->csr;
3996
3997 val = read_write_csr(dd, csr, mode, data);
3998 if (mode == CNTR_MODE_R) {
3999 val = val > CNTR_MAX - dd->sw_rcv_bypass_packet_errors ?
4000 CNTR_MAX : val + dd->sw_rcv_bypass_packet_errors;
4001 } else if (mode == CNTR_MODE_W) {
4002 dd->sw_rcv_bypass_packet_errors = 0;
4003 } else {
4004 dd_dev_err(dd, "Invalid cntr register access mode");
4005 return 0;
4006 }
4007 return val;
4008}
4009
Mike Marciniszyn77241052015-07-30 15:17:43 -04004010#define def_access_sw_cpu(cntr) \
4011static u64 access_sw_cpu_##cntr(const struct cntr_entry *entry, \
4012 void *context, int vl, int mode, u64 data) \
4013{ \
4014 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context; \
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08004015 return read_write_cpu(ppd->dd, &ppd->ibport_data.rvp.z_ ##cntr, \
4016 ppd->ibport_data.rvp.cntr, vl, \
Mike Marciniszyn77241052015-07-30 15:17:43 -04004017 mode, data); \
4018}
4019
4020def_access_sw_cpu(rc_acks);
4021def_access_sw_cpu(rc_qacks);
4022def_access_sw_cpu(rc_delayed_comp);
4023
4024#define def_access_ibp_counter(cntr) \
4025static u64 access_ibp_##cntr(const struct cntr_entry *entry, \
4026 void *context, int vl, int mode, u64 data) \
4027{ \
4028 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context; \
4029 \
4030 if (vl != CNTR_INVALID_VL) \
4031 return 0; \
4032 \
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08004033 return read_write_sw(ppd->dd, &ppd->ibport_data.rvp.n_ ##cntr, \
Mike Marciniszyn77241052015-07-30 15:17:43 -04004034 mode, data); \
4035}
4036
4037def_access_ibp_counter(loop_pkts);
4038def_access_ibp_counter(rc_resends);
4039def_access_ibp_counter(rnr_naks);
4040def_access_ibp_counter(other_naks);
4041def_access_ibp_counter(rc_timeouts);
4042def_access_ibp_counter(pkt_drops);
4043def_access_ibp_counter(dmawait);
4044def_access_ibp_counter(rc_seqnak);
4045def_access_ibp_counter(rc_dupreq);
4046def_access_ibp_counter(rdma_seq);
4047def_access_ibp_counter(unaligned);
4048def_access_ibp_counter(seq_naks);
4049
4050static struct cntr_entry dev_cntrs[DEV_CNTR_LAST] = {
4051[C_RCV_OVF] = RXE32_DEV_CNTR_ELEM(RcvOverflow, RCV_BUF_OVFL_CNT, CNTR_SYNTH),
4052[C_RX_TID_FULL] = RXE32_DEV_CNTR_ELEM(RxTIDFullEr, RCV_TID_FULL_ERR_CNT,
4053 CNTR_NORMAL),
4054[C_RX_TID_INVALID] = RXE32_DEV_CNTR_ELEM(RxTIDInvalid, RCV_TID_VALID_ERR_CNT,
4055 CNTR_NORMAL),
4056[C_RX_TID_FLGMS] = RXE32_DEV_CNTR_ELEM(RxTidFLGMs,
4057 RCV_TID_FLOW_GEN_MISMATCH_CNT,
4058 CNTR_NORMAL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004059[C_RX_CTX_EGRS] = RXE32_DEV_CNTR_ELEM(RxCtxEgrS, RCV_CONTEXT_EGR_STALL,
4060 CNTR_NORMAL),
4061[C_RCV_TID_FLSMS] = RXE32_DEV_CNTR_ELEM(RxTidFLSMs,
4062 RCV_TID_FLOW_SEQ_MISMATCH_CNT, CNTR_NORMAL),
4063[C_CCE_PCI_CR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePciCrSt,
4064 CCE_PCIE_POSTED_CRDT_STALL_CNT, CNTR_NORMAL),
4065[C_CCE_PCI_TR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePciTrSt, CCE_PCIE_TRGT_STALL_CNT,
4066 CNTR_NORMAL),
4067[C_CCE_PIO_WR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePioWrSt, CCE_PIO_WR_STALL_CNT,
4068 CNTR_NORMAL),
4069[C_CCE_ERR_INT] = CCE_INT_DEV_CNTR_ELEM(CceErrInt, CCE_ERR_INT_CNT,
4070 CNTR_NORMAL),
4071[C_CCE_SDMA_INT] = CCE_INT_DEV_CNTR_ELEM(CceSdmaInt, CCE_SDMA_INT_CNT,
4072 CNTR_NORMAL),
4073[C_CCE_MISC_INT] = CCE_INT_DEV_CNTR_ELEM(CceMiscInt, CCE_MISC_INT_CNT,
4074 CNTR_NORMAL),
4075[C_CCE_RCV_AV_INT] = CCE_INT_DEV_CNTR_ELEM(CceRcvAvInt, CCE_RCV_AVAIL_INT_CNT,
4076 CNTR_NORMAL),
4077[C_CCE_RCV_URG_INT] = CCE_INT_DEV_CNTR_ELEM(CceRcvUrgInt,
4078 CCE_RCV_URGENT_INT_CNT, CNTR_NORMAL),
4079[C_CCE_SEND_CR_INT] = CCE_INT_DEV_CNTR_ELEM(CceSndCrInt,
4080 CCE_SEND_CREDIT_INT_CNT, CNTR_NORMAL),
4081[C_DC_UNC_ERR] = DC_PERF_CNTR(DcUnctblErr, DCC_ERR_UNCORRECTABLE_CNT,
4082 CNTR_SYNTH),
Jakub Pawlak2b719042016-07-01 16:01:22 -07004083[C_DC_RCV_ERR] = CNTR_ELEM("DcRecvErr", DCC_ERR_PORTRCV_ERR_CNT, 0, CNTR_SYNTH,
4084 access_dc_rcv_err_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004085[C_DC_FM_CFG_ERR] = DC_PERF_CNTR(DcFmCfgErr, DCC_ERR_FMCONFIG_ERR_CNT,
4086 CNTR_SYNTH),
4087[C_DC_RMT_PHY_ERR] = DC_PERF_CNTR(DcRmtPhyErr, DCC_ERR_RCVREMOTE_PHY_ERR_CNT,
4088 CNTR_SYNTH),
4089[C_DC_DROPPED_PKT] = DC_PERF_CNTR(DcDroppedPkt, DCC_ERR_DROPPED_PKT_CNT,
4090 CNTR_SYNTH),
4091[C_DC_MC_XMIT_PKTS] = DC_PERF_CNTR(DcMcXmitPkts,
4092 DCC_PRF_PORT_XMIT_MULTICAST_CNT, CNTR_SYNTH),
4093[C_DC_MC_RCV_PKTS] = DC_PERF_CNTR(DcMcRcvPkts,
4094 DCC_PRF_PORT_RCV_MULTICAST_PKT_CNT,
4095 CNTR_SYNTH),
4096[C_DC_XMIT_CERR] = DC_PERF_CNTR(DcXmitCorr,
4097 DCC_PRF_PORT_XMIT_CORRECTABLE_CNT, CNTR_SYNTH),
4098[C_DC_RCV_CERR] = DC_PERF_CNTR(DcRcvCorrCnt, DCC_PRF_PORT_RCV_CORRECTABLE_CNT,
4099 CNTR_SYNTH),
4100[C_DC_RCV_FCC] = DC_PERF_CNTR(DcRxFCntl, DCC_PRF_RX_FLOW_CRTL_CNT,
4101 CNTR_SYNTH),
4102[C_DC_XMIT_FCC] = DC_PERF_CNTR(DcXmitFCntl, DCC_PRF_TX_FLOW_CRTL_CNT,
4103 CNTR_SYNTH),
4104[C_DC_XMIT_FLITS] = DC_PERF_CNTR(DcXmitFlits, DCC_PRF_PORT_XMIT_DATA_CNT,
4105 CNTR_SYNTH),
4106[C_DC_RCV_FLITS] = DC_PERF_CNTR(DcRcvFlits, DCC_PRF_PORT_RCV_DATA_CNT,
4107 CNTR_SYNTH),
4108[C_DC_XMIT_PKTS] = DC_PERF_CNTR(DcXmitPkts, DCC_PRF_PORT_XMIT_PKTS_CNT,
4109 CNTR_SYNTH),
4110[C_DC_RCV_PKTS] = DC_PERF_CNTR(DcRcvPkts, DCC_PRF_PORT_RCV_PKTS_CNT,
4111 CNTR_SYNTH),
4112[C_DC_RX_FLIT_VL] = DC_PERF_CNTR(DcRxFlitVl, DCC_PRF_PORT_VL_RCV_DATA_CNT,
4113 CNTR_SYNTH | CNTR_VL),
4114[C_DC_RX_PKT_VL] = DC_PERF_CNTR(DcRxPktVl, DCC_PRF_PORT_VL_RCV_PKTS_CNT,
4115 CNTR_SYNTH | CNTR_VL),
4116[C_DC_RCV_FCN] = DC_PERF_CNTR(DcRcvFcn, DCC_PRF_PORT_RCV_FECN_CNT, CNTR_SYNTH),
4117[C_DC_RCV_FCN_VL] = DC_PERF_CNTR(DcRcvFcnVl, DCC_PRF_PORT_VL_RCV_FECN_CNT,
4118 CNTR_SYNTH | CNTR_VL),
4119[C_DC_RCV_BCN] = DC_PERF_CNTR(DcRcvBcn, DCC_PRF_PORT_RCV_BECN_CNT, CNTR_SYNTH),
4120[C_DC_RCV_BCN_VL] = DC_PERF_CNTR(DcRcvBcnVl, DCC_PRF_PORT_VL_RCV_BECN_CNT,
4121 CNTR_SYNTH | CNTR_VL),
4122[C_DC_RCV_BBL] = DC_PERF_CNTR(DcRcvBbl, DCC_PRF_PORT_RCV_BUBBLE_CNT,
4123 CNTR_SYNTH),
4124[C_DC_RCV_BBL_VL] = DC_PERF_CNTR(DcRcvBblVl, DCC_PRF_PORT_VL_RCV_BUBBLE_CNT,
4125 CNTR_SYNTH | CNTR_VL),
4126[C_DC_MARK_FECN] = DC_PERF_CNTR(DcMarkFcn, DCC_PRF_PORT_MARK_FECN_CNT,
4127 CNTR_SYNTH),
4128[C_DC_MARK_FECN_VL] = DC_PERF_CNTR(DcMarkFcnVl, DCC_PRF_PORT_VL_MARK_FECN_CNT,
4129 CNTR_SYNTH | CNTR_VL),
4130[C_DC_TOTAL_CRC] =
4131 DC_PERF_CNTR_LCB(DcTotCrc, DC_LCB_ERR_INFO_TOTAL_CRC_ERR,
4132 CNTR_SYNTH),
4133[C_DC_CRC_LN0] = DC_PERF_CNTR_LCB(DcCrcLn0, DC_LCB_ERR_INFO_CRC_ERR_LN0,
4134 CNTR_SYNTH),
4135[C_DC_CRC_LN1] = DC_PERF_CNTR_LCB(DcCrcLn1, DC_LCB_ERR_INFO_CRC_ERR_LN1,
4136 CNTR_SYNTH),
4137[C_DC_CRC_LN2] = DC_PERF_CNTR_LCB(DcCrcLn2, DC_LCB_ERR_INFO_CRC_ERR_LN2,
4138 CNTR_SYNTH),
4139[C_DC_CRC_LN3] = DC_PERF_CNTR_LCB(DcCrcLn3, DC_LCB_ERR_INFO_CRC_ERR_LN3,
4140 CNTR_SYNTH),
4141[C_DC_CRC_MULT_LN] =
4142 DC_PERF_CNTR_LCB(DcMultLn, DC_LCB_ERR_INFO_CRC_ERR_MULTI_LN,
4143 CNTR_SYNTH),
4144[C_DC_TX_REPLAY] = DC_PERF_CNTR_LCB(DcTxReplay, DC_LCB_ERR_INFO_TX_REPLAY_CNT,
4145 CNTR_SYNTH),
4146[C_DC_RX_REPLAY] = DC_PERF_CNTR_LCB(DcRxReplay, DC_LCB_ERR_INFO_RX_REPLAY_CNT,
4147 CNTR_SYNTH),
4148[C_DC_SEQ_CRC_CNT] =
4149 DC_PERF_CNTR_LCB(DcLinkSeqCrc, DC_LCB_ERR_INFO_SEQ_CRC_CNT,
4150 CNTR_SYNTH),
4151[C_DC_ESC0_ONLY_CNT] =
4152 DC_PERF_CNTR_LCB(DcEsc0, DC_LCB_ERR_INFO_ESCAPE_0_ONLY_CNT,
4153 CNTR_SYNTH),
4154[C_DC_ESC0_PLUS1_CNT] =
4155 DC_PERF_CNTR_LCB(DcEsc1, DC_LCB_ERR_INFO_ESCAPE_0_PLUS1_CNT,
4156 CNTR_SYNTH),
4157[C_DC_ESC0_PLUS2_CNT] =
4158 DC_PERF_CNTR_LCB(DcEsc0Plus2, DC_LCB_ERR_INFO_ESCAPE_0_PLUS2_CNT,
4159 CNTR_SYNTH),
4160[C_DC_REINIT_FROM_PEER_CNT] =
4161 DC_PERF_CNTR_LCB(DcReinitPeer, DC_LCB_ERR_INFO_REINIT_FROM_PEER_CNT,
4162 CNTR_SYNTH),
4163[C_DC_SBE_CNT] = DC_PERF_CNTR_LCB(DcSbe, DC_LCB_ERR_INFO_SBE_CNT,
4164 CNTR_SYNTH),
4165[C_DC_MISC_FLG_CNT] =
4166 DC_PERF_CNTR_LCB(DcMiscFlg, DC_LCB_ERR_INFO_MISC_FLG_CNT,
4167 CNTR_SYNTH),
4168[C_DC_PRF_GOOD_LTP_CNT] =
4169 DC_PERF_CNTR_LCB(DcGoodLTP, DC_LCB_PRF_GOOD_LTP_CNT, CNTR_SYNTH),
4170[C_DC_PRF_ACCEPTED_LTP_CNT] =
4171 DC_PERF_CNTR_LCB(DcAccLTP, DC_LCB_PRF_ACCEPTED_LTP_CNT,
4172 CNTR_SYNTH),
4173[C_DC_PRF_RX_FLIT_CNT] =
4174 DC_PERF_CNTR_LCB(DcPrfRxFlit, DC_LCB_PRF_RX_FLIT_CNT, CNTR_SYNTH),
4175[C_DC_PRF_TX_FLIT_CNT] =
4176 DC_PERF_CNTR_LCB(DcPrfTxFlit, DC_LCB_PRF_TX_FLIT_CNT, CNTR_SYNTH),
4177[C_DC_PRF_CLK_CNTR] =
4178 DC_PERF_CNTR_LCB(DcPrfClk, DC_LCB_PRF_CLK_CNTR, CNTR_SYNTH),
4179[C_DC_PG_DBG_FLIT_CRDTS_CNT] =
4180 DC_PERF_CNTR_LCB(DcFltCrdts, DC_LCB_PG_DBG_FLIT_CRDTS_CNT, CNTR_SYNTH),
4181[C_DC_PG_STS_PAUSE_COMPLETE_CNT] =
4182 DC_PERF_CNTR_LCB(DcPauseComp, DC_LCB_PG_STS_PAUSE_COMPLETE_CNT,
4183 CNTR_SYNTH),
4184[C_DC_PG_STS_TX_SBE_CNT] =
4185 DC_PERF_CNTR_LCB(DcStsTxSbe, DC_LCB_PG_STS_TX_SBE_CNT, CNTR_SYNTH),
4186[C_DC_PG_STS_TX_MBE_CNT] =
4187 DC_PERF_CNTR_LCB(DcStsTxMbe, DC_LCB_PG_STS_TX_MBE_CNT,
4188 CNTR_SYNTH),
4189[C_SW_CPU_INTR] = CNTR_ELEM("Intr", 0, 0, CNTR_NORMAL,
4190 access_sw_cpu_intr),
4191[C_SW_CPU_RCV_LIM] = CNTR_ELEM("RcvLimit", 0, 0, CNTR_NORMAL,
4192 access_sw_cpu_rcv_limit),
4193[C_SW_VTX_WAIT] = CNTR_ELEM("vTxWait", 0, 0, CNTR_NORMAL,
4194 access_sw_vtx_wait),
4195[C_SW_PIO_WAIT] = CNTR_ELEM("PioWait", 0, 0, CNTR_NORMAL,
4196 access_sw_pio_wait),
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08004197[C_SW_PIO_DRAIN] = CNTR_ELEM("PioDrain", 0, 0, CNTR_NORMAL,
4198 access_sw_pio_drain),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004199[C_SW_KMEM_WAIT] = CNTR_ELEM("KmemWait", 0, 0, CNTR_NORMAL,
4200 access_sw_kmem_wait),
Dean Luickb4219222015-10-26 10:28:35 -04004201[C_SW_SEND_SCHED] = CNTR_ELEM("SendSched", 0, 0, CNTR_NORMAL,
4202 access_sw_send_schedule),
Vennila Megavannana699c6c2016-01-11 18:30:56 -05004203[C_SDMA_DESC_FETCHED_CNT] = CNTR_ELEM("SDEDscFdCn",
4204 SEND_DMA_DESC_FETCHED_CNT, 0,
4205 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4206 dev_access_u32_csr),
4207[C_SDMA_INT_CNT] = CNTR_ELEM("SDMAInt", 0, 0,
4208 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4209 access_sde_int_cnt),
4210[C_SDMA_ERR_CNT] = CNTR_ELEM("SDMAErrCt", 0, 0,
4211 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4212 access_sde_err_cnt),
4213[C_SDMA_IDLE_INT_CNT] = CNTR_ELEM("SDMAIdInt", 0, 0,
4214 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4215 access_sde_idle_int_cnt),
4216[C_SDMA_PROGRESS_INT_CNT] = CNTR_ELEM("SDMAPrIntCn", 0, 0,
4217 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4218 access_sde_progress_int_cnt),
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05004219/* MISC_ERR_STATUS */
4220[C_MISC_PLL_LOCK_FAIL_ERR] = CNTR_ELEM("MISC_PLL_LOCK_FAIL_ERR", 0, 0,
4221 CNTR_NORMAL,
4222 access_misc_pll_lock_fail_err_cnt),
4223[C_MISC_MBIST_FAIL_ERR] = CNTR_ELEM("MISC_MBIST_FAIL_ERR", 0, 0,
4224 CNTR_NORMAL,
4225 access_misc_mbist_fail_err_cnt),
4226[C_MISC_INVALID_EEP_CMD_ERR] = CNTR_ELEM("MISC_INVALID_EEP_CMD_ERR", 0, 0,
4227 CNTR_NORMAL,
4228 access_misc_invalid_eep_cmd_err_cnt),
4229[C_MISC_EFUSE_DONE_PARITY_ERR] = CNTR_ELEM("MISC_EFUSE_DONE_PARITY_ERR", 0, 0,
4230 CNTR_NORMAL,
4231 access_misc_efuse_done_parity_err_cnt),
4232[C_MISC_EFUSE_WRITE_ERR] = CNTR_ELEM("MISC_EFUSE_WRITE_ERR", 0, 0,
4233 CNTR_NORMAL,
4234 access_misc_efuse_write_err_cnt),
4235[C_MISC_EFUSE_READ_BAD_ADDR_ERR] = CNTR_ELEM("MISC_EFUSE_READ_BAD_ADDR_ERR", 0,
4236 0, CNTR_NORMAL,
4237 access_misc_efuse_read_bad_addr_err_cnt),
4238[C_MISC_EFUSE_CSR_PARITY_ERR] = CNTR_ELEM("MISC_EFUSE_CSR_PARITY_ERR", 0, 0,
4239 CNTR_NORMAL,
4240 access_misc_efuse_csr_parity_err_cnt),
4241[C_MISC_FW_AUTH_FAILED_ERR] = CNTR_ELEM("MISC_FW_AUTH_FAILED_ERR", 0, 0,
4242 CNTR_NORMAL,
4243 access_misc_fw_auth_failed_err_cnt),
4244[C_MISC_KEY_MISMATCH_ERR] = CNTR_ELEM("MISC_KEY_MISMATCH_ERR", 0, 0,
4245 CNTR_NORMAL,
4246 access_misc_key_mismatch_err_cnt),
4247[C_MISC_SBUS_WRITE_FAILED_ERR] = CNTR_ELEM("MISC_SBUS_WRITE_FAILED_ERR", 0, 0,
4248 CNTR_NORMAL,
4249 access_misc_sbus_write_failed_err_cnt),
4250[C_MISC_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("MISC_CSR_WRITE_BAD_ADDR_ERR", 0, 0,
4251 CNTR_NORMAL,
4252 access_misc_csr_write_bad_addr_err_cnt),
4253[C_MISC_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("MISC_CSR_READ_BAD_ADDR_ERR", 0, 0,
4254 CNTR_NORMAL,
4255 access_misc_csr_read_bad_addr_err_cnt),
4256[C_MISC_CSR_PARITY_ERR] = CNTR_ELEM("MISC_CSR_PARITY_ERR", 0, 0,
4257 CNTR_NORMAL,
4258 access_misc_csr_parity_err_cnt),
4259/* CceErrStatus */
4260[C_CCE_ERR_STATUS_AGGREGATED_CNT] = CNTR_ELEM("CceErrStatusAggregatedCnt", 0, 0,
4261 CNTR_NORMAL,
4262 access_sw_cce_err_status_aggregated_cnt),
4263[C_CCE_MSIX_CSR_PARITY_ERR] = CNTR_ELEM("CceMsixCsrParityErr", 0, 0,
4264 CNTR_NORMAL,
4265 access_cce_msix_csr_parity_err_cnt),
4266[C_CCE_INT_MAP_UNC_ERR] = CNTR_ELEM("CceIntMapUncErr", 0, 0,
4267 CNTR_NORMAL,
4268 access_cce_int_map_unc_err_cnt),
4269[C_CCE_INT_MAP_COR_ERR] = CNTR_ELEM("CceIntMapCorErr", 0, 0,
4270 CNTR_NORMAL,
4271 access_cce_int_map_cor_err_cnt),
4272[C_CCE_MSIX_TABLE_UNC_ERR] = CNTR_ELEM("CceMsixTableUncErr", 0, 0,
4273 CNTR_NORMAL,
4274 access_cce_msix_table_unc_err_cnt),
4275[C_CCE_MSIX_TABLE_COR_ERR] = CNTR_ELEM("CceMsixTableCorErr", 0, 0,
4276 CNTR_NORMAL,
4277 access_cce_msix_table_cor_err_cnt),
4278[C_CCE_RXDMA_CONV_FIFO_PARITY_ERR] = CNTR_ELEM("CceRxdmaConvFifoParityErr", 0,
4279 0, CNTR_NORMAL,
4280 access_cce_rxdma_conv_fifo_parity_err_cnt),
4281[C_CCE_RCPL_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceRcplAsyncFifoParityErr", 0,
4282 0, CNTR_NORMAL,
4283 access_cce_rcpl_async_fifo_parity_err_cnt),
4284[C_CCE_SEG_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("CceSegWriteBadAddrErr", 0, 0,
4285 CNTR_NORMAL,
4286 access_cce_seg_write_bad_addr_err_cnt),
4287[C_CCE_SEG_READ_BAD_ADDR_ERR] = CNTR_ELEM("CceSegReadBadAddrErr", 0, 0,
4288 CNTR_NORMAL,
4289 access_cce_seg_read_bad_addr_err_cnt),
4290[C_LA_TRIGGERED] = CNTR_ELEM("Cce LATriggered", 0, 0,
4291 CNTR_NORMAL,
4292 access_la_triggered_cnt),
4293[C_CCE_TRGT_CPL_TIMEOUT_ERR] = CNTR_ELEM("CceTrgtCplTimeoutErr", 0, 0,
4294 CNTR_NORMAL,
4295 access_cce_trgt_cpl_timeout_err_cnt),
4296[C_PCIC_RECEIVE_PARITY_ERR] = CNTR_ELEM("PcicReceiveParityErr", 0, 0,
4297 CNTR_NORMAL,
4298 access_pcic_receive_parity_err_cnt),
4299[C_PCIC_TRANSMIT_BACK_PARITY_ERR] = CNTR_ELEM("PcicTransmitBackParityErr", 0, 0,
4300 CNTR_NORMAL,
4301 access_pcic_transmit_back_parity_err_cnt),
4302[C_PCIC_TRANSMIT_FRONT_PARITY_ERR] = CNTR_ELEM("PcicTransmitFrontParityErr", 0,
4303 0, CNTR_NORMAL,
4304 access_pcic_transmit_front_parity_err_cnt),
4305[C_PCIC_CPL_DAT_Q_UNC_ERR] = CNTR_ELEM("PcicCplDatQUncErr", 0, 0,
4306 CNTR_NORMAL,
4307 access_pcic_cpl_dat_q_unc_err_cnt),
4308[C_PCIC_CPL_HD_Q_UNC_ERR] = CNTR_ELEM("PcicCplHdQUncErr", 0, 0,
4309 CNTR_NORMAL,
4310 access_pcic_cpl_hd_q_unc_err_cnt),
4311[C_PCIC_POST_DAT_Q_UNC_ERR] = CNTR_ELEM("PcicPostDatQUncErr", 0, 0,
4312 CNTR_NORMAL,
4313 access_pcic_post_dat_q_unc_err_cnt),
4314[C_PCIC_POST_HD_Q_UNC_ERR] = CNTR_ELEM("PcicPostHdQUncErr", 0, 0,
4315 CNTR_NORMAL,
4316 access_pcic_post_hd_q_unc_err_cnt),
4317[C_PCIC_RETRY_SOT_MEM_UNC_ERR] = CNTR_ELEM("PcicRetrySotMemUncErr", 0, 0,
4318 CNTR_NORMAL,
4319 access_pcic_retry_sot_mem_unc_err_cnt),
4320[C_PCIC_RETRY_MEM_UNC_ERR] = CNTR_ELEM("PcicRetryMemUncErr", 0, 0,
4321 CNTR_NORMAL,
4322 access_pcic_retry_mem_unc_err),
4323[C_PCIC_N_POST_DAT_Q_PARITY_ERR] = CNTR_ELEM("PcicNPostDatQParityErr", 0, 0,
4324 CNTR_NORMAL,
4325 access_pcic_n_post_dat_q_parity_err_cnt),
4326[C_PCIC_N_POST_H_Q_PARITY_ERR] = CNTR_ELEM("PcicNPostHQParityErr", 0, 0,
4327 CNTR_NORMAL,
4328 access_pcic_n_post_h_q_parity_err_cnt),
4329[C_PCIC_CPL_DAT_Q_COR_ERR] = CNTR_ELEM("PcicCplDatQCorErr", 0, 0,
4330 CNTR_NORMAL,
4331 access_pcic_cpl_dat_q_cor_err_cnt),
4332[C_PCIC_CPL_HD_Q_COR_ERR] = CNTR_ELEM("PcicCplHdQCorErr", 0, 0,
4333 CNTR_NORMAL,
4334 access_pcic_cpl_hd_q_cor_err_cnt),
4335[C_PCIC_POST_DAT_Q_COR_ERR] = CNTR_ELEM("PcicPostDatQCorErr", 0, 0,
4336 CNTR_NORMAL,
4337 access_pcic_post_dat_q_cor_err_cnt),
4338[C_PCIC_POST_HD_Q_COR_ERR] = CNTR_ELEM("PcicPostHdQCorErr", 0, 0,
4339 CNTR_NORMAL,
4340 access_pcic_post_hd_q_cor_err_cnt),
4341[C_PCIC_RETRY_SOT_MEM_COR_ERR] = CNTR_ELEM("PcicRetrySotMemCorErr", 0, 0,
4342 CNTR_NORMAL,
4343 access_pcic_retry_sot_mem_cor_err_cnt),
4344[C_PCIC_RETRY_MEM_COR_ERR] = CNTR_ELEM("PcicRetryMemCorErr", 0, 0,
4345 CNTR_NORMAL,
4346 access_pcic_retry_mem_cor_err_cnt),
4347[C_CCE_CLI1_ASYNC_FIFO_DBG_PARITY_ERR] = CNTR_ELEM(
4348 "CceCli1AsyncFifoDbgParityError", 0, 0,
4349 CNTR_NORMAL,
4350 access_cce_cli1_async_fifo_dbg_parity_err_cnt),
4351[C_CCE_CLI1_ASYNC_FIFO_RXDMA_PARITY_ERR] = CNTR_ELEM(
4352 "CceCli1AsyncFifoRxdmaParityError", 0, 0,
4353 CNTR_NORMAL,
4354 access_cce_cli1_async_fifo_rxdma_parity_err_cnt
4355 ),
4356[C_CCE_CLI1_ASYNC_FIFO_SDMA_HD_PARITY_ERR] = CNTR_ELEM(
4357 "CceCli1AsyncFifoSdmaHdParityErr", 0, 0,
4358 CNTR_NORMAL,
4359 access_cce_cli1_async_fifo_sdma_hd_parity_err_cnt),
4360[C_CCE_CLI1_ASYNC_FIFO_PIO_CRDT_PARITY_ERR] = CNTR_ELEM(
4361 "CceCli1AsyncFifoPioCrdtParityErr", 0, 0,
4362 CNTR_NORMAL,
4363 access_cce_cl1_async_fifo_pio_crdt_parity_err_cnt),
4364[C_CCE_CLI2_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceCli2AsyncFifoParityErr", 0,
4365 0, CNTR_NORMAL,
4366 access_cce_cli2_async_fifo_parity_err_cnt),
4367[C_CCE_CSR_CFG_BUS_PARITY_ERR] = CNTR_ELEM("CceCsrCfgBusParityErr", 0, 0,
4368 CNTR_NORMAL,
4369 access_cce_csr_cfg_bus_parity_err_cnt),
4370[C_CCE_CLI0_ASYNC_FIFO_PARTIY_ERR] = CNTR_ELEM("CceCli0AsyncFifoParityErr", 0,
4371 0, CNTR_NORMAL,
4372 access_cce_cli0_async_fifo_parity_err_cnt),
4373[C_CCE_RSPD_DATA_PARITY_ERR] = CNTR_ELEM("CceRspdDataParityErr", 0, 0,
4374 CNTR_NORMAL,
4375 access_cce_rspd_data_parity_err_cnt),
4376[C_CCE_TRGT_ACCESS_ERR] = CNTR_ELEM("CceTrgtAccessErr", 0, 0,
4377 CNTR_NORMAL,
4378 access_cce_trgt_access_err_cnt),
4379[C_CCE_TRGT_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceTrgtAsyncFifoParityErr", 0,
4380 0, CNTR_NORMAL,
4381 access_cce_trgt_async_fifo_parity_err_cnt),
4382[C_CCE_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("CceCsrWriteBadAddrErr", 0, 0,
4383 CNTR_NORMAL,
4384 access_cce_csr_write_bad_addr_err_cnt),
4385[C_CCE_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("CceCsrReadBadAddrErr", 0, 0,
4386 CNTR_NORMAL,
4387 access_cce_csr_read_bad_addr_err_cnt),
4388[C_CCE_CSR_PARITY_ERR] = CNTR_ELEM("CceCsrParityErr", 0, 0,
4389 CNTR_NORMAL,
4390 access_ccs_csr_parity_err_cnt),
4391
4392/* RcvErrStatus */
4393[C_RX_CSR_PARITY_ERR] = CNTR_ELEM("RxCsrParityErr", 0, 0,
4394 CNTR_NORMAL,
4395 access_rx_csr_parity_err_cnt),
4396[C_RX_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("RxCsrWriteBadAddrErr", 0, 0,
4397 CNTR_NORMAL,
4398 access_rx_csr_write_bad_addr_err_cnt),
4399[C_RX_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("RxCsrReadBadAddrErr", 0, 0,
4400 CNTR_NORMAL,
4401 access_rx_csr_read_bad_addr_err_cnt),
4402[C_RX_DMA_CSR_UNC_ERR] = CNTR_ELEM("RxDmaCsrUncErr", 0, 0,
4403 CNTR_NORMAL,
4404 access_rx_dma_csr_unc_err_cnt),
4405[C_RX_DMA_DQ_FSM_ENCODING_ERR] = CNTR_ELEM("RxDmaDqFsmEncodingErr", 0, 0,
4406 CNTR_NORMAL,
4407 access_rx_dma_dq_fsm_encoding_err_cnt),
4408[C_RX_DMA_EQ_FSM_ENCODING_ERR] = CNTR_ELEM("RxDmaEqFsmEncodingErr", 0, 0,
4409 CNTR_NORMAL,
4410 access_rx_dma_eq_fsm_encoding_err_cnt),
4411[C_RX_DMA_CSR_PARITY_ERR] = CNTR_ELEM("RxDmaCsrParityErr", 0, 0,
4412 CNTR_NORMAL,
4413 access_rx_dma_csr_parity_err_cnt),
4414[C_RX_RBUF_DATA_COR_ERR] = CNTR_ELEM("RxRbufDataCorErr", 0, 0,
4415 CNTR_NORMAL,
4416 access_rx_rbuf_data_cor_err_cnt),
4417[C_RX_RBUF_DATA_UNC_ERR] = CNTR_ELEM("RxRbufDataUncErr", 0, 0,
4418 CNTR_NORMAL,
4419 access_rx_rbuf_data_unc_err_cnt),
4420[C_RX_DMA_DATA_FIFO_RD_COR_ERR] = CNTR_ELEM("RxDmaDataFifoRdCorErr", 0, 0,
4421 CNTR_NORMAL,
4422 access_rx_dma_data_fifo_rd_cor_err_cnt),
4423[C_RX_DMA_DATA_FIFO_RD_UNC_ERR] = CNTR_ELEM("RxDmaDataFifoRdUncErr", 0, 0,
4424 CNTR_NORMAL,
4425 access_rx_dma_data_fifo_rd_unc_err_cnt),
4426[C_RX_DMA_HDR_FIFO_RD_COR_ERR] = CNTR_ELEM("RxDmaHdrFifoRdCorErr", 0, 0,
4427 CNTR_NORMAL,
4428 access_rx_dma_hdr_fifo_rd_cor_err_cnt),
4429[C_RX_DMA_HDR_FIFO_RD_UNC_ERR] = CNTR_ELEM("RxDmaHdrFifoRdUncErr", 0, 0,
4430 CNTR_NORMAL,
4431 access_rx_dma_hdr_fifo_rd_unc_err_cnt),
4432[C_RX_RBUF_DESC_PART2_COR_ERR] = CNTR_ELEM("RxRbufDescPart2CorErr", 0, 0,
4433 CNTR_NORMAL,
4434 access_rx_rbuf_desc_part2_cor_err_cnt),
4435[C_RX_RBUF_DESC_PART2_UNC_ERR] = CNTR_ELEM("RxRbufDescPart2UncErr", 0, 0,
4436 CNTR_NORMAL,
4437 access_rx_rbuf_desc_part2_unc_err_cnt),
4438[C_RX_RBUF_DESC_PART1_COR_ERR] = CNTR_ELEM("RxRbufDescPart1CorErr", 0, 0,
4439 CNTR_NORMAL,
4440 access_rx_rbuf_desc_part1_cor_err_cnt),
4441[C_RX_RBUF_DESC_PART1_UNC_ERR] = CNTR_ELEM("RxRbufDescPart1UncErr", 0, 0,
4442 CNTR_NORMAL,
4443 access_rx_rbuf_desc_part1_unc_err_cnt),
4444[C_RX_HQ_INTR_FSM_ERR] = CNTR_ELEM("RxHqIntrFsmErr", 0, 0,
4445 CNTR_NORMAL,
4446 access_rx_hq_intr_fsm_err_cnt),
4447[C_RX_HQ_INTR_CSR_PARITY_ERR] = CNTR_ELEM("RxHqIntrCsrParityErr", 0, 0,
4448 CNTR_NORMAL,
4449 access_rx_hq_intr_csr_parity_err_cnt),
4450[C_RX_LOOKUP_CSR_PARITY_ERR] = CNTR_ELEM("RxLookupCsrParityErr", 0, 0,
4451 CNTR_NORMAL,
4452 access_rx_lookup_csr_parity_err_cnt),
4453[C_RX_LOOKUP_RCV_ARRAY_COR_ERR] = CNTR_ELEM("RxLookupRcvArrayCorErr", 0, 0,
4454 CNTR_NORMAL,
4455 access_rx_lookup_rcv_array_cor_err_cnt),
4456[C_RX_LOOKUP_RCV_ARRAY_UNC_ERR] = CNTR_ELEM("RxLookupRcvArrayUncErr", 0, 0,
4457 CNTR_NORMAL,
4458 access_rx_lookup_rcv_array_unc_err_cnt),
4459[C_RX_LOOKUP_DES_PART2_PARITY_ERR] = CNTR_ELEM("RxLookupDesPart2ParityErr", 0,
4460 0, CNTR_NORMAL,
4461 access_rx_lookup_des_part2_parity_err_cnt),
4462[C_RX_LOOKUP_DES_PART1_UNC_COR_ERR] = CNTR_ELEM("RxLookupDesPart1UncCorErr", 0,
4463 0, CNTR_NORMAL,
4464 access_rx_lookup_des_part1_unc_cor_err_cnt),
4465[C_RX_LOOKUP_DES_PART1_UNC_ERR] = CNTR_ELEM("RxLookupDesPart1UncErr", 0, 0,
4466 CNTR_NORMAL,
4467 access_rx_lookup_des_part1_unc_err_cnt),
4468[C_RX_RBUF_NEXT_FREE_BUF_COR_ERR] = CNTR_ELEM("RxRbufNextFreeBufCorErr", 0, 0,
4469 CNTR_NORMAL,
4470 access_rx_rbuf_next_free_buf_cor_err_cnt),
4471[C_RX_RBUF_NEXT_FREE_BUF_UNC_ERR] = CNTR_ELEM("RxRbufNextFreeBufUncErr", 0, 0,
4472 CNTR_NORMAL,
4473 access_rx_rbuf_next_free_buf_unc_err_cnt),
4474[C_RX_RBUF_FL_INIT_WR_ADDR_PARITY_ERR] = CNTR_ELEM(
4475 "RxRbufFlInitWrAddrParityErr", 0, 0,
4476 CNTR_NORMAL,
4477 access_rbuf_fl_init_wr_addr_parity_err_cnt),
4478[C_RX_RBUF_FL_INITDONE_PARITY_ERR] = CNTR_ELEM("RxRbufFlInitdoneParityErr", 0,
4479 0, CNTR_NORMAL,
4480 access_rx_rbuf_fl_initdone_parity_err_cnt),
4481[C_RX_RBUF_FL_WRITE_ADDR_PARITY_ERR] = CNTR_ELEM("RxRbufFlWrAddrParityErr", 0,
4482 0, CNTR_NORMAL,
4483 access_rx_rbuf_fl_write_addr_parity_err_cnt),
4484[C_RX_RBUF_FL_RD_ADDR_PARITY_ERR] = CNTR_ELEM("RxRbufFlRdAddrParityErr", 0, 0,
4485 CNTR_NORMAL,
4486 access_rx_rbuf_fl_rd_addr_parity_err_cnt),
4487[C_RX_RBUF_EMPTY_ERR] = CNTR_ELEM("RxRbufEmptyErr", 0, 0,
4488 CNTR_NORMAL,
4489 access_rx_rbuf_empty_err_cnt),
4490[C_RX_RBUF_FULL_ERR] = CNTR_ELEM("RxRbufFullErr", 0, 0,
4491 CNTR_NORMAL,
4492 access_rx_rbuf_full_err_cnt),
4493[C_RX_RBUF_BAD_LOOKUP_ERR] = CNTR_ELEM("RxRBufBadLookupErr", 0, 0,
4494 CNTR_NORMAL,
4495 access_rbuf_bad_lookup_err_cnt),
4496[C_RX_RBUF_CTX_ID_PARITY_ERR] = CNTR_ELEM("RxRbufCtxIdParityErr", 0, 0,
4497 CNTR_NORMAL,
4498 access_rbuf_ctx_id_parity_err_cnt),
4499[C_RX_RBUF_CSR_QEOPDW_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQEOPDWParityErr", 0, 0,
4500 CNTR_NORMAL,
4501 access_rbuf_csr_qeopdw_parity_err_cnt),
4502[C_RX_RBUF_CSR_Q_NUM_OF_PKT_PARITY_ERR] = CNTR_ELEM(
4503 "RxRbufCsrQNumOfPktParityErr", 0, 0,
4504 CNTR_NORMAL,
4505 access_rx_rbuf_csr_q_num_of_pkt_parity_err_cnt),
4506[C_RX_RBUF_CSR_Q_T1_PTR_PARITY_ERR] = CNTR_ELEM(
4507 "RxRbufCsrQTlPtrParityErr", 0, 0,
4508 CNTR_NORMAL,
4509 access_rx_rbuf_csr_q_t1_ptr_parity_err_cnt),
4510[C_RX_RBUF_CSR_Q_HD_PTR_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQHdPtrParityErr", 0,
4511 0, CNTR_NORMAL,
4512 access_rx_rbuf_csr_q_hd_ptr_parity_err_cnt),
4513[C_RX_RBUF_CSR_Q_VLD_BIT_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQVldBitParityErr", 0,
4514 0, CNTR_NORMAL,
4515 access_rx_rbuf_csr_q_vld_bit_parity_err_cnt),
4516[C_RX_RBUF_CSR_Q_NEXT_BUF_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQNextBufParityErr",
4517 0, 0, CNTR_NORMAL,
4518 access_rx_rbuf_csr_q_next_buf_parity_err_cnt),
4519[C_RX_RBUF_CSR_Q_ENT_CNT_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQEntCntParityErr", 0,
4520 0, CNTR_NORMAL,
4521 access_rx_rbuf_csr_q_ent_cnt_parity_err_cnt),
4522[C_RX_RBUF_CSR_Q_HEAD_BUF_NUM_PARITY_ERR] = CNTR_ELEM(
4523 "RxRbufCsrQHeadBufNumParityErr", 0, 0,
4524 CNTR_NORMAL,
4525 access_rx_rbuf_csr_q_head_buf_num_parity_err_cnt),
4526[C_RX_RBUF_BLOCK_LIST_READ_COR_ERR] = CNTR_ELEM("RxRbufBlockListReadCorErr", 0,
4527 0, CNTR_NORMAL,
4528 access_rx_rbuf_block_list_read_cor_err_cnt),
4529[C_RX_RBUF_BLOCK_LIST_READ_UNC_ERR] = CNTR_ELEM("RxRbufBlockListReadUncErr", 0,
4530 0, CNTR_NORMAL,
4531 access_rx_rbuf_block_list_read_unc_err_cnt),
4532[C_RX_RBUF_LOOKUP_DES_COR_ERR] = CNTR_ELEM("RxRbufLookupDesCorErr", 0, 0,
4533 CNTR_NORMAL,
4534 access_rx_rbuf_lookup_des_cor_err_cnt),
4535[C_RX_RBUF_LOOKUP_DES_UNC_ERR] = CNTR_ELEM("RxRbufLookupDesUncErr", 0, 0,
4536 CNTR_NORMAL,
4537 access_rx_rbuf_lookup_des_unc_err_cnt),
4538[C_RX_RBUF_LOOKUP_DES_REG_UNC_COR_ERR] = CNTR_ELEM(
4539 "RxRbufLookupDesRegUncCorErr", 0, 0,
4540 CNTR_NORMAL,
4541 access_rx_rbuf_lookup_des_reg_unc_cor_err_cnt),
4542[C_RX_RBUF_LOOKUP_DES_REG_UNC_ERR] = CNTR_ELEM("RxRbufLookupDesRegUncErr", 0, 0,
4543 CNTR_NORMAL,
4544 access_rx_rbuf_lookup_des_reg_unc_err_cnt),
4545[C_RX_RBUF_FREE_LIST_COR_ERR] = CNTR_ELEM("RxRbufFreeListCorErr", 0, 0,
4546 CNTR_NORMAL,
4547 access_rx_rbuf_free_list_cor_err_cnt),
4548[C_RX_RBUF_FREE_LIST_UNC_ERR] = CNTR_ELEM("RxRbufFreeListUncErr", 0, 0,
4549 CNTR_NORMAL,
4550 access_rx_rbuf_free_list_unc_err_cnt),
4551[C_RX_RCV_FSM_ENCODING_ERR] = CNTR_ELEM("RxRcvFsmEncodingErr", 0, 0,
4552 CNTR_NORMAL,
4553 access_rx_rcv_fsm_encoding_err_cnt),
4554[C_RX_DMA_FLAG_COR_ERR] = CNTR_ELEM("RxDmaFlagCorErr", 0, 0,
4555 CNTR_NORMAL,
4556 access_rx_dma_flag_cor_err_cnt),
4557[C_RX_DMA_FLAG_UNC_ERR] = CNTR_ELEM("RxDmaFlagUncErr", 0, 0,
4558 CNTR_NORMAL,
4559 access_rx_dma_flag_unc_err_cnt),
4560[C_RX_DC_SOP_EOP_PARITY_ERR] = CNTR_ELEM("RxDcSopEopParityErr", 0, 0,
4561 CNTR_NORMAL,
4562 access_rx_dc_sop_eop_parity_err_cnt),
4563[C_RX_RCV_CSR_PARITY_ERR] = CNTR_ELEM("RxRcvCsrParityErr", 0, 0,
4564 CNTR_NORMAL,
4565 access_rx_rcv_csr_parity_err_cnt),
4566[C_RX_RCV_QP_MAP_TABLE_COR_ERR] = CNTR_ELEM("RxRcvQpMapTableCorErr", 0, 0,
4567 CNTR_NORMAL,
4568 access_rx_rcv_qp_map_table_cor_err_cnt),
4569[C_RX_RCV_QP_MAP_TABLE_UNC_ERR] = CNTR_ELEM("RxRcvQpMapTableUncErr", 0, 0,
4570 CNTR_NORMAL,
4571 access_rx_rcv_qp_map_table_unc_err_cnt),
4572[C_RX_RCV_DATA_COR_ERR] = CNTR_ELEM("RxRcvDataCorErr", 0, 0,
4573 CNTR_NORMAL,
4574 access_rx_rcv_data_cor_err_cnt),
4575[C_RX_RCV_DATA_UNC_ERR] = CNTR_ELEM("RxRcvDataUncErr", 0, 0,
4576 CNTR_NORMAL,
4577 access_rx_rcv_data_unc_err_cnt),
4578[C_RX_RCV_HDR_COR_ERR] = CNTR_ELEM("RxRcvHdrCorErr", 0, 0,
4579 CNTR_NORMAL,
4580 access_rx_rcv_hdr_cor_err_cnt),
4581[C_RX_RCV_HDR_UNC_ERR] = CNTR_ELEM("RxRcvHdrUncErr", 0, 0,
4582 CNTR_NORMAL,
4583 access_rx_rcv_hdr_unc_err_cnt),
4584[C_RX_DC_INTF_PARITY_ERR] = CNTR_ELEM("RxDcIntfParityErr", 0, 0,
4585 CNTR_NORMAL,
4586 access_rx_dc_intf_parity_err_cnt),
4587[C_RX_DMA_CSR_COR_ERR] = CNTR_ELEM("RxDmaCsrCorErr", 0, 0,
4588 CNTR_NORMAL,
4589 access_rx_dma_csr_cor_err_cnt),
4590/* SendPioErrStatus */
4591[C_PIO_PEC_SOP_HEAD_PARITY_ERR] = CNTR_ELEM("PioPecSopHeadParityErr", 0, 0,
4592 CNTR_NORMAL,
4593 access_pio_pec_sop_head_parity_err_cnt),
4594[C_PIO_PCC_SOP_HEAD_PARITY_ERR] = CNTR_ELEM("PioPccSopHeadParityErr", 0, 0,
4595 CNTR_NORMAL,
4596 access_pio_pcc_sop_head_parity_err_cnt),
4597[C_PIO_LAST_RETURNED_CNT_PARITY_ERR] = CNTR_ELEM("PioLastReturnedCntParityErr",
4598 0, 0, CNTR_NORMAL,
4599 access_pio_last_returned_cnt_parity_err_cnt),
4600[C_PIO_CURRENT_FREE_CNT_PARITY_ERR] = CNTR_ELEM("PioCurrentFreeCntParityErr", 0,
4601 0, CNTR_NORMAL,
4602 access_pio_current_free_cnt_parity_err_cnt),
4603[C_PIO_RSVD_31_ERR] = CNTR_ELEM("Pio Reserved 31", 0, 0,
4604 CNTR_NORMAL,
4605 access_pio_reserved_31_err_cnt),
4606[C_PIO_RSVD_30_ERR] = CNTR_ELEM("Pio Reserved 30", 0, 0,
4607 CNTR_NORMAL,
4608 access_pio_reserved_30_err_cnt),
4609[C_PIO_PPMC_SOP_LEN_ERR] = CNTR_ELEM("PioPpmcSopLenErr", 0, 0,
4610 CNTR_NORMAL,
4611 access_pio_ppmc_sop_len_err_cnt),
4612[C_PIO_PPMC_BQC_MEM_PARITY_ERR] = CNTR_ELEM("PioPpmcBqcMemParityErr", 0, 0,
4613 CNTR_NORMAL,
4614 access_pio_ppmc_bqc_mem_parity_err_cnt),
4615[C_PIO_VL_FIFO_PARITY_ERR] = CNTR_ELEM("PioVlFifoParityErr", 0, 0,
4616 CNTR_NORMAL,
4617 access_pio_vl_fifo_parity_err_cnt),
4618[C_PIO_VLF_SOP_PARITY_ERR] = CNTR_ELEM("PioVlfSopParityErr", 0, 0,
4619 CNTR_NORMAL,
4620 access_pio_vlf_sop_parity_err_cnt),
4621[C_PIO_VLF_V1_LEN_PARITY_ERR] = CNTR_ELEM("PioVlfVlLenParityErr", 0, 0,
4622 CNTR_NORMAL,
4623 access_pio_vlf_v1_len_parity_err_cnt),
4624[C_PIO_BLOCK_QW_COUNT_PARITY_ERR] = CNTR_ELEM("PioBlockQwCountParityErr", 0, 0,
4625 CNTR_NORMAL,
4626 access_pio_block_qw_count_parity_err_cnt),
4627[C_PIO_WRITE_QW_VALID_PARITY_ERR] = CNTR_ELEM("PioWriteQwValidParityErr", 0, 0,
4628 CNTR_NORMAL,
4629 access_pio_write_qw_valid_parity_err_cnt),
4630[C_PIO_STATE_MACHINE_ERR] = CNTR_ELEM("PioStateMachineErr", 0, 0,
4631 CNTR_NORMAL,
4632 access_pio_state_machine_err_cnt),
4633[C_PIO_WRITE_DATA_PARITY_ERR] = CNTR_ELEM("PioWriteDataParityErr", 0, 0,
4634 CNTR_NORMAL,
4635 access_pio_write_data_parity_err_cnt),
4636[C_PIO_HOST_ADDR_MEM_COR_ERR] = CNTR_ELEM("PioHostAddrMemCorErr", 0, 0,
4637 CNTR_NORMAL,
4638 access_pio_host_addr_mem_cor_err_cnt),
4639[C_PIO_HOST_ADDR_MEM_UNC_ERR] = CNTR_ELEM("PioHostAddrMemUncErr", 0, 0,
4640 CNTR_NORMAL,
4641 access_pio_host_addr_mem_unc_err_cnt),
4642[C_PIO_PKT_EVICT_SM_OR_ARM_SM_ERR] = CNTR_ELEM("PioPktEvictSmOrArbSmErr", 0, 0,
4643 CNTR_NORMAL,
4644 access_pio_pkt_evict_sm_or_arb_sm_err_cnt),
4645[C_PIO_INIT_SM_IN_ERR] = CNTR_ELEM("PioInitSmInErr", 0, 0,
4646 CNTR_NORMAL,
4647 access_pio_init_sm_in_err_cnt),
4648[C_PIO_PPMC_PBL_FIFO_ERR] = CNTR_ELEM("PioPpmcPblFifoErr", 0, 0,
4649 CNTR_NORMAL,
4650 access_pio_ppmc_pbl_fifo_err_cnt),
4651[C_PIO_CREDIT_RET_FIFO_PARITY_ERR] = CNTR_ELEM("PioCreditRetFifoParityErr", 0,
4652 0, CNTR_NORMAL,
4653 access_pio_credit_ret_fifo_parity_err_cnt),
4654[C_PIO_V1_LEN_MEM_BANK1_COR_ERR] = CNTR_ELEM("PioVlLenMemBank1CorErr", 0, 0,
4655 CNTR_NORMAL,
4656 access_pio_v1_len_mem_bank1_cor_err_cnt),
4657[C_PIO_V1_LEN_MEM_BANK0_COR_ERR] = CNTR_ELEM("PioVlLenMemBank0CorErr", 0, 0,
4658 CNTR_NORMAL,
4659 access_pio_v1_len_mem_bank0_cor_err_cnt),
4660[C_PIO_V1_LEN_MEM_BANK1_UNC_ERR] = CNTR_ELEM("PioVlLenMemBank1UncErr", 0, 0,
4661 CNTR_NORMAL,
4662 access_pio_v1_len_mem_bank1_unc_err_cnt),
4663[C_PIO_V1_LEN_MEM_BANK0_UNC_ERR] = CNTR_ELEM("PioVlLenMemBank0UncErr", 0, 0,
4664 CNTR_NORMAL,
4665 access_pio_v1_len_mem_bank0_unc_err_cnt),
4666[C_PIO_SM_PKT_RESET_PARITY_ERR] = CNTR_ELEM("PioSmPktResetParityErr", 0, 0,
4667 CNTR_NORMAL,
4668 access_pio_sm_pkt_reset_parity_err_cnt),
4669[C_PIO_PKT_EVICT_FIFO_PARITY_ERR] = CNTR_ELEM("PioPktEvictFifoParityErr", 0, 0,
4670 CNTR_NORMAL,
4671 access_pio_pkt_evict_fifo_parity_err_cnt),
4672[C_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR] = CNTR_ELEM(
4673 "PioSbrdctrlCrrelFifoParityErr", 0, 0,
4674 CNTR_NORMAL,
4675 access_pio_sbrdctrl_crrel_fifo_parity_err_cnt),
4676[C_PIO_SBRDCTL_CRREL_PARITY_ERR] = CNTR_ELEM("PioSbrdctlCrrelParityErr", 0, 0,
4677 CNTR_NORMAL,
4678 access_pio_sbrdctl_crrel_parity_err_cnt),
4679[C_PIO_PEC_FIFO_PARITY_ERR] = CNTR_ELEM("PioPecFifoParityErr", 0, 0,
4680 CNTR_NORMAL,
4681 access_pio_pec_fifo_parity_err_cnt),
4682[C_PIO_PCC_FIFO_PARITY_ERR] = CNTR_ELEM("PioPccFifoParityErr", 0, 0,
4683 CNTR_NORMAL,
4684 access_pio_pcc_fifo_parity_err_cnt),
4685[C_PIO_SB_MEM_FIFO1_ERR] = CNTR_ELEM("PioSbMemFifo1Err", 0, 0,
4686 CNTR_NORMAL,
4687 access_pio_sb_mem_fifo1_err_cnt),
4688[C_PIO_SB_MEM_FIFO0_ERR] = CNTR_ELEM("PioSbMemFifo0Err", 0, 0,
4689 CNTR_NORMAL,
4690 access_pio_sb_mem_fifo0_err_cnt),
4691[C_PIO_CSR_PARITY_ERR] = CNTR_ELEM("PioCsrParityErr", 0, 0,
4692 CNTR_NORMAL,
4693 access_pio_csr_parity_err_cnt),
4694[C_PIO_WRITE_ADDR_PARITY_ERR] = CNTR_ELEM("PioWriteAddrParityErr", 0, 0,
4695 CNTR_NORMAL,
4696 access_pio_write_addr_parity_err_cnt),
4697[C_PIO_WRITE_BAD_CTXT_ERR] = CNTR_ELEM("PioWriteBadCtxtErr", 0, 0,
4698 CNTR_NORMAL,
4699 access_pio_write_bad_ctxt_err_cnt),
4700/* SendDmaErrStatus */
4701[C_SDMA_PCIE_REQ_TRACKING_COR_ERR] = CNTR_ELEM("SDmaPcieReqTrackingCorErr", 0,
4702 0, CNTR_NORMAL,
4703 access_sdma_pcie_req_tracking_cor_err_cnt),
4704[C_SDMA_PCIE_REQ_TRACKING_UNC_ERR] = CNTR_ELEM("SDmaPcieReqTrackingUncErr", 0,
4705 0, CNTR_NORMAL,
4706 access_sdma_pcie_req_tracking_unc_err_cnt),
4707[C_SDMA_CSR_PARITY_ERR] = CNTR_ELEM("SDmaCsrParityErr", 0, 0,
4708 CNTR_NORMAL,
4709 access_sdma_csr_parity_err_cnt),
4710[C_SDMA_RPY_TAG_ERR] = CNTR_ELEM("SDmaRpyTagErr", 0, 0,
4711 CNTR_NORMAL,
4712 access_sdma_rpy_tag_err_cnt),
4713/* SendEgressErrStatus */
4714[C_TX_READ_PIO_MEMORY_CSR_UNC_ERR] = CNTR_ELEM("TxReadPioMemoryCsrUncErr", 0, 0,
4715 CNTR_NORMAL,
4716 access_tx_read_pio_memory_csr_unc_err_cnt),
4717[C_TX_READ_SDMA_MEMORY_CSR_UNC_ERR] = CNTR_ELEM("TxReadSdmaMemoryCsrUncErr", 0,
4718 0, CNTR_NORMAL,
4719 access_tx_read_sdma_memory_csr_err_cnt),
4720[C_TX_EGRESS_FIFO_COR_ERR] = CNTR_ELEM("TxEgressFifoCorErr", 0, 0,
4721 CNTR_NORMAL,
4722 access_tx_egress_fifo_cor_err_cnt),
4723[C_TX_READ_PIO_MEMORY_COR_ERR] = CNTR_ELEM("TxReadPioMemoryCorErr", 0, 0,
4724 CNTR_NORMAL,
4725 access_tx_read_pio_memory_cor_err_cnt),
4726[C_TX_READ_SDMA_MEMORY_COR_ERR] = CNTR_ELEM("TxReadSdmaMemoryCorErr", 0, 0,
4727 CNTR_NORMAL,
4728 access_tx_read_sdma_memory_cor_err_cnt),
4729[C_TX_SB_HDR_COR_ERR] = CNTR_ELEM("TxSbHdrCorErr", 0, 0,
4730 CNTR_NORMAL,
4731 access_tx_sb_hdr_cor_err_cnt),
4732[C_TX_CREDIT_OVERRUN_ERR] = CNTR_ELEM("TxCreditOverrunErr", 0, 0,
4733 CNTR_NORMAL,
4734 access_tx_credit_overrun_err_cnt),
4735[C_TX_LAUNCH_FIFO8_COR_ERR] = CNTR_ELEM("TxLaunchFifo8CorErr", 0, 0,
4736 CNTR_NORMAL,
4737 access_tx_launch_fifo8_cor_err_cnt),
4738[C_TX_LAUNCH_FIFO7_COR_ERR] = CNTR_ELEM("TxLaunchFifo7CorErr", 0, 0,
4739 CNTR_NORMAL,
4740 access_tx_launch_fifo7_cor_err_cnt),
4741[C_TX_LAUNCH_FIFO6_COR_ERR] = CNTR_ELEM("TxLaunchFifo6CorErr", 0, 0,
4742 CNTR_NORMAL,
4743 access_tx_launch_fifo6_cor_err_cnt),
4744[C_TX_LAUNCH_FIFO5_COR_ERR] = CNTR_ELEM("TxLaunchFifo5CorErr", 0, 0,
4745 CNTR_NORMAL,
4746 access_tx_launch_fifo5_cor_err_cnt),
4747[C_TX_LAUNCH_FIFO4_COR_ERR] = CNTR_ELEM("TxLaunchFifo4CorErr", 0, 0,
4748 CNTR_NORMAL,
4749 access_tx_launch_fifo4_cor_err_cnt),
4750[C_TX_LAUNCH_FIFO3_COR_ERR] = CNTR_ELEM("TxLaunchFifo3CorErr", 0, 0,
4751 CNTR_NORMAL,
4752 access_tx_launch_fifo3_cor_err_cnt),
4753[C_TX_LAUNCH_FIFO2_COR_ERR] = CNTR_ELEM("TxLaunchFifo2CorErr", 0, 0,
4754 CNTR_NORMAL,
4755 access_tx_launch_fifo2_cor_err_cnt),
4756[C_TX_LAUNCH_FIFO1_COR_ERR] = CNTR_ELEM("TxLaunchFifo1CorErr", 0, 0,
4757 CNTR_NORMAL,
4758 access_tx_launch_fifo1_cor_err_cnt),
4759[C_TX_LAUNCH_FIFO0_COR_ERR] = CNTR_ELEM("TxLaunchFifo0CorErr", 0, 0,
4760 CNTR_NORMAL,
4761 access_tx_launch_fifo0_cor_err_cnt),
4762[C_TX_CREDIT_RETURN_VL_ERR] = CNTR_ELEM("TxCreditReturnVLErr", 0, 0,
4763 CNTR_NORMAL,
4764 access_tx_credit_return_vl_err_cnt),
4765[C_TX_HCRC_INSERTION_ERR] = CNTR_ELEM("TxHcrcInsertionErr", 0, 0,
4766 CNTR_NORMAL,
4767 access_tx_hcrc_insertion_err_cnt),
4768[C_TX_EGRESS_FIFI_UNC_ERR] = CNTR_ELEM("TxEgressFifoUncErr", 0, 0,
4769 CNTR_NORMAL,
4770 access_tx_egress_fifo_unc_err_cnt),
4771[C_TX_READ_PIO_MEMORY_UNC_ERR] = CNTR_ELEM("TxReadPioMemoryUncErr", 0, 0,
4772 CNTR_NORMAL,
4773 access_tx_read_pio_memory_unc_err_cnt),
4774[C_TX_READ_SDMA_MEMORY_UNC_ERR] = CNTR_ELEM("TxReadSdmaMemoryUncErr", 0, 0,
4775 CNTR_NORMAL,
4776 access_tx_read_sdma_memory_unc_err_cnt),
4777[C_TX_SB_HDR_UNC_ERR] = CNTR_ELEM("TxSbHdrUncErr", 0, 0,
4778 CNTR_NORMAL,
4779 access_tx_sb_hdr_unc_err_cnt),
4780[C_TX_CREDIT_RETURN_PARITY_ERR] = CNTR_ELEM("TxCreditReturnParityErr", 0, 0,
4781 CNTR_NORMAL,
4782 access_tx_credit_return_partiy_err_cnt),
4783[C_TX_LAUNCH_FIFO8_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo8UncOrParityErr",
4784 0, 0, CNTR_NORMAL,
4785 access_tx_launch_fifo8_unc_or_parity_err_cnt),
4786[C_TX_LAUNCH_FIFO7_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo7UncOrParityErr",
4787 0, 0, CNTR_NORMAL,
4788 access_tx_launch_fifo7_unc_or_parity_err_cnt),
4789[C_TX_LAUNCH_FIFO6_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo6UncOrParityErr",
4790 0, 0, CNTR_NORMAL,
4791 access_tx_launch_fifo6_unc_or_parity_err_cnt),
4792[C_TX_LAUNCH_FIFO5_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo5UncOrParityErr",
4793 0, 0, CNTR_NORMAL,
4794 access_tx_launch_fifo5_unc_or_parity_err_cnt),
4795[C_TX_LAUNCH_FIFO4_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo4UncOrParityErr",
4796 0, 0, CNTR_NORMAL,
4797 access_tx_launch_fifo4_unc_or_parity_err_cnt),
4798[C_TX_LAUNCH_FIFO3_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo3UncOrParityErr",
4799 0, 0, CNTR_NORMAL,
4800 access_tx_launch_fifo3_unc_or_parity_err_cnt),
4801[C_TX_LAUNCH_FIFO2_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo2UncOrParityErr",
4802 0, 0, CNTR_NORMAL,
4803 access_tx_launch_fifo2_unc_or_parity_err_cnt),
4804[C_TX_LAUNCH_FIFO1_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo1UncOrParityErr",
4805 0, 0, CNTR_NORMAL,
4806 access_tx_launch_fifo1_unc_or_parity_err_cnt),
4807[C_TX_LAUNCH_FIFO0_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo0UncOrParityErr",
4808 0, 0, CNTR_NORMAL,
4809 access_tx_launch_fifo0_unc_or_parity_err_cnt),
4810[C_TX_SDMA15_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma15DisallowedPacketErr",
4811 0, 0, CNTR_NORMAL,
4812 access_tx_sdma15_disallowed_packet_err_cnt),
4813[C_TX_SDMA14_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma14DisallowedPacketErr",
4814 0, 0, CNTR_NORMAL,
4815 access_tx_sdma14_disallowed_packet_err_cnt),
4816[C_TX_SDMA13_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma13DisallowedPacketErr",
4817 0, 0, CNTR_NORMAL,
4818 access_tx_sdma13_disallowed_packet_err_cnt),
4819[C_TX_SDMA12_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma12DisallowedPacketErr",
4820 0, 0, CNTR_NORMAL,
4821 access_tx_sdma12_disallowed_packet_err_cnt),
4822[C_TX_SDMA11_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma11DisallowedPacketErr",
4823 0, 0, CNTR_NORMAL,
4824 access_tx_sdma11_disallowed_packet_err_cnt),
4825[C_TX_SDMA10_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma10DisallowedPacketErr",
4826 0, 0, CNTR_NORMAL,
4827 access_tx_sdma10_disallowed_packet_err_cnt),
4828[C_TX_SDMA9_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma9DisallowedPacketErr",
4829 0, 0, CNTR_NORMAL,
4830 access_tx_sdma9_disallowed_packet_err_cnt),
4831[C_TX_SDMA8_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma8DisallowedPacketErr",
4832 0, 0, CNTR_NORMAL,
4833 access_tx_sdma8_disallowed_packet_err_cnt),
4834[C_TX_SDMA7_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma7DisallowedPacketErr",
4835 0, 0, CNTR_NORMAL,
4836 access_tx_sdma7_disallowed_packet_err_cnt),
4837[C_TX_SDMA6_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma6DisallowedPacketErr",
4838 0, 0, CNTR_NORMAL,
4839 access_tx_sdma6_disallowed_packet_err_cnt),
4840[C_TX_SDMA5_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma5DisallowedPacketErr",
4841 0, 0, CNTR_NORMAL,
4842 access_tx_sdma5_disallowed_packet_err_cnt),
4843[C_TX_SDMA4_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma4DisallowedPacketErr",
4844 0, 0, CNTR_NORMAL,
4845 access_tx_sdma4_disallowed_packet_err_cnt),
4846[C_TX_SDMA3_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma3DisallowedPacketErr",
4847 0, 0, CNTR_NORMAL,
4848 access_tx_sdma3_disallowed_packet_err_cnt),
4849[C_TX_SDMA2_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma2DisallowedPacketErr",
4850 0, 0, CNTR_NORMAL,
4851 access_tx_sdma2_disallowed_packet_err_cnt),
4852[C_TX_SDMA1_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma1DisallowedPacketErr",
4853 0, 0, CNTR_NORMAL,
4854 access_tx_sdma1_disallowed_packet_err_cnt),
4855[C_TX_SDMA0_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma0DisallowedPacketErr",
4856 0, 0, CNTR_NORMAL,
4857 access_tx_sdma0_disallowed_packet_err_cnt),
4858[C_TX_CONFIG_PARITY_ERR] = CNTR_ELEM("TxConfigParityErr", 0, 0,
4859 CNTR_NORMAL,
4860 access_tx_config_parity_err_cnt),
4861[C_TX_SBRD_CTL_CSR_PARITY_ERR] = CNTR_ELEM("TxSbrdCtlCsrParityErr", 0, 0,
4862 CNTR_NORMAL,
4863 access_tx_sbrd_ctl_csr_parity_err_cnt),
4864[C_TX_LAUNCH_CSR_PARITY_ERR] = CNTR_ELEM("TxLaunchCsrParityErr", 0, 0,
4865 CNTR_NORMAL,
4866 access_tx_launch_csr_parity_err_cnt),
4867[C_TX_ILLEGAL_CL_ERR] = CNTR_ELEM("TxIllegalVLErr", 0, 0,
4868 CNTR_NORMAL,
4869 access_tx_illegal_vl_err_cnt),
4870[C_TX_SBRD_CTL_STATE_MACHINE_PARITY_ERR] = CNTR_ELEM(
4871 "TxSbrdCtlStateMachineParityErr", 0, 0,
4872 CNTR_NORMAL,
4873 access_tx_sbrd_ctl_state_machine_parity_err_cnt),
4874[C_TX_RESERVED_10] = CNTR_ELEM("Tx Egress Reserved 10", 0, 0,
4875 CNTR_NORMAL,
4876 access_egress_reserved_10_err_cnt),
4877[C_TX_RESERVED_9] = CNTR_ELEM("Tx Egress Reserved 9", 0, 0,
4878 CNTR_NORMAL,
4879 access_egress_reserved_9_err_cnt),
4880[C_TX_SDMA_LAUNCH_INTF_PARITY_ERR] = CNTR_ELEM("TxSdmaLaunchIntfParityErr",
4881 0, 0, CNTR_NORMAL,
4882 access_tx_sdma_launch_intf_parity_err_cnt),
4883[C_TX_PIO_LAUNCH_INTF_PARITY_ERR] = CNTR_ELEM("TxPioLaunchIntfParityErr", 0, 0,
4884 CNTR_NORMAL,
4885 access_tx_pio_launch_intf_parity_err_cnt),
4886[C_TX_RESERVED_6] = CNTR_ELEM("Tx Egress Reserved 6", 0, 0,
4887 CNTR_NORMAL,
4888 access_egress_reserved_6_err_cnt),
4889[C_TX_INCORRECT_LINK_STATE_ERR] = CNTR_ELEM("TxIncorrectLinkStateErr", 0, 0,
4890 CNTR_NORMAL,
4891 access_tx_incorrect_link_state_err_cnt),
4892[C_TX_LINK_DOWN_ERR] = CNTR_ELEM("TxLinkdownErr", 0, 0,
4893 CNTR_NORMAL,
4894 access_tx_linkdown_err_cnt),
4895[C_TX_EGRESS_FIFO_UNDERRUN_OR_PARITY_ERR] = CNTR_ELEM(
4896 "EgressFifoUnderrunOrParityErr", 0, 0,
4897 CNTR_NORMAL,
4898 access_tx_egress_fifi_underrun_or_parity_err_cnt),
4899[C_TX_RESERVED_2] = CNTR_ELEM("Tx Egress Reserved 2", 0, 0,
4900 CNTR_NORMAL,
4901 access_egress_reserved_2_err_cnt),
4902[C_TX_PKT_INTEGRITY_MEM_UNC_ERR] = CNTR_ELEM("TxPktIntegrityMemUncErr", 0, 0,
4903 CNTR_NORMAL,
4904 access_tx_pkt_integrity_mem_unc_err_cnt),
4905[C_TX_PKT_INTEGRITY_MEM_COR_ERR] = CNTR_ELEM("TxPktIntegrityMemCorErr", 0, 0,
4906 CNTR_NORMAL,
4907 access_tx_pkt_integrity_mem_cor_err_cnt),
4908/* SendErrStatus */
4909[C_SEND_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("SendCsrWriteBadAddrErr", 0, 0,
4910 CNTR_NORMAL,
4911 access_send_csr_write_bad_addr_err_cnt),
4912[C_SEND_CSR_READ_BAD_ADD_ERR] = CNTR_ELEM("SendCsrReadBadAddrErr", 0, 0,
4913 CNTR_NORMAL,
4914 access_send_csr_read_bad_addr_err_cnt),
4915[C_SEND_CSR_PARITY_ERR] = CNTR_ELEM("SendCsrParityErr", 0, 0,
4916 CNTR_NORMAL,
4917 access_send_csr_parity_cnt),
4918/* SendCtxtErrStatus */
4919[C_PIO_WRITE_OUT_OF_BOUNDS_ERR] = CNTR_ELEM("PioWriteOutOfBoundsErr", 0, 0,
4920 CNTR_NORMAL,
4921 access_pio_write_out_of_bounds_err_cnt),
4922[C_PIO_WRITE_OVERFLOW_ERR] = CNTR_ELEM("PioWriteOverflowErr", 0, 0,
4923 CNTR_NORMAL,
4924 access_pio_write_overflow_err_cnt),
4925[C_PIO_WRITE_CROSSES_BOUNDARY_ERR] = CNTR_ELEM("PioWriteCrossesBoundaryErr",
4926 0, 0, CNTR_NORMAL,
4927 access_pio_write_crosses_boundary_err_cnt),
4928[C_PIO_DISALLOWED_PACKET_ERR] = CNTR_ELEM("PioDisallowedPacketErr", 0, 0,
4929 CNTR_NORMAL,
4930 access_pio_disallowed_packet_err_cnt),
4931[C_PIO_INCONSISTENT_SOP_ERR] = CNTR_ELEM("PioInconsistentSopErr", 0, 0,
4932 CNTR_NORMAL,
4933 access_pio_inconsistent_sop_err_cnt),
4934/* SendDmaEngErrStatus */
4935[C_SDMA_HEADER_REQUEST_FIFO_COR_ERR] = CNTR_ELEM("SDmaHeaderRequestFifoCorErr",
4936 0, 0, CNTR_NORMAL,
4937 access_sdma_header_request_fifo_cor_err_cnt),
4938[C_SDMA_HEADER_STORAGE_COR_ERR] = CNTR_ELEM("SDmaHeaderStorageCorErr", 0, 0,
4939 CNTR_NORMAL,
4940 access_sdma_header_storage_cor_err_cnt),
4941[C_SDMA_PACKET_TRACKING_COR_ERR] = CNTR_ELEM("SDmaPacketTrackingCorErr", 0, 0,
4942 CNTR_NORMAL,
4943 access_sdma_packet_tracking_cor_err_cnt),
4944[C_SDMA_ASSEMBLY_COR_ERR] = CNTR_ELEM("SDmaAssemblyCorErr", 0, 0,
4945 CNTR_NORMAL,
4946 access_sdma_assembly_cor_err_cnt),
4947[C_SDMA_DESC_TABLE_COR_ERR] = CNTR_ELEM("SDmaDescTableCorErr", 0, 0,
4948 CNTR_NORMAL,
4949 access_sdma_desc_table_cor_err_cnt),
4950[C_SDMA_HEADER_REQUEST_FIFO_UNC_ERR] = CNTR_ELEM("SDmaHeaderRequestFifoUncErr",
4951 0, 0, CNTR_NORMAL,
4952 access_sdma_header_request_fifo_unc_err_cnt),
4953[C_SDMA_HEADER_STORAGE_UNC_ERR] = CNTR_ELEM("SDmaHeaderStorageUncErr", 0, 0,
4954 CNTR_NORMAL,
4955 access_sdma_header_storage_unc_err_cnt),
4956[C_SDMA_PACKET_TRACKING_UNC_ERR] = CNTR_ELEM("SDmaPacketTrackingUncErr", 0, 0,
4957 CNTR_NORMAL,
4958 access_sdma_packet_tracking_unc_err_cnt),
4959[C_SDMA_ASSEMBLY_UNC_ERR] = CNTR_ELEM("SDmaAssemblyUncErr", 0, 0,
4960 CNTR_NORMAL,
4961 access_sdma_assembly_unc_err_cnt),
4962[C_SDMA_DESC_TABLE_UNC_ERR] = CNTR_ELEM("SDmaDescTableUncErr", 0, 0,
4963 CNTR_NORMAL,
4964 access_sdma_desc_table_unc_err_cnt),
4965[C_SDMA_TIMEOUT_ERR] = CNTR_ELEM("SDmaTimeoutErr", 0, 0,
4966 CNTR_NORMAL,
4967 access_sdma_timeout_err_cnt),
4968[C_SDMA_HEADER_LENGTH_ERR] = CNTR_ELEM("SDmaHeaderLengthErr", 0, 0,
4969 CNTR_NORMAL,
4970 access_sdma_header_length_err_cnt),
4971[C_SDMA_HEADER_ADDRESS_ERR] = CNTR_ELEM("SDmaHeaderAddressErr", 0, 0,
4972 CNTR_NORMAL,
4973 access_sdma_header_address_err_cnt),
4974[C_SDMA_HEADER_SELECT_ERR] = CNTR_ELEM("SDmaHeaderSelectErr", 0, 0,
4975 CNTR_NORMAL,
4976 access_sdma_header_select_err_cnt),
4977[C_SMDA_RESERVED_9] = CNTR_ELEM("SDma Reserved 9", 0, 0,
4978 CNTR_NORMAL,
4979 access_sdma_reserved_9_err_cnt),
4980[C_SDMA_PACKET_DESC_OVERFLOW_ERR] = CNTR_ELEM("SDmaPacketDescOverflowErr", 0, 0,
4981 CNTR_NORMAL,
4982 access_sdma_packet_desc_overflow_err_cnt),
4983[C_SDMA_LENGTH_MISMATCH_ERR] = CNTR_ELEM("SDmaLengthMismatchErr", 0, 0,
4984 CNTR_NORMAL,
4985 access_sdma_length_mismatch_err_cnt),
4986[C_SDMA_HALT_ERR] = CNTR_ELEM("SDmaHaltErr", 0, 0,
4987 CNTR_NORMAL,
4988 access_sdma_halt_err_cnt),
4989[C_SDMA_MEM_READ_ERR] = CNTR_ELEM("SDmaMemReadErr", 0, 0,
4990 CNTR_NORMAL,
4991 access_sdma_mem_read_err_cnt),
4992[C_SDMA_FIRST_DESC_ERR] = CNTR_ELEM("SDmaFirstDescErr", 0, 0,
4993 CNTR_NORMAL,
4994 access_sdma_first_desc_err_cnt),
4995[C_SDMA_TAIL_OUT_OF_BOUNDS_ERR] = CNTR_ELEM("SDmaTailOutOfBoundsErr", 0, 0,
4996 CNTR_NORMAL,
4997 access_sdma_tail_out_of_bounds_err_cnt),
4998[C_SDMA_TOO_LONG_ERR] = CNTR_ELEM("SDmaTooLongErr", 0, 0,
4999 CNTR_NORMAL,
5000 access_sdma_too_long_err_cnt),
5001[C_SDMA_GEN_MISMATCH_ERR] = CNTR_ELEM("SDmaGenMismatchErr", 0, 0,
5002 CNTR_NORMAL,
5003 access_sdma_gen_mismatch_err_cnt),
5004[C_SDMA_WRONG_DW_ERR] = CNTR_ELEM("SDmaWrongDwErr", 0, 0,
5005 CNTR_NORMAL,
5006 access_sdma_wrong_dw_err_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005007};
5008
5009static struct cntr_entry port_cntrs[PORT_CNTR_LAST] = {
5010[C_TX_UNSUP_VL] = TXE32_PORT_CNTR_ELEM(TxUnVLErr, SEND_UNSUP_VL_ERR_CNT,
5011 CNTR_NORMAL),
5012[C_TX_INVAL_LEN] = TXE32_PORT_CNTR_ELEM(TxInvalLen, SEND_LEN_ERR_CNT,
5013 CNTR_NORMAL),
5014[C_TX_MM_LEN_ERR] = TXE32_PORT_CNTR_ELEM(TxMMLenErr, SEND_MAX_MIN_LEN_ERR_CNT,
5015 CNTR_NORMAL),
5016[C_TX_UNDERRUN] = TXE32_PORT_CNTR_ELEM(TxUnderrun, SEND_UNDERRUN_CNT,
5017 CNTR_NORMAL),
5018[C_TX_FLOW_STALL] = TXE32_PORT_CNTR_ELEM(TxFlowStall, SEND_FLOW_STALL_CNT,
5019 CNTR_NORMAL),
5020[C_TX_DROPPED] = TXE32_PORT_CNTR_ELEM(TxDropped, SEND_DROPPED_PKT_CNT,
5021 CNTR_NORMAL),
5022[C_TX_HDR_ERR] = TXE32_PORT_CNTR_ELEM(TxHdrErr, SEND_HEADERS_ERR_CNT,
5023 CNTR_NORMAL),
5024[C_TX_PKT] = TXE64_PORT_CNTR_ELEM(TxPkt, SEND_DATA_PKT_CNT, CNTR_NORMAL),
5025[C_TX_WORDS] = TXE64_PORT_CNTR_ELEM(TxWords, SEND_DWORD_CNT, CNTR_NORMAL),
5026[C_TX_WAIT] = TXE64_PORT_CNTR_ELEM(TxWait, SEND_WAIT_CNT, CNTR_SYNTH),
5027[C_TX_FLIT_VL] = TXE64_PORT_CNTR_ELEM(TxFlitVL, SEND_DATA_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005028 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005029[C_TX_PKT_VL] = TXE64_PORT_CNTR_ELEM(TxPktVL, SEND_DATA_PKT_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005030 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005031[C_TX_WAIT_VL] = TXE64_PORT_CNTR_ELEM(TxWaitVL, SEND_WAIT_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005032 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005033[C_RX_PKT] = RXE64_PORT_CNTR_ELEM(RxPkt, RCV_DATA_PKT_CNT, CNTR_NORMAL),
5034[C_RX_WORDS] = RXE64_PORT_CNTR_ELEM(RxWords, RCV_DWORD_CNT, CNTR_NORMAL),
5035[C_SW_LINK_DOWN] = CNTR_ELEM("SwLinkDown", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005036 access_sw_link_dn_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005037[C_SW_LINK_UP] = CNTR_ELEM("SwLinkUp", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005038 access_sw_link_up_cnt),
Dean Luick6d014532015-12-01 15:38:23 -05005039[C_SW_UNKNOWN_FRAME] = CNTR_ELEM("UnknownFrame", 0, 0, CNTR_NORMAL,
5040 access_sw_unknown_frame_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005041[C_SW_XMIT_DSCD] = CNTR_ELEM("XmitDscd", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005042 access_sw_xmit_discards),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005043[C_SW_XMIT_DSCD_VL] = CNTR_ELEM("XmitDscdVl", 0, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08005044 CNTR_SYNTH | CNTR_32BIT | CNTR_VL,
5045 access_sw_xmit_discards),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005046[C_SW_XMIT_CSTR_ERR] = CNTR_ELEM("XmitCstrErr", 0, 0, CNTR_SYNTH,
Jubin John17fb4f22016-02-14 20:21:52 -08005047 access_xmit_constraint_errs),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005048[C_SW_RCV_CSTR_ERR] = CNTR_ELEM("RcvCstrErr", 0, 0, CNTR_SYNTH,
Jubin John17fb4f22016-02-14 20:21:52 -08005049 access_rcv_constraint_errs),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005050[C_SW_IBP_LOOP_PKTS] = SW_IBP_CNTR(LoopPkts, loop_pkts),
5051[C_SW_IBP_RC_RESENDS] = SW_IBP_CNTR(RcResend, rc_resends),
5052[C_SW_IBP_RNR_NAKS] = SW_IBP_CNTR(RnrNak, rnr_naks),
5053[C_SW_IBP_OTHER_NAKS] = SW_IBP_CNTR(OtherNak, other_naks),
5054[C_SW_IBP_RC_TIMEOUTS] = SW_IBP_CNTR(RcTimeOut, rc_timeouts),
5055[C_SW_IBP_PKT_DROPS] = SW_IBP_CNTR(PktDrop, pkt_drops),
5056[C_SW_IBP_DMA_WAIT] = SW_IBP_CNTR(DmaWait, dmawait),
5057[C_SW_IBP_RC_SEQNAK] = SW_IBP_CNTR(RcSeqNak, rc_seqnak),
5058[C_SW_IBP_RC_DUPREQ] = SW_IBP_CNTR(RcDupRew, rc_dupreq),
5059[C_SW_IBP_RDMA_SEQ] = SW_IBP_CNTR(RdmaSeq, rdma_seq),
5060[C_SW_IBP_UNALIGNED] = SW_IBP_CNTR(Unaligned, unaligned),
5061[C_SW_IBP_SEQ_NAK] = SW_IBP_CNTR(SeqNak, seq_naks),
5062[C_SW_CPU_RC_ACKS] = CNTR_ELEM("RcAcks", 0, 0, CNTR_NORMAL,
5063 access_sw_cpu_rc_acks),
5064[C_SW_CPU_RC_QACKS] = CNTR_ELEM("RcQacks", 0, 0, CNTR_NORMAL,
Jubin John17fb4f22016-02-14 20:21:52 -08005065 access_sw_cpu_rc_qacks),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005066[C_SW_CPU_RC_DELAYED_COMP] = CNTR_ELEM("RcDelayComp", 0, 0, CNTR_NORMAL,
Jubin John17fb4f22016-02-14 20:21:52 -08005067 access_sw_cpu_rc_delayed_comp),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005068[OVR_LBL(0)] = OVR_ELM(0), [OVR_LBL(1)] = OVR_ELM(1),
5069[OVR_LBL(2)] = OVR_ELM(2), [OVR_LBL(3)] = OVR_ELM(3),
5070[OVR_LBL(4)] = OVR_ELM(4), [OVR_LBL(5)] = OVR_ELM(5),
5071[OVR_LBL(6)] = OVR_ELM(6), [OVR_LBL(7)] = OVR_ELM(7),
5072[OVR_LBL(8)] = OVR_ELM(8), [OVR_LBL(9)] = OVR_ELM(9),
5073[OVR_LBL(10)] = OVR_ELM(10), [OVR_LBL(11)] = OVR_ELM(11),
5074[OVR_LBL(12)] = OVR_ELM(12), [OVR_LBL(13)] = OVR_ELM(13),
5075[OVR_LBL(14)] = OVR_ELM(14), [OVR_LBL(15)] = OVR_ELM(15),
5076[OVR_LBL(16)] = OVR_ELM(16), [OVR_LBL(17)] = OVR_ELM(17),
5077[OVR_LBL(18)] = OVR_ELM(18), [OVR_LBL(19)] = OVR_ELM(19),
5078[OVR_LBL(20)] = OVR_ELM(20), [OVR_LBL(21)] = OVR_ELM(21),
5079[OVR_LBL(22)] = OVR_ELM(22), [OVR_LBL(23)] = OVR_ELM(23),
5080[OVR_LBL(24)] = OVR_ELM(24), [OVR_LBL(25)] = OVR_ELM(25),
5081[OVR_LBL(26)] = OVR_ELM(26), [OVR_LBL(27)] = OVR_ELM(27),
5082[OVR_LBL(28)] = OVR_ELM(28), [OVR_LBL(29)] = OVR_ELM(29),
5083[OVR_LBL(30)] = OVR_ELM(30), [OVR_LBL(31)] = OVR_ELM(31),
5084[OVR_LBL(32)] = OVR_ELM(32), [OVR_LBL(33)] = OVR_ELM(33),
5085[OVR_LBL(34)] = OVR_ELM(34), [OVR_LBL(35)] = OVR_ELM(35),
5086[OVR_LBL(36)] = OVR_ELM(36), [OVR_LBL(37)] = OVR_ELM(37),
5087[OVR_LBL(38)] = OVR_ELM(38), [OVR_LBL(39)] = OVR_ELM(39),
5088[OVR_LBL(40)] = OVR_ELM(40), [OVR_LBL(41)] = OVR_ELM(41),
5089[OVR_LBL(42)] = OVR_ELM(42), [OVR_LBL(43)] = OVR_ELM(43),
5090[OVR_LBL(44)] = OVR_ELM(44), [OVR_LBL(45)] = OVR_ELM(45),
5091[OVR_LBL(46)] = OVR_ELM(46), [OVR_LBL(47)] = OVR_ELM(47),
5092[OVR_LBL(48)] = OVR_ELM(48), [OVR_LBL(49)] = OVR_ELM(49),
5093[OVR_LBL(50)] = OVR_ELM(50), [OVR_LBL(51)] = OVR_ELM(51),
5094[OVR_LBL(52)] = OVR_ELM(52), [OVR_LBL(53)] = OVR_ELM(53),
5095[OVR_LBL(54)] = OVR_ELM(54), [OVR_LBL(55)] = OVR_ELM(55),
5096[OVR_LBL(56)] = OVR_ELM(56), [OVR_LBL(57)] = OVR_ELM(57),
5097[OVR_LBL(58)] = OVR_ELM(58), [OVR_LBL(59)] = OVR_ELM(59),
5098[OVR_LBL(60)] = OVR_ELM(60), [OVR_LBL(61)] = OVR_ELM(61),
5099[OVR_LBL(62)] = OVR_ELM(62), [OVR_LBL(63)] = OVR_ELM(63),
5100[OVR_LBL(64)] = OVR_ELM(64), [OVR_LBL(65)] = OVR_ELM(65),
5101[OVR_LBL(66)] = OVR_ELM(66), [OVR_LBL(67)] = OVR_ELM(67),
5102[OVR_LBL(68)] = OVR_ELM(68), [OVR_LBL(69)] = OVR_ELM(69),
5103[OVR_LBL(70)] = OVR_ELM(70), [OVR_LBL(71)] = OVR_ELM(71),
5104[OVR_LBL(72)] = OVR_ELM(72), [OVR_LBL(73)] = OVR_ELM(73),
5105[OVR_LBL(74)] = OVR_ELM(74), [OVR_LBL(75)] = OVR_ELM(75),
5106[OVR_LBL(76)] = OVR_ELM(76), [OVR_LBL(77)] = OVR_ELM(77),
5107[OVR_LBL(78)] = OVR_ELM(78), [OVR_LBL(79)] = OVR_ELM(79),
5108[OVR_LBL(80)] = OVR_ELM(80), [OVR_LBL(81)] = OVR_ELM(81),
5109[OVR_LBL(82)] = OVR_ELM(82), [OVR_LBL(83)] = OVR_ELM(83),
5110[OVR_LBL(84)] = OVR_ELM(84), [OVR_LBL(85)] = OVR_ELM(85),
5111[OVR_LBL(86)] = OVR_ELM(86), [OVR_LBL(87)] = OVR_ELM(87),
5112[OVR_LBL(88)] = OVR_ELM(88), [OVR_LBL(89)] = OVR_ELM(89),
5113[OVR_LBL(90)] = OVR_ELM(90), [OVR_LBL(91)] = OVR_ELM(91),
5114[OVR_LBL(92)] = OVR_ELM(92), [OVR_LBL(93)] = OVR_ELM(93),
5115[OVR_LBL(94)] = OVR_ELM(94), [OVR_LBL(95)] = OVR_ELM(95),
5116[OVR_LBL(96)] = OVR_ELM(96), [OVR_LBL(97)] = OVR_ELM(97),
5117[OVR_LBL(98)] = OVR_ELM(98), [OVR_LBL(99)] = OVR_ELM(99),
5118[OVR_LBL(100)] = OVR_ELM(100), [OVR_LBL(101)] = OVR_ELM(101),
5119[OVR_LBL(102)] = OVR_ELM(102), [OVR_LBL(103)] = OVR_ELM(103),
5120[OVR_LBL(104)] = OVR_ELM(104), [OVR_LBL(105)] = OVR_ELM(105),
5121[OVR_LBL(106)] = OVR_ELM(106), [OVR_LBL(107)] = OVR_ELM(107),
5122[OVR_LBL(108)] = OVR_ELM(108), [OVR_LBL(109)] = OVR_ELM(109),
5123[OVR_LBL(110)] = OVR_ELM(110), [OVR_LBL(111)] = OVR_ELM(111),
5124[OVR_LBL(112)] = OVR_ELM(112), [OVR_LBL(113)] = OVR_ELM(113),
5125[OVR_LBL(114)] = OVR_ELM(114), [OVR_LBL(115)] = OVR_ELM(115),
5126[OVR_LBL(116)] = OVR_ELM(116), [OVR_LBL(117)] = OVR_ELM(117),
5127[OVR_LBL(118)] = OVR_ELM(118), [OVR_LBL(119)] = OVR_ELM(119),
5128[OVR_LBL(120)] = OVR_ELM(120), [OVR_LBL(121)] = OVR_ELM(121),
5129[OVR_LBL(122)] = OVR_ELM(122), [OVR_LBL(123)] = OVR_ELM(123),
5130[OVR_LBL(124)] = OVR_ELM(124), [OVR_LBL(125)] = OVR_ELM(125),
5131[OVR_LBL(126)] = OVR_ELM(126), [OVR_LBL(127)] = OVR_ELM(127),
5132[OVR_LBL(128)] = OVR_ELM(128), [OVR_LBL(129)] = OVR_ELM(129),
5133[OVR_LBL(130)] = OVR_ELM(130), [OVR_LBL(131)] = OVR_ELM(131),
5134[OVR_LBL(132)] = OVR_ELM(132), [OVR_LBL(133)] = OVR_ELM(133),
5135[OVR_LBL(134)] = OVR_ELM(134), [OVR_LBL(135)] = OVR_ELM(135),
5136[OVR_LBL(136)] = OVR_ELM(136), [OVR_LBL(137)] = OVR_ELM(137),
5137[OVR_LBL(138)] = OVR_ELM(138), [OVR_LBL(139)] = OVR_ELM(139),
5138[OVR_LBL(140)] = OVR_ELM(140), [OVR_LBL(141)] = OVR_ELM(141),
5139[OVR_LBL(142)] = OVR_ELM(142), [OVR_LBL(143)] = OVR_ELM(143),
5140[OVR_LBL(144)] = OVR_ELM(144), [OVR_LBL(145)] = OVR_ELM(145),
5141[OVR_LBL(146)] = OVR_ELM(146), [OVR_LBL(147)] = OVR_ELM(147),
5142[OVR_LBL(148)] = OVR_ELM(148), [OVR_LBL(149)] = OVR_ELM(149),
5143[OVR_LBL(150)] = OVR_ELM(150), [OVR_LBL(151)] = OVR_ELM(151),
5144[OVR_LBL(152)] = OVR_ELM(152), [OVR_LBL(153)] = OVR_ELM(153),
5145[OVR_LBL(154)] = OVR_ELM(154), [OVR_LBL(155)] = OVR_ELM(155),
5146[OVR_LBL(156)] = OVR_ELM(156), [OVR_LBL(157)] = OVR_ELM(157),
5147[OVR_LBL(158)] = OVR_ELM(158), [OVR_LBL(159)] = OVR_ELM(159),
5148};
5149
5150/* ======================================================================== */
5151
Mike Marciniszyn77241052015-07-30 15:17:43 -04005152/* return true if this is chip revision revision a */
5153int is_ax(struct hfi1_devdata *dd)
5154{
5155 u8 chip_rev_minor =
5156 dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT
5157 & CCE_REVISION_CHIP_REV_MINOR_MASK;
5158 return (chip_rev_minor & 0xf0) == 0;
5159}
5160
5161/* return true if this is chip revision revision b */
5162int is_bx(struct hfi1_devdata *dd)
5163{
5164 u8 chip_rev_minor =
5165 dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT
5166 & CCE_REVISION_CHIP_REV_MINOR_MASK;
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005167 return (chip_rev_minor & 0xF0) == 0x10;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005168}
5169
5170/*
5171 * Append string s to buffer buf. Arguments curp and len are the current
5172 * position and remaining length, respectively.
5173 *
5174 * return 0 on success, 1 on out of room
5175 */
5176static int append_str(char *buf, char **curp, int *lenp, const char *s)
5177{
5178 char *p = *curp;
5179 int len = *lenp;
5180 int result = 0; /* success */
5181 char c;
5182
5183 /* add a comma, if first in the buffer */
5184 if (p != buf) {
5185 if (len == 0) {
5186 result = 1; /* out of room */
5187 goto done;
5188 }
5189 *p++ = ',';
5190 len--;
5191 }
5192
5193 /* copy the string */
5194 while ((c = *s++) != 0) {
5195 if (len == 0) {
5196 result = 1; /* out of room */
5197 goto done;
5198 }
5199 *p++ = c;
5200 len--;
5201 }
5202
5203done:
5204 /* write return values */
5205 *curp = p;
5206 *lenp = len;
5207
5208 return result;
5209}
5210
5211/*
5212 * Using the given flag table, print a comma separated string into
5213 * the buffer. End in '*' if the buffer is too short.
5214 */
5215static char *flag_string(char *buf, int buf_len, u64 flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005216 struct flag_table *table, int table_size)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005217{
5218 char extra[32];
5219 char *p = buf;
5220 int len = buf_len;
5221 int no_room = 0;
5222 int i;
5223
5224 /* make sure there is at least 2 so we can form "*" */
5225 if (len < 2)
5226 return "";
5227
5228 len--; /* leave room for a nul */
5229 for (i = 0; i < table_size; i++) {
5230 if (flags & table[i].flag) {
5231 no_room = append_str(buf, &p, &len, table[i].str);
5232 if (no_room)
5233 break;
5234 flags &= ~table[i].flag;
5235 }
5236 }
5237
5238 /* any undocumented bits left? */
5239 if (!no_room && flags) {
5240 snprintf(extra, sizeof(extra), "bits 0x%llx", flags);
5241 no_room = append_str(buf, &p, &len, extra);
5242 }
5243
5244 /* add * if ran out of room */
5245 if (no_room) {
5246 /* may need to back up to add space for a '*' */
5247 if (len == 0)
5248 --p;
5249 *p++ = '*';
5250 }
5251
5252 /* add final nul - space already allocated above */
5253 *p = 0;
5254 return buf;
5255}
5256
5257/* first 8 CCE error interrupt source names */
5258static const char * const cce_misc_names[] = {
5259 "CceErrInt", /* 0 */
5260 "RxeErrInt", /* 1 */
5261 "MiscErrInt", /* 2 */
5262 "Reserved3", /* 3 */
5263 "PioErrInt", /* 4 */
5264 "SDmaErrInt", /* 5 */
5265 "EgressErrInt", /* 6 */
5266 "TxeErrInt" /* 7 */
5267};
5268
5269/*
5270 * Return the miscellaneous error interrupt name.
5271 */
5272static char *is_misc_err_name(char *buf, size_t bsize, unsigned int source)
5273{
5274 if (source < ARRAY_SIZE(cce_misc_names))
5275 strncpy(buf, cce_misc_names[source], bsize);
5276 else
Jubin John17fb4f22016-02-14 20:21:52 -08005277 snprintf(buf, bsize, "Reserved%u",
5278 source + IS_GENERAL_ERR_START);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005279
5280 return buf;
5281}
5282
5283/*
5284 * Return the SDMA engine error interrupt name.
5285 */
5286static char *is_sdma_eng_err_name(char *buf, size_t bsize, unsigned int source)
5287{
5288 snprintf(buf, bsize, "SDmaEngErrInt%u", source);
5289 return buf;
5290}
5291
5292/*
5293 * Return the send context error interrupt name.
5294 */
5295static char *is_sendctxt_err_name(char *buf, size_t bsize, unsigned int source)
5296{
5297 snprintf(buf, bsize, "SendCtxtErrInt%u", source);
5298 return buf;
5299}
5300
5301static const char * const various_names[] = {
5302 "PbcInt",
5303 "GpioAssertInt",
5304 "Qsfp1Int",
5305 "Qsfp2Int",
5306 "TCritInt"
5307};
5308
5309/*
5310 * Return the various interrupt name.
5311 */
5312static char *is_various_name(char *buf, size_t bsize, unsigned int source)
5313{
5314 if (source < ARRAY_SIZE(various_names))
5315 strncpy(buf, various_names[source], bsize);
5316 else
Jubin John8638b772016-02-14 20:19:24 -08005317 snprintf(buf, bsize, "Reserved%u", source + IS_VARIOUS_START);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005318 return buf;
5319}
5320
5321/*
5322 * Return the DC interrupt name.
5323 */
5324static char *is_dc_name(char *buf, size_t bsize, unsigned int source)
5325{
5326 static const char * const dc_int_names[] = {
5327 "common",
5328 "lcb",
5329 "8051",
5330 "lbm" /* local block merge */
5331 };
5332
5333 if (source < ARRAY_SIZE(dc_int_names))
5334 snprintf(buf, bsize, "dc_%s_int", dc_int_names[source]);
5335 else
5336 snprintf(buf, bsize, "DCInt%u", source);
5337 return buf;
5338}
5339
5340static const char * const sdma_int_names[] = {
5341 "SDmaInt",
5342 "SdmaIdleInt",
5343 "SdmaProgressInt",
5344};
5345
5346/*
5347 * Return the SDMA engine interrupt name.
5348 */
5349static char *is_sdma_eng_name(char *buf, size_t bsize, unsigned int source)
5350{
5351 /* what interrupt */
5352 unsigned int what = source / TXE_NUM_SDMA_ENGINES;
5353 /* which engine */
5354 unsigned int which = source % TXE_NUM_SDMA_ENGINES;
5355
5356 if (likely(what < 3))
5357 snprintf(buf, bsize, "%s%u", sdma_int_names[what], which);
5358 else
5359 snprintf(buf, bsize, "Invalid SDMA interrupt %u", source);
5360 return buf;
5361}
5362
5363/*
5364 * Return the receive available interrupt name.
5365 */
5366static char *is_rcv_avail_name(char *buf, size_t bsize, unsigned int source)
5367{
5368 snprintf(buf, bsize, "RcvAvailInt%u", source);
5369 return buf;
5370}
5371
5372/*
5373 * Return the receive urgent interrupt name.
5374 */
5375static char *is_rcv_urgent_name(char *buf, size_t bsize, unsigned int source)
5376{
5377 snprintf(buf, bsize, "RcvUrgentInt%u", source);
5378 return buf;
5379}
5380
5381/*
5382 * Return the send credit interrupt name.
5383 */
5384static char *is_send_credit_name(char *buf, size_t bsize, unsigned int source)
5385{
5386 snprintf(buf, bsize, "SendCreditInt%u", source);
5387 return buf;
5388}
5389
5390/*
5391 * Return the reserved interrupt name.
5392 */
5393static char *is_reserved_name(char *buf, size_t bsize, unsigned int source)
5394{
5395 snprintf(buf, bsize, "Reserved%u", source + IS_RESERVED_START);
5396 return buf;
5397}
5398
5399static char *cce_err_status_string(char *buf, int buf_len, u64 flags)
5400{
5401 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005402 cce_err_status_flags,
5403 ARRAY_SIZE(cce_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005404}
5405
5406static char *rxe_err_status_string(char *buf, int buf_len, u64 flags)
5407{
5408 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005409 rxe_err_status_flags,
5410 ARRAY_SIZE(rxe_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005411}
5412
5413static char *misc_err_status_string(char *buf, int buf_len, u64 flags)
5414{
5415 return flag_string(buf, buf_len, flags, misc_err_status_flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005416 ARRAY_SIZE(misc_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005417}
5418
5419static char *pio_err_status_string(char *buf, int buf_len, u64 flags)
5420{
5421 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005422 pio_err_status_flags,
5423 ARRAY_SIZE(pio_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005424}
5425
5426static char *sdma_err_status_string(char *buf, int buf_len, u64 flags)
5427{
5428 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005429 sdma_err_status_flags,
5430 ARRAY_SIZE(sdma_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005431}
5432
5433static char *egress_err_status_string(char *buf, int buf_len, u64 flags)
5434{
5435 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005436 egress_err_status_flags,
5437 ARRAY_SIZE(egress_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005438}
5439
5440static char *egress_err_info_string(char *buf, int buf_len, u64 flags)
5441{
5442 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005443 egress_err_info_flags,
5444 ARRAY_SIZE(egress_err_info_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005445}
5446
5447static char *send_err_status_string(char *buf, int buf_len, u64 flags)
5448{
5449 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005450 send_err_status_flags,
5451 ARRAY_SIZE(send_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005452}
5453
5454static void handle_cce_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5455{
5456 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005457 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005458
5459 /*
5460 * For most these errors, there is nothing that can be done except
5461 * report or record it.
5462 */
5463 dd_dev_info(dd, "CCE Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005464 cce_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005465
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005466 if ((reg & CCE_ERR_STATUS_CCE_CLI2_ASYNC_FIFO_PARITY_ERR_SMASK) &&
5467 is_ax(dd) && (dd->icode != ICODE_FUNCTIONAL_SIMULATOR)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04005468 /* this error requires a manual drop into SPC freeze mode */
5469 /* then a fix up */
5470 start_freeze_handling(dd->pport, FREEZE_SELF);
5471 }
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005472
5473 for (i = 0; i < NUM_CCE_ERR_STATUS_COUNTERS; i++) {
5474 if (reg & (1ull << i)) {
5475 incr_cntr64(&dd->cce_err_status_cnt[i]);
5476 /* maintain a counter over all cce_err_status errors */
5477 incr_cntr64(&dd->sw_cce_err_status_aggregate);
5478 }
5479 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005480}
5481
5482/*
5483 * Check counters for receive errors that do not have an interrupt
5484 * associated with them.
5485 */
5486#define RCVERR_CHECK_TIME 10
5487static void update_rcverr_timer(unsigned long opaque)
5488{
5489 struct hfi1_devdata *dd = (struct hfi1_devdata *)opaque;
5490 struct hfi1_pportdata *ppd = dd->pport;
5491 u32 cur_ovfl_cnt = read_dev_cntr(dd, C_RCV_OVF, CNTR_INVALID_VL);
5492
5493 if (dd->rcv_ovfl_cnt < cur_ovfl_cnt &&
Jubin John17fb4f22016-02-14 20:21:52 -08005494 ppd->port_error_action & OPA_PI_MASK_EX_BUFFER_OVERRUN) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04005495 dd_dev_info(dd, "%s: PortErrorAction bounce\n", __func__);
Jubin John17fb4f22016-02-14 20:21:52 -08005496 set_link_down_reason(
5497 ppd, OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN, 0,
5498 OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005499 queue_work(ppd->hfi1_wq, &ppd->link_bounce_work);
5500 }
Jubin John50e5dcb2016-02-14 20:19:41 -08005501 dd->rcv_ovfl_cnt = (u32)cur_ovfl_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005502
5503 mod_timer(&dd->rcverr_timer, jiffies + HZ * RCVERR_CHECK_TIME);
5504}
5505
5506static int init_rcverr(struct hfi1_devdata *dd)
5507{
Muhammad Falak R Wani24523a92015-10-25 16:13:23 +05305508 setup_timer(&dd->rcverr_timer, update_rcverr_timer, (unsigned long)dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005509 /* Assume the hardware counter has been reset */
5510 dd->rcv_ovfl_cnt = 0;
5511 return mod_timer(&dd->rcverr_timer, jiffies + HZ * RCVERR_CHECK_TIME);
5512}
5513
5514static void free_rcverr(struct hfi1_devdata *dd)
5515{
5516 if (dd->rcverr_timer.data)
5517 del_timer_sync(&dd->rcverr_timer);
5518 dd->rcverr_timer.data = 0;
5519}
5520
5521static void handle_rxe_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5522{
5523 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005524 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005525
5526 dd_dev_info(dd, "Receive Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005527 rxe_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005528
5529 if (reg & ALL_RXE_FREEZE_ERR) {
5530 int flags = 0;
5531
5532 /*
5533 * Freeze mode recovery is disabled for the errors
5534 * in RXE_FREEZE_ABORT_MASK
5535 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005536 if (is_ax(dd) && (reg & RXE_FREEZE_ABORT_MASK))
Mike Marciniszyn77241052015-07-30 15:17:43 -04005537 flags = FREEZE_ABORT;
5538
5539 start_freeze_handling(dd->pport, flags);
5540 }
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005541
5542 for (i = 0; i < NUM_RCV_ERR_STATUS_COUNTERS; i++) {
5543 if (reg & (1ull << i))
5544 incr_cntr64(&dd->rcv_err_status_cnt[i]);
5545 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005546}
5547
5548static void handle_misc_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5549{
5550 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005551 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005552
5553 dd_dev_info(dd, "Misc Error: %s",
Jubin John17fb4f22016-02-14 20:21:52 -08005554 misc_err_status_string(buf, sizeof(buf), reg));
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005555 for (i = 0; i < NUM_MISC_ERR_STATUS_COUNTERS; i++) {
5556 if (reg & (1ull << i))
5557 incr_cntr64(&dd->misc_err_status_cnt[i]);
5558 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005559}
5560
5561static void handle_pio_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5562{
5563 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005564 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005565
5566 dd_dev_info(dd, "PIO Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005567 pio_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005568
5569 if (reg & ALL_PIO_FREEZE_ERR)
5570 start_freeze_handling(dd->pport, 0);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005571
5572 for (i = 0; i < NUM_SEND_PIO_ERR_STATUS_COUNTERS; i++) {
5573 if (reg & (1ull << i))
5574 incr_cntr64(&dd->send_pio_err_status_cnt[i]);
5575 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005576}
5577
5578static void handle_sdma_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5579{
5580 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005581 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005582
5583 dd_dev_info(dd, "SDMA Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005584 sdma_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005585
5586 if (reg & ALL_SDMA_FREEZE_ERR)
5587 start_freeze_handling(dd->pport, 0);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005588
5589 for (i = 0; i < NUM_SEND_DMA_ERR_STATUS_COUNTERS; i++) {
5590 if (reg & (1ull << i))
5591 incr_cntr64(&dd->send_dma_err_status_cnt[i]);
5592 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005593}
5594
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005595static inline void __count_port_discards(struct hfi1_pportdata *ppd)
5596{
5597 incr_cntr64(&ppd->port_xmit_discards);
5598}
5599
Mike Marciniszyn77241052015-07-30 15:17:43 -04005600static void count_port_inactive(struct hfi1_devdata *dd)
5601{
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005602 __count_port_discards(dd->pport);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005603}
5604
5605/*
5606 * We have had a "disallowed packet" error during egress. Determine the
5607 * integrity check which failed, and update relevant error counter, etc.
5608 *
5609 * Note that the SEND_EGRESS_ERR_INFO register has only a single
5610 * bit of state per integrity check, and so we can miss the reason for an
5611 * egress error if more than one packet fails the same integrity check
5612 * since we cleared the corresponding bit in SEND_EGRESS_ERR_INFO.
5613 */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005614static void handle_send_egress_err_info(struct hfi1_devdata *dd,
5615 int vl)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005616{
5617 struct hfi1_pportdata *ppd = dd->pport;
5618 u64 src = read_csr(dd, SEND_EGRESS_ERR_SOURCE); /* read first */
5619 u64 info = read_csr(dd, SEND_EGRESS_ERR_INFO);
5620 char buf[96];
5621
5622 /* clear down all observed info as quickly as possible after read */
5623 write_csr(dd, SEND_EGRESS_ERR_INFO, info);
5624
5625 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08005626 "Egress Error Info: 0x%llx, %s Egress Error Src 0x%llx\n",
5627 info, egress_err_info_string(buf, sizeof(buf), info), src);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005628
5629 /* Eventually add other counters for each bit */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005630 if (info & PORT_DISCARD_EGRESS_ERRS) {
5631 int weight, i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005632
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005633 /*
Dean Luick4c9e7aa2016-02-18 11:12:08 -08005634 * Count all applicable bits as individual errors and
5635 * attribute them to the packet that triggered this handler.
5636 * This may not be completely accurate due to limitations
5637 * on the available hardware error information. There is
5638 * a single information register and any number of error
5639 * packets may have occurred and contributed to it before
5640 * this routine is called. This means that:
5641 * a) If multiple packets with the same error occur before
5642 * this routine is called, earlier packets are missed.
5643 * There is only a single bit for each error type.
5644 * b) Errors may not be attributed to the correct VL.
5645 * The driver is attributing all bits in the info register
5646 * to the packet that triggered this call, but bits
5647 * could be an accumulation of different packets with
5648 * different VLs.
5649 * c) A single error packet may have multiple counts attached
5650 * to it. There is no way for the driver to know if
5651 * multiple bits set in the info register are due to a
5652 * single packet or multiple packets. The driver assumes
5653 * multiple packets.
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005654 */
Dean Luick4c9e7aa2016-02-18 11:12:08 -08005655 weight = hweight64(info & PORT_DISCARD_EGRESS_ERRS);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005656 for (i = 0; i < weight; i++) {
5657 __count_port_discards(ppd);
5658 if (vl >= 0 && vl < TXE_NUM_DATA_VL)
5659 incr_cntr64(&ppd->port_xmit_discards_vl[vl]);
5660 else if (vl == 15)
5661 incr_cntr64(&ppd->port_xmit_discards_vl
5662 [C_VL_15]);
5663 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005664 }
5665}
5666
5667/*
5668 * Input value is a bit position within the SEND_EGRESS_ERR_STATUS
5669 * register. Does it represent a 'port inactive' error?
5670 */
5671static inline int port_inactive_err(u64 posn)
5672{
5673 return (posn >= SEES(TX_LINKDOWN) &&
5674 posn <= SEES(TX_INCORRECT_LINK_STATE));
5675}
5676
5677/*
5678 * Input value is a bit position within the SEND_EGRESS_ERR_STATUS
5679 * register. Does it represent a 'disallowed packet' error?
5680 */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005681static inline int disallowed_pkt_err(int posn)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005682{
5683 return (posn >= SEES(TX_SDMA0_DISALLOWED_PACKET) &&
5684 posn <= SEES(TX_SDMA15_DISALLOWED_PACKET));
5685}
5686
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005687/*
5688 * Input value is a bit position of one of the SDMA engine disallowed
5689 * packet errors. Return which engine. Use of this must be guarded by
5690 * disallowed_pkt_err().
5691 */
5692static inline int disallowed_pkt_engine(int posn)
5693{
5694 return posn - SEES(TX_SDMA0_DISALLOWED_PACKET);
5695}
5696
5697/*
5698 * Translate an SDMA engine to a VL. Return -1 if the tranlation cannot
5699 * be done.
5700 */
5701static int engine_to_vl(struct hfi1_devdata *dd, int engine)
5702{
5703 struct sdma_vl_map *m;
5704 int vl;
5705
5706 /* range check */
5707 if (engine < 0 || engine >= TXE_NUM_SDMA_ENGINES)
5708 return -1;
5709
5710 rcu_read_lock();
5711 m = rcu_dereference(dd->sdma_map);
5712 vl = m->engine_to_vl[engine];
5713 rcu_read_unlock();
5714
5715 return vl;
5716}
5717
5718/*
5719 * Translate the send context (sofware index) into a VL. Return -1 if the
5720 * translation cannot be done.
5721 */
5722static int sc_to_vl(struct hfi1_devdata *dd, int sw_index)
5723{
5724 struct send_context_info *sci;
5725 struct send_context *sc;
5726 int i;
5727
5728 sci = &dd->send_contexts[sw_index];
5729
5730 /* there is no information for user (PSM) and ack contexts */
Jianxin Xiong44306f12016-04-12 11:30:28 -07005731 if ((sci->type != SC_KERNEL) && (sci->type != SC_VL15))
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005732 return -1;
5733
5734 sc = sci->sc;
5735 if (!sc)
5736 return -1;
5737 if (dd->vld[15].sc == sc)
5738 return 15;
5739 for (i = 0; i < num_vls; i++)
5740 if (dd->vld[i].sc == sc)
5741 return i;
5742
5743 return -1;
5744}
5745
Mike Marciniszyn77241052015-07-30 15:17:43 -04005746static void handle_egress_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5747{
5748 u64 reg_copy = reg, handled = 0;
5749 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005750 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005751
5752 if (reg & ALL_TXE_EGRESS_FREEZE_ERR)
5753 start_freeze_handling(dd->pport, 0);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005754 else if (is_ax(dd) &&
5755 (reg & SEND_EGRESS_ERR_STATUS_TX_CREDIT_RETURN_VL_ERR_SMASK) &&
5756 (dd->icode != ICODE_FUNCTIONAL_SIMULATOR))
Mike Marciniszyn77241052015-07-30 15:17:43 -04005757 start_freeze_handling(dd->pport, 0);
5758
5759 while (reg_copy) {
5760 int posn = fls64(reg_copy);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005761 /* fls64() returns a 1-based offset, we want it zero based */
Mike Marciniszyn77241052015-07-30 15:17:43 -04005762 int shift = posn - 1;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005763 u64 mask = 1ULL << shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005764
5765 if (port_inactive_err(shift)) {
5766 count_port_inactive(dd);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005767 handled |= mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005768 } else if (disallowed_pkt_err(shift)) {
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005769 int vl = engine_to_vl(dd, disallowed_pkt_engine(shift));
5770
5771 handle_send_egress_err_info(dd, vl);
5772 handled |= mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005773 }
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005774 reg_copy &= ~mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005775 }
5776
5777 reg &= ~handled;
5778
5779 if (reg)
5780 dd_dev_info(dd, "Egress Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005781 egress_err_status_string(buf, sizeof(buf), reg));
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005782
5783 for (i = 0; i < NUM_SEND_EGRESS_ERR_STATUS_COUNTERS; i++) {
5784 if (reg & (1ull << i))
5785 incr_cntr64(&dd->send_egress_err_status_cnt[i]);
5786 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005787}
5788
5789static void handle_txe_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5790{
5791 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005792 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005793
5794 dd_dev_info(dd, "Send Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005795 send_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005796
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005797 for (i = 0; i < NUM_SEND_ERR_STATUS_COUNTERS; i++) {
5798 if (reg & (1ull << i))
5799 incr_cntr64(&dd->send_err_status_cnt[i]);
5800 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005801}
5802
5803/*
5804 * The maximum number of times the error clear down will loop before
5805 * blocking a repeating error. This value is arbitrary.
5806 */
5807#define MAX_CLEAR_COUNT 20
5808
5809/*
5810 * Clear and handle an error register. All error interrupts are funneled
5811 * through here to have a central location to correctly handle single-
5812 * or multi-shot errors.
5813 *
5814 * For non per-context registers, call this routine with a context value
5815 * of 0 so the per-context offset is zero.
5816 *
5817 * If the handler loops too many times, assume that something is wrong
5818 * and can't be fixed, so mask the error bits.
5819 */
5820static void interrupt_clear_down(struct hfi1_devdata *dd,
5821 u32 context,
5822 const struct err_reg_info *eri)
5823{
5824 u64 reg;
5825 u32 count;
5826
5827 /* read in a loop until no more errors are seen */
5828 count = 0;
5829 while (1) {
5830 reg = read_kctxt_csr(dd, context, eri->status);
5831 if (reg == 0)
5832 break;
5833 write_kctxt_csr(dd, context, eri->clear, reg);
5834 if (likely(eri->handler))
5835 eri->handler(dd, context, reg);
5836 count++;
5837 if (count > MAX_CLEAR_COUNT) {
5838 u64 mask;
5839
5840 dd_dev_err(dd, "Repeating %s bits 0x%llx - masking\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005841 eri->desc, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005842 /*
5843 * Read-modify-write so any other masked bits
5844 * remain masked.
5845 */
5846 mask = read_kctxt_csr(dd, context, eri->mask);
5847 mask &= ~reg;
5848 write_kctxt_csr(dd, context, eri->mask, mask);
5849 break;
5850 }
5851 }
5852}
5853
5854/*
5855 * CCE block "misc" interrupt. Source is < 16.
5856 */
5857static void is_misc_err_int(struct hfi1_devdata *dd, unsigned int source)
5858{
5859 const struct err_reg_info *eri = &misc_errs[source];
5860
5861 if (eri->handler) {
5862 interrupt_clear_down(dd, 0, eri);
5863 } else {
5864 dd_dev_err(dd, "Unexpected misc interrupt (%u) - reserved\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005865 source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005866 }
5867}
5868
5869static char *send_context_err_status_string(char *buf, int buf_len, u64 flags)
5870{
5871 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005872 sc_err_status_flags,
5873 ARRAY_SIZE(sc_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005874}
5875
5876/*
5877 * Send context error interrupt. Source (hw_context) is < 160.
5878 *
5879 * All send context errors cause the send context to halt. The normal
5880 * clear-down mechanism cannot be used because we cannot clear the
5881 * error bits until several other long-running items are done first.
5882 * This is OK because with the context halted, nothing else is going
5883 * to happen on it anyway.
5884 */
5885static void is_sendctxt_err_int(struct hfi1_devdata *dd,
5886 unsigned int hw_context)
5887{
5888 struct send_context_info *sci;
5889 struct send_context *sc;
5890 char flags[96];
5891 u64 status;
5892 u32 sw_index;
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005893 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005894
5895 sw_index = dd->hw_to_sw[hw_context];
5896 if (sw_index >= dd->num_send_contexts) {
5897 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08005898 "out of range sw index %u for send context %u\n",
5899 sw_index, hw_context);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005900 return;
5901 }
5902 sci = &dd->send_contexts[sw_index];
5903 sc = sci->sc;
5904 if (!sc) {
5905 dd_dev_err(dd, "%s: context %u(%u): no sc?\n", __func__,
Jubin John17fb4f22016-02-14 20:21:52 -08005906 sw_index, hw_context);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005907 return;
5908 }
5909
5910 /* tell the software that a halt has begun */
5911 sc_stop(sc, SCF_HALTED);
5912
5913 status = read_kctxt_csr(dd, hw_context, SEND_CTXT_ERR_STATUS);
5914
5915 dd_dev_info(dd, "Send Context %u(%u) Error: %s\n", sw_index, hw_context,
Jubin John17fb4f22016-02-14 20:21:52 -08005916 send_context_err_status_string(flags, sizeof(flags),
5917 status));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005918
5919 if (status & SEND_CTXT_ERR_STATUS_PIO_DISALLOWED_PACKET_ERR_SMASK)
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005920 handle_send_egress_err_info(dd, sc_to_vl(dd, sw_index));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005921
5922 /*
5923 * Automatically restart halted kernel contexts out of interrupt
5924 * context. User contexts must ask the driver to restart the context.
5925 */
5926 if (sc->type != SC_USER)
5927 queue_work(dd->pport->hfi1_wq, &sc->halt_work);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005928
5929 /*
5930 * Update the counters for the corresponding status bits.
5931 * Note that these particular counters are aggregated over all
5932 * 160 contexts.
5933 */
5934 for (i = 0; i < NUM_SEND_CTXT_ERR_STATUS_COUNTERS; i++) {
5935 if (status & (1ull << i))
5936 incr_cntr64(&dd->sw_ctxt_err_status_cnt[i]);
5937 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005938}
5939
5940static void handle_sdma_eng_err(struct hfi1_devdata *dd,
5941 unsigned int source, u64 status)
5942{
5943 struct sdma_engine *sde;
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005944 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005945
5946 sde = &dd->per_sdma[source];
5947#ifdef CONFIG_SDMA_VERBOSITY
5948 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
5949 slashstrip(__FILE__), __LINE__, __func__);
5950 dd_dev_err(sde->dd, "CONFIG SDMA(%u) source: %u status 0x%llx\n",
5951 sde->this_idx, source, (unsigned long long)status);
5952#endif
Vennila Megavannana699c6c2016-01-11 18:30:56 -05005953 sde->err_cnt++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005954 sdma_engine_error(sde, status);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005955
5956 /*
5957 * Update the counters for the corresponding status bits.
5958 * Note that these particular counters are aggregated over
5959 * all 16 DMA engines.
5960 */
5961 for (i = 0; i < NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS; i++) {
5962 if (status & (1ull << i))
5963 incr_cntr64(&dd->sw_send_dma_eng_err_status_cnt[i]);
5964 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005965}
5966
5967/*
5968 * CCE block SDMA error interrupt. Source is < 16.
5969 */
5970static void is_sdma_eng_err_int(struct hfi1_devdata *dd, unsigned int source)
5971{
5972#ifdef CONFIG_SDMA_VERBOSITY
5973 struct sdma_engine *sde = &dd->per_sdma[source];
5974
5975 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
5976 slashstrip(__FILE__), __LINE__, __func__);
5977 dd_dev_err(dd, "CONFIG SDMA(%u) source: %u\n", sde->this_idx,
5978 source);
5979 sdma_dumpstate(sde);
5980#endif
5981 interrupt_clear_down(dd, source, &sdma_eng_err);
5982}
5983
5984/*
5985 * CCE block "various" interrupt. Source is < 8.
5986 */
5987static void is_various_int(struct hfi1_devdata *dd, unsigned int source)
5988{
5989 const struct err_reg_info *eri = &various_err[source];
5990
5991 /*
5992 * TCritInt cannot go through interrupt_clear_down()
5993 * because it is not a second tier interrupt. The handler
5994 * should be called directly.
5995 */
5996 if (source == TCRIT_INT_SOURCE)
5997 handle_temp_err(dd);
5998 else if (eri->handler)
5999 interrupt_clear_down(dd, 0, eri);
6000 else
6001 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006002 "%s: Unimplemented/reserved interrupt %d\n",
6003 __func__, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006004}
6005
6006static void handle_qsfp_int(struct hfi1_devdata *dd, u32 src_ctx, u64 reg)
6007{
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006008 /* src_ctx is always zero */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006009 struct hfi1_pportdata *ppd = dd->pport;
6010 unsigned long flags;
6011 u64 qsfp_int_mgmt = (u64)(QSFP_HFI0_INT_N | QSFP_HFI0_MODPRST_N);
6012
6013 if (reg & QSFP_HFI0_MODPRST_N) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006014 if (!qsfp_mod_present(ppd)) {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006015 dd_dev_info(dd, "%s: QSFP module removed\n",
6016 __func__);
6017
Mike Marciniszyn77241052015-07-30 15:17:43 -04006018 ppd->driver_link_ready = 0;
6019 /*
6020 * Cable removed, reset all our information about the
6021 * cache and cable capabilities
6022 */
6023
6024 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6025 /*
6026 * We don't set cache_refresh_required here as we expect
6027 * an interrupt when a cable is inserted
6028 */
6029 ppd->qsfp_info.cache_valid = 0;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006030 ppd->qsfp_info.reset_needed = 0;
6031 ppd->qsfp_info.limiting_active = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006032 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08006033 flags);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006034 /* Invert the ModPresent pin now to detect plug-in */
6035 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_INVERT :
6036 ASIC_QSFP1_INVERT, qsfp_int_mgmt);
Bryan Morgana9c05e32016-02-03 14:30:49 -08006037
6038 if ((ppd->offline_disabled_reason >
6039 HFI1_ODR_MASK(
Easwar Hariharane1bf0d52016-02-03 14:36:58 -08006040 OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED)) ||
Bryan Morgana9c05e32016-02-03 14:30:49 -08006041 (ppd->offline_disabled_reason ==
6042 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE)))
6043 ppd->offline_disabled_reason =
6044 HFI1_ODR_MASK(
Easwar Hariharane1bf0d52016-02-03 14:36:58 -08006045 OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED);
Bryan Morgana9c05e32016-02-03 14:30:49 -08006046
Mike Marciniszyn77241052015-07-30 15:17:43 -04006047 if (ppd->host_link_state == HLS_DN_POLL) {
6048 /*
6049 * The link is still in POLL. This means
6050 * that the normal link down processing
6051 * will not happen. We have to do it here
6052 * before turning the DC off.
6053 */
6054 queue_work(ppd->hfi1_wq, &ppd->link_down_work);
6055 }
6056 } else {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006057 dd_dev_info(dd, "%s: QSFP module inserted\n",
6058 __func__);
6059
Mike Marciniszyn77241052015-07-30 15:17:43 -04006060 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6061 ppd->qsfp_info.cache_valid = 0;
6062 ppd->qsfp_info.cache_refresh_required = 1;
6063 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08006064 flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006065
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006066 /*
6067 * Stop inversion of ModPresent pin to detect
6068 * removal of the cable
6069 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006070 qsfp_int_mgmt &= ~(u64)QSFP_HFI0_MODPRST_N;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006071 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_INVERT :
6072 ASIC_QSFP1_INVERT, qsfp_int_mgmt);
6073
6074 ppd->offline_disabled_reason =
6075 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_TRANSIENT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006076 }
6077 }
6078
6079 if (reg & QSFP_HFI0_INT_N) {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006080 dd_dev_info(dd, "%s: Interrupt received from QSFP module\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006081 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006082 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6083 ppd->qsfp_info.check_interrupt_flags = 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006084 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock, flags);
6085 }
6086
6087 /* Schedule the QSFP work only if there is a cable attached. */
6088 if (qsfp_mod_present(ppd))
6089 queue_work(ppd->hfi1_wq, &ppd->qsfp_info.qsfp_work);
6090}
6091
6092static int request_host_lcb_access(struct hfi1_devdata *dd)
6093{
6094 int ret;
6095
6096 ret = do_8051_command(dd, HCMD_MISC,
Jubin John17fb4f22016-02-14 20:21:52 -08006097 (u64)HCMD_MISC_REQUEST_LCB_ACCESS <<
6098 LOAD_DATA_FIELD_ID_SHIFT, NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006099 if (ret != HCMD_SUCCESS) {
6100 dd_dev_err(dd, "%s: command failed with error %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006101 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006102 }
6103 return ret == HCMD_SUCCESS ? 0 : -EBUSY;
6104}
6105
6106static int request_8051_lcb_access(struct hfi1_devdata *dd)
6107{
6108 int ret;
6109
6110 ret = do_8051_command(dd, HCMD_MISC,
Jubin John17fb4f22016-02-14 20:21:52 -08006111 (u64)HCMD_MISC_GRANT_LCB_ACCESS <<
6112 LOAD_DATA_FIELD_ID_SHIFT, NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006113 if (ret != HCMD_SUCCESS) {
6114 dd_dev_err(dd, "%s: command failed with error %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006115 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006116 }
6117 return ret == HCMD_SUCCESS ? 0 : -EBUSY;
6118}
6119
6120/*
6121 * Set the LCB selector - allow host access. The DCC selector always
6122 * points to the host.
6123 */
6124static inline void set_host_lcb_access(struct hfi1_devdata *dd)
6125{
6126 write_csr(dd, DC_DC8051_CFG_CSR_ACCESS_SEL,
Jubin John17fb4f22016-02-14 20:21:52 -08006127 DC_DC8051_CFG_CSR_ACCESS_SEL_DCC_SMASK |
6128 DC_DC8051_CFG_CSR_ACCESS_SEL_LCB_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006129}
6130
6131/*
6132 * Clear the LCB selector - allow 8051 access. The DCC selector always
6133 * points to the host.
6134 */
6135static inline void set_8051_lcb_access(struct hfi1_devdata *dd)
6136{
6137 write_csr(dd, DC_DC8051_CFG_CSR_ACCESS_SEL,
Jubin John17fb4f22016-02-14 20:21:52 -08006138 DC_DC8051_CFG_CSR_ACCESS_SEL_DCC_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006139}
6140
6141/*
6142 * Acquire LCB access from the 8051. If the host already has access,
6143 * just increment a counter. Otherwise, inform the 8051 that the
6144 * host is taking access.
6145 *
6146 * Returns:
6147 * 0 on success
6148 * -EBUSY if the 8051 has control and cannot be disturbed
6149 * -errno if unable to acquire access from the 8051
6150 */
6151int acquire_lcb_access(struct hfi1_devdata *dd, int sleep_ok)
6152{
6153 struct hfi1_pportdata *ppd = dd->pport;
6154 int ret = 0;
6155
6156 /*
6157 * Use the host link state lock so the operation of this routine
6158 * { link state check, selector change, count increment } can occur
6159 * as a unit against a link state change. Otherwise there is a
6160 * race between the state change and the count increment.
6161 */
6162 if (sleep_ok) {
6163 mutex_lock(&ppd->hls_lock);
6164 } else {
Dan Carpenter951842b2015-09-16 09:22:51 +03006165 while (!mutex_trylock(&ppd->hls_lock))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006166 udelay(1);
6167 }
6168
6169 /* this access is valid only when the link is up */
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07006170 if (ppd->host_link_state & HLS_DOWN) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006171 dd_dev_info(dd, "%s: link state %s not up\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006172 __func__, link_state_name(ppd->host_link_state));
Mike Marciniszyn77241052015-07-30 15:17:43 -04006173 ret = -EBUSY;
6174 goto done;
6175 }
6176
6177 if (dd->lcb_access_count == 0) {
6178 ret = request_host_lcb_access(dd);
6179 if (ret) {
6180 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006181 "%s: unable to acquire LCB access, err %d\n",
6182 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006183 goto done;
6184 }
6185 set_host_lcb_access(dd);
6186 }
6187 dd->lcb_access_count++;
6188done:
6189 mutex_unlock(&ppd->hls_lock);
6190 return ret;
6191}
6192
6193/*
6194 * Release LCB access by decrementing the use count. If the count is moving
6195 * from 1 to 0, inform 8051 that it has control back.
6196 *
6197 * Returns:
6198 * 0 on success
6199 * -errno if unable to release access to the 8051
6200 */
6201int release_lcb_access(struct hfi1_devdata *dd, int sleep_ok)
6202{
6203 int ret = 0;
6204
6205 /*
6206 * Use the host link state lock because the acquire needed it.
6207 * Here, we only need to keep { selector change, count decrement }
6208 * as a unit.
6209 */
6210 if (sleep_ok) {
6211 mutex_lock(&dd->pport->hls_lock);
6212 } else {
Dan Carpenter951842b2015-09-16 09:22:51 +03006213 while (!mutex_trylock(&dd->pport->hls_lock))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006214 udelay(1);
6215 }
6216
6217 if (dd->lcb_access_count == 0) {
6218 dd_dev_err(dd, "%s: LCB access count is zero. Skipping.\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006219 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006220 goto done;
6221 }
6222
6223 if (dd->lcb_access_count == 1) {
6224 set_8051_lcb_access(dd);
6225 ret = request_8051_lcb_access(dd);
6226 if (ret) {
6227 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006228 "%s: unable to release LCB access, err %d\n",
6229 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006230 /* restore host access if the grant didn't work */
6231 set_host_lcb_access(dd);
6232 goto done;
6233 }
6234 }
6235 dd->lcb_access_count--;
6236done:
6237 mutex_unlock(&dd->pport->hls_lock);
6238 return ret;
6239}
6240
6241/*
6242 * Initialize LCB access variables and state. Called during driver load,
6243 * after most of the initialization is finished.
6244 *
6245 * The DC default is LCB access on for the host. The driver defaults to
6246 * leaving access to the 8051. Assign access now - this constrains the call
6247 * to this routine to be after all LCB set-up is done. In particular, after
6248 * hf1_init_dd() -> set_up_interrupts() -> clear_all_interrupts()
6249 */
6250static void init_lcb_access(struct hfi1_devdata *dd)
6251{
6252 dd->lcb_access_count = 0;
6253}
6254
6255/*
6256 * Write a response back to a 8051 request.
6257 */
6258static void hreq_response(struct hfi1_devdata *dd, u8 return_code, u16 rsp_data)
6259{
6260 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0,
Jubin John17fb4f22016-02-14 20:21:52 -08006261 DC_DC8051_CFG_EXT_DEV_0_COMPLETED_SMASK |
6262 (u64)return_code <<
6263 DC_DC8051_CFG_EXT_DEV_0_RETURN_CODE_SHIFT |
6264 (u64)rsp_data << DC_DC8051_CFG_EXT_DEV_0_RSP_DATA_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006265}
6266
6267/*
Easwar Hariharancbac3862016-02-03 14:31:31 -08006268 * Handle host requests from the 8051.
Mike Marciniszyn77241052015-07-30 15:17:43 -04006269 */
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006270static void handle_8051_request(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006271{
Easwar Hariharancbac3862016-02-03 14:31:31 -08006272 struct hfi1_devdata *dd = ppd->dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006273 u64 reg;
Easwar Hariharancbac3862016-02-03 14:31:31 -08006274 u16 data = 0;
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006275 u8 type;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006276
6277 reg = read_csr(dd, DC_DC8051_CFG_EXT_DEV_1);
6278 if ((reg & DC_DC8051_CFG_EXT_DEV_1_REQ_NEW_SMASK) == 0)
6279 return; /* no request */
6280
6281 /* zero out COMPLETED so the response is seen */
6282 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0, 0);
6283
6284 /* extract request details */
6285 type = (reg >> DC_DC8051_CFG_EXT_DEV_1_REQ_TYPE_SHIFT)
6286 & DC_DC8051_CFG_EXT_DEV_1_REQ_TYPE_MASK;
6287 data = (reg >> DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SHIFT)
6288 & DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_MASK;
6289
6290 switch (type) {
6291 case HREQ_LOAD_CONFIG:
6292 case HREQ_SAVE_CONFIG:
6293 case HREQ_READ_CONFIG:
6294 case HREQ_SET_TX_EQ_ABS:
6295 case HREQ_SET_TX_EQ_REL:
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006296 case HREQ_ENABLE:
Mike Marciniszyn77241052015-07-30 15:17:43 -04006297 dd_dev_info(dd, "8051 request: request 0x%x not supported\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006298 type);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006299 hreq_response(dd, HREQ_NOT_SUPPORTED, 0);
6300 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006301 case HREQ_CONFIG_DONE:
6302 hreq_response(dd, HREQ_SUCCESS, 0);
6303 break;
6304
6305 case HREQ_INTERFACE_TEST:
6306 hreq_response(dd, HREQ_SUCCESS, data);
6307 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006308 default:
6309 dd_dev_err(dd, "8051 request: unknown request 0x%x\n", type);
6310 hreq_response(dd, HREQ_NOT_SUPPORTED, 0);
6311 break;
6312 }
6313}
6314
6315static void write_global_credit(struct hfi1_devdata *dd,
6316 u8 vau, u16 total, u16 shared)
6317{
6318 write_csr(dd, SEND_CM_GLOBAL_CREDIT,
Jubin John17fb4f22016-02-14 20:21:52 -08006319 ((u64)total <<
6320 SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT) |
6321 ((u64)shared <<
6322 SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SHIFT) |
6323 ((u64)vau << SEND_CM_GLOBAL_CREDIT_AU_SHIFT));
Mike Marciniszyn77241052015-07-30 15:17:43 -04006324}
6325
6326/*
6327 * Set up initial VL15 credits of the remote. Assumes the rest of
6328 * the CM credit registers are zero from a previous global or credit reset .
6329 */
6330void set_up_vl15(struct hfi1_devdata *dd, u8 vau, u16 vl15buf)
6331{
6332 /* leave shared count at zero for both global and VL15 */
6333 write_global_credit(dd, vau, vl15buf, 0);
6334
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07006335 write_csr(dd, SEND_CM_CREDIT_VL15, (u64)vl15buf
6336 << SEND_CM_CREDIT_VL15_DEDICATED_LIMIT_VL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006337}
6338
6339/*
6340 * Zero all credit details from the previous connection and
6341 * reset the CM manager's internal counters.
6342 */
6343void reset_link_credits(struct hfi1_devdata *dd)
6344{
6345 int i;
6346
6347 /* remove all previous VL credit limits */
6348 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -08006349 write_csr(dd, SEND_CM_CREDIT_VL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006350 write_csr(dd, SEND_CM_CREDIT_VL15, 0);
6351 write_global_credit(dd, 0, 0, 0);
6352 /* reset the CM block */
6353 pio_send_control(dd, PSC_CM_RESET);
6354}
6355
6356/* convert a vCU to a CU */
6357static u32 vcu_to_cu(u8 vcu)
6358{
6359 return 1 << vcu;
6360}
6361
6362/* convert a CU to a vCU */
6363static u8 cu_to_vcu(u32 cu)
6364{
6365 return ilog2(cu);
6366}
6367
6368/* convert a vAU to an AU */
6369static u32 vau_to_au(u8 vau)
6370{
6371 return 8 * (1 << vau);
6372}
6373
6374static void set_linkup_defaults(struct hfi1_pportdata *ppd)
6375{
6376 ppd->sm_trap_qp = 0x0;
6377 ppd->sa_qp = 0x1;
6378}
6379
6380/*
6381 * Graceful LCB shutdown. This leaves the LCB FIFOs in reset.
6382 */
6383static void lcb_shutdown(struct hfi1_devdata *dd, int abort)
6384{
6385 u64 reg;
6386
6387 /* clear lcb run: LCB_CFG_RUN.EN = 0 */
6388 write_csr(dd, DC_LCB_CFG_RUN, 0);
6389 /* set tx fifo reset: LCB_CFG_TX_FIFOS_RESET.VAL = 1 */
6390 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET,
Jubin John17fb4f22016-02-14 20:21:52 -08006391 1ull << DC_LCB_CFG_TX_FIFOS_RESET_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006392 /* set dcc reset csr: DCC_CFG_RESET.{reset_lcb,reset_rx_fpe} = 1 */
6393 dd->lcb_err_en = read_csr(dd, DC_LCB_ERR_EN);
6394 reg = read_csr(dd, DCC_CFG_RESET);
Jubin John17fb4f22016-02-14 20:21:52 -08006395 write_csr(dd, DCC_CFG_RESET, reg |
6396 (1ull << DCC_CFG_RESET_RESET_LCB_SHIFT) |
6397 (1ull << DCC_CFG_RESET_RESET_RX_FPE_SHIFT));
Jubin John50e5dcb2016-02-14 20:19:41 -08006398 (void)read_csr(dd, DCC_CFG_RESET); /* make sure the write completed */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006399 if (!abort) {
6400 udelay(1); /* must hold for the longer of 16cclks or 20ns */
6401 write_csr(dd, DCC_CFG_RESET, reg);
6402 write_csr(dd, DC_LCB_ERR_EN, dd->lcb_err_en);
6403 }
6404}
6405
6406/*
6407 * This routine should be called after the link has been transitioned to
6408 * OFFLINE (OFFLINE state has the side effect of putting the SerDes into
6409 * reset).
6410 *
6411 * The expectation is that the caller of this routine would have taken
6412 * care of properly transitioning the link into the correct state.
6413 */
6414static void dc_shutdown(struct hfi1_devdata *dd)
6415{
6416 unsigned long flags;
6417
6418 spin_lock_irqsave(&dd->dc8051_lock, flags);
6419 if (dd->dc_shutdown) {
6420 spin_unlock_irqrestore(&dd->dc8051_lock, flags);
6421 return;
6422 }
6423 dd->dc_shutdown = 1;
6424 spin_unlock_irqrestore(&dd->dc8051_lock, flags);
6425 /* Shutdown the LCB */
6426 lcb_shutdown(dd, 1);
Jubin John4d114fd2016-02-14 20:21:43 -08006427 /*
6428 * Going to OFFLINE would have causes the 8051 to put the
Mike Marciniszyn77241052015-07-30 15:17:43 -04006429 * SerDes into reset already. Just need to shut down the 8051,
Jubin John4d114fd2016-02-14 20:21:43 -08006430 * itself.
6431 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006432 write_csr(dd, DC_DC8051_CFG_RST, 0x1);
6433}
6434
Jubin John4d114fd2016-02-14 20:21:43 -08006435/*
6436 * Calling this after the DC has been brought out of reset should not
6437 * do any damage.
6438 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006439static void dc_start(struct hfi1_devdata *dd)
6440{
6441 unsigned long flags;
6442 int ret;
6443
6444 spin_lock_irqsave(&dd->dc8051_lock, flags);
6445 if (!dd->dc_shutdown)
6446 goto done;
6447 spin_unlock_irqrestore(&dd->dc8051_lock, flags);
6448 /* Take the 8051 out of reset */
6449 write_csr(dd, DC_DC8051_CFG_RST, 0ull);
6450 /* Wait until 8051 is ready */
6451 ret = wait_fm_ready(dd, TIMEOUT_8051_START);
6452 if (ret) {
6453 dd_dev_err(dd, "%s: timeout starting 8051 firmware\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006454 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006455 }
6456 /* Take away reset for LCB and RX FPE (set in lcb_shutdown). */
6457 write_csr(dd, DCC_CFG_RESET, 0x10);
6458 /* lcb_shutdown() with abort=1 does not restore these */
6459 write_csr(dd, DC_LCB_ERR_EN, dd->lcb_err_en);
6460 spin_lock_irqsave(&dd->dc8051_lock, flags);
6461 dd->dc_shutdown = 0;
6462done:
6463 spin_unlock_irqrestore(&dd->dc8051_lock, flags);
6464}
6465
6466/*
6467 * These LCB adjustments are for the Aurora SerDes core in the FPGA.
6468 */
6469static void adjust_lcb_for_fpga_serdes(struct hfi1_devdata *dd)
6470{
6471 u64 rx_radr, tx_radr;
6472 u32 version;
6473
6474 if (dd->icode != ICODE_FPGA_EMULATION)
6475 return;
6476
6477 /*
6478 * These LCB defaults on emulator _s are good, nothing to do here:
6479 * LCB_CFG_TX_FIFOS_RADR
6480 * LCB_CFG_RX_FIFOS_RADR
6481 * LCB_CFG_LN_DCLK
6482 * LCB_CFG_IGNORE_LOST_RCLK
6483 */
6484 if (is_emulator_s(dd))
6485 return;
6486 /* else this is _p */
6487
6488 version = emulator_rev(dd);
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05006489 if (!is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006490 version = 0x2d; /* all B0 use 0x2d or higher settings */
6491
6492 if (version <= 0x12) {
6493 /* release 0x12 and below */
6494
6495 /*
6496 * LCB_CFG_RX_FIFOS_RADR.RST_VAL = 0x9
6497 * LCB_CFG_RX_FIFOS_RADR.OK_TO_JUMP_VAL = 0x9
6498 * LCB_CFG_RX_FIFOS_RADR.DO_NOT_JUMP_VAL = 0xa
6499 */
6500 rx_radr =
6501 0xaull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6502 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6503 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6504 /*
6505 * LCB_CFG_TX_FIFOS_RADR.ON_REINIT = 0 (default)
6506 * LCB_CFG_TX_FIFOS_RADR.RST_VAL = 6
6507 */
6508 tx_radr = 6ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6509 } else if (version <= 0x18) {
6510 /* release 0x13 up to 0x18 */
6511 /* LCB_CFG_RX_FIFOS_RADR = 0x988 */
6512 rx_radr =
6513 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6514 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6515 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6516 tx_radr = 7ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6517 } else if (version == 0x19) {
6518 /* release 0x19 */
6519 /* LCB_CFG_RX_FIFOS_RADR = 0xa99 */
6520 rx_radr =
6521 0xAull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6522 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6523 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6524 tx_radr = 3ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6525 } else if (version == 0x1a) {
6526 /* release 0x1a */
6527 /* LCB_CFG_RX_FIFOS_RADR = 0x988 */
6528 rx_radr =
6529 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6530 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6531 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6532 tx_radr = 7ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6533 write_csr(dd, DC_LCB_CFG_LN_DCLK, 1ull);
6534 } else {
6535 /* release 0x1b and higher */
6536 /* LCB_CFG_RX_FIFOS_RADR = 0x877 */
6537 rx_radr =
6538 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6539 | 0x7ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6540 | 0x7ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6541 tx_radr = 3ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6542 }
6543
6544 write_csr(dd, DC_LCB_CFG_RX_FIFOS_RADR, rx_radr);
6545 /* LCB_CFG_IGNORE_LOST_RCLK.EN = 1 */
6546 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK,
Jubin John17fb4f22016-02-14 20:21:52 -08006547 DC_LCB_CFG_IGNORE_LOST_RCLK_EN_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006548 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RADR, tx_radr);
6549}
6550
6551/*
6552 * Handle a SMA idle message
6553 *
6554 * This is a work-queue function outside of the interrupt.
6555 */
6556void handle_sma_message(struct work_struct *work)
6557{
6558 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
6559 sma_message_work);
6560 struct hfi1_devdata *dd = ppd->dd;
6561 u64 msg;
6562 int ret;
6563
Jubin John4d114fd2016-02-14 20:21:43 -08006564 /*
6565 * msg is bytes 1-4 of the 40-bit idle message - the command code
6566 * is stripped off
6567 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006568 ret = read_idle_sma(dd, &msg);
6569 if (ret)
6570 return;
6571 dd_dev_info(dd, "%s: SMA message 0x%llx\n", __func__, msg);
6572 /*
6573 * React to the SMA message. Byte[1] (0 for us) is the command.
6574 */
6575 switch (msg & 0xff) {
6576 case SMA_IDLE_ARM:
6577 /*
6578 * See OPAv1 table 9-14 - HFI and External Switch Ports Key
6579 * State Transitions
6580 *
6581 * Only expected in INIT or ARMED, discard otherwise.
6582 */
6583 if (ppd->host_link_state & (HLS_UP_INIT | HLS_UP_ARMED))
6584 ppd->neighbor_normal = 1;
6585 break;
6586 case SMA_IDLE_ACTIVE:
6587 /*
6588 * See OPAv1 table 9-14 - HFI and External Switch Ports Key
6589 * State Transitions
6590 *
6591 * Can activate the node. Discard otherwise.
6592 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08006593 if (ppd->host_link_state == HLS_UP_ARMED &&
6594 ppd->is_active_optimize_enabled) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006595 ppd->neighbor_normal = 1;
6596 ret = set_link_state(ppd, HLS_UP_ACTIVE);
6597 if (ret)
6598 dd_dev_err(
6599 dd,
6600 "%s: received Active SMA idle message, couldn't set link to Active\n",
6601 __func__);
6602 }
6603 break;
6604 default:
6605 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006606 "%s: received unexpected SMA idle message 0x%llx\n",
6607 __func__, msg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006608 break;
6609 }
6610}
6611
6612static void adjust_rcvctrl(struct hfi1_devdata *dd, u64 add, u64 clear)
6613{
6614 u64 rcvctrl;
6615 unsigned long flags;
6616
6617 spin_lock_irqsave(&dd->rcvctrl_lock, flags);
6618 rcvctrl = read_csr(dd, RCV_CTRL);
6619 rcvctrl |= add;
6620 rcvctrl &= ~clear;
6621 write_csr(dd, RCV_CTRL, rcvctrl);
6622 spin_unlock_irqrestore(&dd->rcvctrl_lock, flags);
6623}
6624
6625static inline void add_rcvctrl(struct hfi1_devdata *dd, u64 add)
6626{
6627 adjust_rcvctrl(dd, add, 0);
6628}
6629
6630static inline void clear_rcvctrl(struct hfi1_devdata *dd, u64 clear)
6631{
6632 adjust_rcvctrl(dd, 0, clear);
6633}
6634
6635/*
6636 * Called from all interrupt handlers to start handling an SPC freeze.
6637 */
6638void start_freeze_handling(struct hfi1_pportdata *ppd, int flags)
6639{
6640 struct hfi1_devdata *dd = ppd->dd;
6641 struct send_context *sc;
6642 int i;
6643
6644 if (flags & FREEZE_SELF)
6645 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_FREEZE_SMASK);
6646
6647 /* enter frozen mode */
6648 dd->flags |= HFI1_FROZEN;
6649
6650 /* notify all SDMA engines that they are going into a freeze */
6651 sdma_freeze_notify(dd, !!(flags & FREEZE_LINK_DOWN));
6652
6653 /* do halt pre-handling on all enabled send contexts */
6654 for (i = 0; i < dd->num_send_contexts; i++) {
6655 sc = dd->send_contexts[i].sc;
6656 if (sc && (sc->flags & SCF_ENABLED))
6657 sc_stop(sc, SCF_FROZEN | SCF_HALTED);
6658 }
6659
6660 /* Send context are frozen. Notify user space */
6661 hfi1_set_uevent_bits(ppd, _HFI1_EVENT_FROZEN_BIT);
6662
6663 if (flags & FREEZE_ABORT) {
6664 dd_dev_err(dd,
6665 "Aborted freeze recovery. Please REBOOT system\n");
6666 return;
6667 }
6668 /* queue non-interrupt handler */
6669 queue_work(ppd->hfi1_wq, &ppd->freeze_work);
6670}
6671
6672/*
6673 * Wait until all 4 sub-blocks indicate that they have frozen or unfrozen,
6674 * depending on the "freeze" parameter.
6675 *
6676 * No need to return an error if it times out, our only option
6677 * is to proceed anyway.
6678 */
6679static void wait_for_freeze_status(struct hfi1_devdata *dd, int freeze)
6680{
6681 unsigned long timeout;
6682 u64 reg;
6683
6684 timeout = jiffies + msecs_to_jiffies(FREEZE_STATUS_TIMEOUT);
6685 while (1) {
6686 reg = read_csr(dd, CCE_STATUS);
6687 if (freeze) {
6688 /* waiting until all indicators are set */
6689 if ((reg & ALL_FROZE) == ALL_FROZE)
6690 return; /* all done */
6691 } else {
6692 /* waiting until all indicators are clear */
6693 if ((reg & ALL_FROZE) == 0)
6694 return; /* all done */
6695 }
6696
6697 if (time_after(jiffies, timeout)) {
6698 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006699 "Time out waiting for SPC %sfreeze, bits 0x%llx, expecting 0x%llx, continuing",
6700 freeze ? "" : "un", reg & ALL_FROZE,
6701 freeze ? ALL_FROZE : 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006702 return;
6703 }
6704 usleep_range(80, 120);
6705 }
6706}
6707
6708/*
6709 * Do all freeze handling for the RXE block.
6710 */
6711static void rxe_freeze(struct hfi1_devdata *dd)
6712{
6713 int i;
6714
6715 /* disable port */
6716 clear_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
6717
6718 /* disable all receive contexts */
6719 for (i = 0; i < dd->num_rcv_contexts; i++)
6720 hfi1_rcvctrl(dd, HFI1_RCVCTRL_CTXT_DIS, i);
6721}
6722
6723/*
6724 * Unfreeze handling for the RXE block - kernel contexts only.
6725 * This will also enable the port. User contexts will do unfreeze
6726 * handling on a per-context basis as they call into the driver.
6727 *
6728 */
6729static void rxe_kernel_unfreeze(struct hfi1_devdata *dd)
6730{
Mitko Haralanov566c1572016-02-03 14:32:49 -08006731 u32 rcvmask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006732 int i;
6733
6734 /* enable all kernel contexts */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07006735 for (i = 0; i < dd->num_rcv_contexts; i++) {
6736 struct hfi1_ctxtdata *rcd = dd->rcd[i];
6737
6738 /* Ensure all non-user contexts(including vnic) are enabled */
6739 if (!rcd || !rcd->sc || (rcd->sc->type == SC_USER))
6740 continue;
6741
Mitko Haralanov566c1572016-02-03 14:32:49 -08006742 rcvmask = HFI1_RCVCTRL_CTXT_ENB;
6743 /* HFI1_RCVCTRL_TAILUPD_[ENB|DIS] needs to be set explicitly */
6744 rcvmask |= HFI1_CAP_KGET_MASK(dd->rcd[i]->flags, DMA_RTAIL) ?
6745 HFI1_RCVCTRL_TAILUPD_ENB : HFI1_RCVCTRL_TAILUPD_DIS;
6746 hfi1_rcvctrl(dd, rcvmask, i);
6747 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04006748
6749 /* enable port */
6750 add_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
6751}
6752
6753/*
6754 * Non-interrupt SPC freeze handling.
6755 *
6756 * This is a work-queue function outside of the triggering interrupt.
6757 */
6758void handle_freeze(struct work_struct *work)
6759{
6760 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
6761 freeze_work);
6762 struct hfi1_devdata *dd = ppd->dd;
6763
6764 /* wait for freeze indicators on all affected blocks */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006765 wait_for_freeze_status(dd, 1);
6766
6767 /* SPC is now frozen */
6768
6769 /* do send PIO freeze steps */
6770 pio_freeze(dd);
6771
6772 /* do send DMA freeze steps */
6773 sdma_freeze(dd);
6774
6775 /* do send egress freeze steps - nothing to do */
6776
6777 /* do receive freeze steps */
6778 rxe_freeze(dd);
6779
6780 /*
6781 * Unfreeze the hardware - clear the freeze, wait for each
6782 * block's frozen bit to clear, then clear the frozen flag.
6783 */
6784 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_UNFREEZE_SMASK);
6785 wait_for_freeze_status(dd, 0);
6786
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05006787 if (is_ax(dd)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006788 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_FREEZE_SMASK);
6789 wait_for_freeze_status(dd, 1);
6790 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_UNFREEZE_SMASK);
6791 wait_for_freeze_status(dd, 0);
6792 }
6793
6794 /* do send PIO unfreeze steps for kernel contexts */
6795 pio_kernel_unfreeze(dd);
6796
6797 /* do send DMA unfreeze steps */
6798 sdma_unfreeze(dd);
6799
6800 /* do send egress unfreeze steps - nothing to do */
6801
6802 /* do receive unfreeze steps for kernel contexts */
6803 rxe_kernel_unfreeze(dd);
6804
6805 /*
6806 * The unfreeze procedure touches global device registers when
6807 * it disables and re-enables RXE. Mark the device unfrozen
6808 * after all that is done so other parts of the driver waiting
6809 * for the device to unfreeze don't do things out of order.
6810 *
6811 * The above implies that the meaning of HFI1_FROZEN flag is
6812 * "Device has gone into freeze mode and freeze mode handling
6813 * is still in progress."
6814 *
6815 * The flag will be removed when freeze mode processing has
6816 * completed.
6817 */
6818 dd->flags &= ~HFI1_FROZEN;
6819 wake_up(&dd->event_queue);
6820
6821 /* no longer frozen */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006822}
6823
6824/*
6825 * Handle a link up interrupt from the 8051.
6826 *
6827 * This is a work-queue function outside of the interrupt.
6828 */
6829void handle_link_up(struct work_struct *work)
6830{
6831 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
Jubin John17fb4f22016-02-14 20:21:52 -08006832 link_up_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006833 set_link_state(ppd, HLS_UP_INIT);
6834
6835 /* cache the read of DC_LCB_STS_ROUND_TRIP_LTP_CNT */
6836 read_ltp_rtt(ppd->dd);
6837 /*
6838 * OPA specifies that certain counters are cleared on a transition
6839 * to link up, so do that.
6840 */
6841 clear_linkup_counters(ppd->dd);
6842 /*
6843 * And (re)set link up default values.
6844 */
6845 set_linkup_defaults(ppd);
6846
6847 /* enforce link speed enabled */
6848 if ((ppd->link_speed_active & ppd->link_speed_enabled) == 0) {
6849 /* oops - current speed is not enabled, bounce */
6850 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006851 "Link speed active 0x%x is outside enabled 0x%x, downing link\n",
6852 ppd->link_speed_active, ppd->link_speed_enabled);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006853 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_SPEED_POLICY, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08006854 OPA_LINKDOWN_REASON_SPEED_POLICY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006855 set_link_state(ppd, HLS_DN_OFFLINE);
6856 start_link(ppd);
6857 }
6858}
6859
Jubin John4d114fd2016-02-14 20:21:43 -08006860/*
6861 * Several pieces of LNI information were cached for SMA in ppd.
6862 * Reset these on link down
6863 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006864static void reset_neighbor_info(struct hfi1_pportdata *ppd)
6865{
6866 ppd->neighbor_guid = 0;
6867 ppd->neighbor_port_number = 0;
6868 ppd->neighbor_type = 0;
6869 ppd->neighbor_fm_security = 0;
6870}
6871
Dean Luickfeb831d2016-04-14 08:31:36 -07006872static const char * const link_down_reason_strs[] = {
6873 [OPA_LINKDOWN_REASON_NONE] = "None",
6874 [OPA_LINKDOWN_REASON_RCV_ERROR_0] = "Recive error 0",
6875 [OPA_LINKDOWN_REASON_BAD_PKT_LEN] = "Bad packet length",
6876 [OPA_LINKDOWN_REASON_PKT_TOO_LONG] = "Packet too long",
6877 [OPA_LINKDOWN_REASON_PKT_TOO_SHORT] = "Packet too short",
6878 [OPA_LINKDOWN_REASON_BAD_SLID] = "Bad SLID",
6879 [OPA_LINKDOWN_REASON_BAD_DLID] = "Bad DLID",
6880 [OPA_LINKDOWN_REASON_BAD_L2] = "Bad L2",
6881 [OPA_LINKDOWN_REASON_BAD_SC] = "Bad SC",
6882 [OPA_LINKDOWN_REASON_RCV_ERROR_8] = "Receive error 8",
6883 [OPA_LINKDOWN_REASON_BAD_MID_TAIL] = "Bad mid tail",
6884 [OPA_LINKDOWN_REASON_RCV_ERROR_10] = "Receive error 10",
6885 [OPA_LINKDOWN_REASON_PREEMPT_ERROR] = "Preempt error",
6886 [OPA_LINKDOWN_REASON_PREEMPT_VL15] = "Preempt vl15",
6887 [OPA_LINKDOWN_REASON_BAD_VL_MARKER] = "Bad VL marker",
6888 [OPA_LINKDOWN_REASON_RCV_ERROR_14] = "Receive error 14",
6889 [OPA_LINKDOWN_REASON_RCV_ERROR_15] = "Receive error 15",
6890 [OPA_LINKDOWN_REASON_BAD_HEAD_DIST] = "Bad head distance",
6891 [OPA_LINKDOWN_REASON_BAD_TAIL_DIST] = "Bad tail distance",
6892 [OPA_LINKDOWN_REASON_BAD_CTRL_DIST] = "Bad control distance",
6893 [OPA_LINKDOWN_REASON_BAD_CREDIT_ACK] = "Bad credit ack",
6894 [OPA_LINKDOWN_REASON_UNSUPPORTED_VL_MARKER] = "Unsupported VL marker",
6895 [OPA_LINKDOWN_REASON_BAD_PREEMPT] = "Bad preempt",
6896 [OPA_LINKDOWN_REASON_BAD_CONTROL_FLIT] = "Bad control flit",
6897 [OPA_LINKDOWN_REASON_EXCEED_MULTICAST_LIMIT] = "Exceed multicast limit",
6898 [OPA_LINKDOWN_REASON_RCV_ERROR_24] = "Receive error 24",
6899 [OPA_LINKDOWN_REASON_RCV_ERROR_25] = "Receive error 25",
6900 [OPA_LINKDOWN_REASON_RCV_ERROR_26] = "Receive error 26",
6901 [OPA_LINKDOWN_REASON_RCV_ERROR_27] = "Receive error 27",
6902 [OPA_LINKDOWN_REASON_RCV_ERROR_28] = "Receive error 28",
6903 [OPA_LINKDOWN_REASON_RCV_ERROR_29] = "Receive error 29",
6904 [OPA_LINKDOWN_REASON_RCV_ERROR_30] = "Receive error 30",
6905 [OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN] =
6906 "Excessive buffer overrun",
6907 [OPA_LINKDOWN_REASON_UNKNOWN] = "Unknown",
6908 [OPA_LINKDOWN_REASON_REBOOT] = "Reboot",
6909 [OPA_LINKDOWN_REASON_NEIGHBOR_UNKNOWN] = "Neighbor unknown",
6910 [OPA_LINKDOWN_REASON_FM_BOUNCE] = "FM bounce",
6911 [OPA_LINKDOWN_REASON_SPEED_POLICY] = "Speed policy",
6912 [OPA_LINKDOWN_REASON_WIDTH_POLICY] = "Width policy",
6913 [OPA_LINKDOWN_REASON_DISCONNECTED] = "Disconnected",
6914 [OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED] =
6915 "Local media not installed",
6916 [OPA_LINKDOWN_REASON_NOT_INSTALLED] = "Not installed",
6917 [OPA_LINKDOWN_REASON_CHASSIS_CONFIG] = "Chassis config",
6918 [OPA_LINKDOWN_REASON_END_TO_END_NOT_INSTALLED] =
6919 "End to end not installed",
6920 [OPA_LINKDOWN_REASON_POWER_POLICY] = "Power policy",
6921 [OPA_LINKDOWN_REASON_LINKSPEED_POLICY] = "Link speed policy",
6922 [OPA_LINKDOWN_REASON_LINKWIDTH_POLICY] = "Link width policy",
6923 [OPA_LINKDOWN_REASON_SWITCH_MGMT] = "Switch management",
6924 [OPA_LINKDOWN_REASON_SMA_DISABLED] = "SMA disabled",
6925 [OPA_LINKDOWN_REASON_TRANSIENT] = "Transient"
6926};
6927
6928/* return the neighbor link down reason string */
6929static const char *link_down_reason_str(u8 reason)
6930{
6931 const char *str = NULL;
6932
6933 if (reason < ARRAY_SIZE(link_down_reason_strs))
6934 str = link_down_reason_strs[reason];
6935 if (!str)
6936 str = "(invalid)";
6937
6938 return str;
6939}
6940
Mike Marciniszyn77241052015-07-30 15:17:43 -04006941/*
6942 * Handle a link down interrupt from the 8051.
6943 *
6944 * This is a work-queue function outside of the interrupt.
6945 */
6946void handle_link_down(struct work_struct *work)
6947{
6948 u8 lcl_reason, neigh_reason = 0;
Dean Luickfeb831d2016-04-14 08:31:36 -07006949 u8 link_down_reason;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006950 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
Dean Luickfeb831d2016-04-14 08:31:36 -07006951 link_down_work);
6952 int was_up;
6953 static const char ldr_str[] = "Link down reason: ";
Mike Marciniszyn77241052015-07-30 15:17:43 -04006954
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006955 if ((ppd->host_link_state &
6956 (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) &&
6957 ppd->port_type == PORT_TYPE_FIXED)
6958 ppd->offline_disabled_reason =
6959 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NOT_INSTALLED);
6960
6961 /* Go offline first, then deal with reading/writing through 8051 */
Dean Luickfeb831d2016-04-14 08:31:36 -07006962 was_up = !!(ppd->host_link_state & HLS_UP);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006963 set_link_state(ppd, HLS_DN_OFFLINE);
6964
Dean Luickfeb831d2016-04-14 08:31:36 -07006965 if (was_up) {
6966 lcl_reason = 0;
6967 /* link down reason is only valid if the link was up */
6968 read_link_down_reason(ppd->dd, &link_down_reason);
6969 switch (link_down_reason) {
6970 case LDR_LINK_TRANSFER_ACTIVE_LOW:
6971 /* the link went down, no idle message reason */
6972 dd_dev_info(ppd->dd, "%sUnexpected link down\n",
6973 ldr_str);
6974 break;
6975 case LDR_RECEIVED_LINKDOWN_IDLE_MSG:
6976 /*
6977 * The neighbor reason is only valid if an idle message
6978 * was received for it.
6979 */
6980 read_planned_down_reason_code(ppd->dd, &neigh_reason);
6981 dd_dev_info(ppd->dd,
6982 "%sNeighbor link down message %d, %s\n",
6983 ldr_str, neigh_reason,
6984 link_down_reason_str(neigh_reason));
6985 break;
6986 case LDR_RECEIVED_HOST_OFFLINE_REQ:
6987 dd_dev_info(ppd->dd,
6988 "%sHost requested link to go offline\n",
6989 ldr_str);
6990 break;
6991 default:
6992 dd_dev_info(ppd->dd, "%sUnknown reason 0x%x\n",
6993 ldr_str, link_down_reason);
6994 break;
6995 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04006996
Dean Luickfeb831d2016-04-14 08:31:36 -07006997 /*
6998 * If no reason, assume peer-initiated but missed
6999 * LinkGoingDown idle flits.
7000 */
7001 if (neigh_reason == 0)
7002 lcl_reason = OPA_LINKDOWN_REASON_NEIGHBOR_UNKNOWN;
7003 } else {
7004 /* went down while polling or going up */
7005 lcl_reason = OPA_LINKDOWN_REASON_TRANSIENT;
7006 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04007007
7008 set_link_down_reason(ppd, lcl_reason, neigh_reason, 0);
7009
Dean Luick015e91f2016-04-14 08:31:42 -07007010 /* inform the SMA when the link transitions from up to down */
7011 if (was_up && ppd->local_link_down_reason.sma == 0 &&
7012 ppd->neigh_link_down_reason.sma == 0) {
7013 ppd->local_link_down_reason.sma =
7014 ppd->local_link_down_reason.latest;
7015 ppd->neigh_link_down_reason.sma =
7016 ppd->neigh_link_down_reason.latest;
7017 }
7018
Mike Marciniszyn77241052015-07-30 15:17:43 -04007019 reset_neighbor_info(ppd);
7020
7021 /* disable the port */
7022 clear_rcvctrl(ppd->dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
7023
Jubin John4d114fd2016-02-14 20:21:43 -08007024 /*
7025 * If there is no cable attached, turn the DC off. Otherwise,
7026 * start the link bring up.
7027 */
Dean Luick0db9dec2016-09-06 04:35:20 -07007028 if (ppd->port_type == PORT_TYPE_QSFP && !qsfp_mod_present(ppd))
Mike Marciniszyn77241052015-07-30 15:17:43 -04007029 dc_shutdown(ppd->dd);
Dean Luick0db9dec2016-09-06 04:35:20 -07007030 else
Mike Marciniszyn77241052015-07-30 15:17:43 -04007031 start_link(ppd);
7032}
7033
7034void handle_link_bounce(struct work_struct *work)
7035{
7036 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7037 link_bounce_work);
7038
7039 /*
7040 * Only do something if the link is currently up.
7041 */
7042 if (ppd->host_link_state & HLS_UP) {
7043 set_link_state(ppd, HLS_DN_OFFLINE);
7044 start_link(ppd);
7045 } else {
7046 dd_dev_info(ppd->dd, "%s: link not up (%s), nothing to do\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007047 __func__, link_state_name(ppd->host_link_state));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007048 }
7049}
7050
7051/*
7052 * Mask conversion: Capability exchange to Port LTP. The capability
7053 * exchange has an implicit 16b CRC that is mandatory.
7054 */
7055static int cap_to_port_ltp(int cap)
7056{
7057 int port_ltp = PORT_LTP_CRC_MODE_16; /* this mode is mandatory */
7058
7059 if (cap & CAP_CRC_14B)
7060 port_ltp |= PORT_LTP_CRC_MODE_14;
7061 if (cap & CAP_CRC_48B)
7062 port_ltp |= PORT_LTP_CRC_MODE_48;
7063 if (cap & CAP_CRC_12B_16B_PER_LANE)
7064 port_ltp |= PORT_LTP_CRC_MODE_PER_LANE;
7065
7066 return port_ltp;
7067}
7068
7069/*
7070 * Convert an OPA Port LTP mask to capability mask
7071 */
7072int port_ltp_to_cap(int port_ltp)
7073{
7074 int cap_mask = 0;
7075
7076 if (port_ltp & PORT_LTP_CRC_MODE_14)
7077 cap_mask |= CAP_CRC_14B;
7078 if (port_ltp & PORT_LTP_CRC_MODE_48)
7079 cap_mask |= CAP_CRC_48B;
7080 if (port_ltp & PORT_LTP_CRC_MODE_PER_LANE)
7081 cap_mask |= CAP_CRC_12B_16B_PER_LANE;
7082
7083 return cap_mask;
7084}
7085
7086/*
7087 * Convert a single DC LCB CRC mode to an OPA Port LTP mask.
7088 */
7089static int lcb_to_port_ltp(int lcb_crc)
7090{
7091 int port_ltp = 0;
7092
7093 if (lcb_crc == LCB_CRC_12B_16B_PER_LANE)
7094 port_ltp = PORT_LTP_CRC_MODE_PER_LANE;
7095 else if (lcb_crc == LCB_CRC_48B)
7096 port_ltp = PORT_LTP_CRC_MODE_48;
7097 else if (lcb_crc == LCB_CRC_14B)
7098 port_ltp = PORT_LTP_CRC_MODE_14;
7099 else
7100 port_ltp = PORT_LTP_CRC_MODE_16;
7101
7102 return port_ltp;
7103}
7104
7105/*
7106 * Our neighbor has indicated that we are allowed to act as a fabric
7107 * manager, so place the full management partition key in the second
7108 * (0-based) pkey array position (see OPAv1, section 20.2.2.6.8). Note
7109 * that we should already have the limited management partition key in
7110 * array element 1, and also that the port is not yet up when
7111 * add_full_mgmt_pkey() is invoked.
7112 */
7113static void add_full_mgmt_pkey(struct hfi1_pportdata *ppd)
7114{
7115 struct hfi1_devdata *dd = ppd->dd;
7116
Dean Luick87645222015-12-01 15:38:21 -05007117 /* Sanity check - ppd->pkeys[2] should be 0, or already initalized */
7118 if (!((ppd->pkeys[2] == 0) || (ppd->pkeys[2] == FULL_MGMT_P_KEY)))
7119 dd_dev_warn(dd, "%s pkey[2] already set to 0x%x, resetting it to 0x%x\n",
7120 __func__, ppd->pkeys[2], FULL_MGMT_P_KEY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007121 ppd->pkeys[2] = FULL_MGMT_P_KEY;
7122 (void)hfi1_set_ib_cfg(ppd, HFI1_IB_CFG_PKEYS, 0);
Sebastian Sanchez34d351f2016-06-09 07:52:03 -07007123 hfi1_event_pkey_change(ppd->dd, ppd->port);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007124}
7125
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007126static void clear_full_mgmt_pkey(struct hfi1_pportdata *ppd)
Sebastian Sanchezce8b2fd2016-05-24 12:50:47 -07007127{
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007128 if (ppd->pkeys[2] != 0) {
7129 ppd->pkeys[2] = 0;
7130 (void)hfi1_set_ib_cfg(ppd, HFI1_IB_CFG_PKEYS, 0);
Sebastian Sanchez34d351f2016-06-09 07:52:03 -07007131 hfi1_event_pkey_change(ppd->dd, ppd->port);
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007132 }
Sebastian Sanchezce8b2fd2016-05-24 12:50:47 -07007133}
7134
Mike Marciniszyn77241052015-07-30 15:17:43 -04007135/*
7136 * Convert the given link width to the OPA link width bitmask.
7137 */
7138static u16 link_width_to_bits(struct hfi1_devdata *dd, u16 width)
7139{
7140 switch (width) {
7141 case 0:
7142 /*
7143 * Simulator and quick linkup do not set the width.
7144 * Just set it to 4x without complaint.
7145 */
7146 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR || quick_linkup)
7147 return OPA_LINK_WIDTH_4X;
7148 return 0; /* no lanes up */
7149 case 1: return OPA_LINK_WIDTH_1X;
7150 case 2: return OPA_LINK_WIDTH_2X;
7151 case 3: return OPA_LINK_WIDTH_3X;
7152 default:
7153 dd_dev_info(dd, "%s: invalid width %d, using 4\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007154 __func__, width);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007155 /* fall through */
7156 case 4: return OPA_LINK_WIDTH_4X;
7157 }
7158}
7159
7160/*
7161 * Do a population count on the bottom nibble.
7162 */
7163static const u8 bit_counts[16] = {
7164 0, 1, 1, 2, 1, 2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4
7165};
Jubin Johnf4d507c2016-02-14 20:20:25 -08007166
Mike Marciniszyn77241052015-07-30 15:17:43 -04007167static inline u8 nibble_to_count(u8 nibble)
7168{
7169 return bit_counts[nibble & 0xf];
7170}
7171
7172/*
7173 * Read the active lane information from the 8051 registers and return
7174 * their widths.
7175 *
7176 * Active lane information is found in these 8051 registers:
7177 * enable_lane_tx
7178 * enable_lane_rx
7179 */
7180static void get_link_widths(struct hfi1_devdata *dd, u16 *tx_width,
7181 u16 *rx_width)
7182{
7183 u16 tx, rx;
7184 u8 enable_lane_rx;
7185 u8 enable_lane_tx;
7186 u8 tx_polarity_inversion;
7187 u8 rx_polarity_inversion;
7188 u8 max_rate;
7189
7190 /* read the active lanes */
7191 read_tx_settings(dd, &enable_lane_tx, &tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08007192 &rx_polarity_inversion, &max_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007193 read_local_lni(dd, &enable_lane_rx);
7194
7195 /* convert to counts */
7196 tx = nibble_to_count(enable_lane_tx);
7197 rx = nibble_to_count(enable_lane_rx);
7198
7199 /*
7200 * Set link_speed_active here, overriding what was set in
7201 * handle_verify_cap(). The ASIC 8051 firmware does not correctly
7202 * set the max_rate field in handle_verify_cap until v0.19.
7203 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08007204 if ((dd->icode == ICODE_RTL_SILICON) &&
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07007205 (dd->dc8051_ver < dc8051_ver(0, 19, 0))) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007206 /* max_rate: 0 = 12.5G, 1 = 25G */
7207 switch (max_rate) {
7208 case 0:
7209 dd->pport[0].link_speed_active = OPA_LINK_SPEED_12_5G;
7210 break;
7211 default:
7212 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007213 "%s: unexpected max rate %d, using 25Gb\n",
7214 __func__, (int)max_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007215 /* fall through */
7216 case 1:
7217 dd->pport[0].link_speed_active = OPA_LINK_SPEED_25G;
7218 break;
7219 }
7220 }
7221
7222 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007223 "Fabric active lanes (width): tx 0x%x (%d), rx 0x%x (%d)\n",
7224 enable_lane_tx, tx, enable_lane_rx, rx);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007225 *tx_width = link_width_to_bits(dd, tx);
7226 *rx_width = link_width_to_bits(dd, rx);
7227}
7228
7229/*
7230 * Read verify_cap_local_fm_link_width[1] to obtain the link widths.
7231 * Valid after the end of VerifyCap and during LinkUp. Does not change
7232 * after link up. I.e. look elsewhere for downgrade information.
7233 *
7234 * Bits are:
7235 * + bits [7:4] contain the number of active transmitters
7236 * + bits [3:0] contain the number of active receivers
7237 * These are numbers 1 through 4 and can be different values if the
7238 * link is asymmetric.
7239 *
7240 * verify_cap_local_fm_link_width[0] retains its original value.
7241 */
7242static void get_linkup_widths(struct hfi1_devdata *dd, u16 *tx_width,
7243 u16 *rx_width)
7244{
7245 u16 widths, tx, rx;
7246 u8 misc_bits, local_flags;
7247 u16 active_tx, active_rx;
7248
7249 read_vc_local_link_width(dd, &misc_bits, &local_flags, &widths);
7250 tx = widths >> 12;
7251 rx = (widths >> 8) & 0xf;
7252
7253 *tx_width = link_width_to_bits(dd, tx);
7254 *rx_width = link_width_to_bits(dd, rx);
7255
7256 /* print the active widths */
7257 get_link_widths(dd, &active_tx, &active_rx);
7258}
7259
7260/*
7261 * Set ppd->link_width_active and ppd->link_width_downgrade_active using
7262 * hardware information when the link first comes up.
7263 *
7264 * The link width is not available until after VerifyCap.AllFramesReceived
7265 * (the trigger for handle_verify_cap), so this is outside that routine
7266 * and should be called when the 8051 signals linkup.
7267 */
7268void get_linkup_link_widths(struct hfi1_pportdata *ppd)
7269{
7270 u16 tx_width, rx_width;
7271
7272 /* get end-of-LNI link widths */
7273 get_linkup_widths(ppd->dd, &tx_width, &rx_width);
7274
7275 /* use tx_width as the link is supposed to be symmetric on link up */
7276 ppd->link_width_active = tx_width;
7277 /* link width downgrade active (LWD.A) starts out matching LW.A */
7278 ppd->link_width_downgrade_tx_active = ppd->link_width_active;
7279 ppd->link_width_downgrade_rx_active = ppd->link_width_active;
7280 /* per OPA spec, on link up LWD.E resets to LWD.S */
7281 ppd->link_width_downgrade_enabled = ppd->link_width_downgrade_supported;
7282 /* cache the active egress rate (units {10^6 bits/sec]) */
7283 ppd->current_egress_rate = active_egress_rate(ppd);
7284}
7285
7286/*
7287 * Handle a verify capabilities interrupt from the 8051.
7288 *
7289 * This is a work-queue function outside of the interrupt.
7290 */
7291void handle_verify_cap(struct work_struct *work)
7292{
7293 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7294 link_vc_work);
7295 struct hfi1_devdata *dd = ppd->dd;
7296 u64 reg;
7297 u8 power_management;
7298 u8 continious;
7299 u8 vcu;
7300 u8 vau;
7301 u8 z;
7302 u16 vl15buf;
7303 u16 link_widths;
7304 u16 crc_mask;
7305 u16 crc_val;
7306 u16 device_id;
7307 u16 active_tx, active_rx;
7308 u8 partner_supported_crc;
7309 u8 remote_tx_rate;
7310 u8 device_rev;
7311
7312 set_link_state(ppd, HLS_VERIFY_CAP);
7313
7314 lcb_shutdown(dd, 0);
7315 adjust_lcb_for_fpga_serdes(dd);
7316
7317 /*
7318 * These are now valid:
7319 * remote VerifyCap fields in the general LNI config
7320 * CSR DC8051_STS_REMOTE_GUID
7321 * CSR DC8051_STS_REMOTE_NODE_TYPE
7322 * CSR DC8051_STS_REMOTE_FM_SECURITY
7323 * CSR DC8051_STS_REMOTE_PORT_NO
7324 */
7325
7326 read_vc_remote_phy(dd, &power_management, &continious);
Jubin John17fb4f22016-02-14 20:21:52 -08007327 read_vc_remote_fabric(dd, &vau, &z, &vcu, &vl15buf,
7328 &partner_supported_crc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007329 read_vc_remote_link_width(dd, &remote_tx_rate, &link_widths);
7330 read_remote_device_id(dd, &device_id, &device_rev);
7331 /*
7332 * And the 'MgmtAllowed' information, which is exchanged during
7333 * LNI, is also be available at this point.
7334 */
7335 read_mgmt_allowed(dd, &ppd->mgmt_allowed);
7336 /* print the active widths */
7337 get_link_widths(dd, &active_tx, &active_rx);
7338 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007339 "Peer PHY: power management 0x%x, continuous updates 0x%x\n",
7340 (int)power_management, (int)continious);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007341 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007342 "Peer Fabric: vAU %d, Z %d, vCU %d, vl15 credits 0x%x, CRC sizes 0x%x\n",
7343 (int)vau, (int)z, (int)vcu, (int)vl15buf,
7344 (int)partner_supported_crc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007345 dd_dev_info(dd, "Peer Link Width: tx rate 0x%x, widths 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007346 (u32)remote_tx_rate, (u32)link_widths);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007347 dd_dev_info(dd, "Peer Device ID: 0x%04x, Revision 0x%02x\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007348 (u32)device_id, (u32)device_rev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007349 /*
7350 * The peer vAU value just read is the peer receiver value. HFI does
7351 * not support a transmit vAU of 0 (AU == 8). We advertised that
7352 * with Z=1 in the fabric capabilities sent to the peer. The peer
7353 * will see our Z=1, and, if it advertised a vAU of 0, will move its
7354 * receive to vAU of 1 (AU == 16). Do the same here. We do not care
7355 * about the peer Z value - our sent vAU is 3 (hardwired) and is not
7356 * subject to the Z value exception.
7357 */
7358 if (vau == 0)
7359 vau = 1;
7360 set_up_vl15(dd, vau, vl15buf);
7361
7362 /* set up the LCB CRC mode */
7363 crc_mask = ppd->port_crc_mode_enabled & partner_supported_crc;
7364
7365 /* order is important: use the lowest bit in common */
7366 if (crc_mask & CAP_CRC_14B)
7367 crc_val = LCB_CRC_14B;
7368 else if (crc_mask & CAP_CRC_48B)
7369 crc_val = LCB_CRC_48B;
7370 else if (crc_mask & CAP_CRC_12B_16B_PER_LANE)
7371 crc_val = LCB_CRC_12B_16B_PER_LANE;
7372 else
7373 crc_val = LCB_CRC_16B;
7374
7375 dd_dev_info(dd, "Final LCB CRC mode: %d\n", (int)crc_val);
7376 write_csr(dd, DC_LCB_CFG_CRC_MODE,
7377 (u64)crc_val << DC_LCB_CFG_CRC_MODE_TX_VAL_SHIFT);
7378
7379 /* set (14b only) or clear sideband credit */
7380 reg = read_csr(dd, SEND_CM_CTRL);
7381 if (crc_val == LCB_CRC_14B && crc_14b_sideband) {
7382 write_csr(dd, SEND_CM_CTRL,
Jubin John17fb4f22016-02-14 20:21:52 -08007383 reg | SEND_CM_CTRL_FORCE_CREDIT_MODE_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007384 } else {
7385 write_csr(dd, SEND_CM_CTRL,
Jubin John17fb4f22016-02-14 20:21:52 -08007386 reg & ~SEND_CM_CTRL_FORCE_CREDIT_MODE_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007387 }
7388
7389 ppd->link_speed_active = 0; /* invalid value */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07007390 if (dd->dc8051_ver < dc8051_ver(0, 20, 0)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007391 /* remote_tx_rate: 0 = 12.5G, 1 = 25G */
7392 switch (remote_tx_rate) {
7393 case 0:
7394 ppd->link_speed_active = OPA_LINK_SPEED_12_5G;
7395 break;
7396 case 1:
7397 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7398 break;
7399 }
7400 } else {
7401 /* actual rate is highest bit of the ANDed rates */
7402 u8 rate = remote_tx_rate & ppd->local_tx_rate;
7403
7404 if (rate & 2)
7405 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7406 else if (rate & 1)
7407 ppd->link_speed_active = OPA_LINK_SPEED_12_5G;
7408 }
7409 if (ppd->link_speed_active == 0) {
7410 dd_dev_err(dd, "%s: unexpected remote tx rate %d, using 25Gb\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007411 __func__, (int)remote_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007412 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7413 }
7414
7415 /*
7416 * Cache the values of the supported, enabled, and active
7417 * LTP CRC modes to return in 'portinfo' queries. But the bit
7418 * flags that are returned in the portinfo query differ from
7419 * what's in the link_crc_mask, crc_sizes, and crc_val
7420 * variables. Convert these here.
7421 */
7422 ppd->port_ltp_crc_mode = cap_to_port_ltp(link_crc_mask) << 8;
7423 /* supported crc modes */
7424 ppd->port_ltp_crc_mode |=
7425 cap_to_port_ltp(ppd->port_crc_mode_enabled) << 4;
7426 /* enabled crc modes */
7427 ppd->port_ltp_crc_mode |= lcb_to_port_ltp(crc_val);
7428 /* active crc mode */
7429
7430 /* set up the remote credit return table */
7431 assign_remote_cm_au_table(dd, vcu);
7432
7433 /*
7434 * The LCB is reset on entry to handle_verify_cap(), so this must
7435 * be applied on every link up.
7436 *
7437 * Adjust LCB error kill enable to kill the link if
7438 * these RBUF errors are seen:
7439 * REPLAY_BUF_MBE_SMASK
7440 * FLIT_INPUT_BUF_MBE_SMASK
7441 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05007442 if (is_ax(dd)) { /* fixed in B0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04007443 reg = read_csr(dd, DC_LCB_CFG_LINK_KILL_EN);
7444 reg |= DC_LCB_CFG_LINK_KILL_EN_REPLAY_BUF_MBE_SMASK
7445 | DC_LCB_CFG_LINK_KILL_EN_FLIT_INPUT_BUF_MBE_SMASK;
7446 write_csr(dd, DC_LCB_CFG_LINK_KILL_EN, reg);
7447 }
7448
7449 /* pull LCB fifos out of reset - all fifo clocks must be stable */
7450 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
7451
7452 /* give 8051 access to the LCB CSRs */
7453 write_csr(dd, DC_LCB_ERR_EN, 0); /* mask LCB errors */
7454 set_8051_lcb_access(dd);
7455
7456 ppd->neighbor_guid =
7457 read_csr(dd, DC_DC8051_STS_REMOTE_GUID);
7458 ppd->neighbor_port_number = read_csr(dd, DC_DC8051_STS_REMOTE_PORT_NO) &
7459 DC_DC8051_STS_REMOTE_PORT_NO_VAL_SMASK;
7460 ppd->neighbor_type =
7461 read_csr(dd, DC_DC8051_STS_REMOTE_NODE_TYPE) &
7462 DC_DC8051_STS_REMOTE_NODE_TYPE_VAL_MASK;
7463 ppd->neighbor_fm_security =
7464 read_csr(dd, DC_DC8051_STS_REMOTE_FM_SECURITY) &
7465 DC_DC8051_STS_LOCAL_FM_SECURITY_DISABLED_MASK;
7466 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007467 "Neighbor Guid: %llx Neighbor type %d MgmtAllowed %d FM security bypass %d\n",
7468 ppd->neighbor_guid, ppd->neighbor_type,
7469 ppd->mgmt_allowed, ppd->neighbor_fm_security);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007470 if (ppd->mgmt_allowed)
7471 add_full_mgmt_pkey(ppd);
7472
7473 /* tell the 8051 to go to LinkUp */
7474 set_link_state(ppd, HLS_GOING_UP);
7475}
7476
7477/*
7478 * Apply the link width downgrade enabled policy against the current active
7479 * link widths.
7480 *
7481 * Called when the enabled policy changes or the active link widths change.
7482 */
7483void apply_link_downgrade_policy(struct hfi1_pportdata *ppd, int refresh_widths)
7484{
Mike Marciniszyn77241052015-07-30 15:17:43 -04007485 int do_bounce = 0;
Dean Luick323fd782015-11-16 21:59:24 -05007486 int tries;
7487 u16 lwde;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007488 u16 tx, rx;
7489
Dean Luick323fd782015-11-16 21:59:24 -05007490 /* use the hls lock to avoid a race with actual link up */
7491 tries = 0;
7492retry:
Mike Marciniszyn77241052015-07-30 15:17:43 -04007493 mutex_lock(&ppd->hls_lock);
7494 /* only apply if the link is up */
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07007495 if (ppd->host_link_state & HLS_DOWN) {
Dean Luick323fd782015-11-16 21:59:24 -05007496 /* still going up..wait and retry */
7497 if (ppd->host_link_state & HLS_GOING_UP) {
7498 if (++tries < 1000) {
7499 mutex_unlock(&ppd->hls_lock);
7500 usleep_range(100, 120); /* arbitrary */
7501 goto retry;
7502 }
7503 dd_dev_err(ppd->dd,
7504 "%s: giving up waiting for link state change\n",
7505 __func__);
7506 }
7507 goto done;
7508 }
7509
7510 lwde = ppd->link_width_downgrade_enabled;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007511
7512 if (refresh_widths) {
7513 get_link_widths(ppd->dd, &tx, &rx);
7514 ppd->link_width_downgrade_tx_active = tx;
7515 ppd->link_width_downgrade_rx_active = rx;
7516 }
7517
Dean Luickf9b56352016-04-14 08:31:30 -07007518 if (ppd->link_width_downgrade_tx_active == 0 ||
7519 ppd->link_width_downgrade_rx_active == 0) {
7520 /* the 8051 reported a dead link as a downgrade */
7521 dd_dev_err(ppd->dd, "Link downgrade is really a link down, ignoring\n");
7522 } else if (lwde == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007523 /* downgrade is disabled */
7524
7525 /* bounce if not at starting active width */
7526 if ((ppd->link_width_active !=
Jubin John17fb4f22016-02-14 20:21:52 -08007527 ppd->link_width_downgrade_tx_active) ||
7528 (ppd->link_width_active !=
7529 ppd->link_width_downgrade_rx_active)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007530 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007531 "Link downgrade is disabled and link has downgraded, downing link\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04007532 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007533 " original 0x%x, tx active 0x%x, rx active 0x%x\n",
7534 ppd->link_width_active,
7535 ppd->link_width_downgrade_tx_active,
7536 ppd->link_width_downgrade_rx_active);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007537 do_bounce = 1;
7538 }
Jubin Johnd0d236e2016-02-14 20:20:15 -08007539 } else if ((lwde & ppd->link_width_downgrade_tx_active) == 0 ||
7540 (lwde & ppd->link_width_downgrade_rx_active) == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007541 /* Tx or Rx is outside the enabled policy */
7542 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007543 "Link is outside of downgrade allowed, downing link\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04007544 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007545 " enabled 0x%x, tx active 0x%x, rx active 0x%x\n",
7546 lwde, ppd->link_width_downgrade_tx_active,
7547 ppd->link_width_downgrade_rx_active);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007548 do_bounce = 1;
7549 }
7550
Dean Luick323fd782015-11-16 21:59:24 -05007551done:
7552 mutex_unlock(&ppd->hls_lock);
7553
Mike Marciniszyn77241052015-07-30 15:17:43 -04007554 if (do_bounce) {
7555 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_WIDTH_POLICY, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08007556 OPA_LINKDOWN_REASON_WIDTH_POLICY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007557 set_link_state(ppd, HLS_DN_OFFLINE);
7558 start_link(ppd);
7559 }
7560}
7561
7562/*
7563 * Handle a link downgrade interrupt from the 8051.
7564 *
7565 * This is a work-queue function outside of the interrupt.
7566 */
7567void handle_link_downgrade(struct work_struct *work)
7568{
7569 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7570 link_downgrade_work);
7571
7572 dd_dev_info(ppd->dd, "8051: Link width downgrade\n");
7573 apply_link_downgrade_policy(ppd, 1);
7574}
7575
7576static char *dcc_err_string(char *buf, int buf_len, u64 flags)
7577{
7578 return flag_string(buf, buf_len, flags, dcc_err_flags,
7579 ARRAY_SIZE(dcc_err_flags));
7580}
7581
7582static char *lcb_err_string(char *buf, int buf_len, u64 flags)
7583{
7584 return flag_string(buf, buf_len, flags, lcb_err_flags,
7585 ARRAY_SIZE(lcb_err_flags));
7586}
7587
7588static char *dc8051_err_string(char *buf, int buf_len, u64 flags)
7589{
7590 return flag_string(buf, buf_len, flags, dc8051_err_flags,
7591 ARRAY_SIZE(dc8051_err_flags));
7592}
7593
7594static char *dc8051_info_err_string(char *buf, int buf_len, u64 flags)
7595{
7596 return flag_string(buf, buf_len, flags, dc8051_info_err_flags,
7597 ARRAY_SIZE(dc8051_info_err_flags));
7598}
7599
7600static char *dc8051_info_host_msg_string(char *buf, int buf_len, u64 flags)
7601{
7602 return flag_string(buf, buf_len, flags, dc8051_info_host_msg_flags,
7603 ARRAY_SIZE(dc8051_info_host_msg_flags));
7604}
7605
7606static void handle_8051_interrupt(struct hfi1_devdata *dd, u32 unused, u64 reg)
7607{
7608 struct hfi1_pportdata *ppd = dd->pport;
7609 u64 info, err, host_msg;
7610 int queue_link_down = 0;
7611 char buf[96];
7612
7613 /* look at the flags */
7614 if (reg & DC_DC8051_ERR_FLG_SET_BY_8051_SMASK) {
7615 /* 8051 information set by firmware */
7616 /* read DC8051_DBG_ERR_INFO_SET_BY_8051 for details */
7617 info = read_csr(dd, DC_DC8051_DBG_ERR_INFO_SET_BY_8051);
7618 err = (info >> DC_DC8051_DBG_ERR_INFO_SET_BY_8051_ERROR_SHIFT)
7619 & DC_DC8051_DBG_ERR_INFO_SET_BY_8051_ERROR_MASK;
7620 host_msg = (info >>
7621 DC_DC8051_DBG_ERR_INFO_SET_BY_8051_HOST_MSG_SHIFT)
7622 & DC_DC8051_DBG_ERR_INFO_SET_BY_8051_HOST_MSG_MASK;
7623
7624 /*
7625 * Handle error flags.
7626 */
7627 if (err & FAILED_LNI) {
7628 /*
7629 * LNI error indications are cleared by the 8051
7630 * only when starting polling. Only pay attention
7631 * to them when in the states that occur during
7632 * LNI.
7633 */
7634 if (ppd->host_link_state
7635 & (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) {
7636 queue_link_down = 1;
7637 dd_dev_info(dd, "Link error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007638 dc8051_info_err_string(buf,
7639 sizeof(buf),
7640 err &
7641 FAILED_LNI));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007642 }
7643 err &= ~(u64)FAILED_LNI;
7644 }
Dean Luick6d014532015-12-01 15:38:23 -05007645 /* unknown frames can happen durning LNI, just count */
7646 if (err & UNKNOWN_FRAME) {
7647 ppd->unknown_frame_count++;
7648 err &= ~(u64)UNKNOWN_FRAME;
7649 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04007650 if (err) {
7651 /* report remaining errors, but do not do anything */
7652 dd_dev_err(dd, "8051 info error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007653 dc8051_info_err_string(buf, sizeof(buf),
7654 err));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007655 }
7656
7657 /*
7658 * Handle host message flags.
7659 */
7660 if (host_msg & HOST_REQ_DONE) {
7661 /*
7662 * Presently, the driver does a busy wait for
7663 * host requests to complete. This is only an
7664 * informational message.
7665 * NOTE: The 8051 clears the host message
7666 * information *on the next 8051 command*.
7667 * Therefore, when linkup is achieved,
7668 * this flag will still be set.
7669 */
7670 host_msg &= ~(u64)HOST_REQ_DONE;
7671 }
7672 if (host_msg & BC_SMA_MSG) {
7673 queue_work(ppd->hfi1_wq, &ppd->sma_message_work);
7674 host_msg &= ~(u64)BC_SMA_MSG;
7675 }
7676 if (host_msg & LINKUP_ACHIEVED) {
7677 dd_dev_info(dd, "8051: Link up\n");
7678 queue_work(ppd->hfi1_wq, &ppd->link_up_work);
7679 host_msg &= ~(u64)LINKUP_ACHIEVED;
7680 }
7681 if (host_msg & EXT_DEVICE_CFG_REQ) {
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07007682 handle_8051_request(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007683 host_msg &= ~(u64)EXT_DEVICE_CFG_REQ;
7684 }
7685 if (host_msg & VERIFY_CAP_FRAME) {
7686 queue_work(ppd->hfi1_wq, &ppd->link_vc_work);
7687 host_msg &= ~(u64)VERIFY_CAP_FRAME;
7688 }
7689 if (host_msg & LINK_GOING_DOWN) {
7690 const char *extra = "";
7691 /* no downgrade action needed if going down */
7692 if (host_msg & LINK_WIDTH_DOWNGRADED) {
7693 host_msg &= ~(u64)LINK_WIDTH_DOWNGRADED;
7694 extra = " (ignoring downgrade)";
7695 }
7696 dd_dev_info(dd, "8051: Link down%s\n", extra);
7697 queue_link_down = 1;
7698 host_msg &= ~(u64)LINK_GOING_DOWN;
7699 }
7700 if (host_msg & LINK_WIDTH_DOWNGRADED) {
7701 queue_work(ppd->hfi1_wq, &ppd->link_downgrade_work);
7702 host_msg &= ~(u64)LINK_WIDTH_DOWNGRADED;
7703 }
7704 if (host_msg) {
7705 /* report remaining messages, but do not do anything */
7706 dd_dev_info(dd, "8051 info host message: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007707 dc8051_info_host_msg_string(buf,
7708 sizeof(buf),
7709 host_msg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007710 }
7711
7712 reg &= ~DC_DC8051_ERR_FLG_SET_BY_8051_SMASK;
7713 }
7714 if (reg & DC_DC8051_ERR_FLG_LOST_8051_HEART_BEAT_SMASK) {
7715 /*
7716 * Lost the 8051 heartbeat. If this happens, we
7717 * receive constant interrupts about it. Disable
7718 * the interrupt after the first.
7719 */
7720 dd_dev_err(dd, "Lost 8051 heartbeat\n");
7721 write_csr(dd, DC_DC8051_ERR_EN,
Jubin John17fb4f22016-02-14 20:21:52 -08007722 read_csr(dd, DC_DC8051_ERR_EN) &
7723 ~DC_DC8051_ERR_EN_LOST_8051_HEART_BEAT_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007724
7725 reg &= ~DC_DC8051_ERR_FLG_LOST_8051_HEART_BEAT_SMASK;
7726 }
7727 if (reg) {
7728 /* report the error, but do not do anything */
7729 dd_dev_err(dd, "8051 error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007730 dc8051_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007731 }
7732
7733 if (queue_link_down) {
Jubin John4d114fd2016-02-14 20:21:43 -08007734 /*
7735 * if the link is already going down or disabled, do not
7736 * queue another
7737 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08007738 if ((ppd->host_link_state &
7739 (HLS_GOING_OFFLINE | HLS_LINK_COOLDOWN)) ||
7740 ppd->link_enabled == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007741 dd_dev_info(dd, "%s: not queuing link down\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007742 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007743 } else {
7744 queue_work(ppd->hfi1_wq, &ppd->link_down_work);
7745 }
7746 }
7747}
7748
7749static const char * const fm_config_txt[] = {
7750[0] =
7751 "BadHeadDist: Distance violation between two head flits",
7752[1] =
7753 "BadTailDist: Distance violation between two tail flits",
7754[2] =
7755 "BadCtrlDist: Distance violation between two credit control flits",
7756[3] =
7757 "BadCrdAck: Credits return for unsupported VL",
7758[4] =
7759 "UnsupportedVLMarker: Received VL Marker",
7760[5] =
7761 "BadPreempt: Exceeded the preemption nesting level",
7762[6] =
7763 "BadControlFlit: Received unsupported control flit",
7764/* no 7 */
7765[8] =
7766 "UnsupportedVLMarker: Received VL Marker for unconfigured or disabled VL",
7767};
7768
7769static const char * const port_rcv_txt[] = {
7770[1] =
7771 "BadPktLen: Illegal PktLen",
7772[2] =
7773 "PktLenTooLong: Packet longer than PktLen",
7774[3] =
7775 "PktLenTooShort: Packet shorter than PktLen",
7776[4] =
7777 "BadSLID: Illegal SLID (0, using multicast as SLID, does not include security validation of SLID)",
7778[5] =
7779 "BadDLID: Illegal DLID (0, doesn't match HFI)",
7780[6] =
7781 "BadL2: Illegal L2 opcode",
7782[7] =
7783 "BadSC: Unsupported SC",
7784[9] =
7785 "BadRC: Illegal RC",
7786[11] =
7787 "PreemptError: Preempting with same VL",
7788[12] =
7789 "PreemptVL15: Preempting a VL15 packet",
7790};
7791
7792#define OPA_LDR_FMCONFIG_OFFSET 16
7793#define OPA_LDR_PORTRCV_OFFSET 0
7794static void handle_dcc_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
7795{
7796 u64 info, hdr0, hdr1;
7797 const char *extra;
7798 char buf[96];
7799 struct hfi1_pportdata *ppd = dd->pport;
7800 u8 lcl_reason = 0;
7801 int do_bounce = 0;
7802
7803 if (reg & DCC_ERR_FLG_UNCORRECTABLE_ERR_SMASK) {
7804 if (!(dd->err_info_uncorrectable & OPA_EI_STATUS_SMASK)) {
7805 info = read_csr(dd, DCC_ERR_INFO_UNCORRECTABLE);
7806 dd->err_info_uncorrectable = info & OPA_EI_CODE_SMASK;
7807 /* set status bit */
7808 dd->err_info_uncorrectable |= OPA_EI_STATUS_SMASK;
7809 }
7810 reg &= ~DCC_ERR_FLG_UNCORRECTABLE_ERR_SMASK;
7811 }
7812
7813 if (reg & DCC_ERR_FLG_LINK_ERR_SMASK) {
7814 struct hfi1_pportdata *ppd = dd->pport;
7815 /* this counter saturates at (2^32) - 1 */
7816 if (ppd->link_downed < (u32)UINT_MAX)
7817 ppd->link_downed++;
7818 reg &= ~DCC_ERR_FLG_LINK_ERR_SMASK;
7819 }
7820
7821 if (reg & DCC_ERR_FLG_FMCONFIG_ERR_SMASK) {
7822 u8 reason_valid = 1;
7823
7824 info = read_csr(dd, DCC_ERR_INFO_FMCONFIG);
7825 if (!(dd->err_info_fmconfig & OPA_EI_STATUS_SMASK)) {
7826 dd->err_info_fmconfig = info & OPA_EI_CODE_SMASK;
7827 /* set status bit */
7828 dd->err_info_fmconfig |= OPA_EI_STATUS_SMASK;
7829 }
7830 switch (info) {
7831 case 0:
7832 case 1:
7833 case 2:
7834 case 3:
7835 case 4:
7836 case 5:
7837 case 6:
7838 extra = fm_config_txt[info];
7839 break;
7840 case 8:
7841 extra = fm_config_txt[info];
7842 if (ppd->port_error_action &
7843 OPA_PI_MASK_FM_CFG_UNSUPPORTED_VL_MARKER) {
7844 do_bounce = 1;
7845 /*
7846 * lcl_reason cannot be derived from info
7847 * for this error
7848 */
7849 lcl_reason =
7850 OPA_LINKDOWN_REASON_UNSUPPORTED_VL_MARKER;
7851 }
7852 break;
7853 default:
7854 reason_valid = 0;
7855 snprintf(buf, sizeof(buf), "reserved%lld", info);
7856 extra = buf;
7857 break;
7858 }
7859
7860 if (reason_valid && !do_bounce) {
7861 do_bounce = ppd->port_error_action &
7862 (1 << (OPA_LDR_FMCONFIG_OFFSET + info));
7863 lcl_reason = info + OPA_LINKDOWN_REASON_BAD_HEAD_DIST;
7864 }
7865
7866 /* just report this */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08007867 dd_dev_info_ratelimited(dd, "DCC Error: fmconfig error: %s\n",
7868 extra);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007869 reg &= ~DCC_ERR_FLG_FMCONFIG_ERR_SMASK;
7870 }
7871
7872 if (reg & DCC_ERR_FLG_RCVPORT_ERR_SMASK) {
7873 u8 reason_valid = 1;
7874
7875 info = read_csr(dd, DCC_ERR_INFO_PORTRCV);
7876 hdr0 = read_csr(dd, DCC_ERR_INFO_PORTRCV_HDR0);
7877 hdr1 = read_csr(dd, DCC_ERR_INFO_PORTRCV_HDR1);
7878 if (!(dd->err_info_rcvport.status_and_code &
7879 OPA_EI_STATUS_SMASK)) {
7880 dd->err_info_rcvport.status_and_code =
7881 info & OPA_EI_CODE_SMASK;
7882 /* set status bit */
7883 dd->err_info_rcvport.status_and_code |=
7884 OPA_EI_STATUS_SMASK;
Jubin John4d114fd2016-02-14 20:21:43 -08007885 /*
7886 * save first 2 flits in the packet that caused
7887 * the error
7888 */
Bart Van Assche48a0cc132016-06-03 12:09:56 -07007889 dd->err_info_rcvport.packet_flit1 = hdr0;
7890 dd->err_info_rcvport.packet_flit2 = hdr1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007891 }
7892 switch (info) {
7893 case 1:
7894 case 2:
7895 case 3:
7896 case 4:
7897 case 5:
7898 case 6:
7899 case 7:
7900 case 9:
7901 case 11:
7902 case 12:
7903 extra = port_rcv_txt[info];
7904 break;
7905 default:
7906 reason_valid = 0;
7907 snprintf(buf, sizeof(buf), "reserved%lld", info);
7908 extra = buf;
7909 break;
7910 }
7911
7912 if (reason_valid && !do_bounce) {
7913 do_bounce = ppd->port_error_action &
7914 (1 << (OPA_LDR_PORTRCV_OFFSET + info));
7915 lcl_reason = info + OPA_LINKDOWN_REASON_RCV_ERROR_0;
7916 }
7917
7918 /* just report this */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08007919 dd_dev_info_ratelimited(dd, "DCC Error: PortRcv error: %s\n"
7920 " hdr0 0x%llx, hdr1 0x%llx\n",
7921 extra, hdr0, hdr1);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007922
7923 reg &= ~DCC_ERR_FLG_RCVPORT_ERR_SMASK;
7924 }
7925
7926 if (reg & DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_UC_SMASK) {
7927 /* informative only */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08007928 dd_dev_info_ratelimited(dd, "8051 access to LCB blocked\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04007929 reg &= ~DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_UC_SMASK;
7930 }
7931 if (reg & DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_HOST_SMASK) {
7932 /* informative only */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08007933 dd_dev_info_ratelimited(dd, "host access to LCB blocked\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04007934 reg &= ~DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_HOST_SMASK;
7935 }
7936
Don Hiatt243d9f42017-03-20 17:26:20 -07007937 if (unlikely(hfi1_dbg_fault_suppress_err(&dd->verbs_dev)))
7938 reg &= ~DCC_ERR_FLG_LATE_EBP_ERR_SMASK;
7939
Mike Marciniszyn77241052015-07-30 15:17:43 -04007940 /* report any remaining errors */
7941 if (reg)
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08007942 dd_dev_info_ratelimited(dd, "DCC Error: %s\n",
7943 dcc_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007944
7945 if (lcl_reason == 0)
7946 lcl_reason = OPA_LINKDOWN_REASON_UNKNOWN;
7947
7948 if (do_bounce) {
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08007949 dd_dev_info_ratelimited(dd, "%s: PortErrorAction bounce\n",
7950 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007951 set_link_down_reason(ppd, lcl_reason, 0, lcl_reason);
7952 queue_work(ppd->hfi1_wq, &ppd->link_bounce_work);
7953 }
7954}
7955
7956static void handle_lcb_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
7957{
7958 char buf[96];
7959
7960 dd_dev_info(dd, "LCB Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007961 lcb_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007962}
7963
7964/*
7965 * CCE block DC interrupt. Source is < 8.
7966 */
7967static void is_dc_int(struct hfi1_devdata *dd, unsigned int source)
7968{
7969 const struct err_reg_info *eri = &dc_errs[source];
7970
7971 if (eri->handler) {
7972 interrupt_clear_down(dd, 0, eri);
7973 } else if (source == 3 /* dc_lbm_int */) {
7974 /*
7975 * This indicates that a parity error has occurred on the
7976 * address/control lines presented to the LBM. The error
7977 * is a single pulse, there is no associated error flag,
7978 * and it is non-maskable. This is because if a parity
7979 * error occurs on the request the request is dropped.
7980 * This should never occur, but it is nice to know if it
7981 * ever does.
7982 */
7983 dd_dev_err(dd, "Parity error in DC LBM block\n");
7984 } else {
7985 dd_dev_err(dd, "Invalid DC interrupt %u\n", source);
7986 }
7987}
7988
7989/*
7990 * TX block send credit interrupt. Source is < 160.
7991 */
7992static void is_send_credit_int(struct hfi1_devdata *dd, unsigned int source)
7993{
7994 sc_group_release_update(dd, source);
7995}
7996
7997/*
7998 * TX block SDMA interrupt. Source is < 48.
7999 *
8000 * SDMA interrupts are grouped by type:
8001 *
8002 * 0 - N-1 = SDma
8003 * N - 2N-1 = SDmaProgress
8004 * 2N - 3N-1 = SDmaIdle
8005 */
8006static void is_sdma_eng_int(struct hfi1_devdata *dd, unsigned int source)
8007{
8008 /* what interrupt */
8009 unsigned int what = source / TXE_NUM_SDMA_ENGINES;
8010 /* which engine */
8011 unsigned int which = source % TXE_NUM_SDMA_ENGINES;
8012
8013#ifdef CONFIG_SDMA_VERBOSITY
8014 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", which,
8015 slashstrip(__FILE__), __LINE__, __func__);
8016 sdma_dumpstate(&dd->per_sdma[which]);
8017#endif
8018
8019 if (likely(what < 3 && which < dd->num_sdma)) {
8020 sdma_engine_interrupt(&dd->per_sdma[which], 1ull << source);
8021 } else {
8022 /* should not happen */
8023 dd_dev_err(dd, "Invalid SDMA interrupt 0x%x\n", source);
8024 }
8025}
8026
8027/*
8028 * RX block receive available interrupt. Source is < 160.
8029 */
8030static void is_rcv_avail_int(struct hfi1_devdata *dd, unsigned int source)
8031{
8032 struct hfi1_ctxtdata *rcd;
8033 char *err_detail;
8034
8035 if (likely(source < dd->num_rcv_contexts)) {
8036 rcd = dd->rcd[source];
8037 if (rcd) {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07008038 /* Check for non-user contexts, including vnic */
8039 if ((source < dd->first_dyn_alloc_ctxt) ||
8040 (rcd->sc && (rcd->sc->type == SC_KERNEL)))
Dean Luickf4f30031c2015-10-26 10:28:44 -04008041 rcd->do_interrupt(rcd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008042 else
8043 handle_user_interrupt(rcd);
8044 return; /* OK */
8045 }
8046 /* received an interrupt, but no rcd */
8047 err_detail = "dataless";
8048 } else {
8049 /* received an interrupt, but are not using that context */
8050 err_detail = "out of range";
8051 }
8052 dd_dev_err(dd, "unexpected %s receive available context interrupt %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008053 err_detail, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008054}
8055
8056/*
8057 * RX block receive urgent interrupt. Source is < 160.
8058 */
8059static void is_rcv_urgent_int(struct hfi1_devdata *dd, unsigned int source)
8060{
8061 struct hfi1_ctxtdata *rcd;
8062 char *err_detail;
8063
8064 if (likely(source < dd->num_rcv_contexts)) {
8065 rcd = dd->rcd[source];
8066 if (rcd) {
8067 /* only pay attention to user urgent interrupts */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07008068 if ((source >= dd->first_dyn_alloc_ctxt) &&
8069 (!rcd->sc || (rcd->sc->type == SC_USER)))
Mike Marciniszyn77241052015-07-30 15:17:43 -04008070 handle_user_interrupt(rcd);
8071 return; /* OK */
8072 }
8073 /* received an interrupt, but no rcd */
8074 err_detail = "dataless";
8075 } else {
8076 /* received an interrupt, but are not using that context */
8077 err_detail = "out of range";
8078 }
8079 dd_dev_err(dd, "unexpected %s receive urgent context interrupt %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008080 err_detail, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008081}
8082
8083/*
8084 * Reserved range interrupt. Should not be called in normal operation.
8085 */
8086static void is_reserved_int(struct hfi1_devdata *dd, unsigned int source)
8087{
8088 char name[64];
8089
8090 dd_dev_err(dd, "unexpected %s interrupt\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008091 is_reserved_name(name, sizeof(name), source));
Mike Marciniszyn77241052015-07-30 15:17:43 -04008092}
8093
8094static const struct is_table is_table[] = {
Jubin John4d114fd2016-02-14 20:21:43 -08008095/*
8096 * start end
8097 * name func interrupt func
8098 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04008099{ IS_GENERAL_ERR_START, IS_GENERAL_ERR_END,
8100 is_misc_err_name, is_misc_err_int },
8101{ IS_SDMAENG_ERR_START, IS_SDMAENG_ERR_END,
8102 is_sdma_eng_err_name, is_sdma_eng_err_int },
8103{ IS_SENDCTXT_ERR_START, IS_SENDCTXT_ERR_END,
8104 is_sendctxt_err_name, is_sendctxt_err_int },
8105{ IS_SDMA_START, IS_SDMA_END,
8106 is_sdma_eng_name, is_sdma_eng_int },
8107{ IS_VARIOUS_START, IS_VARIOUS_END,
8108 is_various_name, is_various_int },
8109{ IS_DC_START, IS_DC_END,
8110 is_dc_name, is_dc_int },
8111{ IS_RCVAVAIL_START, IS_RCVAVAIL_END,
8112 is_rcv_avail_name, is_rcv_avail_int },
8113{ IS_RCVURGENT_START, IS_RCVURGENT_END,
8114 is_rcv_urgent_name, is_rcv_urgent_int },
8115{ IS_SENDCREDIT_START, IS_SENDCREDIT_END,
8116 is_send_credit_name, is_send_credit_int},
8117{ IS_RESERVED_START, IS_RESERVED_END,
8118 is_reserved_name, is_reserved_int},
8119};
8120
8121/*
8122 * Interrupt source interrupt - called when the given source has an interrupt.
8123 * Source is a bit index into an array of 64-bit integers.
8124 */
8125static void is_interrupt(struct hfi1_devdata *dd, unsigned int source)
8126{
8127 const struct is_table *entry;
8128
8129 /* avoids a double compare by walking the table in-order */
8130 for (entry = &is_table[0]; entry->is_name; entry++) {
8131 if (source < entry->end) {
8132 trace_hfi1_interrupt(dd, entry, source);
8133 entry->is_int(dd, source - entry->start);
8134 return;
8135 }
8136 }
8137 /* fell off the end */
8138 dd_dev_err(dd, "invalid interrupt source %u\n", source);
8139}
8140
8141/*
8142 * General interrupt handler. This is able to correctly handle
8143 * all interrupts in case INTx is used.
8144 */
8145static irqreturn_t general_interrupt(int irq, void *data)
8146{
8147 struct hfi1_devdata *dd = data;
8148 u64 regs[CCE_NUM_INT_CSRS];
8149 u32 bit;
8150 int i;
8151
8152 this_cpu_inc(*dd->int_counter);
8153
8154 /* phase 1: scan and clear all handled interrupts */
8155 for (i = 0; i < CCE_NUM_INT_CSRS; i++) {
8156 if (dd->gi_mask[i] == 0) {
8157 regs[i] = 0; /* used later */
8158 continue;
8159 }
8160 regs[i] = read_csr(dd, CCE_INT_STATUS + (8 * i)) &
8161 dd->gi_mask[i];
8162 /* only clear if anything is set */
8163 if (regs[i])
8164 write_csr(dd, CCE_INT_CLEAR + (8 * i), regs[i]);
8165 }
8166
8167 /* phase 2: call the appropriate handler */
8168 for_each_set_bit(bit, (unsigned long *)&regs[0],
Jubin John17fb4f22016-02-14 20:21:52 -08008169 CCE_NUM_INT_CSRS * 64) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04008170 is_interrupt(dd, bit);
8171 }
8172
8173 return IRQ_HANDLED;
8174}
8175
8176static irqreturn_t sdma_interrupt(int irq, void *data)
8177{
8178 struct sdma_engine *sde = data;
8179 struct hfi1_devdata *dd = sde->dd;
8180 u64 status;
8181
8182#ifdef CONFIG_SDMA_VERBOSITY
8183 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
8184 slashstrip(__FILE__), __LINE__, __func__);
8185 sdma_dumpstate(sde);
8186#endif
8187
8188 this_cpu_inc(*dd->int_counter);
8189
8190 /* This read_csr is really bad in the hot path */
8191 status = read_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008192 CCE_INT_STATUS + (8 * (IS_SDMA_START / 64)))
8193 & sde->imask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008194 if (likely(status)) {
8195 /* clear the interrupt(s) */
8196 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008197 CCE_INT_CLEAR + (8 * (IS_SDMA_START / 64)),
8198 status);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008199
8200 /* handle the interrupt(s) */
8201 sdma_engine_interrupt(sde, status);
8202 } else
8203 dd_dev_err(dd, "SDMA engine %u interrupt, but no status bits set\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008204 sde->this_idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008205
8206 return IRQ_HANDLED;
8207}
8208
8209/*
Dean Luickecd42f82016-02-03 14:35:14 -08008210 * Clear the receive interrupt. Use a read of the interrupt clear CSR
8211 * to insure that the write completed. This does NOT guarantee that
8212 * queued DMA writes to memory from the chip are pushed.
Dean Luickf4f30031c2015-10-26 10:28:44 -04008213 */
8214static inline void clear_recv_intr(struct hfi1_ctxtdata *rcd)
8215{
8216 struct hfi1_devdata *dd = rcd->dd;
8217 u32 addr = CCE_INT_CLEAR + (8 * rcd->ireg);
8218
8219 mmiowb(); /* make sure everything before is written */
8220 write_csr(dd, addr, rcd->imask);
8221 /* force the above write on the chip and get a value back */
8222 (void)read_csr(dd, addr);
8223}
8224
8225/* force the receive interrupt */
Jim Snowfb9036d2016-01-11 18:32:21 -05008226void force_recv_intr(struct hfi1_ctxtdata *rcd)
Dean Luickf4f30031c2015-10-26 10:28:44 -04008227{
8228 write_csr(rcd->dd, CCE_INT_FORCE + (8 * rcd->ireg), rcd->imask);
8229}
8230
Dean Luickecd42f82016-02-03 14:35:14 -08008231/*
8232 * Return non-zero if a packet is present.
8233 *
8234 * This routine is called when rechecking for packets after the RcvAvail
8235 * interrupt has been cleared down. First, do a quick check of memory for
8236 * a packet present. If not found, use an expensive CSR read of the context
8237 * tail to determine the actual tail. The CSR read is necessary because there
8238 * is no method to push pending DMAs to memory other than an interrupt and we
8239 * are trying to determine if we need to force an interrupt.
8240 */
Dean Luickf4f30031c2015-10-26 10:28:44 -04008241static inline int check_packet_present(struct hfi1_ctxtdata *rcd)
8242{
Dean Luickecd42f82016-02-03 14:35:14 -08008243 u32 tail;
8244 int present;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008245
Dean Luickecd42f82016-02-03 14:35:14 -08008246 if (!HFI1_CAP_IS_KSET(DMA_RTAIL))
8247 present = (rcd->seq_cnt ==
8248 rhf_rcv_seq(rhf_to_cpu(get_rhf_addr(rcd))));
8249 else /* is RDMA rtail */
8250 present = (rcd->head != get_rcvhdrtail(rcd));
8251
8252 if (present)
8253 return 1;
8254
8255 /* fall back to a CSR read, correct indpendent of DMA_RTAIL */
8256 tail = (u32)read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_TAIL);
8257 return rcd->head != tail;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008258}
8259
8260/*
8261 * Receive packet IRQ handler. This routine expects to be on its own IRQ.
8262 * This routine will try to handle packets immediately (latency), but if
8263 * it finds too many, it will invoke the thread handler (bandwitdh). The
Jubin John16733b82016-02-14 20:20:58 -08008264 * chip receive interrupt is *not* cleared down until this or the thread (if
Dean Luickf4f30031c2015-10-26 10:28:44 -04008265 * invoked) is finished. The intent is to avoid extra interrupts while we
8266 * are processing packets anyway.
Mike Marciniszyn77241052015-07-30 15:17:43 -04008267 */
8268static irqreturn_t receive_context_interrupt(int irq, void *data)
8269{
8270 struct hfi1_ctxtdata *rcd = data;
8271 struct hfi1_devdata *dd = rcd->dd;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008272 int disposition;
8273 int present;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008274
8275 trace_hfi1_receive_interrupt(dd, rcd->ctxt);
8276 this_cpu_inc(*dd->int_counter);
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08008277 aspm_ctx_disable(rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008278
Dean Luickf4f30031c2015-10-26 10:28:44 -04008279 /* receive interrupt remains blocked while processing packets */
8280 disposition = rcd->do_interrupt(rcd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008281
Dean Luickf4f30031c2015-10-26 10:28:44 -04008282 /*
8283 * Too many packets were seen while processing packets in this
8284 * IRQ handler. Invoke the handler thread. The receive interrupt
8285 * remains blocked.
8286 */
8287 if (disposition == RCV_PKT_LIMIT)
8288 return IRQ_WAKE_THREAD;
8289
8290 /*
8291 * The packet processor detected no more packets. Clear the receive
8292 * interrupt and recheck for a packet packet that may have arrived
8293 * after the previous check and interrupt clear. If a packet arrived,
8294 * force another interrupt.
8295 */
8296 clear_recv_intr(rcd);
8297 present = check_packet_present(rcd);
8298 if (present)
8299 force_recv_intr(rcd);
8300
8301 return IRQ_HANDLED;
8302}
8303
8304/*
8305 * Receive packet thread handler. This expects to be invoked with the
8306 * receive interrupt still blocked.
8307 */
8308static irqreturn_t receive_context_thread(int irq, void *data)
8309{
8310 struct hfi1_ctxtdata *rcd = data;
8311 int present;
8312
8313 /* receive interrupt is still blocked from the IRQ handler */
8314 (void)rcd->do_interrupt(rcd, 1);
8315
8316 /*
8317 * The packet processor will only return if it detected no more
8318 * packets. Hold IRQs here so we can safely clear the interrupt and
8319 * recheck for a packet that may have arrived after the previous
8320 * check and the interrupt clear. If a packet arrived, force another
8321 * interrupt.
8322 */
8323 local_irq_disable();
8324 clear_recv_intr(rcd);
8325 present = check_packet_present(rcd);
8326 if (present)
8327 force_recv_intr(rcd);
8328 local_irq_enable();
Mike Marciniszyn77241052015-07-30 15:17:43 -04008329
8330 return IRQ_HANDLED;
8331}
8332
8333/* ========================================================================= */
8334
8335u32 read_physical_state(struct hfi1_devdata *dd)
8336{
8337 u64 reg;
8338
8339 reg = read_csr(dd, DC_DC8051_STS_CUR_STATE);
8340 return (reg >> DC_DC8051_STS_CUR_STATE_PORT_SHIFT)
8341 & DC_DC8051_STS_CUR_STATE_PORT_MASK;
8342}
8343
Jim Snowfb9036d2016-01-11 18:32:21 -05008344u32 read_logical_state(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008345{
8346 u64 reg;
8347
8348 reg = read_csr(dd, DCC_CFG_PORT_CONFIG);
8349 return (reg >> DCC_CFG_PORT_CONFIG_LINK_STATE_SHIFT)
8350 & DCC_CFG_PORT_CONFIG_LINK_STATE_MASK;
8351}
8352
8353static void set_logical_state(struct hfi1_devdata *dd, u32 chip_lstate)
8354{
8355 u64 reg;
8356
8357 reg = read_csr(dd, DCC_CFG_PORT_CONFIG);
8358 /* clear current state, set new state */
8359 reg &= ~DCC_CFG_PORT_CONFIG_LINK_STATE_SMASK;
8360 reg |= (u64)chip_lstate << DCC_CFG_PORT_CONFIG_LINK_STATE_SHIFT;
8361 write_csr(dd, DCC_CFG_PORT_CONFIG, reg);
8362}
8363
8364/*
8365 * Use the 8051 to read a LCB CSR.
8366 */
8367static int read_lcb_via_8051(struct hfi1_devdata *dd, u32 addr, u64 *data)
8368{
8369 u32 regno;
8370 int ret;
8371
8372 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR) {
8373 if (acquire_lcb_access(dd, 0) == 0) {
8374 *data = read_csr(dd, addr);
8375 release_lcb_access(dd, 0);
8376 return 0;
8377 }
8378 return -EBUSY;
8379 }
8380
8381 /* register is an index of LCB registers: (offset - base) / 8 */
8382 regno = (addr - DC_LCB_CFG_RUN) >> 3;
8383 ret = do_8051_command(dd, HCMD_READ_LCB_CSR, regno, data);
8384 if (ret != HCMD_SUCCESS)
8385 return -EBUSY;
8386 return 0;
8387}
8388
8389/*
Michael J. Ruhl86884262017-03-20 17:24:51 -07008390 * Provide a cache for some of the LCB registers in case the LCB is
8391 * unavailable.
8392 * (The LCB is unavailable in certain link states, for example.)
8393 */
8394struct lcb_datum {
8395 u32 off;
8396 u64 val;
8397};
8398
8399static struct lcb_datum lcb_cache[] = {
8400 { DC_LCB_ERR_INFO_RX_REPLAY_CNT, 0},
8401 { DC_LCB_ERR_INFO_SEQ_CRC_CNT, 0 },
8402 { DC_LCB_ERR_INFO_REINIT_FROM_PEER_CNT, 0 },
8403};
8404
8405static void update_lcb_cache(struct hfi1_devdata *dd)
8406{
8407 int i;
8408 int ret;
8409 u64 val;
8410
8411 for (i = 0; i < ARRAY_SIZE(lcb_cache); i++) {
8412 ret = read_lcb_csr(dd, lcb_cache[i].off, &val);
8413
8414 /* Update if we get good data */
8415 if (likely(ret != -EBUSY))
8416 lcb_cache[i].val = val;
8417 }
8418}
8419
8420static int read_lcb_cache(u32 off, u64 *val)
8421{
8422 int i;
8423
8424 for (i = 0; i < ARRAY_SIZE(lcb_cache); i++) {
8425 if (lcb_cache[i].off == off) {
8426 *val = lcb_cache[i].val;
8427 return 0;
8428 }
8429 }
8430
8431 pr_warn("%s bad offset 0x%x\n", __func__, off);
8432 return -1;
8433}
8434
8435/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04008436 * Read an LCB CSR. Access may not be in host control, so check.
8437 * Return 0 on success, -EBUSY on failure.
8438 */
8439int read_lcb_csr(struct hfi1_devdata *dd, u32 addr, u64 *data)
8440{
8441 struct hfi1_pportdata *ppd = dd->pport;
8442
8443 /* if up, go through the 8051 for the value */
8444 if (ppd->host_link_state & HLS_UP)
8445 return read_lcb_via_8051(dd, addr, data);
Michael J. Ruhl86884262017-03-20 17:24:51 -07008446 /* if going up or down, check the cache, otherwise, no access */
8447 if (ppd->host_link_state & (HLS_GOING_UP | HLS_GOING_OFFLINE)) {
8448 if (read_lcb_cache(addr, data))
8449 return -EBUSY;
8450 return 0;
8451 }
8452
Mike Marciniszyn77241052015-07-30 15:17:43 -04008453 /* otherwise, host has access */
8454 *data = read_csr(dd, addr);
8455 return 0;
8456}
8457
8458/*
8459 * Use the 8051 to write a LCB CSR.
8460 */
8461static int write_lcb_via_8051(struct hfi1_devdata *dd, u32 addr, u64 data)
8462{
Dean Luick3bf40d62015-11-06 20:07:04 -05008463 u32 regno;
8464 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008465
Dean Luick3bf40d62015-11-06 20:07:04 -05008466 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR ||
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008467 (dd->dc8051_ver < dc8051_ver(0, 20, 0))) {
Dean Luick3bf40d62015-11-06 20:07:04 -05008468 if (acquire_lcb_access(dd, 0) == 0) {
8469 write_csr(dd, addr, data);
8470 release_lcb_access(dd, 0);
8471 return 0;
8472 }
8473 return -EBUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008474 }
Dean Luick3bf40d62015-11-06 20:07:04 -05008475
8476 /* register is an index of LCB registers: (offset - base) / 8 */
8477 regno = (addr - DC_LCB_CFG_RUN) >> 3;
8478 ret = do_8051_command(dd, HCMD_WRITE_LCB_CSR, regno, &data);
8479 if (ret != HCMD_SUCCESS)
8480 return -EBUSY;
8481 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008482}
8483
8484/*
8485 * Write an LCB CSR. Access may not be in host control, so check.
8486 * Return 0 on success, -EBUSY on failure.
8487 */
8488int write_lcb_csr(struct hfi1_devdata *dd, u32 addr, u64 data)
8489{
8490 struct hfi1_pportdata *ppd = dd->pport;
8491
8492 /* if up, go through the 8051 for the value */
8493 if (ppd->host_link_state & HLS_UP)
8494 return write_lcb_via_8051(dd, addr, data);
8495 /* if going up or down, no access */
8496 if (ppd->host_link_state & (HLS_GOING_UP | HLS_GOING_OFFLINE))
8497 return -EBUSY;
8498 /* otherwise, host has access */
8499 write_csr(dd, addr, data);
8500 return 0;
8501}
8502
8503/*
8504 * Returns:
8505 * < 0 = Linux error, not able to get access
8506 * > 0 = 8051 command RETURN_CODE
8507 */
8508static int do_8051_command(
8509 struct hfi1_devdata *dd,
8510 u32 type,
8511 u64 in_data,
8512 u64 *out_data)
8513{
8514 u64 reg, completed;
8515 int return_code;
8516 unsigned long flags;
8517 unsigned long timeout;
8518
8519 hfi1_cdbg(DC8051, "type %d, data 0x%012llx", type, in_data);
8520
8521 /*
8522 * Alternative to holding the lock for a long time:
8523 * - keep busy wait - have other users bounce off
8524 */
8525 spin_lock_irqsave(&dd->dc8051_lock, flags);
8526
8527 /* We can't send any commands to the 8051 if it's in reset */
8528 if (dd->dc_shutdown) {
8529 return_code = -ENODEV;
8530 goto fail;
8531 }
8532
8533 /*
8534 * If an 8051 host command timed out previously, then the 8051 is
8535 * stuck.
8536 *
8537 * On first timeout, attempt to reset and restart the entire DC
8538 * block (including 8051). (Is this too big of a hammer?)
8539 *
8540 * If the 8051 times out a second time, the reset did not bring it
8541 * back to healthy life. In that case, fail any subsequent commands.
8542 */
8543 if (dd->dc8051_timed_out) {
8544 if (dd->dc8051_timed_out > 1) {
8545 dd_dev_err(dd,
8546 "Previous 8051 host command timed out, skipping command %u\n",
8547 type);
8548 return_code = -ENXIO;
8549 goto fail;
8550 }
8551 spin_unlock_irqrestore(&dd->dc8051_lock, flags);
8552 dc_shutdown(dd);
8553 dc_start(dd);
8554 spin_lock_irqsave(&dd->dc8051_lock, flags);
8555 }
8556
8557 /*
8558 * If there is no timeout, then the 8051 command interface is
8559 * waiting for a command.
8560 */
8561
8562 /*
Dean Luick3bf40d62015-11-06 20:07:04 -05008563 * When writing a LCB CSR, out_data contains the full value to
8564 * to be written, while in_data contains the relative LCB
8565 * address in 7:0. Do the work here, rather than the caller,
8566 * of distrubting the write data to where it needs to go:
8567 *
8568 * Write data
8569 * 39:00 -> in_data[47:8]
8570 * 47:40 -> DC8051_CFG_EXT_DEV_0.RETURN_CODE
8571 * 63:48 -> DC8051_CFG_EXT_DEV_0.RSP_DATA
8572 */
8573 if (type == HCMD_WRITE_LCB_CSR) {
8574 in_data |= ((*out_data) & 0xffffffffffull) << 8;
Dean Luick00801672016-12-07 19:33:40 -08008575 /* must preserve COMPLETED - it is tied to hardware */
8576 reg = read_csr(dd, DC_DC8051_CFG_EXT_DEV_0);
8577 reg &= DC_DC8051_CFG_EXT_DEV_0_COMPLETED_SMASK;
8578 reg |= ((((*out_data) >> 40) & 0xff) <<
Dean Luick3bf40d62015-11-06 20:07:04 -05008579 DC_DC8051_CFG_EXT_DEV_0_RETURN_CODE_SHIFT)
8580 | ((((*out_data) >> 48) & 0xffff) <<
8581 DC_DC8051_CFG_EXT_DEV_0_RSP_DATA_SHIFT);
8582 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0, reg);
8583 }
8584
8585 /*
Mike Marciniszyn77241052015-07-30 15:17:43 -04008586 * Do two writes: the first to stabilize the type and req_data, the
8587 * second to activate.
8588 */
8589 reg = ((u64)type & DC_DC8051_CFG_HOST_CMD_0_REQ_TYPE_MASK)
8590 << DC_DC8051_CFG_HOST_CMD_0_REQ_TYPE_SHIFT
8591 | (in_data & DC_DC8051_CFG_HOST_CMD_0_REQ_DATA_MASK)
8592 << DC_DC8051_CFG_HOST_CMD_0_REQ_DATA_SHIFT;
8593 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, reg);
8594 reg |= DC_DC8051_CFG_HOST_CMD_0_REQ_NEW_SMASK;
8595 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, reg);
8596
8597 /* wait for completion, alternate: interrupt */
8598 timeout = jiffies + msecs_to_jiffies(DC8051_COMMAND_TIMEOUT);
8599 while (1) {
8600 reg = read_csr(dd, DC_DC8051_CFG_HOST_CMD_1);
8601 completed = reg & DC_DC8051_CFG_HOST_CMD_1_COMPLETED_SMASK;
8602 if (completed)
8603 break;
8604 if (time_after(jiffies, timeout)) {
8605 dd->dc8051_timed_out++;
8606 dd_dev_err(dd, "8051 host command %u timeout\n", type);
8607 if (out_data)
8608 *out_data = 0;
8609 return_code = -ETIMEDOUT;
8610 goto fail;
8611 }
8612 udelay(2);
8613 }
8614
8615 if (out_data) {
8616 *out_data = (reg >> DC_DC8051_CFG_HOST_CMD_1_RSP_DATA_SHIFT)
8617 & DC_DC8051_CFG_HOST_CMD_1_RSP_DATA_MASK;
8618 if (type == HCMD_READ_LCB_CSR) {
8619 /* top 16 bits are in a different register */
8620 *out_data |= (read_csr(dd, DC_DC8051_CFG_EXT_DEV_1)
8621 & DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SMASK)
8622 << (48
8623 - DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SHIFT);
8624 }
8625 }
8626 return_code = (reg >> DC_DC8051_CFG_HOST_CMD_1_RETURN_CODE_SHIFT)
8627 & DC_DC8051_CFG_HOST_CMD_1_RETURN_CODE_MASK;
8628 dd->dc8051_timed_out = 0;
8629 /*
8630 * Clear command for next user.
8631 */
8632 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, 0);
8633
8634fail:
8635 spin_unlock_irqrestore(&dd->dc8051_lock, flags);
8636
8637 return return_code;
8638}
8639
8640static int set_physical_link_state(struct hfi1_devdata *dd, u64 state)
8641{
8642 return do_8051_command(dd, HCMD_CHANGE_PHY_STATE, state, NULL);
8643}
8644
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08008645int load_8051_config(struct hfi1_devdata *dd, u8 field_id,
8646 u8 lane_id, u32 config_data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008647{
8648 u64 data;
8649 int ret;
8650
8651 data = (u64)field_id << LOAD_DATA_FIELD_ID_SHIFT
8652 | (u64)lane_id << LOAD_DATA_LANE_ID_SHIFT
8653 | (u64)config_data << LOAD_DATA_DATA_SHIFT;
8654 ret = do_8051_command(dd, HCMD_LOAD_CONFIG_DATA, data, NULL);
8655 if (ret != HCMD_SUCCESS) {
8656 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008657 "load 8051 config: field id %d, lane %d, err %d\n",
8658 (int)field_id, (int)lane_id, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008659 }
8660 return ret;
8661}
8662
8663/*
8664 * Read the 8051 firmware "registers". Use the RAM directly. Always
8665 * set the result, even on error.
8666 * Return 0 on success, -errno on failure
8667 */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08008668int read_8051_config(struct hfi1_devdata *dd, u8 field_id, u8 lane_id,
8669 u32 *result)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008670{
8671 u64 big_data;
8672 u32 addr;
8673 int ret;
8674
8675 /* address start depends on the lane_id */
8676 if (lane_id < 4)
8677 addr = (4 * NUM_GENERAL_FIELDS)
8678 + (lane_id * 4 * NUM_LANE_FIELDS);
8679 else
8680 addr = 0;
8681 addr += field_id * 4;
8682
8683 /* read is in 8-byte chunks, hardware will truncate the address down */
8684 ret = read_8051_data(dd, addr, 8, &big_data);
8685
8686 if (ret == 0) {
8687 /* extract the 4 bytes we want */
8688 if (addr & 0x4)
8689 *result = (u32)(big_data >> 32);
8690 else
8691 *result = (u32)big_data;
8692 } else {
8693 *result = 0;
8694 dd_dev_err(dd, "%s: direct read failed, lane %d, field %d!\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008695 __func__, lane_id, field_id);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008696 }
8697
8698 return ret;
8699}
8700
8701static int write_vc_local_phy(struct hfi1_devdata *dd, u8 power_management,
8702 u8 continuous)
8703{
8704 u32 frame;
8705
8706 frame = continuous << CONTINIOUS_REMOTE_UPDATE_SUPPORT_SHIFT
8707 | power_management << POWER_MANAGEMENT_SHIFT;
8708 return load_8051_config(dd, VERIFY_CAP_LOCAL_PHY,
8709 GENERAL_CONFIG, frame);
8710}
8711
8712static int write_vc_local_fabric(struct hfi1_devdata *dd, u8 vau, u8 z, u8 vcu,
8713 u16 vl15buf, u8 crc_sizes)
8714{
8715 u32 frame;
8716
8717 frame = (u32)vau << VAU_SHIFT
8718 | (u32)z << Z_SHIFT
8719 | (u32)vcu << VCU_SHIFT
8720 | (u32)vl15buf << VL15BUF_SHIFT
8721 | (u32)crc_sizes << CRC_SIZES_SHIFT;
8722 return load_8051_config(dd, VERIFY_CAP_LOCAL_FABRIC,
8723 GENERAL_CONFIG, frame);
8724}
8725
8726static void read_vc_local_link_width(struct hfi1_devdata *dd, u8 *misc_bits,
8727 u8 *flag_bits, u16 *link_widths)
8728{
8729 u32 frame;
8730
8731 read_8051_config(dd, VERIFY_CAP_LOCAL_LINK_WIDTH, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008732 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008733 *misc_bits = (frame >> MISC_CONFIG_BITS_SHIFT) & MISC_CONFIG_BITS_MASK;
8734 *flag_bits = (frame >> LOCAL_FLAG_BITS_SHIFT) & LOCAL_FLAG_BITS_MASK;
8735 *link_widths = (frame >> LINK_WIDTH_SHIFT) & LINK_WIDTH_MASK;
8736}
8737
8738static int write_vc_local_link_width(struct hfi1_devdata *dd,
8739 u8 misc_bits,
8740 u8 flag_bits,
8741 u16 link_widths)
8742{
8743 u32 frame;
8744
8745 frame = (u32)misc_bits << MISC_CONFIG_BITS_SHIFT
8746 | (u32)flag_bits << LOCAL_FLAG_BITS_SHIFT
8747 | (u32)link_widths << LINK_WIDTH_SHIFT;
8748 return load_8051_config(dd, VERIFY_CAP_LOCAL_LINK_WIDTH, GENERAL_CONFIG,
8749 frame);
8750}
8751
8752static int write_local_device_id(struct hfi1_devdata *dd, u16 device_id,
8753 u8 device_rev)
8754{
8755 u32 frame;
8756
8757 frame = ((u32)device_id << LOCAL_DEVICE_ID_SHIFT)
8758 | ((u32)device_rev << LOCAL_DEVICE_REV_SHIFT);
8759 return load_8051_config(dd, LOCAL_DEVICE_ID, GENERAL_CONFIG, frame);
8760}
8761
8762static void read_remote_device_id(struct hfi1_devdata *dd, u16 *device_id,
8763 u8 *device_rev)
8764{
8765 u32 frame;
8766
8767 read_8051_config(dd, REMOTE_DEVICE_ID, GENERAL_CONFIG, &frame);
8768 *device_id = (frame >> REMOTE_DEVICE_ID_SHIFT) & REMOTE_DEVICE_ID_MASK;
8769 *device_rev = (frame >> REMOTE_DEVICE_REV_SHIFT)
8770 & REMOTE_DEVICE_REV_MASK;
8771}
8772
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008773void read_misc_status(struct hfi1_devdata *dd, u8 *ver_major, u8 *ver_minor,
8774 u8 *ver_patch)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008775{
8776 u32 frame;
8777
8778 read_8051_config(dd, MISC_STATUS, GENERAL_CONFIG, &frame);
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008779 *ver_major = (frame >> STS_FM_VERSION_MAJOR_SHIFT) &
8780 STS_FM_VERSION_MAJOR_MASK;
8781 *ver_minor = (frame >> STS_FM_VERSION_MINOR_SHIFT) &
8782 STS_FM_VERSION_MINOR_MASK;
8783
8784 read_8051_config(dd, VERSION_PATCH, GENERAL_CONFIG, &frame);
8785 *ver_patch = (frame >> STS_FM_VERSION_PATCH_SHIFT) &
8786 STS_FM_VERSION_PATCH_MASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008787}
8788
8789static void read_vc_remote_phy(struct hfi1_devdata *dd, u8 *power_management,
8790 u8 *continuous)
8791{
8792 u32 frame;
8793
8794 read_8051_config(dd, VERIFY_CAP_REMOTE_PHY, GENERAL_CONFIG, &frame);
8795 *power_management = (frame >> POWER_MANAGEMENT_SHIFT)
8796 & POWER_MANAGEMENT_MASK;
8797 *continuous = (frame >> CONTINIOUS_REMOTE_UPDATE_SUPPORT_SHIFT)
8798 & CONTINIOUS_REMOTE_UPDATE_SUPPORT_MASK;
8799}
8800
8801static void read_vc_remote_fabric(struct hfi1_devdata *dd, u8 *vau, u8 *z,
8802 u8 *vcu, u16 *vl15buf, u8 *crc_sizes)
8803{
8804 u32 frame;
8805
8806 read_8051_config(dd, VERIFY_CAP_REMOTE_FABRIC, GENERAL_CONFIG, &frame);
8807 *vau = (frame >> VAU_SHIFT) & VAU_MASK;
8808 *z = (frame >> Z_SHIFT) & Z_MASK;
8809 *vcu = (frame >> VCU_SHIFT) & VCU_MASK;
8810 *vl15buf = (frame >> VL15BUF_SHIFT) & VL15BUF_MASK;
8811 *crc_sizes = (frame >> CRC_SIZES_SHIFT) & CRC_SIZES_MASK;
8812}
8813
8814static void read_vc_remote_link_width(struct hfi1_devdata *dd,
8815 u8 *remote_tx_rate,
8816 u16 *link_widths)
8817{
8818 u32 frame;
8819
8820 read_8051_config(dd, VERIFY_CAP_REMOTE_LINK_WIDTH, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008821 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008822 *remote_tx_rate = (frame >> REMOTE_TX_RATE_SHIFT)
8823 & REMOTE_TX_RATE_MASK;
8824 *link_widths = (frame >> LINK_WIDTH_SHIFT) & LINK_WIDTH_MASK;
8825}
8826
8827static void read_local_lni(struct hfi1_devdata *dd, u8 *enable_lane_rx)
8828{
8829 u32 frame;
8830
8831 read_8051_config(dd, LOCAL_LNI_INFO, GENERAL_CONFIG, &frame);
8832 *enable_lane_rx = (frame >> ENABLE_LANE_RX_SHIFT) & ENABLE_LANE_RX_MASK;
8833}
8834
8835static void read_mgmt_allowed(struct hfi1_devdata *dd, u8 *mgmt_allowed)
8836{
8837 u32 frame;
8838
8839 read_8051_config(dd, REMOTE_LNI_INFO, GENERAL_CONFIG, &frame);
8840 *mgmt_allowed = (frame >> MGMT_ALLOWED_SHIFT) & MGMT_ALLOWED_MASK;
8841}
8842
8843static void read_last_local_state(struct hfi1_devdata *dd, u32 *lls)
8844{
8845 read_8051_config(dd, LAST_LOCAL_STATE_COMPLETE, GENERAL_CONFIG, lls);
8846}
8847
8848static void read_last_remote_state(struct hfi1_devdata *dd, u32 *lrs)
8849{
8850 read_8051_config(dd, LAST_REMOTE_STATE_COMPLETE, GENERAL_CONFIG, lrs);
8851}
8852
8853void hfi1_read_link_quality(struct hfi1_devdata *dd, u8 *link_quality)
8854{
8855 u32 frame;
8856 int ret;
8857
8858 *link_quality = 0;
8859 if (dd->pport->host_link_state & HLS_UP) {
8860 ret = read_8051_config(dd, LINK_QUALITY_INFO, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008861 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008862 if (ret == 0)
8863 *link_quality = (frame >> LINK_QUALITY_SHIFT)
8864 & LINK_QUALITY_MASK;
8865 }
8866}
8867
8868static void read_planned_down_reason_code(struct hfi1_devdata *dd, u8 *pdrrc)
8869{
8870 u32 frame;
8871
8872 read_8051_config(dd, LINK_QUALITY_INFO, GENERAL_CONFIG, &frame);
8873 *pdrrc = (frame >> DOWN_REMOTE_REASON_SHIFT) & DOWN_REMOTE_REASON_MASK;
8874}
8875
Dean Luickfeb831d2016-04-14 08:31:36 -07008876static void read_link_down_reason(struct hfi1_devdata *dd, u8 *ldr)
8877{
8878 u32 frame;
8879
8880 read_8051_config(dd, LINK_DOWN_REASON, GENERAL_CONFIG, &frame);
8881 *ldr = (frame & 0xff);
8882}
8883
Mike Marciniszyn77241052015-07-30 15:17:43 -04008884static int read_tx_settings(struct hfi1_devdata *dd,
8885 u8 *enable_lane_tx,
8886 u8 *tx_polarity_inversion,
8887 u8 *rx_polarity_inversion,
8888 u8 *max_rate)
8889{
8890 u32 frame;
8891 int ret;
8892
8893 ret = read_8051_config(dd, TX_SETTINGS, GENERAL_CONFIG, &frame);
8894 *enable_lane_tx = (frame >> ENABLE_LANE_TX_SHIFT)
8895 & ENABLE_LANE_TX_MASK;
8896 *tx_polarity_inversion = (frame >> TX_POLARITY_INVERSION_SHIFT)
8897 & TX_POLARITY_INVERSION_MASK;
8898 *rx_polarity_inversion = (frame >> RX_POLARITY_INVERSION_SHIFT)
8899 & RX_POLARITY_INVERSION_MASK;
8900 *max_rate = (frame >> MAX_RATE_SHIFT) & MAX_RATE_MASK;
8901 return ret;
8902}
8903
8904static int write_tx_settings(struct hfi1_devdata *dd,
8905 u8 enable_lane_tx,
8906 u8 tx_polarity_inversion,
8907 u8 rx_polarity_inversion,
8908 u8 max_rate)
8909{
8910 u32 frame;
8911
8912 /* no need to mask, all variable sizes match field widths */
8913 frame = enable_lane_tx << ENABLE_LANE_TX_SHIFT
8914 | tx_polarity_inversion << TX_POLARITY_INVERSION_SHIFT
8915 | rx_polarity_inversion << RX_POLARITY_INVERSION_SHIFT
8916 | max_rate << MAX_RATE_SHIFT;
8917 return load_8051_config(dd, TX_SETTINGS, GENERAL_CONFIG, frame);
8918}
8919
Mike Marciniszyn77241052015-07-30 15:17:43 -04008920/*
8921 * Read an idle LCB message.
8922 *
8923 * Returns 0 on success, -EINVAL on error
8924 */
8925static int read_idle_message(struct hfi1_devdata *dd, u64 type, u64 *data_out)
8926{
8927 int ret;
8928
Jubin John17fb4f22016-02-14 20:21:52 -08008929 ret = do_8051_command(dd, HCMD_READ_LCB_IDLE_MSG, type, data_out);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008930 if (ret != HCMD_SUCCESS) {
8931 dd_dev_err(dd, "read idle message: type %d, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008932 (u32)type, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008933 return -EINVAL;
8934 }
8935 dd_dev_info(dd, "%s: read idle message 0x%llx\n", __func__, *data_out);
8936 /* return only the payload as we already know the type */
8937 *data_out >>= IDLE_PAYLOAD_SHIFT;
8938 return 0;
8939}
8940
8941/*
8942 * Read an idle SMA message. To be done in response to a notification from
8943 * the 8051.
8944 *
8945 * Returns 0 on success, -EINVAL on error
8946 */
8947static int read_idle_sma(struct hfi1_devdata *dd, u64 *data)
8948{
Jubin John17fb4f22016-02-14 20:21:52 -08008949 return read_idle_message(dd, (u64)IDLE_SMA << IDLE_MSG_TYPE_SHIFT,
8950 data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008951}
8952
8953/*
8954 * Send an idle LCB message.
8955 *
8956 * Returns 0 on success, -EINVAL on error
8957 */
8958static int send_idle_message(struct hfi1_devdata *dd, u64 data)
8959{
8960 int ret;
8961
8962 dd_dev_info(dd, "%s: sending idle message 0x%llx\n", __func__, data);
8963 ret = do_8051_command(dd, HCMD_SEND_LCB_IDLE_MSG, data, NULL);
8964 if (ret != HCMD_SUCCESS) {
8965 dd_dev_err(dd, "send idle message: data 0x%llx, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008966 data, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008967 return -EINVAL;
8968 }
8969 return 0;
8970}
8971
8972/*
8973 * Send an idle SMA message.
8974 *
8975 * Returns 0 on success, -EINVAL on error
8976 */
8977int send_idle_sma(struct hfi1_devdata *dd, u64 message)
8978{
8979 u64 data;
8980
Jubin John17fb4f22016-02-14 20:21:52 -08008981 data = ((message & IDLE_PAYLOAD_MASK) << IDLE_PAYLOAD_SHIFT) |
8982 ((u64)IDLE_SMA << IDLE_MSG_TYPE_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008983 return send_idle_message(dd, data);
8984}
8985
8986/*
8987 * Initialize the LCB then do a quick link up. This may or may not be
8988 * in loopback.
8989 *
8990 * return 0 on success, -errno on error
8991 */
8992static int do_quick_linkup(struct hfi1_devdata *dd)
8993{
Mike Marciniszyn77241052015-07-30 15:17:43 -04008994 int ret;
8995
8996 lcb_shutdown(dd, 0);
8997
8998 if (loopback) {
8999 /* LCB_CFG_LOOPBACK.VAL = 2 */
9000 /* LCB_CFG_LANE_WIDTH.VAL = 0 */
9001 write_csr(dd, DC_LCB_CFG_LOOPBACK,
Jubin John17fb4f22016-02-14 20:21:52 -08009002 IB_PACKET_TYPE << DC_LCB_CFG_LOOPBACK_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009003 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0);
9004 }
9005
9006 /* start the LCBs */
9007 /* LCB_CFG_TX_FIFOS_RESET.VAL = 0 */
9008 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
9009
9010 /* simulator only loopback steps */
9011 if (loopback && dd->icode == ICODE_FUNCTIONAL_SIMULATOR) {
9012 /* LCB_CFG_RUN.EN = 1 */
9013 write_csr(dd, DC_LCB_CFG_RUN,
Jubin John17fb4f22016-02-14 20:21:52 -08009014 1ull << DC_LCB_CFG_RUN_EN_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009015
Dean Luickec8a1422017-03-20 17:24:39 -07009016 ret = wait_link_transfer_active(dd, 10);
9017 if (ret)
9018 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009019
9020 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP,
Jubin John17fb4f22016-02-14 20:21:52 -08009021 1ull << DC_LCB_CFG_ALLOW_LINK_UP_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009022 }
9023
9024 if (!loopback) {
9025 /*
9026 * When doing quick linkup and not in loopback, both
9027 * sides must be done with LCB set-up before either
9028 * starts the quick linkup. Put a delay here so that
9029 * both sides can be started and have a chance to be
9030 * done with LCB set up before resuming.
9031 */
9032 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009033 "Pausing for peer to be finished with LCB set up\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009034 msleep(5000);
Jubin John17fb4f22016-02-14 20:21:52 -08009035 dd_dev_err(dd, "Continuing with quick linkup\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009036 }
9037
9038 write_csr(dd, DC_LCB_ERR_EN, 0); /* mask LCB errors */
9039 set_8051_lcb_access(dd);
9040
9041 /*
9042 * State "quick" LinkUp request sets the physical link state to
9043 * LinkUp without a verify capability sequence.
9044 * This state is in simulator v37 and later.
9045 */
9046 ret = set_physical_link_state(dd, PLS_QUICK_LINKUP);
9047 if (ret != HCMD_SUCCESS) {
9048 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009049 "%s: set physical link state to quick LinkUp failed with return %d\n",
9050 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009051
9052 set_host_lcb_access(dd);
9053 write_csr(dd, DC_LCB_ERR_EN, ~0ull); /* watch LCB errors */
9054
9055 if (ret >= 0)
9056 ret = -EINVAL;
9057 return ret;
9058 }
9059
9060 return 0; /* success */
9061}
9062
9063/*
9064 * Set the SerDes to internal loopback mode.
9065 * Returns 0 on success, -errno on error.
9066 */
9067static int set_serdes_loopback_mode(struct hfi1_devdata *dd)
9068{
9069 int ret;
9070
9071 ret = set_physical_link_state(dd, PLS_INTERNAL_SERDES_LOOPBACK);
9072 if (ret == HCMD_SUCCESS)
9073 return 0;
9074 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009075 "Set physical link state to SerDes Loopback failed with return %d\n",
9076 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009077 if (ret >= 0)
9078 ret = -EINVAL;
9079 return ret;
9080}
9081
9082/*
9083 * Do all special steps to set up loopback.
9084 */
9085static int init_loopback(struct hfi1_devdata *dd)
9086{
9087 dd_dev_info(dd, "Entering loopback mode\n");
9088
9089 /* all loopbacks should disable self GUID check */
9090 write_csr(dd, DC_DC8051_CFG_MODE,
Jubin John17fb4f22016-02-14 20:21:52 -08009091 (read_csr(dd, DC_DC8051_CFG_MODE) | DISABLE_SELF_GUID_CHECK));
Mike Marciniszyn77241052015-07-30 15:17:43 -04009092
9093 /*
9094 * The simulator has only one loopback option - LCB. Switch
9095 * to that option, which includes quick link up.
9096 *
9097 * Accept all valid loopback values.
9098 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08009099 if ((dd->icode == ICODE_FUNCTIONAL_SIMULATOR) &&
9100 (loopback == LOOPBACK_SERDES || loopback == LOOPBACK_LCB ||
9101 loopback == LOOPBACK_CABLE)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009102 loopback = LOOPBACK_LCB;
9103 quick_linkup = 1;
9104 return 0;
9105 }
9106
9107 /* handle serdes loopback */
9108 if (loopback == LOOPBACK_SERDES) {
9109 /* internal serdes loopack needs quick linkup on RTL */
9110 if (dd->icode == ICODE_RTL_SILICON)
9111 quick_linkup = 1;
9112 return set_serdes_loopback_mode(dd);
9113 }
9114
9115 /* LCB loopback - handled at poll time */
9116 if (loopback == LOOPBACK_LCB) {
9117 quick_linkup = 1; /* LCB is always quick linkup */
9118
9119 /* not supported in emulation due to emulation RTL changes */
9120 if (dd->icode == ICODE_FPGA_EMULATION) {
9121 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009122 "LCB loopback not supported in emulation\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009123 return -EINVAL;
9124 }
9125 return 0;
9126 }
9127
9128 /* external cable loopback requires no extra steps */
9129 if (loopback == LOOPBACK_CABLE)
9130 return 0;
9131
9132 dd_dev_err(dd, "Invalid loopback mode %d\n", loopback);
9133 return -EINVAL;
9134}
9135
9136/*
9137 * Translate from the OPA_LINK_WIDTH handed to us by the FM to bits
9138 * used in the Verify Capability link width attribute.
9139 */
9140static u16 opa_to_vc_link_widths(u16 opa_widths)
9141{
9142 int i;
9143 u16 result = 0;
9144
9145 static const struct link_bits {
9146 u16 from;
9147 u16 to;
9148 } opa_link_xlate[] = {
Jubin John8638b772016-02-14 20:19:24 -08009149 { OPA_LINK_WIDTH_1X, 1 << (1 - 1) },
9150 { OPA_LINK_WIDTH_2X, 1 << (2 - 1) },
9151 { OPA_LINK_WIDTH_3X, 1 << (3 - 1) },
9152 { OPA_LINK_WIDTH_4X, 1 << (4 - 1) },
Mike Marciniszyn77241052015-07-30 15:17:43 -04009153 };
9154
9155 for (i = 0; i < ARRAY_SIZE(opa_link_xlate); i++) {
9156 if (opa_widths & opa_link_xlate[i].from)
9157 result |= opa_link_xlate[i].to;
9158 }
9159 return result;
9160}
9161
9162/*
9163 * Set link attributes before moving to polling.
9164 */
9165static int set_local_link_attributes(struct hfi1_pportdata *ppd)
9166{
9167 struct hfi1_devdata *dd = ppd->dd;
9168 u8 enable_lane_tx;
9169 u8 tx_polarity_inversion;
9170 u8 rx_polarity_inversion;
9171 int ret;
9172
9173 /* reset our fabric serdes to clear any lingering problems */
9174 fabric_serdes_reset(dd);
9175
9176 /* set the local tx rate - need to read-modify-write */
9177 ret = read_tx_settings(dd, &enable_lane_tx, &tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08009178 &rx_polarity_inversion, &ppd->local_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009179 if (ret)
9180 goto set_local_link_attributes_fail;
9181
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07009182 if (dd->dc8051_ver < dc8051_ver(0, 20, 0)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009183 /* set the tx rate to the fastest enabled */
9184 if (ppd->link_speed_enabled & OPA_LINK_SPEED_25G)
9185 ppd->local_tx_rate = 1;
9186 else
9187 ppd->local_tx_rate = 0;
9188 } else {
9189 /* set the tx rate to all enabled */
9190 ppd->local_tx_rate = 0;
9191 if (ppd->link_speed_enabled & OPA_LINK_SPEED_25G)
9192 ppd->local_tx_rate |= 2;
9193 if (ppd->link_speed_enabled & OPA_LINK_SPEED_12_5G)
9194 ppd->local_tx_rate |= 1;
9195 }
Easwar Hariharanfebffe22015-10-26 10:28:36 -04009196
9197 enable_lane_tx = 0xF; /* enable all four lanes */
Mike Marciniszyn77241052015-07-30 15:17:43 -04009198 ret = write_tx_settings(dd, enable_lane_tx, tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08009199 rx_polarity_inversion, ppd->local_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009200 if (ret != HCMD_SUCCESS)
9201 goto set_local_link_attributes_fail;
9202
9203 /*
9204 * DC supports continuous updates.
9205 */
Jubin John17fb4f22016-02-14 20:21:52 -08009206 ret = write_vc_local_phy(dd,
9207 0 /* no power management */,
9208 1 /* continuous updates */);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009209 if (ret != HCMD_SUCCESS)
9210 goto set_local_link_attributes_fail;
9211
9212 /* z=1 in the next call: AU of 0 is not supported by the hardware */
9213 ret = write_vc_local_fabric(dd, dd->vau, 1, dd->vcu, dd->vl15_init,
9214 ppd->port_crc_mode_enabled);
9215 if (ret != HCMD_SUCCESS)
9216 goto set_local_link_attributes_fail;
9217
9218 ret = write_vc_local_link_width(dd, 0, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08009219 opa_to_vc_link_widths(
9220 ppd->link_width_enabled));
Mike Marciniszyn77241052015-07-30 15:17:43 -04009221 if (ret != HCMD_SUCCESS)
9222 goto set_local_link_attributes_fail;
9223
9224 /* let peer know who we are */
9225 ret = write_local_device_id(dd, dd->pcidev->device, dd->minrev);
9226 if (ret == HCMD_SUCCESS)
9227 return 0;
9228
9229set_local_link_attributes_fail:
9230 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009231 "Failed to set local link attributes, return 0x%x\n",
9232 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009233 return ret;
9234}
9235
9236/*
Easwar Hariharan623bba22016-04-12 11:25:57 -07009237 * Call this to start the link.
9238 * Do not do anything if the link is disabled.
9239 * Returns 0 if link is disabled, moved to polling, or the driver is not ready.
Mike Marciniszyn77241052015-07-30 15:17:43 -04009240 */
9241int start_link(struct hfi1_pportdata *ppd)
9242{
Dean Luick0db9dec2016-09-06 04:35:20 -07009243 /*
9244 * Tune the SerDes to a ballpark setting for optimal signal and bit
9245 * error rate. Needs to be done before starting the link.
9246 */
9247 tune_serdes(ppd);
9248
Mike Marciniszyn77241052015-07-30 15:17:43 -04009249 if (!ppd->link_enabled) {
9250 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009251 "%s: stopping link start because link is disabled\n",
9252 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009253 return 0;
9254 }
9255 if (!ppd->driver_link_ready) {
9256 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009257 "%s: stopping link start because driver is not ready\n",
9258 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009259 return 0;
9260 }
9261
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07009262 /*
9263 * FULL_MGMT_P_KEY is cleared from the pkey table, so that the
9264 * pkey table can be configured properly if the HFI unit is connected
9265 * to switch port with MgmtAllowed=NO
9266 */
9267 clear_full_mgmt_pkey(ppd);
9268
Easwar Hariharan623bba22016-04-12 11:25:57 -07009269 return set_link_state(ppd, HLS_DN_POLL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009270}
9271
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009272static void wait_for_qsfp_init(struct hfi1_pportdata *ppd)
9273{
9274 struct hfi1_devdata *dd = ppd->dd;
9275 u64 mask;
9276 unsigned long timeout;
9277
9278 /*
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009279 * Some QSFP cables have a quirk that asserts the IntN line as a side
9280 * effect of power up on plug-in. We ignore this false positive
9281 * interrupt until the module has finished powering up by waiting for
9282 * a minimum timeout of the module inrush initialization time of
9283 * 500 ms (SFF 8679 Table 5-6) to ensure the voltage rails in the
9284 * module have stabilized.
9285 */
9286 msleep(500);
9287
9288 /*
9289 * Check for QSFP interrupt for t_init (SFF 8679 Table 8-1)
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009290 */
9291 timeout = jiffies + msecs_to_jiffies(2000);
9292 while (1) {
9293 mask = read_csr(dd, dd->hfi1_id ?
9294 ASIC_QSFP2_IN : ASIC_QSFP1_IN);
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009295 if (!(mask & QSFP_HFI0_INT_N))
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009296 break;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009297 if (time_after(jiffies, timeout)) {
9298 dd_dev_info(dd, "%s: No IntN detected, reset complete\n",
9299 __func__);
9300 break;
9301 }
9302 udelay(2);
9303 }
9304}
9305
9306static void set_qsfp_int_n(struct hfi1_pportdata *ppd, u8 enable)
9307{
9308 struct hfi1_devdata *dd = ppd->dd;
9309 u64 mask;
9310
9311 mask = read_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK);
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009312 if (enable) {
9313 /*
9314 * Clear the status register to avoid an immediate interrupt
9315 * when we re-enable the IntN pin
9316 */
9317 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_CLEAR : ASIC_QSFP1_CLEAR,
9318 QSFP_HFI0_INT_N);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009319 mask |= (u64)QSFP_HFI0_INT_N;
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009320 } else {
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009321 mask &= ~(u64)QSFP_HFI0_INT_N;
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009322 }
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009323 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK, mask);
9324}
9325
9326void reset_qsfp(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009327{
9328 struct hfi1_devdata *dd = ppd->dd;
9329 u64 mask, qsfp_mask;
9330
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009331 /* Disable INT_N from triggering QSFP interrupts */
9332 set_qsfp_int_n(ppd, 0);
9333
9334 /* Reset the QSFP */
Mike Marciniszyn77241052015-07-30 15:17:43 -04009335 mask = (u64)QSFP_HFI0_RESET_N;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009336
9337 qsfp_mask = read_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009338 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009339 qsfp_mask &= ~mask;
9340 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009341 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT, qsfp_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009342
9343 udelay(10);
9344
9345 qsfp_mask |= mask;
9346 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009347 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT, qsfp_mask);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009348
9349 wait_for_qsfp_init(ppd);
9350
9351 /*
9352 * Allow INT_N to trigger the QSFP interrupt to watch
9353 * for alarms and warnings
9354 */
9355 set_qsfp_int_n(ppd, 1);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009356}
9357
9358static int handle_qsfp_error_conditions(struct hfi1_pportdata *ppd,
9359 u8 *qsfp_interrupt_status)
9360{
9361 struct hfi1_devdata *dd = ppd->dd;
9362
9363 if ((qsfp_interrupt_status[0] & QSFP_HIGH_TEMP_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009364 (qsfp_interrupt_status[0] & QSFP_HIGH_TEMP_WARNING))
9365 dd_dev_info(dd, "%s: QSFP cable on fire\n",
9366 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009367
9368 if ((qsfp_interrupt_status[0] & QSFP_LOW_TEMP_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009369 (qsfp_interrupt_status[0] & QSFP_LOW_TEMP_WARNING))
9370 dd_dev_info(dd, "%s: QSFP cable temperature too low\n",
9371 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009372
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07009373 /*
9374 * The remaining alarms/warnings don't matter if the link is down.
9375 */
9376 if (ppd->host_link_state & HLS_DOWN)
9377 return 0;
9378
Mike Marciniszyn77241052015-07-30 15:17:43 -04009379 if ((qsfp_interrupt_status[1] & QSFP_HIGH_VCC_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009380 (qsfp_interrupt_status[1] & QSFP_HIGH_VCC_WARNING))
9381 dd_dev_info(dd, "%s: QSFP supply voltage too high\n",
9382 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009383
9384 if ((qsfp_interrupt_status[1] & QSFP_LOW_VCC_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009385 (qsfp_interrupt_status[1] & QSFP_LOW_VCC_WARNING))
9386 dd_dev_info(dd, "%s: QSFP supply voltage too low\n",
9387 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009388
9389 /* Byte 2 is vendor specific */
9390
9391 if ((qsfp_interrupt_status[3] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009392 (qsfp_interrupt_status[3] & QSFP_HIGH_POWER_WARNING))
9393 dd_dev_info(dd, "%s: Cable RX channel 1/2 power too high\n",
9394 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009395
9396 if ((qsfp_interrupt_status[3] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009397 (qsfp_interrupt_status[3] & QSFP_LOW_POWER_WARNING))
9398 dd_dev_info(dd, "%s: Cable RX channel 1/2 power too low\n",
9399 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009400
9401 if ((qsfp_interrupt_status[4] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009402 (qsfp_interrupt_status[4] & QSFP_HIGH_POWER_WARNING))
9403 dd_dev_info(dd, "%s: Cable RX channel 3/4 power too high\n",
9404 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009405
9406 if ((qsfp_interrupt_status[4] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009407 (qsfp_interrupt_status[4] & QSFP_LOW_POWER_WARNING))
9408 dd_dev_info(dd, "%s: Cable RX channel 3/4 power too low\n",
9409 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009410
9411 if ((qsfp_interrupt_status[5] & QSFP_HIGH_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009412 (qsfp_interrupt_status[5] & QSFP_HIGH_BIAS_WARNING))
9413 dd_dev_info(dd, "%s: Cable TX channel 1/2 bias too high\n",
9414 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009415
9416 if ((qsfp_interrupt_status[5] & QSFP_LOW_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009417 (qsfp_interrupt_status[5] & QSFP_LOW_BIAS_WARNING))
9418 dd_dev_info(dd, "%s: Cable TX channel 1/2 bias too low\n",
9419 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009420
9421 if ((qsfp_interrupt_status[6] & QSFP_HIGH_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009422 (qsfp_interrupt_status[6] & QSFP_HIGH_BIAS_WARNING))
9423 dd_dev_info(dd, "%s: Cable TX channel 3/4 bias too high\n",
9424 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009425
9426 if ((qsfp_interrupt_status[6] & QSFP_LOW_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009427 (qsfp_interrupt_status[6] & QSFP_LOW_BIAS_WARNING))
9428 dd_dev_info(dd, "%s: Cable TX channel 3/4 bias too low\n",
9429 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009430
9431 if ((qsfp_interrupt_status[7] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009432 (qsfp_interrupt_status[7] & QSFP_HIGH_POWER_WARNING))
9433 dd_dev_info(dd, "%s: Cable TX channel 1/2 power too high\n",
9434 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009435
9436 if ((qsfp_interrupt_status[7] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009437 (qsfp_interrupt_status[7] & QSFP_LOW_POWER_WARNING))
9438 dd_dev_info(dd, "%s: Cable TX channel 1/2 power too low\n",
9439 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009440
9441 if ((qsfp_interrupt_status[8] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009442 (qsfp_interrupt_status[8] & QSFP_HIGH_POWER_WARNING))
9443 dd_dev_info(dd, "%s: Cable TX channel 3/4 power too high\n",
9444 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009445
9446 if ((qsfp_interrupt_status[8] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009447 (qsfp_interrupt_status[8] & QSFP_LOW_POWER_WARNING))
9448 dd_dev_info(dd, "%s: Cable TX channel 3/4 power too low\n",
9449 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009450
9451 /* Bytes 9-10 and 11-12 are reserved */
9452 /* Bytes 13-15 are vendor specific */
9453
9454 return 0;
9455}
9456
Easwar Hariharan623bba22016-04-12 11:25:57 -07009457/* This routine will only be scheduled if the QSFP module present is asserted */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009458void qsfp_event(struct work_struct *work)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009459{
9460 struct qsfp_data *qd;
9461 struct hfi1_pportdata *ppd;
9462 struct hfi1_devdata *dd;
9463
9464 qd = container_of(work, struct qsfp_data, qsfp_work);
9465 ppd = qd->ppd;
9466 dd = ppd->dd;
9467
9468 /* Sanity check */
9469 if (!qsfp_mod_present(ppd))
9470 return;
9471
9472 /*
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07009473 * Turn DC back on after cable has been re-inserted. Up until
9474 * now, the DC has been in reset to save power.
Mike Marciniszyn77241052015-07-30 15:17:43 -04009475 */
9476 dc_start(dd);
9477
9478 if (qd->cache_refresh_required) {
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009479 set_qsfp_int_n(ppd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009480
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009481 wait_for_qsfp_init(ppd);
9482
9483 /*
9484 * Allow INT_N to trigger the QSFP interrupt to watch
9485 * for alarms and warnings
Mike Marciniszyn77241052015-07-30 15:17:43 -04009486 */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009487 set_qsfp_int_n(ppd, 1);
9488
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009489 start_link(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009490 }
9491
9492 if (qd->check_interrupt_flags) {
9493 u8 qsfp_interrupt_status[16] = {0,};
9494
Dean Luick765a6fa2016-03-05 08:50:06 -08009495 if (one_qsfp_read(ppd, dd->hfi1_id, 6,
9496 &qsfp_interrupt_status[0], 16) != 16) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009497 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009498 "%s: Failed to read status of QSFP module\n",
9499 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009500 } else {
9501 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009502
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009503 handle_qsfp_error_conditions(
9504 ppd, qsfp_interrupt_status);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009505 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
9506 ppd->qsfp_info.check_interrupt_flags = 0;
9507 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08009508 flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009509 }
9510 }
9511}
9512
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009513static void init_qsfp_int(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009514{
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009515 struct hfi1_pportdata *ppd = dd->pport;
9516 u64 qsfp_mask, cce_int_mask;
9517 const int qsfp1_int_smask = QSFP1_INT % 64;
9518 const int qsfp2_int_smask = QSFP2_INT % 64;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009519
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009520 /*
9521 * disable QSFP1 interrupts for HFI1, QSFP2 interrupts for HFI0
9522 * Qsfp1Int and Qsfp2Int are adjacent bits in the same CSR,
9523 * therefore just one of QSFP1_INT/QSFP2_INT can be used to find
9524 * the index of the appropriate CSR in the CCEIntMask CSR array
9525 */
9526 cce_int_mask = read_csr(dd, CCE_INT_MASK +
9527 (8 * (QSFP1_INT / 64)));
9528 if (dd->hfi1_id) {
9529 cce_int_mask &= ~((u64)1 << qsfp1_int_smask);
9530 write_csr(dd, CCE_INT_MASK + (8 * (QSFP1_INT / 64)),
9531 cce_int_mask);
9532 } else {
9533 cce_int_mask &= ~((u64)1 << qsfp2_int_smask);
9534 write_csr(dd, CCE_INT_MASK + (8 * (QSFP2_INT / 64)),
9535 cce_int_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009536 }
9537
Mike Marciniszyn77241052015-07-30 15:17:43 -04009538 qsfp_mask = (u64)(QSFP_HFI0_INT_N | QSFP_HFI0_MODPRST_N);
9539 /* Clear current status to avoid spurious interrupts */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009540 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_CLEAR : ASIC_QSFP1_CLEAR,
9541 qsfp_mask);
9542 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK,
9543 qsfp_mask);
9544
9545 set_qsfp_int_n(ppd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009546
9547 /* Handle active low nature of INT_N and MODPRST_N pins */
9548 if (qsfp_mod_present(ppd))
9549 qsfp_mask &= ~(u64)QSFP_HFI0_MODPRST_N;
9550 write_csr(dd,
9551 dd->hfi1_id ? ASIC_QSFP2_INVERT : ASIC_QSFP1_INVERT,
9552 qsfp_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009553}
9554
Dean Luickbbdeb332015-12-01 15:38:15 -05009555/*
9556 * Do a one-time initialize of the LCB block.
9557 */
9558static void init_lcb(struct hfi1_devdata *dd)
9559{
Dean Luicka59329d2016-02-03 14:32:31 -08009560 /* simulator does not correctly handle LCB cclk loopback, skip */
9561 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR)
9562 return;
9563
Dean Luickbbdeb332015-12-01 15:38:15 -05009564 /* the DC has been reset earlier in the driver load */
9565
9566 /* set LCB for cclk loopback on the port */
9567 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0x01);
9568 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0x00);
9569 write_csr(dd, DC_LCB_CFG_REINIT_AS_SLAVE, 0x00);
9570 write_csr(dd, DC_LCB_CFG_CNT_FOR_SKIP_STALL, 0x110);
9571 write_csr(dd, DC_LCB_CFG_CLK_CNTR, 0x08);
9572 write_csr(dd, DC_LCB_CFG_LOOPBACK, 0x02);
9573 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0x00);
9574}
9575
Dean Luick673b9752016-08-31 07:24:33 -07009576/*
9577 * Perform a test read on the QSFP. Return 0 on success, -ERRNO
9578 * on error.
9579 */
9580static int test_qsfp_read(struct hfi1_pportdata *ppd)
9581{
9582 int ret;
9583 u8 status;
9584
Easwar Hariharanfb897ad2017-03-20 17:25:42 -07009585 /*
9586 * Report success if not a QSFP or, if it is a QSFP, but the cable is
9587 * not present
9588 */
9589 if (ppd->port_type != PORT_TYPE_QSFP || !qsfp_mod_present(ppd))
Dean Luick673b9752016-08-31 07:24:33 -07009590 return 0;
9591
9592 /* read byte 2, the status byte */
9593 ret = one_qsfp_read(ppd, ppd->dd->hfi1_id, 2, &status, 1);
9594 if (ret < 0)
9595 return ret;
9596 if (ret != 1)
9597 return -EIO;
9598
9599 return 0; /* success */
9600}
9601
9602/*
9603 * Values for QSFP retry.
9604 *
9605 * Give up after 10s (20 x 500ms). The overall timeout was empirically
9606 * arrived at from experience on a large cluster.
9607 */
9608#define MAX_QSFP_RETRIES 20
9609#define QSFP_RETRY_WAIT 500 /* msec */
9610
9611/*
9612 * Try a QSFP read. If it fails, schedule a retry for later.
9613 * Called on first link activation after driver load.
9614 */
9615static void try_start_link(struct hfi1_pportdata *ppd)
9616{
9617 if (test_qsfp_read(ppd)) {
9618 /* read failed */
9619 if (ppd->qsfp_retry_count >= MAX_QSFP_RETRIES) {
9620 dd_dev_err(ppd->dd, "QSFP not responding, giving up\n");
9621 return;
9622 }
9623 dd_dev_info(ppd->dd,
9624 "QSFP not responding, waiting and retrying %d\n",
9625 (int)ppd->qsfp_retry_count);
9626 ppd->qsfp_retry_count++;
9627 queue_delayed_work(ppd->hfi1_wq, &ppd->start_link_work,
9628 msecs_to_jiffies(QSFP_RETRY_WAIT));
9629 return;
9630 }
9631 ppd->qsfp_retry_count = 0;
9632
Dean Luick673b9752016-08-31 07:24:33 -07009633 start_link(ppd);
9634}
9635
9636/*
9637 * Workqueue function to start the link after a delay.
9638 */
9639void handle_start_link(struct work_struct *work)
9640{
9641 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
9642 start_link_work.work);
9643 try_start_link(ppd);
9644}
9645
Mike Marciniszyn77241052015-07-30 15:17:43 -04009646int bringup_serdes(struct hfi1_pportdata *ppd)
9647{
9648 struct hfi1_devdata *dd = ppd->dd;
9649 u64 guid;
9650 int ret;
9651
9652 if (HFI1_CAP_IS_KSET(EXTENDED_PSN))
9653 add_rcvctrl(dd, RCV_CTRL_RCV_EXTENDED_PSN_ENABLE_SMASK);
9654
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07009655 guid = ppd->guids[HFI1_PORT_GUID_INDEX];
Mike Marciniszyn77241052015-07-30 15:17:43 -04009656 if (!guid) {
9657 if (dd->base_guid)
9658 guid = dd->base_guid + ppd->port - 1;
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07009659 ppd->guids[HFI1_PORT_GUID_INDEX] = guid;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009660 }
9661
Mike Marciniszyn77241052015-07-30 15:17:43 -04009662 /* Set linkinit_reason on power up per OPA spec */
9663 ppd->linkinit_reason = OPA_LINKINIT_REASON_LINKUP;
9664
Dean Luickbbdeb332015-12-01 15:38:15 -05009665 /* one-time init of the LCB */
9666 init_lcb(dd);
9667
Mike Marciniszyn77241052015-07-30 15:17:43 -04009668 if (loopback) {
9669 ret = init_loopback(dd);
9670 if (ret < 0)
9671 return ret;
9672 }
9673
Easwar Hariharan9775a992016-05-12 10:22:39 -07009674 get_port_type(ppd);
9675 if (ppd->port_type == PORT_TYPE_QSFP) {
9676 set_qsfp_int_n(ppd, 0);
9677 wait_for_qsfp_init(ppd);
9678 set_qsfp_int_n(ppd, 1);
9679 }
9680
Dean Luick673b9752016-08-31 07:24:33 -07009681 try_start_link(ppd);
9682 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009683}
9684
9685void hfi1_quiet_serdes(struct hfi1_pportdata *ppd)
9686{
9687 struct hfi1_devdata *dd = ppd->dd;
9688
9689 /*
9690 * Shut down the link and keep it down. First turn off that the
9691 * driver wants to allow the link to be up (driver_link_ready).
9692 * Then make sure the link is not automatically restarted
9693 * (link_enabled). Cancel any pending restart. And finally
9694 * go offline.
9695 */
9696 ppd->driver_link_ready = 0;
9697 ppd->link_enabled = 0;
9698
Dean Luick673b9752016-08-31 07:24:33 -07009699 ppd->qsfp_retry_count = MAX_QSFP_RETRIES; /* prevent more retries */
9700 flush_delayed_work(&ppd->start_link_work);
9701 cancel_delayed_work_sync(&ppd->start_link_work);
9702
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009703 ppd->offline_disabled_reason =
9704 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_SMA_DISABLED);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009705 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_SMA_DISABLED, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08009706 OPA_LINKDOWN_REASON_SMA_DISABLED);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009707 set_link_state(ppd, HLS_DN_OFFLINE);
9708
9709 /* disable the port */
9710 clear_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
9711}
9712
9713static inline int init_cpu_counters(struct hfi1_devdata *dd)
9714{
9715 struct hfi1_pportdata *ppd;
9716 int i;
9717
9718 ppd = (struct hfi1_pportdata *)(dd + 1);
9719 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08009720 ppd->ibport_data.rvp.rc_acks = NULL;
9721 ppd->ibport_data.rvp.rc_qacks = NULL;
9722 ppd->ibport_data.rvp.rc_acks = alloc_percpu(u64);
9723 ppd->ibport_data.rvp.rc_qacks = alloc_percpu(u64);
9724 ppd->ibport_data.rvp.rc_delayed_comp = alloc_percpu(u64);
9725 if (!ppd->ibport_data.rvp.rc_acks ||
9726 !ppd->ibport_data.rvp.rc_delayed_comp ||
9727 !ppd->ibport_data.rvp.rc_qacks)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009728 return -ENOMEM;
9729 }
9730
9731 return 0;
9732}
9733
9734static const char * const pt_names[] = {
9735 "expected",
9736 "eager",
9737 "invalid"
9738};
9739
9740static const char *pt_name(u32 type)
9741{
9742 return type >= ARRAY_SIZE(pt_names) ? "unknown" : pt_names[type];
9743}
9744
9745/*
9746 * index is the index into the receive array
9747 */
9748void hfi1_put_tid(struct hfi1_devdata *dd, u32 index,
9749 u32 type, unsigned long pa, u16 order)
9750{
9751 u64 reg;
9752 void __iomem *base = (dd->rcvarray_wc ? dd->rcvarray_wc :
9753 (dd->kregbase + RCV_ARRAY));
9754
9755 if (!(dd->flags & HFI1_PRESENT))
9756 goto done;
9757
9758 if (type == PT_INVALID) {
9759 pa = 0;
9760 } else if (type > PT_INVALID) {
9761 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009762 "unexpected receive array type %u for index %u, not handled\n",
9763 type, index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009764 goto done;
9765 }
9766
9767 hfi1_cdbg(TID, "type %s, index 0x%x, pa 0x%lx, bsize 0x%lx",
9768 pt_name(type), index, pa, (unsigned long)order);
9769
9770#define RT_ADDR_SHIFT 12 /* 4KB kernel address boundary */
9771 reg = RCV_ARRAY_RT_WRITE_ENABLE_SMASK
9772 | (u64)order << RCV_ARRAY_RT_BUF_SIZE_SHIFT
9773 | ((pa >> RT_ADDR_SHIFT) & RCV_ARRAY_RT_ADDR_MASK)
9774 << RCV_ARRAY_RT_ADDR_SHIFT;
9775 writeq(reg, base + (index * 8));
9776
9777 if (type == PT_EAGER)
9778 /*
9779 * Eager entries are written one-by-one so we have to push them
9780 * after we write the entry.
9781 */
9782 flush_wc();
9783done:
9784 return;
9785}
9786
9787void hfi1_clear_tids(struct hfi1_ctxtdata *rcd)
9788{
9789 struct hfi1_devdata *dd = rcd->dd;
9790 u32 i;
9791
9792 /* this could be optimized */
9793 for (i = rcd->eager_base; i < rcd->eager_base +
9794 rcd->egrbufs.alloced; i++)
9795 hfi1_put_tid(dd, i, PT_INVALID, 0, 0);
9796
9797 for (i = rcd->expected_base;
9798 i < rcd->expected_base + rcd->expected_count; i++)
9799 hfi1_put_tid(dd, i, PT_INVALID, 0, 0);
9800}
9801
Mike Marciniszyn261a4352016-09-06 04:35:05 -07009802struct ib_header *hfi1_get_msgheader(
9803 struct hfi1_devdata *dd, __le32 *rhf_addr)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009804{
9805 u32 offset = rhf_hdrq_offset(rhf_to_cpu(rhf_addr));
9806
Mike Marciniszyn261a4352016-09-06 04:35:05 -07009807 return (struct ib_header *)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009808 (rhf_addr - dd->rhf_offset + offset);
9809}
9810
9811static const char * const ib_cfg_name_strings[] = {
9812 "HFI1_IB_CFG_LIDLMC",
9813 "HFI1_IB_CFG_LWID_DG_ENB",
9814 "HFI1_IB_CFG_LWID_ENB",
9815 "HFI1_IB_CFG_LWID",
9816 "HFI1_IB_CFG_SPD_ENB",
9817 "HFI1_IB_CFG_SPD",
9818 "HFI1_IB_CFG_RXPOL_ENB",
9819 "HFI1_IB_CFG_LREV_ENB",
9820 "HFI1_IB_CFG_LINKLATENCY",
9821 "HFI1_IB_CFG_HRTBT",
9822 "HFI1_IB_CFG_OP_VLS",
9823 "HFI1_IB_CFG_VL_HIGH_CAP",
9824 "HFI1_IB_CFG_VL_LOW_CAP",
9825 "HFI1_IB_CFG_OVERRUN_THRESH",
9826 "HFI1_IB_CFG_PHYERR_THRESH",
9827 "HFI1_IB_CFG_LINKDEFAULT",
9828 "HFI1_IB_CFG_PKEYS",
9829 "HFI1_IB_CFG_MTU",
9830 "HFI1_IB_CFG_LSTATE",
9831 "HFI1_IB_CFG_VL_HIGH_LIMIT",
9832 "HFI1_IB_CFG_PMA_TICKS",
9833 "HFI1_IB_CFG_PORT"
9834};
9835
9836static const char *ib_cfg_name(int which)
9837{
9838 if (which < 0 || which >= ARRAY_SIZE(ib_cfg_name_strings))
9839 return "invalid";
9840 return ib_cfg_name_strings[which];
9841}
9842
9843int hfi1_get_ib_cfg(struct hfi1_pportdata *ppd, int which)
9844{
9845 struct hfi1_devdata *dd = ppd->dd;
9846 int val = 0;
9847
9848 switch (which) {
9849 case HFI1_IB_CFG_LWID_ENB: /* allowed Link-width */
9850 val = ppd->link_width_enabled;
9851 break;
9852 case HFI1_IB_CFG_LWID: /* currently active Link-width */
9853 val = ppd->link_width_active;
9854 break;
9855 case HFI1_IB_CFG_SPD_ENB: /* allowed Link speeds */
9856 val = ppd->link_speed_enabled;
9857 break;
9858 case HFI1_IB_CFG_SPD: /* current Link speed */
9859 val = ppd->link_speed_active;
9860 break;
9861
9862 case HFI1_IB_CFG_RXPOL_ENB: /* Auto-RX-polarity enable */
9863 case HFI1_IB_CFG_LREV_ENB: /* Auto-Lane-reversal enable */
9864 case HFI1_IB_CFG_LINKLATENCY:
9865 goto unimplemented;
9866
9867 case HFI1_IB_CFG_OP_VLS:
9868 val = ppd->vls_operational;
9869 break;
9870 case HFI1_IB_CFG_VL_HIGH_CAP: /* VL arb high priority table size */
9871 val = VL_ARB_HIGH_PRIO_TABLE_SIZE;
9872 break;
9873 case HFI1_IB_CFG_VL_LOW_CAP: /* VL arb low priority table size */
9874 val = VL_ARB_LOW_PRIO_TABLE_SIZE;
9875 break;
9876 case HFI1_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
9877 val = ppd->overrun_threshold;
9878 break;
9879 case HFI1_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
9880 val = ppd->phy_error_threshold;
9881 break;
9882 case HFI1_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
9883 val = dd->link_default;
9884 break;
9885
9886 case HFI1_IB_CFG_HRTBT: /* Heartbeat off/enable/auto */
9887 case HFI1_IB_CFG_PMA_TICKS:
9888 default:
9889unimplemented:
9890 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
9891 dd_dev_info(
9892 dd,
9893 "%s: which %s: not implemented\n",
9894 __func__,
9895 ib_cfg_name(which));
9896 break;
9897 }
9898
9899 return val;
9900}
9901
9902/*
9903 * The largest MAD packet size.
9904 */
9905#define MAX_MAD_PACKET 2048
9906
9907/*
9908 * Return the maximum header bytes that can go on the _wire_
9909 * for this device. This count includes the ICRC which is
9910 * not part of the packet held in memory but it is appended
9911 * by the HW.
9912 * This is dependent on the device's receive header entry size.
9913 * HFI allows this to be set per-receive context, but the
9914 * driver presently enforces a global value.
9915 */
9916u32 lrh_max_header_bytes(struct hfi1_devdata *dd)
9917{
9918 /*
9919 * The maximum non-payload (MTU) bytes in LRH.PktLen are
9920 * the Receive Header Entry Size minus the PBC (or RHF) size
9921 * plus one DW for the ICRC appended by HW.
9922 *
9923 * dd->rcd[0].rcvhdrqentsize is in DW.
9924 * We use rcd[0] as all context will have the same value. Also,
9925 * the first kernel context would have been allocated by now so
9926 * we are guaranteed a valid value.
9927 */
9928 return (dd->rcd[0]->rcvhdrqentsize - 2/*PBC/RHF*/ + 1/*ICRC*/) << 2;
9929}
9930
9931/*
9932 * Set Send Length
9933 * @ppd - per port data
9934 *
9935 * Set the MTU by limiting how many DWs may be sent. The SendLenCheck*
9936 * registers compare against LRH.PktLen, so use the max bytes included
9937 * in the LRH.
9938 *
9939 * This routine changes all VL values except VL15, which it maintains at
9940 * the same value.
9941 */
9942static void set_send_length(struct hfi1_pportdata *ppd)
9943{
9944 struct hfi1_devdata *dd = ppd->dd;
Harish Chegondi6cc6ad22015-12-01 15:38:24 -05009945 u32 max_hb = lrh_max_header_bytes(dd), dcmtu;
9946 u32 maxvlmtu = dd->vld[15].mtu;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009947 u64 len1 = 0, len2 = (((dd->vld[15].mtu + max_hb) >> 2)
9948 & SEND_LEN_CHECK1_LEN_VL15_MASK) <<
9949 SEND_LEN_CHECK1_LEN_VL15_SHIFT;
Jubin Johnb4ba6632016-06-09 07:51:08 -07009950 int i, j;
Jianxin Xiong44306f12016-04-12 11:30:28 -07009951 u32 thres;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009952
9953 for (i = 0; i < ppd->vls_supported; i++) {
9954 if (dd->vld[i].mtu > maxvlmtu)
9955 maxvlmtu = dd->vld[i].mtu;
9956 if (i <= 3)
9957 len1 |= (((dd->vld[i].mtu + max_hb) >> 2)
9958 & SEND_LEN_CHECK0_LEN_VL0_MASK) <<
9959 ((i % 4) * SEND_LEN_CHECK0_LEN_VL1_SHIFT);
9960 else
9961 len2 |= (((dd->vld[i].mtu + max_hb) >> 2)
9962 & SEND_LEN_CHECK1_LEN_VL4_MASK) <<
9963 ((i % 4) * SEND_LEN_CHECK1_LEN_VL5_SHIFT);
9964 }
9965 write_csr(dd, SEND_LEN_CHECK0, len1);
9966 write_csr(dd, SEND_LEN_CHECK1, len2);
9967 /* adjust kernel credit return thresholds based on new MTUs */
9968 /* all kernel receive contexts have the same hdrqentsize */
9969 for (i = 0; i < ppd->vls_supported; i++) {
Jianxin Xiong44306f12016-04-12 11:30:28 -07009970 thres = min(sc_percent_to_threshold(dd->vld[i].sc, 50),
9971 sc_mtu_to_threshold(dd->vld[i].sc,
9972 dd->vld[i].mtu,
Jubin John17fb4f22016-02-14 20:21:52 -08009973 dd->rcd[0]->rcvhdrqentsize));
Jubin Johnb4ba6632016-06-09 07:51:08 -07009974 for (j = 0; j < INIT_SC_PER_VL; j++)
9975 sc_set_cr_threshold(
9976 pio_select_send_context_vl(dd, j, i),
9977 thres);
Jianxin Xiong44306f12016-04-12 11:30:28 -07009978 }
9979 thres = min(sc_percent_to_threshold(dd->vld[15].sc, 50),
9980 sc_mtu_to_threshold(dd->vld[15].sc,
9981 dd->vld[15].mtu,
9982 dd->rcd[0]->rcvhdrqentsize));
9983 sc_set_cr_threshold(dd->vld[15].sc, thres);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009984
9985 /* Adjust maximum MTU for the port in DC */
9986 dcmtu = maxvlmtu == 10240 ? DCC_CFG_PORT_MTU_CAP_10240 :
9987 (ilog2(maxvlmtu >> 8) + 1);
9988 len1 = read_csr(ppd->dd, DCC_CFG_PORT_CONFIG);
9989 len1 &= ~DCC_CFG_PORT_CONFIG_MTU_CAP_SMASK;
9990 len1 |= ((u64)dcmtu & DCC_CFG_PORT_CONFIG_MTU_CAP_MASK) <<
9991 DCC_CFG_PORT_CONFIG_MTU_CAP_SHIFT;
9992 write_csr(ppd->dd, DCC_CFG_PORT_CONFIG, len1);
9993}
9994
9995static void set_lidlmc(struct hfi1_pportdata *ppd)
9996{
9997 int i;
9998 u64 sreg = 0;
9999 struct hfi1_devdata *dd = ppd->dd;
10000 u32 mask = ~((1U << ppd->lmc) - 1);
10001 u64 c1 = read_csr(ppd->dd, DCC_CFG_PORT_CONFIG1);
10002
Mike Marciniszyn77241052015-07-30 15:17:43 -040010003 c1 &= ~(DCC_CFG_PORT_CONFIG1_TARGET_DLID_SMASK
10004 | DCC_CFG_PORT_CONFIG1_DLID_MASK_SMASK);
10005 c1 |= ((ppd->lid & DCC_CFG_PORT_CONFIG1_TARGET_DLID_MASK)
Jubin John8638b772016-02-14 20:19:24 -080010006 << DCC_CFG_PORT_CONFIG1_TARGET_DLID_SHIFT) |
Mike Marciniszyn77241052015-07-30 15:17:43 -040010007 ((mask & DCC_CFG_PORT_CONFIG1_DLID_MASK_MASK)
10008 << DCC_CFG_PORT_CONFIG1_DLID_MASK_SHIFT);
10009 write_csr(ppd->dd, DCC_CFG_PORT_CONFIG1, c1);
10010
10011 /*
10012 * Iterate over all the send contexts and set their SLID check
10013 */
10014 sreg = ((mask & SEND_CTXT_CHECK_SLID_MASK_MASK) <<
10015 SEND_CTXT_CHECK_SLID_MASK_SHIFT) |
10016 (((ppd->lid & mask) & SEND_CTXT_CHECK_SLID_VALUE_MASK) <<
10017 SEND_CTXT_CHECK_SLID_VALUE_SHIFT);
10018
10019 for (i = 0; i < dd->chip_send_contexts; i++) {
10020 hfi1_cdbg(LINKVERB, "SendContext[%d].SLID_CHECK = 0x%x",
10021 i, (u32)sreg);
10022 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_SLID, sreg);
10023 }
10024
10025 /* Now we have to do the same thing for the sdma engines */
10026 sdma_update_lmc(dd, mask, ppd->lid);
10027}
10028
10029static int wait_phy_linkstate(struct hfi1_devdata *dd, u32 state, u32 msecs)
10030{
10031 unsigned long timeout;
10032 u32 curr_state;
10033
10034 timeout = jiffies + msecs_to_jiffies(msecs);
10035 while (1) {
10036 curr_state = read_physical_state(dd);
10037 if (curr_state == state)
10038 break;
10039 if (time_after(jiffies, timeout)) {
10040 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010041 "timeout waiting for phy link state 0x%x, current state is 0x%x\n",
10042 state, curr_state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010043 return -ETIMEDOUT;
10044 }
10045 usleep_range(1950, 2050); /* sleep 2ms-ish */
10046 }
10047
10048 return 0;
10049}
10050
Dean Luick6854c692016-07-25 13:38:56 -070010051static const char *state_completed_string(u32 completed)
10052{
10053 static const char * const state_completed[] = {
10054 "EstablishComm",
10055 "OptimizeEQ",
10056 "VerifyCap"
10057 };
10058
10059 if (completed < ARRAY_SIZE(state_completed))
10060 return state_completed[completed];
10061
10062 return "unknown";
10063}
10064
10065static const char all_lanes_dead_timeout_expired[] =
10066 "All lanes were inactive – was the interconnect media removed?";
10067static const char tx_out_of_policy[] =
10068 "Passing lanes on local port do not meet the local link width policy";
10069static const char no_state_complete[] =
10070 "State timeout occurred before link partner completed the state";
10071static const char * const state_complete_reasons[] = {
10072 [0x00] = "Reason unknown",
10073 [0x01] = "Link was halted by driver, refer to LinkDownReason",
10074 [0x02] = "Link partner reported failure",
10075 [0x10] = "Unable to achieve frame sync on any lane",
10076 [0x11] =
10077 "Unable to find a common bit rate with the link partner",
10078 [0x12] =
10079 "Unable to achieve frame sync on sufficient lanes to meet the local link width policy",
10080 [0x13] =
10081 "Unable to identify preset equalization on sufficient lanes to meet the local link width policy",
10082 [0x14] = no_state_complete,
10083 [0x15] =
10084 "State timeout occurred before link partner identified equalization presets",
10085 [0x16] =
10086 "Link partner completed the EstablishComm state, but the passing lanes do not meet the local link width policy",
10087 [0x17] = tx_out_of_policy,
10088 [0x20] = all_lanes_dead_timeout_expired,
10089 [0x21] =
10090 "Unable to achieve acceptable BER on sufficient lanes to meet the local link width policy",
10091 [0x22] = no_state_complete,
10092 [0x23] =
10093 "Link partner completed the OptimizeEq state, but the passing lanes do not meet the local link width policy",
10094 [0x24] = tx_out_of_policy,
10095 [0x30] = all_lanes_dead_timeout_expired,
10096 [0x31] =
10097 "State timeout occurred waiting for host to process received frames",
10098 [0x32] = no_state_complete,
10099 [0x33] =
10100 "Link partner completed the VerifyCap state, but the passing lanes do not meet the local link width policy",
10101 [0x34] = tx_out_of_policy,
10102};
10103
10104static const char *state_complete_reason_code_string(struct hfi1_pportdata *ppd,
10105 u32 code)
10106{
10107 const char *str = NULL;
10108
10109 if (code < ARRAY_SIZE(state_complete_reasons))
10110 str = state_complete_reasons[code];
10111
10112 if (str)
10113 return str;
10114 return "Reserved";
10115}
10116
10117/* describe the given last state complete frame */
10118static void decode_state_complete(struct hfi1_pportdata *ppd, u32 frame,
10119 const char *prefix)
10120{
10121 struct hfi1_devdata *dd = ppd->dd;
10122 u32 success;
10123 u32 state;
10124 u32 reason;
10125 u32 lanes;
10126
10127 /*
10128 * Decode frame:
10129 * [ 0: 0] - success
10130 * [ 3: 1] - state
10131 * [ 7: 4] - next state timeout
10132 * [15: 8] - reason code
10133 * [31:16] - lanes
10134 */
10135 success = frame & 0x1;
10136 state = (frame >> 1) & 0x7;
10137 reason = (frame >> 8) & 0xff;
10138 lanes = (frame >> 16) & 0xffff;
10139
10140 dd_dev_err(dd, "Last %s LNI state complete frame 0x%08x:\n",
10141 prefix, frame);
10142 dd_dev_err(dd, " last reported state state: %s (0x%x)\n",
10143 state_completed_string(state), state);
10144 dd_dev_err(dd, " state successfully completed: %s\n",
10145 success ? "yes" : "no");
10146 dd_dev_err(dd, " fail reason 0x%x: %s\n",
10147 reason, state_complete_reason_code_string(ppd, reason));
10148 dd_dev_err(dd, " passing lane mask: 0x%x", lanes);
10149}
10150
10151/*
10152 * Read the last state complete frames and explain them. This routine
10153 * expects to be called if the link went down during link negotiation
10154 * and initialization (LNI). That is, anywhere between polling and link up.
10155 */
10156static void check_lni_states(struct hfi1_pportdata *ppd)
10157{
10158 u32 last_local_state;
10159 u32 last_remote_state;
10160
10161 read_last_local_state(ppd->dd, &last_local_state);
10162 read_last_remote_state(ppd->dd, &last_remote_state);
10163
10164 /*
10165 * Don't report anything if there is nothing to report. A value of
10166 * 0 means the link was taken down while polling and there was no
10167 * training in-process.
10168 */
10169 if (last_local_state == 0 && last_remote_state == 0)
10170 return;
10171
10172 decode_state_complete(ppd, last_local_state, "transmitted");
10173 decode_state_complete(ppd, last_remote_state, "received");
10174}
10175
Dean Luickec8a1422017-03-20 17:24:39 -070010176/* wait for wait_ms for LINK_TRANSFER_ACTIVE to go to 1 */
10177static int wait_link_transfer_active(struct hfi1_devdata *dd, int wait_ms)
10178{
10179 u64 reg;
10180 unsigned long timeout;
10181
10182 /* watch LCB_STS_LINK_TRANSFER_ACTIVE */
10183 timeout = jiffies + msecs_to_jiffies(wait_ms);
10184 while (1) {
10185 reg = read_csr(dd, DC_LCB_STS_LINK_TRANSFER_ACTIVE);
10186 if (reg)
10187 break;
10188 if (time_after(jiffies, timeout)) {
10189 dd_dev_err(dd,
10190 "timeout waiting for LINK_TRANSFER_ACTIVE\n");
10191 return -ETIMEDOUT;
10192 }
10193 udelay(2);
10194 }
10195 return 0;
10196}
10197
10198/* called when the logical link state is not down as it should be */
10199static void force_logical_link_state_down(struct hfi1_pportdata *ppd)
10200{
10201 struct hfi1_devdata *dd = ppd->dd;
10202
10203 /*
10204 * Bring link up in LCB loopback
10205 */
10206 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 1);
10207 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK,
10208 DC_LCB_CFG_IGNORE_LOST_RCLK_EN_SMASK);
10209
10210 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0);
10211 write_csr(dd, DC_LCB_CFG_REINIT_AS_SLAVE, 0);
10212 write_csr(dd, DC_LCB_CFG_CNT_FOR_SKIP_STALL, 0x110);
10213 write_csr(dd, DC_LCB_CFG_LOOPBACK, 0x2);
10214
10215 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
10216 (void)read_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET);
10217 udelay(3);
10218 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP, 1);
10219 write_csr(dd, DC_LCB_CFG_RUN, 1ull << DC_LCB_CFG_RUN_EN_SHIFT);
10220
10221 wait_link_transfer_active(dd, 100);
10222
10223 /*
10224 * Bring the link down again.
10225 */
10226 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 1);
10227 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP, 0);
10228 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK, 0);
10229
10230 /* call again to adjust ppd->statusp, if needed */
10231 get_logical_state(ppd);
10232}
10233
Mike Marciniszyn77241052015-07-30 15:17:43 -040010234/*
10235 * Helper for set_link_state(). Do not call except from that routine.
10236 * Expects ppd->hls_mutex to be held.
10237 *
10238 * @rem_reason value to be sent to the neighbor
10239 *
10240 * LinkDownReasons only set if transition succeeds.
10241 */
10242static int goto_offline(struct hfi1_pportdata *ppd, u8 rem_reason)
10243{
10244 struct hfi1_devdata *dd = ppd->dd;
10245 u32 pstate, previous_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010246 int ret;
10247 int do_transition;
10248 int do_wait;
10249
Michael J. Ruhl86884262017-03-20 17:24:51 -070010250 update_lcb_cache(dd);
10251
Mike Marciniszyn77241052015-07-30 15:17:43 -040010252 previous_state = ppd->host_link_state;
10253 ppd->host_link_state = HLS_GOING_OFFLINE;
10254 pstate = read_physical_state(dd);
10255 if (pstate == PLS_OFFLINE) {
10256 do_transition = 0; /* in right state */
10257 do_wait = 0; /* ...no need to wait */
10258 } else if ((pstate & 0xff) == PLS_OFFLINE) {
10259 do_transition = 0; /* in an offline transient state */
10260 do_wait = 1; /* ...wait for it to settle */
10261 } else {
10262 do_transition = 1; /* need to move to offline */
10263 do_wait = 1; /* ...will need to wait */
10264 }
10265
10266 if (do_transition) {
10267 ret = set_physical_link_state(dd,
Harish Chegondibf640092016-03-05 08:49:29 -080010268 (rem_reason << 8) | PLS_OFFLINE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010269
10270 if (ret != HCMD_SUCCESS) {
10271 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010272 "Failed to transition to Offline link state, return %d\n",
10273 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010274 return -EINVAL;
10275 }
Bryan Morgana9c05e32016-02-03 14:30:49 -080010276 if (ppd->offline_disabled_reason ==
10277 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE))
Mike Marciniszyn77241052015-07-30 15:17:43 -040010278 ppd->offline_disabled_reason =
Bryan Morgana9c05e32016-02-03 14:30:49 -080010279 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_TRANSIENT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010280 }
10281
10282 if (do_wait) {
10283 /* it can take a while for the link to go down */
Dean Luickdc060242015-10-26 10:28:29 -040010284 ret = wait_phy_linkstate(dd, PLS_OFFLINE, 10000);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010285 if (ret < 0)
10286 return ret;
10287 }
10288
Mike Marciniszyn77241052015-07-30 15:17:43 -040010289 /*
10290 * Now in charge of LCB - must be after the physical state is
10291 * offline.quiet and before host_link_state is changed.
10292 */
10293 set_host_lcb_access(dd);
10294 write_csr(dd, DC_LCB_ERR_EN, ~0ull); /* watch LCB errors */
Dean Luickec8a1422017-03-20 17:24:39 -070010295
10296 /* make sure the logical state is also down */
10297 ret = wait_logical_linkstate(ppd, IB_PORT_DOWN, 1000);
10298 if (ret)
10299 force_logical_link_state_down(ppd);
10300
Mike Marciniszyn77241052015-07-30 15:17:43 -040010301 ppd->host_link_state = HLS_LINK_COOLDOWN; /* LCB access allowed */
10302
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080010303 if (ppd->port_type == PORT_TYPE_QSFP &&
10304 ppd->qsfp_info.limiting_active &&
10305 qsfp_mod_present(ppd)) {
Dean Luick765a6fa2016-03-05 08:50:06 -080010306 int ret;
10307
10308 ret = acquire_chip_resource(dd, qsfp_resource(dd), QSFP_WAIT);
10309 if (ret == 0) {
10310 set_qsfp_tx(ppd, 0);
10311 release_chip_resource(dd, qsfp_resource(dd));
10312 } else {
10313 /* not fatal, but should warn */
10314 dd_dev_err(dd,
10315 "Unable to acquire lock to turn off QSFP TX\n");
10316 }
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080010317 }
10318
Mike Marciniszyn77241052015-07-30 15:17:43 -040010319 /*
10320 * The LNI has a mandatory wait time after the physical state
10321 * moves to Offline.Quiet. The wait time may be different
10322 * depending on how the link went down. The 8051 firmware
10323 * will observe the needed wait time and only move to ready
10324 * when that is completed. The largest of the quiet timeouts
Dean Luick05087f3b2015-12-01 15:38:16 -050010325 * is 6s, so wait that long and then at least 0.5s more for
10326 * other transitions, and another 0.5s for a buffer.
Mike Marciniszyn77241052015-07-30 15:17:43 -040010327 */
Dean Luick05087f3b2015-12-01 15:38:16 -050010328 ret = wait_fm_ready(dd, 7000);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010329 if (ret) {
10330 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010331 "After going offline, timed out waiting for the 8051 to become ready to accept host requests\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -040010332 /* state is really offline, so make it so */
10333 ppd->host_link_state = HLS_DN_OFFLINE;
10334 return ret;
10335 }
10336
10337 /*
10338 * The state is now offline and the 8051 is ready to accept host
10339 * requests.
10340 * - change our state
10341 * - notify others if we were previously in a linkup state
10342 */
10343 ppd->host_link_state = HLS_DN_OFFLINE;
10344 if (previous_state & HLS_UP) {
10345 /* went down while link was up */
10346 handle_linkup_change(dd, 0);
10347 } else if (previous_state
10348 & (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) {
10349 /* went down while attempting link up */
Dean Luick6854c692016-07-25 13:38:56 -070010350 check_lni_states(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010351 }
10352
10353 /* the active link width (downgrade) is 0 on link down */
10354 ppd->link_width_active = 0;
10355 ppd->link_width_downgrade_tx_active = 0;
10356 ppd->link_width_downgrade_rx_active = 0;
10357 ppd->current_egress_rate = 0;
10358 return 0;
10359}
10360
10361/* return the link state name */
10362static const char *link_state_name(u32 state)
10363{
10364 const char *name;
10365 int n = ilog2(state);
10366 static const char * const names[] = {
10367 [__HLS_UP_INIT_BP] = "INIT",
10368 [__HLS_UP_ARMED_BP] = "ARMED",
10369 [__HLS_UP_ACTIVE_BP] = "ACTIVE",
10370 [__HLS_DN_DOWNDEF_BP] = "DOWNDEF",
10371 [__HLS_DN_POLL_BP] = "POLL",
10372 [__HLS_DN_DISABLE_BP] = "DISABLE",
10373 [__HLS_DN_OFFLINE_BP] = "OFFLINE",
10374 [__HLS_VERIFY_CAP_BP] = "VERIFY_CAP",
10375 [__HLS_GOING_UP_BP] = "GOING_UP",
10376 [__HLS_GOING_OFFLINE_BP] = "GOING_OFFLINE",
10377 [__HLS_LINK_COOLDOWN_BP] = "LINK_COOLDOWN"
10378 };
10379
10380 name = n < ARRAY_SIZE(names) ? names[n] : NULL;
10381 return name ? name : "unknown";
10382}
10383
10384/* return the link state reason name */
10385static const char *link_state_reason_name(struct hfi1_pportdata *ppd, u32 state)
10386{
10387 if (state == HLS_UP_INIT) {
10388 switch (ppd->linkinit_reason) {
10389 case OPA_LINKINIT_REASON_LINKUP:
10390 return "(LINKUP)";
10391 case OPA_LINKINIT_REASON_FLAPPING:
10392 return "(FLAPPING)";
10393 case OPA_LINKINIT_OUTSIDE_POLICY:
10394 return "(OUTSIDE_POLICY)";
10395 case OPA_LINKINIT_QUARANTINED:
10396 return "(QUARANTINED)";
10397 case OPA_LINKINIT_INSUFIC_CAPABILITY:
10398 return "(INSUFIC_CAPABILITY)";
10399 default:
10400 break;
10401 }
10402 }
10403 return "";
10404}
10405
10406/*
10407 * driver_physical_state - convert the driver's notion of a port's
10408 * state (an HLS_*) into a physical state (a {IB,OPA}_PORTPHYSSTATE_*).
10409 * Return -1 (converted to a u32) to indicate error.
10410 */
10411u32 driver_physical_state(struct hfi1_pportdata *ppd)
10412{
10413 switch (ppd->host_link_state) {
10414 case HLS_UP_INIT:
10415 case HLS_UP_ARMED:
10416 case HLS_UP_ACTIVE:
10417 return IB_PORTPHYSSTATE_LINKUP;
10418 case HLS_DN_POLL:
10419 return IB_PORTPHYSSTATE_POLLING;
10420 case HLS_DN_DISABLE:
10421 return IB_PORTPHYSSTATE_DISABLED;
10422 case HLS_DN_OFFLINE:
10423 return OPA_PORTPHYSSTATE_OFFLINE;
10424 case HLS_VERIFY_CAP:
10425 return IB_PORTPHYSSTATE_POLLING;
10426 case HLS_GOING_UP:
10427 return IB_PORTPHYSSTATE_POLLING;
10428 case HLS_GOING_OFFLINE:
10429 return OPA_PORTPHYSSTATE_OFFLINE;
10430 case HLS_LINK_COOLDOWN:
10431 return OPA_PORTPHYSSTATE_OFFLINE;
10432 case HLS_DN_DOWNDEF:
10433 default:
10434 dd_dev_err(ppd->dd, "invalid host_link_state 0x%x\n",
10435 ppd->host_link_state);
10436 return -1;
10437 }
10438}
10439
10440/*
10441 * driver_logical_state - convert the driver's notion of a port's
10442 * state (an HLS_*) into a logical state (a IB_PORT_*). Return -1
10443 * (converted to a u32) to indicate error.
10444 */
10445u32 driver_logical_state(struct hfi1_pportdata *ppd)
10446{
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -070010447 if (ppd->host_link_state && (ppd->host_link_state & HLS_DOWN))
Mike Marciniszyn77241052015-07-30 15:17:43 -040010448 return IB_PORT_DOWN;
10449
10450 switch (ppd->host_link_state & HLS_UP) {
10451 case HLS_UP_INIT:
10452 return IB_PORT_INIT;
10453 case HLS_UP_ARMED:
10454 return IB_PORT_ARMED;
10455 case HLS_UP_ACTIVE:
10456 return IB_PORT_ACTIVE;
10457 default:
10458 dd_dev_err(ppd->dd, "invalid host_link_state 0x%x\n",
10459 ppd->host_link_state);
10460 return -1;
10461 }
10462}
10463
10464void set_link_down_reason(struct hfi1_pportdata *ppd, u8 lcl_reason,
10465 u8 neigh_reason, u8 rem_reason)
10466{
10467 if (ppd->local_link_down_reason.latest == 0 &&
10468 ppd->neigh_link_down_reason.latest == 0) {
10469 ppd->local_link_down_reason.latest = lcl_reason;
10470 ppd->neigh_link_down_reason.latest = neigh_reason;
10471 ppd->remote_link_down_reason = rem_reason;
10472 }
10473}
10474
10475/*
10476 * Change the physical and/or logical link state.
10477 *
10478 * Do not call this routine while inside an interrupt. It contains
10479 * calls to routines that can take multiple seconds to finish.
10480 *
10481 * Returns 0 on success, -errno on failure.
10482 */
10483int set_link_state(struct hfi1_pportdata *ppd, u32 state)
10484{
10485 struct hfi1_devdata *dd = ppd->dd;
10486 struct ib_event event = {.device = NULL};
10487 int ret1, ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010488 int orig_new_state, poll_bounce;
10489
10490 mutex_lock(&ppd->hls_lock);
10491
10492 orig_new_state = state;
10493 if (state == HLS_DN_DOWNDEF)
10494 state = dd->link_default;
10495
10496 /* interpret poll -> poll as a link bounce */
Jubin Johnd0d236e2016-02-14 20:20:15 -080010497 poll_bounce = ppd->host_link_state == HLS_DN_POLL &&
10498 state == HLS_DN_POLL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010499
10500 dd_dev_info(dd, "%s: current %s, new %s %s%s\n", __func__,
Jubin John17fb4f22016-02-14 20:21:52 -080010501 link_state_name(ppd->host_link_state),
10502 link_state_name(orig_new_state),
10503 poll_bounce ? "(bounce) " : "",
10504 link_state_reason_name(ppd, state));
Mike Marciniszyn77241052015-07-30 15:17:43 -040010505
Mike Marciniszyn77241052015-07-30 15:17:43 -040010506 /*
10507 * If we're going to a (HLS_*) link state that implies the logical
10508 * link state is neither of (IB_PORT_ARMED, IB_PORT_ACTIVE), then
10509 * reset is_sm_config_started to 0.
10510 */
10511 if (!(state & (HLS_UP_ARMED | HLS_UP_ACTIVE)))
10512 ppd->is_sm_config_started = 0;
10513
10514 /*
10515 * Do nothing if the states match. Let a poll to poll link bounce
10516 * go through.
10517 */
10518 if (ppd->host_link_state == state && !poll_bounce)
10519 goto done;
10520
10521 switch (state) {
10522 case HLS_UP_INIT:
Jubin Johnd0d236e2016-02-14 20:20:15 -080010523 if (ppd->host_link_state == HLS_DN_POLL &&
10524 (quick_linkup || dd->icode == ICODE_FUNCTIONAL_SIMULATOR)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010525 /*
10526 * Quick link up jumps from polling to here.
10527 *
10528 * Whether in normal or loopback mode, the
10529 * simulator jumps from polling to link up.
10530 * Accept that here.
10531 */
Jubin John17fb4f22016-02-14 20:21:52 -080010532 /* OK */
Mike Marciniszyn77241052015-07-30 15:17:43 -040010533 } else if (ppd->host_link_state != HLS_GOING_UP) {
10534 goto unexpected;
10535 }
10536
10537 ppd->host_link_state = HLS_UP_INIT;
10538 ret = wait_logical_linkstate(ppd, IB_PORT_INIT, 1000);
10539 if (ret) {
10540 /* logical state didn't change, stay at going_up */
10541 ppd->host_link_state = HLS_GOING_UP;
10542 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010543 "%s: logical state did not change to INIT\n",
10544 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010545 } else {
10546 /* clear old transient LINKINIT_REASON code */
10547 if (ppd->linkinit_reason >= OPA_LINKINIT_REASON_CLEAR)
10548 ppd->linkinit_reason =
10549 OPA_LINKINIT_REASON_LINKUP;
10550
10551 /* enable the port */
10552 add_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
10553
10554 handle_linkup_change(dd, 1);
10555 }
10556 break;
10557 case HLS_UP_ARMED:
10558 if (ppd->host_link_state != HLS_UP_INIT)
10559 goto unexpected;
10560
10561 ppd->host_link_state = HLS_UP_ARMED;
10562 set_logical_state(dd, LSTATE_ARMED);
10563 ret = wait_logical_linkstate(ppd, IB_PORT_ARMED, 1000);
10564 if (ret) {
10565 /* logical state didn't change, stay at init */
10566 ppd->host_link_state = HLS_UP_INIT;
10567 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010568 "%s: logical state did not change to ARMED\n",
10569 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010570 }
10571 /*
10572 * The simulator does not currently implement SMA messages,
10573 * so neighbor_normal is not set. Set it here when we first
10574 * move to Armed.
10575 */
10576 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR)
10577 ppd->neighbor_normal = 1;
10578 break;
10579 case HLS_UP_ACTIVE:
10580 if (ppd->host_link_state != HLS_UP_ARMED)
10581 goto unexpected;
10582
10583 ppd->host_link_state = HLS_UP_ACTIVE;
10584 set_logical_state(dd, LSTATE_ACTIVE);
10585 ret = wait_logical_linkstate(ppd, IB_PORT_ACTIVE, 1000);
10586 if (ret) {
10587 /* logical state didn't change, stay at armed */
10588 ppd->host_link_state = HLS_UP_ARMED;
10589 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010590 "%s: logical state did not change to ACTIVE\n",
10591 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010592 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010593 /* tell all engines to go running */
10594 sdma_all_running(dd);
10595
10596 /* Signal the IB layer that the port has went active */
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080010597 event.device = &dd->verbs_dev.rdi.ibdev;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010598 event.element.port_num = ppd->port;
10599 event.event = IB_EVENT_PORT_ACTIVE;
10600 }
10601 break;
10602 case HLS_DN_POLL:
10603 if ((ppd->host_link_state == HLS_DN_DISABLE ||
10604 ppd->host_link_state == HLS_DN_OFFLINE) &&
10605 dd->dc_shutdown)
10606 dc_start(dd);
10607 /* Hand LED control to the DC */
10608 write_csr(dd, DCC_CFG_LED_CNTRL, 0);
10609
10610 if (ppd->host_link_state != HLS_DN_OFFLINE) {
10611 u8 tmp = ppd->link_enabled;
10612
10613 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10614 if (ret) {
10615 ppd->link_enabled = tmp;
10616 break;
10617 }
10618 ppd->remote_link_down_reason = 0;
10619
10620 if (ppd->driver_link_ready)
10621 ppd->link_enabled = 1;
10622 }
10623
Jim Snowfb9036d2016-01-11 18:32:21 -050010624 set_all_slowpath(ppd->dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010625 ret = set_local_link_attributes(ppd);
10626 if (ret)
10627 break;
10628
10629 ppd->port_error_action = 0;
10630 ppd->host_link_state = HLS_DN_POLL;
10631
10632 if (quick_linkup) {
10633 /* quick linkup does not go into polling */
10634 ret = do_quick_linkup(dd);
10635 } else {
10636 ret1 = set_physical_link_state(dd, PLS_POLLING);
10637 if (ret1 != HCMD_SUCCESS) {
10638 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010639 "Failed to transition to Polling link state, return 0x%x\n",
10640 ret1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010641 ret = -EINVAL;
10642 }
10643 }
Bryan Morgana9c05e32016-02-03 14:30:49 -080010644 ppd->offline_disabled_reason =
10645 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010646 /*
10647 * If an error occurred above, go back to offline. The
10648 * caller may reschedule another attempt.
10649 */
10650 if (ret)
10651 goto_offline(ppd, 0);
10652 break;
10653 case HLS_DN_DISABLE:
10654 /* link is disabled */
10655 ppd->link_enabled = 0;
10656
10657 /* allow any state to transition to disabled */
10658
10659 /* must transition to offline first */
10660 if (ppd->host_link_state != HLS_DN_OFFLINE) {
10661 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10662 if (ret)
10663 break;
10664 ppd->remote_link_down_reason = 0;
10665 }
10666
Michael J. Ruhldb069ec2017-02-08 05:28:13 -080010667 if (!dd->dc_shutdown) {
10668 ret1 = set_physical_link_state(dd, PLS_DISABLED);
10669 if (ret1 != HCMD_SUCCESS) {
10670 dd_dev_err(dd,
10671 "Failed to transition to Disabled link state, return 0x%x\n",
10672 ret1);
10673 ret = -EINVAL;
10674 break;
10675 }
10676 dc_shutdown(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010677 }
10678 ppd->host_link_state = HLS_DN_DISABLE;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010679 break;
10680 case HLS_DN_OFFLINE:
10681 if (ppd->host_link_state == HLS_DN_DISABLE)
10682 dc_start(dd);
10683
10684 /* allow any state to transition to offline */
10685 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10686 if (!ret)
10687 ppd->remote_link_down_reason = 0;
10688 break;
10689 case HLS_VERIFY_CAP:
10690 if (ppd->host_link_state != HLS_DN_POLL)
10691 goto unexpected;
10692 ppd->host_link_state = HLS_VERIFY_CAP;
10693 break;
10694 case HLS_GOING_UP:
10695 if (ppd->host_link_state != HLS_VERIFY_CAP)
10696 goto unexpected;
10697
10698 ret1 = set_physical_link_state(dd, PLS_LINKUP);
10699 if (ret1 != HCMD_SUCCESS) {
10700 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010701 "Failed to transition to link up state, return 0x%x\n",
10702 ret1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010703 ret = -EINVAL;
10704 break;
10705 }
10706 ppd->host_link_state = HLS_GOING_UP;
10707 break;
10708
10709 case HLS_GOING_OFFLINE: /* transient within goto_offline() */
10710 case HLS_LINK_COOLDOWN: /* transient within goto_offline() */
10711 default:
10712 dd_dev_info(dd, "%s: state 0x%x: not supported\n",
Jubin John17fb4f22016-02-14 20:21:52 -080010713 __func__, state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010714 ret = -EINVAL;
10715 break;
10716 }
10717
Mike Marciniszyn77241052015-07-30 15:17:43 -040010718 goto done;
10719
10720unexpected:
10721 dd_dev_err(dd, "%s: unexpected state transition from %s to %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -080010722 __func__, link_state_name(ppd->host_link_state),
10723 link_state_name(state));
Mike Marciniszyn77241052015-07-30 15:17:43 -040010724 ret = -EINVAL;
10725
10726done:
10727 mutex_unlock(&ppd->hls_lock);
10728
10729 if (event.device)
10730 ib_dispatch_event(&event);
10731
10732 return ret;
10733}
10734
10735int hfi1_set_ib_cfg(struct hfi1_pportdata *ppd, int which, u32 val)
10736{
10737 u64 reg;
10738 int ret = 0;
10739
10740 switch (which) {
10741 case HFI1_IB_CFG_LIDLMC:
10742 set_lidlmc(ppd);
10743 break;
10744 case HFI1_IB_CFG_VL_HIGH_LIMIT:
10745 /*
10746 * The VL Arbitrator high limit is sent in units of 4k
10747 * bytes, while HFI stores it in units of 64 bytes.
10748 */
Jubin John8638b772016-02-14 20:19:24 -080010749 val *= 4096 / 64;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010750 reg = ((u64)val & SEND_HIGH_PRIORITY_LIMIT_LIMIT_MASK)
10751 << SEND_HIGH_PRIORITY_LIMIT_LIMIT_SHIFT;
10752 write_csr(ppd->dd, SEND_HIGH_PRIORITY_LIMIT, reg);
10753 break;
10754 case HFI1_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
10755 /* HFI only supports POLL as the default link down state */
10756 if (val != HLS_DN_POLL)
10757 ret = -EINVAL;
10758 break;
10759 case HFI1_IB_CFG_OP_VLS:
10760 if (ppd->vls_operational != val) {
10761 ppd->vls_operational = val;
10762 if (!ppd->port)
10763 ret = -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010764 }
10765 break;
10766 /*
10767 * For link width, link width downgrade, and speed enable, always AND
10768 * the setting with what is actually supported. This has two benefits.
10769 * First, enabled can't have unsupported values, no matter what the
10770 * SM or FM might want. Second, the ALL_SUPPORTED wildcards that mean
10771 * "fill in with your supported value" have all the bits in the
10772 * field set, so simply ANDing with supported has the desired result.
10773 */
10774 case HFI1_IB_CFG_LWID_ENB: /* set allowed Link-width */
10775 ppd->link_width_enabled = val & ppd->link_width_supported;
10776 break;
10777 case HFI1_IB_CFG_LWID_DG_ENB: /* set allowed link width downgrade */
10778 ppd->link_width_downgrade_enabled =
10779 val & ppd->link_width_downgrade_supported;
10780 break;
10781 case HFI1_IB_CFG_SPD_ENB: /* allowed Link speeds */
10782 ppd->link_speed_enabled = val & ppd->link_speed_supported;
10783 break;
10784 case HFI1_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
10785 /*
10786 * HFI does not follow IB specs, save this value
10787 * so we can report it, if asked.
10788 */
10789 ppd->overrun_threshold = val;
10790 break;
10791 case HFI1_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
10792 /*
10793 * HFI does not follow IB specs, save this value
10794 * so we can report it, if asked.
10795 */
10796 ppd->phy_error_threshold = val;
10797 break;
10798
10799 case HFI1_IB_CFG_MTU:
10800 set_send_length(ppd);
10801 break;
10802
10803 case HFI1_IB_CFG_PKEYS:
10804 if (HFI1_CAP_IS_KSET(PKEY_CHECK))
10805 set_partition_keys(ppd);
10806 break;
10807
10808 default:
10809 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
10810 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010811 "%s: which %s, val 0x%x: not implemented\n",
10812 __func__, ib_cfg_name(which), val);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010813 break;
10814 }
10815 return ret;
10816}
10817
10818/* begin functions related to vl arbitration table caching */
10819static void init_vl_arb_caches(struct hfi1_pportdata *ppd)
10820{
10821 int i;
10822
10823 BUILD_BUG_ON(VL_ARB_TABLE_SIZE !=
10824 VL_ARB_LOW_PRIO_TABLE_SIZE);
10825 BUILD_BUG_ON(VL_ARB_TABLE_SIZE !=
10826 VL_ARB_HIGH_PRIO_TABLE_SIZE);
10827
10828 /*
10829 * Note that we always return values directly from the
10830 * 'vl_arb_cache' (and do no CSR reads) in response to a
10831 * 'Get(VLArbTable)'. This is obviously correct after a
10832 * 'Set(VLArbTable)', since the cache will then be up to
10833 * date. But it's also correct prior to any 'Set(VLArbTable)'
10834 * since then both the cache, and the relevant h/w registers
10835 * will be zeroed.
10836 */
10837
10838 for (i = 0; i < MAX_PRIO_TABLE; i++)
10839 spin_lock_init(&ppd->vl_arb_cache[i].lock);
10840}
10841
10842/*
10843 * vl_arb_lock_cache
10844 *
10845 * All other vl_arb_* functions should be called only after locking
10846 * the cache.
10847 */
10848static inline struct vl_arb_cache *
10849vl_arb_lock_cache(struct hfi1_pportdata *ppd, int idx)
10850{
10851 if (idx != LO_PRIO_TABLE && idx != HI_PRIO_TABLE)
10852 return NULL;
10853 spin_lock(&ppd->vl_arb_cache[idx].lock);
10854 return &ppd->vl_arb_cache[idx];
10855}
10856
10857static inline void vl_arb_unlock_cache(struct hfi1_pportdata *ppd, int idx)
10858{
10859 spin_unlock(&ppd->vl_arb_cache[idx].lock);
10860}
10861
10862static void vl_arb_get_cache(struct vl_arb_cache *cache,
10863 struct ib_vl_weight_elem *vl)
10864{
10865 memcpy(vl, cache->table, VL_ARB_TABLE_SIZE * sizeof(*vl));
10866}
10867
10868static void vl_arb_set_cache(struct vl_arb_cache *cache,
10869 struct ib_vl_weight_elem *vl)
10870{
10871 memcpy(cache->table, vl, VL_ARB_TABLE_SIZE * sizeof(*vl));
10872}
10873
10874static int vl_arb_match_cache(struct vl_arb_cache *cache,
10875 struct ib_vl_weight_elem *vl)
10876{
10877 return !memcmp(cache->table, vl, VL_ARB_TABLE_SIZE * sizeof(*vl));
10878}
Jubin Johnf4d507c2016-02-14 20:20:25 -080010879
Mike Marciniszyn77241052015-07-30 15:17:43 -040010880/* end functions related to vl arbitration table caching */
10881
10882static int set_vl_weights(struct hfi1_pportdata *ppd, u32 target,
10883 u32 size, struct ib_vl_weight_elem *vl)
10884{
10885 struct hfi1_devdata *dd = ppd->dd;
10886 u64 reg;
10887 unsigned int i, is_up = 0;
10888 int drain, ret = 0;
10889
10890 mutex_lock(&ppd->hls_lock);
10891
10892 if (ppd->host_link_state & HLS_UP)
10893 is_up = 1;
10894
10895 drain = !is_ax(dd) && is_up;
10896
10897 if (drain)
10898 /*
10899 * Before adjusting VL arbitration weights, empty per-VL
10900 * FIFOs, otherwise a packet whose VL weight is being
10901 * set to 0 could get stuck in a FIFO with no chance to
10902 * egress.
10903 */
10904 ret = stop_drain_data_vls(dd);
10905
10906 if (ret) {
10907 dd_dev_err(
10908 dd,
10909 "%s: cannot stop/drain VLs - refusing to change VL arbitration weights\n",
10910 __func__);
10911 goto err;
10912 }
10913
10914 for (i = 0; i < size; i++, vl++) {
10915 /*
10916 * NOTE: The low priority shift and mask are used here, but
10917 * they are the same for both the low and high registers.
10918 */
10919 reg = (((u64)vl->vl & SEND_LOW_PRIORITY_LIST_VL_MASK)
10920 << SEND_LOW_PRIORITY_LIST_VL_SHIFT)
10921 | (((u64)vl->weight
10922 & SEND_LOW_PRIORITY_LIST_WEIGHT_MASK)
10923 << SEND_LOW_PRIORITY_LIST_WEIGHT_SHIFT);
10924 write_csr(dd, target + (i * 8), reg);
10925 }
10926 pio_send_control(dd, PSC_GLOBAL_VLARB_ENABLE);
10927
10928 if (drain)
10929 open_fill_data_vls(dd); /* reopen all VLs */
10930
10931err:
10932 mutex_unlock(&ppd->hls_lock);
10933
10934 return ret;
10935}
10936
10937/*
10938 * Read one credit merge VL register.
10939 */
10940static void read_one_cm_vl(struct hfi1_devdata *dd, u32 csr,
10941 struct vl_limit *vll)
10942{
10943 u64 reg = read_csr(dd, csr);
10944
10945 vll->dedicated = cpu_to_be16(
10946 (reg >> SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SHIFT)
10947 & SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_MASK);
10948 vll->shared = cpu_to_be16(
10949 (reg >> SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SHIFT)
10950 & SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_MASK);
10951}
10952
10953/*
10954 * Read the current credit merge limits.
10955 */
10956static int get_buffer_control(struct hfi1_devdata *dd,
10957 struct buffer_control *bc, u16 *overall_limit)
10958{
10959 u64 reg;
10960 int i;
10961
10962 /* not all entries are filled in */
10963 memset(bc, 0, sizeof(*bc));
10964
10965 /* OPA and HFI have a 1-1 mapping */
10966 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -080010967 read_one_cm_vl(dd, SEND_CM_CREDIT_VL + (8 * i), &bc->vl[i]);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010968
10969 /* NOTE: assumes that VL* and VL15 CSRs are bit-wise identical */
10970 read_one_cm_vl(dd, SEND_CM_CREDIT_VL15, &bc->vl[15]);
10971
10972 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
10973 bc->overall_shared_limit = cpu_to_be16(
10974 (reg >> SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SHIFT)
10975 & SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_MASK);
10976 if (overall_limit)
10977 *overall_limit = (reg
10978 >> SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT)
10979 & SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_MASK;
10980 return sizeof(struct buffer_control);
10981}
10982
10983static int get_sc2vlnt(struct hfi1_devdata *dd, struct sc2vlnt *dp)
10984{
10985 u64 reg;
10986 int i;
10987
10988 /* each register contains 16 SC->VLnt mappings, 4 bits each */
10989 reg = read_csr(dd, DCC_CFG_SC_VL_TABLE_15_0);
10990 for (i = 0; i < sizeof(u64); i++) {
10991 u8 byte = *(((u8 *)&reg) + i);
10992
10993 dp->vlnt[2 * i] = byte & 0xf;
10994 dp->vlnt[(2 * i) + 1] = (byte & 0xf0) >> 4;
10995 }
10996
10997 reg = read_csr(dd, DCC_CFG_SC_VL_TABLE_31_16);
10998 for (i = 0; i < sizeof(u64); i++) {
10999 u8 byte = *(((u8 *)&reg) + i);
11000
11001 dp->vlnt[16 + (2 * i)] = byte & 0xf;
11002 dp->vlnt[16 + (2 * i) + 1] = (byte & 0xf0) >> 4;
11003 }
11004 return sizeof(struct sc2vlnt);
11005}
11006
11007static void get_vlarb_preempt(struct hfi1_devdata *dd, u32 nelems,
11008 struct ib_vl_weight_elem *vl)
11009{
11010 unsigned int i;
11011
11012 for (i = 0; i < nelems; i++, vl++) {
11013 vl->vl = 0xf;
11014 vl->weight = 0;
11015 }
11016}
11017
11018static void set_sc2vlnt(struct hfi1_devdata *dd, struct sc2vlnt *dp)
11019{
11020 write_csr(dd, DCC_CFG_SC_VL_TABLE_15_0,
Jubin John17fb4f22016-02-14 20:21:52 -080011021 DC_SC_VL_VAL(15_0,
11022 0, dp->vlnt[0] & 0xf,
11023 1, dp->vlnt[1] & 0xf,
11024 2, dp->vlnt[2] & 0xf,
11025 3, dp->vlnt[3] & 0xf,
11026 4, dp->vlnt[4] & 0xf,
11027 5, dp->vlnt[5] & 0xf,
11028 6, dp->vlnt[6] & 0xf,
11029 7, dp->vlnt[7] & 0xf,
11030 8, dp->vlnt[8] & 0xf,
11031 9, dp->vlnt[9] & 0xf,
11032 10, dp->vlnt[10] & 0xf,
11033 11, dp->vlnt[11] & 0xf,
11034 12, dp->vlnt[12] & 0xf,
11035 13, dp->vlnt[13] & 0xf,
11036 14, dp->vlnt[14] & 0xf,
11037 15, dp->vlnt[15] & 0xf));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011038 write_csr(dd, DCC_CFG_SC_VL_TABLE_31_16,
Jubin John17fb4f22016-02-14 20:21:52 -080011039 DC_SC_VL_VAL(31_16,
11040 16, dp->vlnt[16] & 0xf,
11041 17, dp->vlnt[17] & 0xf,
11042 18, dp->vlnt[18] & 0xf,
11043 19, dp->vlnt[19] & 0xf,
11044 20, dp->vlnt[20] & 0xf,
11045 21, dp->vlnt[21] & 0xf,
11046 22, dp->vlnt[22] & 0xf,
11047 23, dp->vlnt[23] & 0xf,
11048 24, dp->vlnt[24] & 0xf,
11049 25, dp->vlnt[25] & 0xf,
11050 26, dp->vlnt[26] & 0xf,
11051 27, dp->vlnt[27] & 0xf,
11052 28, dp->vlnt[28] & 0xf,
11053 29, dp->vlnt[29] & 0xf,
11054 30, dp->vlnt[30] & 0xf,
11055 31, dp->vlnt[31] & 0xf));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011056}
11057
11058static void nonzero_msg(struct hfi1_devdata *dd, int idx, const char *what,
11059 u16 limit)
11060{
11061 if (limit != 0)
11062 dd_dev_info(dd, "Invalid %s limit %d on VL %d, ignoring\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011063 what, (int)limit, idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011064}
11065
11066/* change only the shared limit portion of SendCmGLobalCredit */
11067static void set_global_shared(struct hfi1_devdata *dd, u16 limit)
11068{
11069 u64 reg;
11070
11071 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
11072 reg &= ~SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SMASK;
11073 reg |= (u64)limit << SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SHIFT;
11074 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
11075}
11076
11077/* change only the total credit limit portion of SendCmGLobalCredit */
11078static void set_global_limit(struct hfi1_devdata *dd, u16 limit)
11079{
11080 u64 reg;
11081
11082 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
11083 reg &= ~SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SMASK;
11084 reg |= (u64)limit << SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT;
11085 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
11086}
11087
11088/* set the given per-VL shared limit */
11089static void set_vl_shared(struct hfi1_devdata *dd, int vl, u16 limit)
11090{
11091 u64 reg;
11092 u32 addr;
11093
11094 if (vl < TXE_NUM_DATA_VL)
11095 addr = SEND_CM_CREDIT_VL + (8 * vl);
11096 else
11097 addr = SEND_CM_CREDIT_VL15;
11098
11099 reg = read_csr(dd, addr);
11100 reg &= ~SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SMASK;
11101 reg |= (u64)limit << SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SHIFT;
11102 write_csr(dd, addr, reg);
11103}
11104
11105/* set the given per-VL dedicated limit */
11106static void set_vl_dedicated(struct hfi1_devdata *dd, int vl, u16 limit)
11107{
11108 u64 reg;
11109 u32 addr;
11110
11111 if (vl < TXE_NUM_DATA_VL)
11112 addr = SEND_CM_CREDIT_VL + (8 * vl);
11113 else
11114 addr = SEND_CM_CREDIT_VL15;
11115
11116 reg = read_csr(dd, addr);
11117 reg &= ~SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SMASK;
11118 reg |= (u64)limit << SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SHIFT;
11119 write_csr(dd, addr, reg);
11120}
11121
11122/* spin until the given per-VL status mask bits clear */
11123static void wait_for_vl_status_clear(struct hfi1_devdata *dd, u64 mask,
11124 const char *which)
11125{
11126 unsigned long timeout;
11127 u64 reg;
11128
11129 timeout = jiffies + msecs_to_jiffies(VL_STATUS_CLEAR_TIMEOUT);
11130 while (1) {
11131 reg = read_csr(dd, SEND_CM_CREDIT_USED_STATUS) & mask;
11132
11133 if (reg == 0)
11134 return; /* success */
11135 if (time_after(jiffies, timeout))
11136 break; /* timed out */
11137 udelay(1);
11138 }
11139
11140 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011141 "%s credit change status not clearing after %dms, mask 0x%llx, not clear 0x%llx\n",
11142 which, VL_STATUS_CLEAR_TIMEOUT, mask, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011143 /*
11144 * If this occurs, it is likely there was a credit loss on the link.
11145 * The only recovery from that is a link bounce.
11146 */
11147 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011148 "Continuing anyway. A credit loss may occur. Suggest a link bounce\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011149}
11150
11151/*
11152 * The number of credits on the VLs may be changed while everything
11153 * is "live", but the following algorithm must be followed due to
11154 * how the hardware is actually implemented. In particular,
11155 * Return_Credit_Status[] is the only correct status check.
11156 *
11157 * if (reducing Global_Shared_Credit_Limit or any shared limit changing)
11158 * set Global_Shared_Credit_Limit = 0
11159 * use_all_vl = 1
11160 * mask0 = all VLs that are changing either dedicated or shared limits
11161 * set Shared_Limit[mask0] = 0
11162 * spin until Return_Credit_Status[use_all_vl ? all VL : mask0] == 0
11163 * if (changing any dedicated limit)
11164 * mask1 = all VLs that are lowering dedicated limits
11165 * lower Dedicated_Limit[mask1]
11166 * spin until Return_Credit_Status[mask1] == 0
11167 * raise Dedicated_Limits
11168 * raise Shared_Limits
11169 * raise Global_Shared_Credit_Limit
11170 *
11171 * lower = if the new limit is lower, set the limit to the new value
11172 * raise = if the new limit is higher than the current value (may be changed
11173 * earlier in the algorithm), set the new limit to the new value
11174 */
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011175int set_buffer_control(struct hfi1_pportdata *ppd,
11176 struct buffer_control *new_bc)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011177{
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011178 struct hfi1_devdata *dd = ppd->dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011179 u64 changing_mask, ld_mask, stat_mask;
11180 int change_count;
11181 int i, use_all_mask;
11182 int this_shared_changing;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011183 int vl_count = 0, ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011184 /*
11185 * A0: add the variable any_shared_limit_changing below and in the
11186 * algorithm above. If removing A0 support, it can be removed.
11187 */
11188 int any_shared_limit_changing;
11189 struct buffer_control cur_bc;
11190 u8 changing[OPA_MAX_VLS];
11191 u8 lowering_dedicated[OPA_MAX_VLS];
11192 u16 cur_total;
11193 u32 new_total = 0;
11194 const u64 all_mask =
11195 SEND_CM_CREDIT_USED_STATUS_VL0_RETURN_CREDIT_STATUS_SMASK
11196 | SEND_CM_CREDIT_USED_STATUS_VL1_RETURN_CREDIT_STATUS_SMASK
11197 | SEND_CM_CREDIT_USED_STATUS_VL2_RETURN_CREDIT_STATUS_SMASK
11198 | SEND_CM_CREDIT_USED_STATUS_VL3_RETURN_CREDIT_STATUS_SMASK
11199 | SEND_CM_CREDIT_USED_STATUS_VL4_RETURN_CREDIT_STATUS_SMASK
11200 | SEND_CM_CREDIT_USED_STATUS_VL5_RETURN_CREDIT_STATUS_SMASK
11201 | SEND_CM_CREDIT_USED_STATUS_VL6_RETURN_CREDIT_STATUS_SMASK
11202 | SEND_CM_CREDIT_USED_STATUS_VL7_RETURN_CREDIT_STATUS_SMASK
11203 | SEND_CM_CREDIT_USED_STATUS_VL15_RETURN_CREDIT_STATUS_SMASK;
11204
11205#define valid_vl(idx) ((idx) < TXE_NUM_DATA_VL || (idx) == 15)
11206#define NUM_USABLE_VLS 16 /* look at VL15 and less */
11207
Mike Marciniszyn77241052015-07-30 15:17:43 -040011208 /* find the new total credits, do sanity check on unused VLs */
11209 for (i = 0; i < OPA_MAX_VLS; i++) {
11210 if (valid_vl(i)) {
11211 new_total += be16_to_cpu(new_bc->vl[i].dedicated);
11212 continue;
11213 }
11214 nonzero_msg(dd, i, "dedicated",
Jubin John17fb4f22016-02-14 20:21:52 -080011215 be16_to_cpu(new_bc->vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011216 nonzero_msg(dd, i, "shared",
Jubin John17fb4f22016-02-14 20:21:52 -080011217 be16_to_cpu(new_bc->vl[i].shared));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011218 new_bc->vl[i].dedicated = 0;
11219 new_bc->vl[i].shared = 0;
11220 }
11221 new_total += be16_to_cpu(new_bc->overall_shared_limit);
Dean Luickbff14bb2015-12-17 19:24:13 -050011222
Mike Marciniszyn77241052015-07-30 15:17:43 -040011223 /* fetch the current values */
11224 get_buffer_control(dd, &cur_bc, &cur_total);
11225
11226 /*
11227 * Create the masks we will use.
11228 */
11229 memset(changing, 0, sizeof(changing));
11230 memset(lowering_dedicated, 0, sizeof(lowering_dedicated));
Jubin John4d114fd2016-02-14 20:21:43 -080011231 /*
11232 * NOTE: Assumes that the individual VL bits are adjacent and in
11233 * increasing order
11234 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011235 stat_mask =
11236 SEND_CM_CREDIT_USED_STATUS_VL0_RETURN_CREDIT_STATUS_SMASK;
11237 changing_mask = 0;
11238 ld_mask = 0;
11239 change_count = 0;
11240 any_shared_limit_changing = 0;
11241 for (i = 0; i < NUM_USABLE_VLS; i++, stat_mask <<= 1) {
11242 if (!valid_vl(i))
11243 continue;
11244 this_shared_changing = new_bc->vl[i].shared
11245 != cur_bc.vl[i].shared;
11246 if (this_shared_changing)
11247 any_shared_limit_changing = 1;
Jubin Johnd0d236e2016-02-14 20:20:15 -080011248 if (new_bc->vl[i].dedicated != cur_bc.vl[i].dedicated ||
11249 this_shared_changing) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011250 changing[i] = 1;
11251 changing_mask |= stat_mask;
11252 change_count++;
11253 }
11254 if (be16_to_cpu(new_bc->vl[i].dedicated) <
11255 be16_to_cpu(cur_bc.vl[i].dedicated)) {
11256 lowering_dedicated[i] = 1;
11257 ld_mask |= stat_mask;
11258 }
11259 }
11260
11261 /* bracket the credit change with a total adjustment */
11262 if (new_total > cur_total)
11263 set_global_limit(dd, new_total);
11264
11265 /*
11266 * Start the credit change algorithm.
11267 */
11268 use_all_mask = 0;
11269 if ((be16_to_cpu(new_bc->overall_shared_limit) <
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011270 be16_to_cpu(cur_bc.overall_shared_limit)) ||
11271 (is_ax(dd) && any_shared_limit_changing)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011272 set_global_shared(dd, 0);
11273 cur_bc.overall_shared_limit = 0;
11274 use_all_mask = 1;
11275 }
11276
11277 for (i = 0; i < NUM_USABLE_VLS; i++) {
11278 if (!valid_vl(i))
11279 continue;
11280
11281 if (changing[i]) {
11282 set_vl_shared(dd, i, 0);
11283 cur_bc.vl[i].shared = 0;
11284 }
11285 }
11286
11287 wait_for_vl_status_clear(dd, use_all_mask ? all_mask : changing_mask,
Jubin John17fb4f22016-02-14 20:21:52 -080011288 "shared");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011289
11290 if (change_count > 0) {
11291 for (i = 0; i < NUM_USABLE_VLS; i++) {
11292 if (!valid_vl(i))
11293 continue;
11294
11295 if (lowering_dedicated[i]) {
11296 set_vl_dedicated(dd, i,
Jubin John17fb4f22016-02-14 20:21:52 -080011297 be16_to_cpu(new_bc->
11298 vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011299 cur_bc.vl[i].dedicated =
11300 new_bc->vl[i].dedicated;
11301 }
11302 }
11303
11304 wait_for_vl_status_clear(dd, ld_mask, "dedicated");
11305
11306 /* now raise all dedicated that are going up */
11307 for (i = 0; i < NUM_USABLE_VLS; i++) {
11308 if (!valid_vl(i))
11309 continue;
11310
11311 if (be16_to_cpu(new_bc->vl[i].dedicated) >
11312 be16_to_cpu(cur_bc.vl[i].dedicated))
11313 set_vl_dedicated(dd, i,
Jubin John17fb4f22016-02-14 20:21:52 -080011314 be16_to_cpu(new_bc->
11315 vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011316 }
11317 }
11318
11319 /* next raise all shared that are going up */
11320 for (i = 0; i < NUM_USABLE_VLS; i++) {
11321 if (!valid_vl(i))
11322 continue;
11323
11324 if (be16_to_cpu(new_bc->vl[i].shared) >
11325 be16_to_cpu(cur_bc.vl[i].shared))
11326 set_vl_shared(dd, i, be16_to_cpu(new_bc->vl[i].shared));
11327 }
11328
11329 /* finally raise the global shared */
11330 if (be16_to_cpu(new_bc->overall_shared_limit) >
Jubin John17fb4f22016-02-14 20:21:52 -080011331 be16_to_cpu(cur_bc.overall_shared_limit))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011332 set_global_shared(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011333 be16_to_cpu(new_bc->overall_shared_limit));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011334
11335 /* bracket the credit change with a total adjustment */
11336 if (new_total < cur_total)
11337 set_global_limit(dd, new_total);
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011338
11339 /*
11340 * Determine the actual number of operational VLS using the number of
11341 * dedicated and shared credits for each VL.
11342 */
11343 if (change_count > 0) {
11344 for (i = 0; i < TXE_NUM_DATA_VL; i++)
11345 if (be16_to_cpu(new_bc->vl[i].dedicated) > 0 ||
11346 be16_to_cpu(new_bc->vl[i].shared) > 0)
11347 vl_count++;
11348 ppd->actual_vls_operational = vl_count;
11349 ret = sdma_map_init(dd, ppd->port - 1, vl_count ?
11350 ppd->actual_vls_operational :
11351 ppd->vls_operational,
11352 NULL);
11353 if (ret == 0)
11354 ret = pio_map_init(dd, ppd->port - 1, vl_count ?
11355 ppd->actual_vls_operational :
11356 ppd->vls_operational, NULL);
11357 if (ret)
11358 return ret;
11359 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040011360 return 0;
11361}
11362
11363/*
11364 * Read the given fabric manager table. Return the size of the
11365 * table (in bytes) on success, and a negative error code on
11366 * failure.
11367 */
11368int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t)
11369
11370{
11371 int size;
11372 struct vl_arb_cache *vlc;
11373
11374 switch (which) {
11375 case FM_TBL_VL_HIGH_ARB:
11376 size = 256;
11377 /*
11378 * OPA specifies 128 elements (of 2 bytes each), though
11379 * HFI supports only 16 elements in h/w.
11380 */
11381 vlc = vl_arb_lock_cache(ppd, HI_PRIO_TABLE);
11382 vl_arb_get_cache(vlc, t);
11383 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11384 break;
11385 case FM_TBL_VL_LOW_ARB:
11386 size = 256;
11387 /*
11388 * OPA specifies 128 elements (of 2 bytes each), though
11389 * HFI supports only 16 elements in h/w.
11390 */
11391 vlc = vl_arb_lock_cache(ppd, LO_PRIO_TABLE);
11392 vl_arb_get_cache(vlc, t);
11393 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11394 break;
11395 case FM_TBL_BUFFER_CONTROL:
11396 size = get_buffer_control(ppd->dd, t, NULL);
11397 break;
11398 case FM_TBL_SC2VLNT:
11399 size = get_sc2vlnt(ppd->dd, t);
11400 break;
11401 case FM_TBL_VL_PREEMPT_ELEMS:
11402 size = 256;
11403 /* OPA specifies 128 elements, of 2 bytes each */
11404 get_vlarb_preempt(ppd->dd, OPA_MAX_VLS, t);
11405 break;
11406 case FM_TBL_VL_PREEMPT_MATRIX:
11407 size = 256;
11408 /*
11409 * OPA specifies that this is the same size as the VL
11410 * arbitration tables (i.e., 256 bytes).
11411 */
11412 break;
11413 default:
11414 return -EINVAL;
11415 }
11416 return size;
11417}
11418
11419/*
11420 * Write the given fabric manager table.
11421 */
11422int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t)
11423{
11424 int ret = 0;
11425 struct vl_arb_cache *vlc;
11426
11427 switch (which) {
11428 case FM_TBL_VL_HIGH_ARB:
11429 vlc = vl_arb_lock_cache(ppd, HI_PRIO_TABLE);
11430 if (vl_arb_match_cache(vlc, t)) {
11431 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11432 break;
11433 }
11434 vl_arb_set_cache(vlc, t);
11435 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11436 ret = set_vl_weights(ppd, SEND_HIGH_PRIORITY_LIST,
11437 VL_ARB_HIGH_PRIO_TABLE_SIZE, t);
11438 break;
11439 case FM_TBL_VL_LOW_ARB:
11440 vlc = vl_arb_lock_cache(ppd, LO_PRIO_TABLE);
11441 if (vl_arb_match_cache(vlc, t)) {
11442 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11443 break;
11444 }
11445 vl_arb_set_cache(vlc, t);
11446 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11447 ret = set_vl_weights(ppd, SEND_LOW_PRIORITY_LIST,
11448 VL_ARB_LOW_PRIO_TABLE_SIZE, t);
11449 break;
11450 case FM_TBL_BUFFER_CONTROL:
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011451 ret = set_buffer_control(ppd, t);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011452 break;
11453 case FM_TBL_SC2VLNT:
11454 set_sc2vlnt(ppd->dd, t);
11455 break;
11456 default:
11457 ret = -EINVAL;
11458 }
11459 return ret;
11460}
11461
11462/*
11463 * Disable all data VLs.
11464 *
11465 * Return 0 if disabled, non-zero if the VLs cannot be disabled.
11466 */
11467static int disable_data_vls(struct hfi1_devdata *dd)
11468{
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011469 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011470 return 1;
11471
11472 pio_send_control(dd, PSC_DATA_VL_DISABLE);
11473
11474 return 0;
11475}
11476
11477/*
11478 * open_fill_data_vls() - the counterpart to stop_drain_data_vls().
11479 * Just re-enables all data VLs (the "fill" part happens
11480 * automatically - the name was chosen for symmetry with
11481 * stop_drain_data_vls()).
11482 *
11483 * Return 0 if successful, non-zero if the VLs cannot be enabled.
11484 */
11485int open_fill_data_vls(struct hfi1_devdata *dd)
11486{
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011487 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011488 return 1;
11489
11490 pio_send_control(dd, PSC_DATA_VL_ENABLE);
11491
11492 return 0;
11493}
11494
11495/*
11496 * drain_data_vls() - assumes that disable_data_vls() has been called,
11497 * wait for occupancy (of per-VL FIFOs) for all contexts, and SDMA
11498 * engines to drop to 0.
11499 */
11500static void drain_data_vls(struct hfi1_devdata *dd)
11501{
11502 sc_wait(dd);
11503 sdma_wait(dd);
11504 pause_for_credit_return(dd);
11505}
11506
11507/*
11508 * stop_drain_data_vls() - disable, then drain all per-VL fifos.
11509 *
11510 * Use open_fill_data_vls() to resume using data VLs. This pair is
11511 * meant to be used like this:
11512 *
11513 * stop_drain_data_vls(dd);
11514 * // do things with per-VL resources
11515 * open_fill_data_vls(dd);
11516 */
11517int stop_drain_data_vls(struct hfi1_devdata *dd)
11518{
11519 int ret;
11520
11521 ret = disable_data_vls(dd);
11522 if (ret == 0)
11523 drain_data_vls(dd);
11524
11525 return ret;
11526}
11527
11528/*
11529 * Convert a nanosecond time to a cclock count. No matter how slow
11530 * the cclock, a non-zero ns will always have a non-zero result.
11531 */
11532u32 ns_to_cclock(struct hfi1_devdata *dd, u32 ns)
11533{
11534 u32 cclocks;
11535
11536 if (dd->icode == ICODE_FPGA_EMULATION)
11537 cclocks = (ns * 1000) / FPGA_CCLOCK_PS;
11538 else /* simulation pretends to be ASIC */
11539 cclocks = (ns * 1000) / ASIC_CCLOCK_PS;
11540 if (ns && !cclocks) /* if ns nonzero, must be at least 1 */
11541 cclocks = 1;
11542 return cclocks;
11543}
11544
11545/*
11546 * Convert a cclock count to nanoseconds. Not matter how slow
11547 * the cclock, a non-zero cclocks will always have a non-zero result.
11548 */
11549u32 cclock_to_ns(struct hfi1_devdata *dd, u32 cclocks)
11550{
11551 u32 ns;
11552
11553 if (dd->icode == ICODE_FPGA_EMULATION)
11554 ns = (cclocks * FPGA_CCLOCK_PS) / 1000;
11555 else /* simulation pretends to be ASIC */
11556 ns = (cclocks * ASIC_CCLOCK_PS) / 1000;
11557 if (cclocks && !ns)
11558 ns = 1;
11559 return ns;
11560}
11561
11562/*
11563 * Dynamically adjust the receive interrupt timeout for a context based on
11564 * incoming packet rate.
11565 *
11566 * NOTE: Dynamic adjustment does not allow rcv_intr_count to be zero.
11567 */
11568static void adjust_rcv_timeout(struct hfi1_ctxtdata *rcd, u32 npkts)
11569{
11570 struct hfi1_devdata *dd = rcd->dd;
11571 u32 timeout = rcd->rcvavail_timeout;
11572
11573 /*
11574 * This algorithm doubles or halves the timeout depending on whether
11575 * the number of packets received in this interrupt were less than or
11576 * greater equal the interrupt count.
11577 *
11578 * The calculations below do not allow a steady state to be achieved.
11579 * Only at the endpoints it is possible to have an unchanging
11580 * timeout.
11581 */
11582 if (npkts < rcv_intr_count) {
11583 /*
11584 * Not enough packets arrived before the timeout, adjust
11585 * timeout downward.
11586 */
11587 if (timeout < 2) /* already at minimum? */
11588 return;
11589 timeout >>= 1;
11590 } else {
11591 /*
11592 * More than enough packets arrived before the timeout, adjust
11593 * timeout upward.
11594 */
11595 if (timeout >= dd->rcv_intr_timeout_csr) /* already at max? */
11596 return;
11597 timeout = min(timeout << 1, dd->rcv_intr_timeout_csr);
11598 }
11599
11600 rcd->rcvavail_timeout = timeout;
Jubin John4d114fd2016-02-14 20:21:43 -080011601 /*
11602 * timeout cannot be larger than rcv_intr_timeout_csr which has already
11603 * been verified to be in range
11604 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011605 write_kctxt_csr(dd, rcd->ctxt, RCV_AVAIL_TIME_OUT,
Jubin John17fb4f22016-02-14 20:21:52 -080011606 (u64)timeout <<
11607 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011608}
11609
11610void update_usrhead(struct hfi1_ctxtdata *rcd, u32 hd, u32 updegr, u32 egrhd,
11611 u32 intr_adjust, u32 npkts)
11612{
11613 struct hfi1_devdata *dd = rcd->dd;
11614 u64 reg;
11615 u32 ctxt = rcd->ctxt;
11616
11617 /*
11618 * Need to write timeout register before updating RcvHdrHead to ensure
11619 * that a new value is used when the HW decides to restart counting.
11620 */
11621 if (intr_adjust)
11622 adjust_rcv_timeout(rcd, npkts);
11623 if (updegr) {
11624 reg = (egrhd & RCV_EGR_INDEX_HEAD_HEAD_MASK)
11625 << RCV_EGR_INDEX_HEAD_HEAD_SHIFT;
11626 write_uctxt_csr(dd, ctxt, RCV_EGR_INDEX_HEAD, reg);
11627 }
11628 mmiowb();
11629 reg = ((u64)rcv_intr_count << RCV_HDR_HEAD_COUNTER_SHIFT) |
11630 (((u64)hd & RCV_HDR_HEAD_HEAD_MASK)
11631 << RCV_HDR_HEAD_HEAD_SHIFT);
11632 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, reg);
11633 mmiowb();
11634}
11635
11636u32 hdrqempty(struct hfi1_ctxtdata *rcd)
11637{
11638 u32 head, tail;
11639
11640 head = (read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_HEAD)
11641 & RCV_HDR_HEAD_HEAD_SMASK) >> RCV_HDR_HEAD_HEAD_SHIFT;
11642
11643 if (rcd->rcvhdrtail_kvaddr)
11644 tail = get_rcvhdrtail(rcd);
11645 else
11646 tail = read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_TAIL);
11647
11648 return head == tail;
11649}
11650
11651/*
11652 * Context Control and Receive Array encoding for buffer size:
11653 * 0x0 invalid
11654 * 0x1 4 KB
11655 * 0x2 8 KB
11656 * 0x3 16 KB
11657 * 0x4 32 KB
11658 * 0x5 64 KB
11659 * 0x6 128 KB
11660 * 0x7 256 KB
11661 * 0x8 512 KB (Receive Array only)
11662 * 0x9 1 MB (Receive Array only)
11663 * 0xa 2 MB (Receive Array only)
11664 *
11665 * 0xB-0xF - reserved (Receive Array only)
11666 *
11667 *
11668 * This routine assumes that the value has already been sanity checked.
11669 */
11670static u32 encoded_size(u32 size)
11671{
11672 switch (size) {
Jubin John8638b772016-02-14 20:19:24 -080011673 case 4 * 1024: return 0x1;
11674 case 8 * 1024: return 0x2;
11675 case 16 * 1024: return 0x3;
11676 case 32 * 1024: return 0x4;
11677 case 64 * 1024: return 0x5;
11678 case 128 * 1024: return 0x6;
11679 case 256 * 1024: return 0x7;
11680 case 512 * 1024: return 0x8;
11681 case 1 * 1024 * 1024: return 0x9;
11682 case 2 * 1024 * 1024: return 0xa;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011683 }
11684 return 0x1; /* if invalid, go with the minimum size */
11685}
11686
11687void hfi1_rcvctrl(struct hfi1_devdata *dd, unsigned int op, int ctxt)
11688{
11689 struct hfi1_ctxtdata *rcd;
11690 u64 rcvctrl, reg;
11691 int did_enable = 0;
11692
11693 rcd = dd->rcd[ctxt];
11694 if (!rcd)
11695 return;
11696
11697 hfi1_cdbg(RCVCTRL, "ctxt %d op 0x%x", ctxt, op);
11698
11699 rcvctrl = read_kctxt_csr(dd, ctxt, RCV_CTXT_CTRL);
11700 /* if the context already enabled, don't do the extra steps */
Jubin Johnd0d236e2016-02-14 20:20:15 -080011701 if ((op & HFI1_RCVCTRL_CTXT_ENB) &&
11702 !(rcvctrl & RCV_CTXT_CTRL_ENABLE_SMASK)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011703 /* reset the tail and hdr addresses, and sequence count */
11704 write_kctxt_csr(dd, ctxt, RCV_HDR_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011705 rcd->rcvhdrq_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011706 if (HFI1_CAP_KGET_MASK(rcd->flags, DMA_RTAIL))
11707 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011708 rcd->rcvhdrqtailaddr_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011709 rcd->seq_cnt = 1;
11710
11711 /* reset the cached receive header queue head value */
11712 rcd->head = 0;
11713
11714 /*
11715 * Zero the receive header queue so we don't get false
11716 * positives when checking the sequence number. The
11717 * sequence numbers could land exactly on the same spot.
11718 * E.g. a rcd restart before the receive header wrapped.
11719 */
11720 memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
11721
11722 /* starting timeout */
11723 rcd->rcvavail_timeout = dd->rcv_intr_timeout_csr;
11724
11725 /* enable the context */
11726 rcvctrl |= RCV_CTXT_CTRL_ENABLE_SMASK;
11727
11728 /* clean the egr buffer size first */
11729 rcvctrl &= ~RCV_CTXT_CTRL_EGR_BUF_SIZE_SMASK;
11730 rcvctrl |= ((u64)encoded_size(rcd->egrbufs.rcvtid_size)
11731 & RCV_CTXT_CTRL_EGR_BUF_SIZE_MASK)
11732 << RCV_CTXT_CTRL_EGR_BUF_SIZE_SHIFT;
11733
11734 /* zero RcvHdrHead - set RcvHdrHead.Counter after enable */
11735 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0);
11736 did_enable = 1;
11737
11738 /* zero RcvEgrIndexHead */
11739 write_uctxt_csr(dd, ctxt, RCV_EGR_INDEX_HEAD, 0);
11740
11741 /* set eager count and base index */
11742 reg = (((u64)(rcd->egrbufs.alloced >> RCV_SHIFT)
11743 & RCV_EGR_CTRL_EGR_CNT_MASK)
11744 << RCV_EGR_CTRL_EGR_CNT_SHIFT) |
11745 (((rcd->eager_base >> RCV_SHIFT)
11746 & RCV_EGR_CTRL_EGR_BASE_INDEX_MASK)
11747 << RCV_EGR_CTRL_EGR_BASE_INDEX_SHIFT);
11748 write_kctxt_csr(dd, ctxt, RCV_EGR_CTRL, reg);
11749
11750 /*
11751 * Set TID (expected) count and base index.
11752 * rcd->expected_count is set to individual RcvArray entries,
11753 * not pairs, and the CSR takes a pair-count in groups of
11754 * four, so divide by 8.
11755 */
11756 reg = (((rcd->expected_count >> RCV_SHIFT)
11757 & RCV_TID_CTRL_TID_PAIR_CNT_MASK)
11758 << RCV_TID_CTRL_TID_PAIR_CNT_SHIFT) |
11759 (((rcd->expected_base >> RCV_SHIFT)
11760 & RCV_TID_CTRL_TID_BASE_INDEX_MASK)
11761 << RCV_TID_CTRL_TID_BASE_INDEX_SHIFT);
11762 write_kctxt_csr(dd, ctxt, RCV_TID_CTRL, reg);
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050011763 if (ctxt == HFI1_CTRL_CTXT)
11764 write_csr(dd, RCV_VL15, HFI1_CTRL_CTXT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011765 }
11766 if (op & HFI1_RCVCTRL_CTXT_DIS) {
11767 write_csr(dd, RCV_VL15, 0);
Mark F. Brown46b010d2015-11-09 19:18:20 -050011768 /*
11769 * When receive context is being disabled turn on tail
11770 * update with a dummy tail address and then disable
11771 * receive context.
11772 */
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011773 if (dd->rcvhdrtail_dummy_dma) {
Mark F. Brown46b010d2015-11-09 19:18:20 -050011774 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011775 dd->rcvhdrtail_dummy_dma);
Mitko Haralanov566c1572016-02-03 14:32:49 -080011776 /* Enabling RcvCtxtCtrl.TailUpd is intentional. */
Mark F. Brown46b010d2015-11-09 19:18:20 -050011777 rcvctrl |= RCV_CTXT_CTRL_TAIL_UPD_SMASK;
11778 }
11779
Mike Marciniszyn77241052015-07-30 15:17:43 -040011780 rcvctrl &= ~RCV_CTXT_CTRL_ENABLE_SMASK;
11781 }
11782 if (op & HFI1_RCVCTRL_INTRAVAIL_ENB)
11783 rcvctrl |= RCV_CTXT_CTRL_INTR_AVAIL_SMASK;
11784 if (op & HFI1_RCVCTRL_INTRAVAIL_DIS)
11785 rcvctrl &= ~RCV_CTXT_CTRL_INTR_AVAIL_SMASK;
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011786 if (op & HFI1_RCVCTRL_TAILUPD_ENB && rcd->rcvhdrqtailaddr_dma)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011787 rcvctrl |= RCV_CTXT_CTRL_TAIL_UPD_SMASK;
Mitko Haralanov566c1572016-02-03 14:32:49 -080011788 if (op & HFI1_RCVCTRL_TAILUPD_DIS) {
11789 /* See comment on RcvCtxtCtrl.TailUpd above */
11790 if (!(op & HFI1_RCVCTRL_CTXT_DIS))
11791 rcvctrl &= ~RCV_CTXT_CTRL_TAIL_UPD_SMASK;
11792 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040011793 if (op & HFI1_RCVCTRL_TIDFLOW_ENB)
11794 rcvctrl |= RCV_CTXT_CTRL_TID_FLOW_ENABLE_SMASK;
11795 if (op & HFI1_RCVCTRL_TIDFLOW_DIS)
11796 rcvctrl &= ~RCV_CTXT_CTRL_TID_FLOW_ENABLE_SMASK;
11797 if (op & HFI1_RCVCTRL_ONE_PKT_EGR_ENB) {
Jubin John4d114fd2016-02-14 20:21:43 -080011798 /*
11799 * In one-packet-per-eager mode, the size comes from
11800 * the RcvArray entry.
11801 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011802 rcvctrl &= ~RCV_CTXT_CTRL_EGR_BUF_SIZE_SMASK;
11803 rcvctrl |= RCV_CTXT_CTRL_ONE_PACKET_PER_EGR_BUFFER_SMASK;
11804 }
11805 if (op & HFI1_RCVCTRL_ONE_PKT_EGR_DIS)
11806 rcvctrl &= ~RCV_CTXT_CTRL_ONE_PACKET_PER_EGR_BUFFER_SMASK;
11807 if (op & HFI1_RCVCTRL_NO_RHQ_DROP_ENB)
11808 rcvctrl |= RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK;
11809 if (op & HFI1_RCVCTRL_NO_RHQ_DROP_DIS)
11810 rcvctrl &= ~RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK;
11811 if (op & HFI1_RCVCTRL_NO_EGR_DROP_ENB)
11812 rcvctrl |= RCV_CTXT_CTRL_DONT_DROP_EGR_FULL_SMASK;
11813 if (op & HFI1_RCVCTRL_NO_EGR_DROP_DIS)
11814 rcvctrl &= ~RCV_CTXT_CTRL_DONT_DROP_EGR_FULL_SMASK;
11815 rcd->rcvctrl = rcvctrl;
11816 hfi1_cdbg(RCVCTRL, "ctxt %d rcvctrl 0x%llx\n", ctxt, rcvctrl);
11817 write_kctxt_csr(dd, ctxt, RCV_CTXT_CTRL, rcd->rcvctrl);
11818
11819 /* work around sticky RcvCtxtStatus.BlockedRHQFull */
Jubin Johnd0d236e2016-02-14 20:20:15 -080011820 if (did_enable &&
11821 (rcvctrl & RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011822 reg = read_kctxt_csr(dd, ctxt, RCV_CTXT_STATUS);
11823 if (reg != 0) {
11824 dd_dev_info(dd, "ctxt %d status %lld (blocked)\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011825 ctxt, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011826 read_uctxt_csr(dd, ctxt, RCV_HDR_HEAD);
11827 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0x10);
11828 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0x00);
11829 read_uctxt_csr(dd, ctxt, RCV_HDR_HEAD);
11830 reg = read_kctxt_csr(dd, ctxt, RCV_CTXT_STATUS);
11831 dd_dev_info(dd, "ctxt %d status %lld (%s blocked)\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011832 ctxt, reg, reg == 0 ? "not" : "still");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011833 }
11834 }
11835
11836 if (did_enable) {
11837 /*
11838 * The interrupt timeout and count must be set after
11839 * the context is enabled to take effect.
11840 */
11841 /* set interrupt timeout */
11842 write_kctxt_csr(dd, ctxt, RCV_AVAIL_TIME_OUT,
Jubin John17fb4f22016-02-14 20:21:52 -080011843 (u64)rcd->rcvavail_timeout <<
Mike Marciniszyn77241052015-07-30 15:17:43 -040011844 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_SHIFT);
11845
11846 /* set RcvHdrHead.Counter, zero RcvHdrHead.Head (again) */
11847 reg = (u64)rcv_intr_count << RCV_HDR_HEAD_COUNTER_SHIFT;
11848 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, reg);
11849 }
11850
11851 if (op & (HFI1_RCVCTRL_TAILUPD_DIS | HFI1_RCVCTRL_CTXT_DIS))
11852 /*
11853 * If the context has been disabled and the Tail Update has
Mark F. Brown46b010d2015-11-09 19:18:20 -050011854 * been cleared, set the RCV_HDR_TAIL_ADDR CSR to dummy address
11855 * so it doesn't contain an address that is invalid.
Mike Marciniszyn77241052015-07-30 15:17:43 -040011856 */
Mark F. Brown46b010d2015-11-09 19:18:20 -050011857 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011858 dd->rcvhdrtail_dummy_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011859}
11860
Dean Luick582e05c2016-02-18 11:13:01 -080011861u32 hfi1_read_cntrs(struct hfi1_devdata *dd, char **namep, u64 **cntrp)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011862{
11863 int ret;
11864 u64 val = 0;
11865
11866 if (namep) {
11867 ret = dd->cntrnameslen;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011868 *namep = dd->cntrnames;
11869 } else {
11870 const struct cntr_entry *entry;
11871 int i, j;
11872
11873 ret = (dd->ndevcntrs) * sizeof(u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011874
11875 /* Get the start of the block of counters */
11876 *cntrp = dd->cntrs;
11877
11878 /*
11879 * Now go and fill in each counter in the block.
11880 */
11881 for (i = 0; i < DEV_CNTR_LAST; i++) {
11882 entry = &dev_cntrs[i];
11883 hfi1_cdbg(CNTR, "reading %s", entry->name);
11884 if (entry->flags & CNTR_DISABLED) {
11885 /* Nothing */
11886 hfi1_cdbg(CNTR, "\tDisabled\n");
11887 } else {
11888 if (entry->flags & CNTR_VL) {
11889 hfi1_cdbg(CNTR, "\tPer VL\n");
11890 for (j = 0; j < C_VL_COUNT; j++) {
11891 val = entry->rw_cntr(entry,
11892 dd, j,
11893 CNTR_MODE_R,
11894 0);
11895 hfi1_cdbg(
11896 CNTR,
11897 "\t\tRead 0x%llx for %d\n",
11898 val, j);
11899 dd->cntrs[entry->offset + j] =
11900 val;
11901 }
Vennila Megavannana699c6c2016-01-11 18:30:56 -050011902 } else if (entry->flags & CNTR_SDMA) {
11903 hfi1_cdbg(CNTR,
11904 "\t Per SDMA Engine\n");
11905 for (j = 0; j < dd->chip_sdma_engines;
11906 j++) {
11907 val =
11908 entry->rw_cntr(entry, dd, j,
11909 CNTR_MODE_R, 0);
11910 hfi1_cdbg(CNTR,
11911 "\t\tRead 0x%llx for %d\n",
11912 val, j);
11913 dd->cntrs[entry->offset + j] =
11914 val;
11915 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040011916 } else {
11917 val = entry->rw_cntr(entry, dd,
11918 CNTR_INVALID_VL,
11919 CNTR_MODE_R, 0);
11920 dd->cntrs[entry->offset] = val;
11921 hfi1_cdbg(CNTR, "\tRead 0x%llx", val);
11922 }
11923 }
11924 }
11925 }
11926 return ret;
11927}
11928
11929/*
11930 * Used by sysfs to create files for hfi stats to read
11931 */
Dean Luick582e05c2016-02-18 11:13:01 -080011932u32 hfi1_read_portcntrs(struct hfi1_pportdata *ppd, char **namep, u64 **cntrp)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011933{
11934 int ret;
11935 u64 val = 0;
11936
11937 if (namep) {
Dean Luick582e05c2016-02-18 11:13:01 -080011938 ret = ppd->dd->portcntrnameslen;
11939 *namep = ppd->dd->portcntrnames;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011940 } else {
11941 const struct cntr_entry *entry;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011942 int i, j;
11943
Dean Luick582e05c2016-02-18 11:13:01 -080011944 ret = ppd->dd->nportcntrs * sizeof(u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011945 *cntrp = ppd->cntrs;
11946
11947 for (i = 0; i < PORT_CNTR_LAST; i++) {
11948 entry = &port_cntrs[i];
11949 hfi1_cdbg(CNTR, "reading %s", entry->name);
11950 if (entry->flags & CNTR_DISABLED) {
11951 /* Nothing */
11952 hfi1_cdbg(CNTR, "\tDisabled\n");
11953 continue;
11954 }
11955
11956 if (entry->flags & CNTR_VL) {
11957 hfi1_cdbg(CNTR, "\tPer VL");
11958 for (j = 0; j < C_VL_COUNT; j++) {
11959 val = entry->rw_cntr(entry, ppd, j,
11960 CNTR_MODE_R,
11961 0);
11962 hfi1_cdbg(
11963 CNTR,
11964 "\t\tRead 0x%llx for %d",
11965 val, j);
11966 ppd->cntrs[entry->offset + j] = val;
11967 }
11968 } else {
11969 val = entry->rw_cntr(entry, ppd,
11970 CNTR_INVALID_VL,
11971 CNTR_MODE_R,
11972 0);
11973 ppd->cntrs[entry->offset] = val;
11974 hfi1_cdbg(CNTR, "\tRead 0x%llx", val);
11975 }
11976 }
11977 }
11978 return ret;
11979}
11980
11981static void free_cntrs(struct hfi1_devdata *dd)
11982{
11983 struct hfi1_pportdata *ppd;
11984 int i;
11985
11986 if (dd->synth_stats_timer.data)
11987 del_timer_sync(&dd->synth_stats_timer);
11988 dd->synth_stats_timer.data = 0;
11989 ppd = (struct hfi1_pportdata *)(dd + 1);
11990 for (i = 0; i < dd->num_pports; i++, ppd++) {
11991 kfree(ppd->cntrs);
11992 kfree(ppd->scntrs);
Dennis Dalessandro4eb06882016-01-19 14:42:39 -080011993 free_percpu(ppd->ibport_data.rvp.rc_acks);
11994 free_percpu(ppd->ibport_data.rvp.rc_qacks);
11995 free_percpu(ppd->ibport_data.rvp.rc_delayed_comp);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011996 ppd->cntrs = NULL;
11997 ppd->scntrs = NULL;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -080011998 ppd->ibport_data.rvp.rc_acks = NULL;
11999 ppd->ibport_data.rvp.rc_qacks = NULL;
12000 ppd->ibport_data.rvp.rc_delayed_comp = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012001 }
12002 kfree(dd->portcntrnames);
12003 dd->portcntrnames = NULL;
12004 kfree(dd->cntrs);
12005 dd->cntrs = NULL;
12006 kfree(dd->scntrs);
12007 dd->scntrs = NULL;
12008 kfree(dd->cntrnames);
12009 dd->cntrnames = NULL;
12010}
12011
Mike Marciniszyn77241052015-07-30 15:17:43 -040012012static u64 read_dev_port_cntr(struct hfi1_devdata *dd, struct cntr_entry *entry,
12013 u64 *psval, void *context, int vl)
12014{
12015 u64 val;
12016 u64 sval = *psval;
12017
12018 if (entry->flags & CNTR_DISABLED) {
12019 dd_dev_err(dd, "Counter %s not enabled", entry->name);
12020 return 0;
12021 }
12022
12023 hfi1_cdbg(CNTR, "cntr: %s vl %d psval 0x%llx", entry->name, vl, *psval);
12024
12025 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_R, 0);
12026
12027 /* If its a synthetic counter there is more work we need to do */
12028 if (entry->flags & CNTR_SYNTH) {
12029 if (sval == CNTR_MAX) {
12030 /* No need to read already saturated */
12031 return CNTR_MAX;
12032 }
12033
12034 if (entry->flags & CNTR_32BIT) {
12035 /* 32bit counters can wrap multiple times */
12036 u64 upper = sval >> 32;
12037 u64 lower = (sval << 32) >> 32;
12038
12039 if (lower > val) { /* hw wrapped */
12040 if (upper == CNTR_32BIT_MAX)
12041 val = CNTR_MAX;
12042 else
12043 upper++;
12044 }
12045
12046 if (val != CNTR_MAX)
12047 val = (upper << 32) | val;
12048
12049 } else {
12050 /* If we rolled we are saturated */
12051 if ((val < sval) || (val > CNTR_MAX))
12052 val = CNTR_MAX;
12053 }
12054 }
12055
12056 *psval = val;
12057
12058 hfi1_cdbg(CNTR, "\tNew val=0x%llx", val);
12059
12060 return val;
12061}
12062
12063static u64 write_dev_port_cntr(struct hfi1_devdata *dd,
12064 struct cntr_entry *entry,
12065 u64 *psval, void *context, int vl, u64 data)
12066{
12067 u64 val;
12068
12069 if (entry->flags & CNTR_DISABLED) {
12070 dd_dev_err(dd, "Counter %s not enabled", entry->name);
12071 return 0;
12072 }
12073
12074 hfi1_cdbg(CNTR, "cntr: %s vl %d psval 0x%llx", entry->name, vl, *psval);
12075
12076 if (entry->flags & CNTR_SYNTH) {
12077 *psval = data;
12078 if (entry->flags & CNTR_32BIT) {
12079 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W,
12080 (data << 32) >> 32);
12081 val = data; /* return the full 64bit value */
12082 } else {
12083 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W,
12084 data);
12085 }
12086 } else {
12087 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W, data);
12088 }
12089
12090 *psval = val;
12091
12092 hfi1_cdbg(CNTR, "\tNew val=0x%llx", val);
12093
12094 return val;
12095}
12096
12097u64 read_dev_cntr(struct hfi1_devdata *dd, int index, int vl)
12098{
12099 struct cntr_entry *entry;
12100 u64 *sval;
12101
12102 entry = &dev_cntrs[index];
12103 sval = dd->scntrs + entry->offset;
12104
12105 if (vl != CNTR_INVALID_VL)
12106 sval += vl;
12107
12108 return read_dev_port_cntr(dd, entry, sval, dd, vl);
12109}
12110
12111u64 write_dev_cntr(struct hfi1_devdata *dd, int index, int vl, u64 data)
12112{
12113 struct cntr_entry *entry;
12114 u64 *sval;
12115
12116 entry = &dev_cntrs[index];
12117 sval = dd->scntrs + entry->offset;
12118
12119 if (vl != CNTR_INVALID_VL)
12120 sval += vl;
12121
12122 return write_dev_port_cntr(dd, entry, sval, dd, vl, data);
12123}
12124
12125u64 read_port_cntr(struct hfi1_pportdata *ppd, int index, int vl)
12126{
12127 struct cntr_entry *entry;
12128 u64 *sval;
12129
12130 entry = &port_cntrs[index];
12131 sval = ppd->scntrs + entry->offset;
12132
12133 if (vl != CNTR_INVALID_VL)
12134 sval += vl;
12135
12136 if ((index >= C_RCV_HDR_OVF_FIRST + ppd->dd->num_rcv_contexts) &&
12137 (index <= C_RCV_HDR_OVF_LAST)) {
12138 /* We do not want to bother for disabled contexts */
12139 return 0;
12140 }
12141
12142 return read_dev_port_cntr(ppd->dd, entry, sval, ppd, vl);
12143}
12144
12145u64 write_port_cntr(struct hfi1_pportdata *ppd, int index, int vl, u64 data)
12146{
12147 struct cntr_entry *entry;
12148 u64 *sval;
12149
12150 entry = &port_cntrs[index];
12151 sval = ppd->scntrs + entry->offset;
12152
12153 if (vl != CNTR_INVALID_VL)
12154 sval += vl;
12155
12156 if ((index >= C_RCV_HDR_OVF_FIRST + ppd->dd->num_rcv_contexts) &&
12157 (index <= C_RCV_HDR_OVF_LAST)) {
12158 /* We do not want to bother for disabled contexts */
12159 return 0;
12160 }
12161
12162 return write_dev_port_cntr(ppd->dd, entry, sval, ppd, vl, data);
12163}
12164
12165static void update_synth_timer(unsigned long opaque)
12166{
12167 u64 cur_tx;
12168 u64 cur_rx;
12169 u64 total_flits;
12170 u8 update = 0;
12171 int i, j, vl;
12172 struct hfi1_pportdata *ppd;
12173 struct cntr_entry *entry;
12174
12175 struct hfi1_devdata *dd = (struct hfi1_devdata *)opaque;
12176
12177 /*
12178 * Rather than keep beating on the CSRs pick a minimal set that we can
12179 * check to watch for potential roll over. We can do this by looking at
12180 * the number of flits sent/recv. If the total flits exceeds 32bits then
12181 * we have to iterate all the counters and update.
12182 */
12183 entry = &dev_cntrs[C_DC_RCV_FLITS];
12184 cur_rx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL, CNTR_MODE_R, 0);
12185
12186 entry = &dev_cntrs[C_DC_XMIT_FLITS];
12187 cur_tx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL, CNTR_MODE_R, 0);
12188
12189 hfi1_cdbg(
12190 CNTR,
12191 "[%d] curr tx=0x%llx rx=0x%llx :: last tx=0x%llx rx=0x%llx\n",
12192 dd->unit, cur_tx, cur_rx, dd->last_tx, dd->last_rx);
12193
12194 if ((cur_tx < dd->last_tx) || (cur_rx < dd->last_rx)) {
12195 /*
12196 * May not be strictly necessary to update but it won't hurt and
12197 * simplifies the logic here.
12198 */
12199 update = 1;
12200 hfi1_cdbg(CNTR, "[%d] Tripwire counter rolled, updating",
12201 dd->unit);
12202 } else {
12203 total_flits = (cur_tx - dd->last_tx) + (cur_rx - dd->last_rx);
12204 hfi1_cdbg(CNTR,
12205 "[%d] total flits 0x%llx limit 0x%llx\n", dd->unit,
12206 total_flits, (u64)CNTR_32BIT_MAX);
12207 if (total_flits >= CNTR_32BIT_MAX) {
12208 hfi1_cdbg(CNTR, "[%d] 32bit limit hit, updating",
12209 dd->unit);
12210 update = 1;
12211 }
12212 }
12213
12214 if (update) {
12215 hfi1_cdbg(CNTR, "[%d] Updating dd and ppd counters", dd->unit);
12216 for (i = 0; i < DEV_CNTR_LAST; i++) {
12217 entry = &dev_cntrs[i];
12218 if (entry->flags & CNTR_VL) {
12219 for (vl = 0; vl < C_VL_COUNT; vl++)
12220 read_dev_cntr(dd, i, vl);
12221 } else {
12222 read_dev_cntr(dd, i, CNTR_INVALID_VL);
12223 }
12224 }
12225 ppd = (struct hfi1_pportdata *)(dd + 1);
12226 for (i = 0; i < dd->num_pports; i++, ppd++) {
12227 for (j = 0; j < PORT_CNTR_LAST; j++) {
12228 entry = &port_cntrs[j];
12229 if (entry->flags & CNTR_VL) {
12230 for (vl = 0; vl < C_VL_COUNT; vl++)
12231 read_port_cntr(ppd, j, vl);
12232 } else {
12233 read_port_cntr(ppd, j, CNTR_INVALID_VL);
12234 }
12235 }
12236 }
12237
12238 /*
12239 * We want the value in the register. The goal is to keep track
12240 * of the number of "ticks" not the counter value. In other
12241 * words if the register rolls we want to notice it and go ahead
12242 * and force an update.
12243 */
12244 entry = &dev_cntrs[C_DC_XMIT_FLITS];
12245 dd->last_tx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL,
12246 CNTR_MODE_R, 0);
12247
12248 entry = &dev_cntrs[C_DC_RCV_FLITS];
12249 dd->last_rx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL,
12250 CNTR_MODE_R, 0);
12251
12252 hfi1_cdbg(CNTR, "[%d] setting last tx/rx to 0x%llx 0x%llx",
12253 dd->unit, dd->last_tx, dd->last_rx);
12254
12255 } else {
12256 hfi1_cdbg(CNTR, "[%d] No update necessary", dd->unit);
12257 }
12258
Bart Van Assche48a0cc132016-06-03 12:09:56 -070012259 mod_timer(&dd->synth_stats_timer, jiffies + HZ * SYNTH_CNT_TIME);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012260}
12261
Jianxin Xiong09a79082016-10-25 13:12:40 -070012262#define C_MAX_NAME 16 /* 15 chars + one for /0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012263static int init_cntrs(struct hfi1_devdata *dd)
12264{
Dean Luickc024c552016-01-11 18:30:57 -050012265 int i, rcv_ctxts, j;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012266 size_t sz;
12267 char *p;
12268 char name[C_MAX_NAME];
12269 struct hfi1_pportdata *ppd;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012270 const char *bit_type_32 = ",32";
12271 const int bit_type_32_sz = strlen(bit_type_32);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012272
12273 /* set up the stats timer; the add_timer is done at the end */
Muhammad Falak R Wani24523a92015-10-25 16:13:23 +053012274 setup_timer(&dd->synth_stats_timer, update_synth_timer,
12275 (unsigned long)dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012276
12277 /***********************/
12278 /* per device counters */
12279 /***********************/
12280
12281 /* size names and determine how many we have*/
12282 dd->ndevcntrs = 0;
12283 sz = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012284
12285 for (i = 0; i < DEV_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012286 if (dev_cntrs[i].flags & CNTR_DISABLED) {
12287 hfi1_dbg_early("\tSkipping %s\n", dev_cntrs[i].name);
12288 continue;
12289 }
12290
12291 if (dev_cntrs[i].flags & CNTR_VL) {
Dean Luickc024c552016-01-11 18:30:57 -050012292 dev_cntrs[i].offset = dd->ndevcntrs;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012293 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012294 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012295 dev_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012296 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012297 /* Add ",32" for 32-bit counters */
12298 if (dev_cntrs[i].flags & CNTR_32BIT)
12299 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012300 sz++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012301 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012302 }
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012303 } else if (dev_cntrs[i].flags & CNTR_SDMA) {
Dean Luickc024c552016-01-11 18:30:57 -050012304 dev_cntrs[i].offset = dd->ndevcntrs;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012305 for (j = 0; j < dd->chip_sdma_engines; j++) {
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012306 snprintf(name, C_MAX_NAME, "%s%d",
12307 dev_cntrs[i].name, j);
12308 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012309 /* Add ",32" for 32-bit counters */
12310 if (dev_cntrs[i].flags & CNTR_32BIT)
12311 sz += bit_type_32_sz;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012312 sz++;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012313 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012314 }
12315 } else {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012316 /* +1 for newline. */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012317 sz += strlen(dev_cntrs[i].name) + 1;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012318 /* Add ",32" for 32-bit counters */
12319 if (dev_cntrs[i].flags & CNTR_32BIT)
12320 sz += bit_type_32_sz;
Dean Luickc024c552016-01-11 18:30:57 -050012321 dev_cntrs[i].offset = dd->ndevcntrs;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012322 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012323 }
12324 }
12325
12326 /* allocate space for the counter values */
Dean Luickc024c552016-01-11 18:30:57 -050012327 dd->cntrs = kcalloc(dd->ndevcntrs, sizeof(u64), GFP_KERNEL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012328 if (!dd->cntrs)
12329 goto bail;
12330
Dean Luickc024c552016-01-11 18:30:57 -050012331 dd->scntrs = kcalloc(dd->ndevcntrs, sizeof(u64), GFP_KERNEL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012332 if (!dd->scntrs)
12333 goto bail;
12334
Mike Marciniszyn77241052015-07-30 15:17:43 -040012335 /* allocate space for the counter names */
12336 dd->cntrnameslen = sz;
12337 dd->cntrnames = kmalloc(sz, GFP_KERNEL);
12338 if (!dd->cntrnames)
12339 goto bail;
12340
12341 /* fill in the names */
Dean Luickc024c552016-01-11 18:30:57 -050012342 for (p = dd->cntrnames, i = 0; i < DEV_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012343 if (dev_cntrs[i].flags & CNTR_DISABLED) {
12344 /* Nothing */
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012345 } else if (dev_cntrs[i].flags & CNTR_VL) {
12346 for (j = 0; j < C_VL_COUNT; j++) {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012347 snprintf(name, C_MAX_NAME, "%s%d",
12348 dev_cntrs[i].name,
12349 vl_from_idx(j));
12350 memcpy(p, name, strlen(name));
12351 p += strlen(name);
12352
12353 /* Counter is 32 bits */
12354 if (dev_cntrs[i].flags & CNTR_32BIT) {
12355 memcpy(p, bit_type_32, bit_type_32_sz);
12356 p += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012357 }
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012358
Mike Marciniszyn77241052015-07-30 15:17:43 -040012359 *p++ = '\n';
12360 }
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012361 } else if (dev_cntrs[i].flags & CNTR_SDMA) {
12362 for (j = 0; j < dd->chip_sdma_engines; j++) {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012363 snprintf(name, C_MAX_NAME, "%s%d",
12364 dev_cntrs[i].name, j);
12365 memcpy(p, name, strlen(name));
12366 p += strlen(name);
12367
12368 /* Counter is 32 bits */
12369 if (dev_cntrs[i].flags & CNTR_32BIT) {
12370 memcpy(p, bit_type_32, bit_type_32_sz);
12371 p += bit_type_32_sz;
12372 }
12373
12374 *p++ = '\n';
12375 }
12376 } else {
12377 memcpy(p, dev_cntrs[i].name, strlen(dev_cntrs[i].name));
12378 p += strlen(dev_cntrs[i].name);
12379
12380 /* Counter is 32 bits */
12381 if (dev_cntrs[i].flags & CNTR_32BIT) {
12382 memcpy(p, bit_type_32, bit_type_32_sz);
12383 p += bit_type_32_sz;
12384 }
12385
12386 *p++ = '\n';
Mike Marciniszyn77241052015-07-30 15:17:43 -040012387 }
12388 }
12389
12390 /*********************/
12391 /* per port counters */
12392 /*********************/
12393
12394 /*
12395 * Go through the counters for the overflows and disable the ones we
12396 * don't need. This varies based on platform so we need to do it
12397 * dynamically here.
12398 */
12399 rcv_ctxts = dd->num_rcv_contexts;
12400 for (i = C_RCV_HDR_OVF_FIRST + rcv_ctxts;
12401 i <= C_RCV_HDR_OVF_LAST; i++) {
12402 port_cntrs[i].flags |= CNTR_DISABLED;
12403 }
12404
12405 /* size port counter names and determine how many we have*/
12406 sz = 0;
12407 dd->nportcntrs = 0;
12408 for (i = 0; i < PORT_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012409 if (port_cntrs[i].flags & CNTR_DISABLED) {
12410 hfi1_dbg_early("\tSkipping %s\n", port_cntrs[i].name);
12411 continue;
12412 }
12413
12414 if (port_cntrs[i].flags & CNTR_VL) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012415 port_cntrs[i].offset = dd->nportcntrs;
12416 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012417 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012418 port_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012419 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012420 /* Add ",32" for 32-bit counters */
12421 if (port_cntrs[i].flags & CNTR_32BIT)
12422 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012423 sz++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012424 dd->nportcntrs++;
12425 }
12426 } else {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012427 /* +1 for newline */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012428 sz += strlen(port_cntrs[i].name) + 1;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012429 /* Add ",32" for 32-bit counters */
12430 if (port_cntrs[i].flags & CNTR_32BIT)
12431 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012432 port_cntrs[i].offset = dd->nportcntrs;
12433 dd->nportcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012434 }
12435 }
12436
12437 /* allocate space for the counter names */
12438 dd->portcntrnameslen = sz;
12439 dd->portcntrnames = kmalloc(sz, GFP_KERNEL);
12440 if (!dd->portcntrnames)
12441 goto bail;
12442
12443 /* fill in port cntr names */
12444 for (p = dd->portcntrnames, i = 0; i < PORT_CNTR_LAST; i++) {
12445 if (port_cntrs[i].flags & CNTR_DISABLED)
12446 continue;
12447
12448 if (port_cntrs[i].flags & CNTR_VL) {
12449 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012450 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012451 port_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012452 memcpy(p, name, strlen(name));
12453 p += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012454
12455 /* Counter is 32 bits */
12456 if (port_cntrs[i].flags & CNTR_32BIT) {
12457 memcpy(p, bit_type_32, bit_type_32_sz);
12458 p += bit_type_32_sz;
12459 }
12460
Mike Marciniszyn77241052015-07-30 15:17:43 -040012461 *p++ = '\n';
12462 }
12463 } else {
12464 memcpy(p, port_cntrs[i].name,
12465 strlen(port_cntrs[i].name));
12466 p += strlen(port_cntrs[i].name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012467
12468 /* Counter is 32 bits */
12469 if (port_cntrs[i].flags & CNTR_32BIT) {
12470 memcpy(p, bit_type_32, bit_type_32_sz);
12471 p += bit_type_32_sz;
12472 }
12473
Mike Marciniszyn77241052015-07-30 15:17:43 -040012474 *p++ = '\n';
12475 }
12476 }
12477
12478 /* allocate per port storage for counter values */
12479 ppd = (struct hfi1_pportdata *)(dd + 1);
12480 for (i = 0; i < dd->num_pports; i++, ppd++) {
12481 ppd->cntrs = kcalloc(dd->nportcntrs, sizeof(u64), GFP_KERNEL);
12482 if (!ppd->cntrs)
12483 goto bail;
12484
12485 ppd->scntrs = kcalloc(dd->nportcntrs, sizeof(u64), GFP_KERNEL);
12486 if (!ppd->scntrs)
12487 goto bail;
12488 }
12489
12490 /* CPU counters need to be allocated and zeroed */
12491 if (init_cpu_counters(dd))
12492 goto bail;
12493
12494 mod_timer(&dd->synth_stats_timer, jiffies + HZ * SYNTH_CNT_TIME);
12495 return 0;
12496bail:
12497 free_cntrs(dd);
12498 return -ENOMEM;
12499}
12500
Mike Marciniszyn77241052015-07-30 15:17:43 -040012501static u32 chip_to_opa_lstate(struct hfi1_devdata *dd, u32 chip_lstate)
12502{
12503 switch (chip_lstate) {
12504 default:
12505 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080012506 "Unknown logical state 0x%x, reporting IB_PORT_DOWN\n",
12507 chip_lstate);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012508 /* fall through */
12509 case LSTATE_DOWN:
12510 return IB_PORT_DOWN;
12511 case LSTATE_INIT:
12512 return IB_PORT_INIT;
12513 case LSTATE_ARMED:
12514 return IB_PORT_ARMED;
12515 case LSTATE_ACTIVE:
12516 return IB_PORT_ACTIVE;
12517 }
12518}
12519
12520u32 chip_to_opa_pstate(struct hfi1_devdata *dd, u32 chip_pstate)
12521{
12522 /* look at the HFI meta-states only */
12523 switch (chip_pstate & 0xf0) {
12524 default:
12525 dd_dev_err(dd, "Unexpected chip physical state of 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -080012526 chip_pstate);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012527 /* fall through */
12528 case PLS_DISABLED:
12529 return IB_PORTPHYSSTATE_DISABLED;
12530 case PLS_OFFLINE:
12531 return OPA_PORTPHYSSTATE_OFFLINE;
12532 case PLS_POLLING:
12533 return IB_PORTPHYSSTATE_POLLING;
12534 case PLS_CONFIGPHY:
12535 return IB_PORTPHYSSTATE_TRAINING;
12536 case PLS_LINKUP:
12537 return IB_PORTPHYSSTATE_LINKUP;
12538 case PLS_PHYTEST:
12539 return IB_PORTPHYSSTATE_PHY_TEST;
12540 }
12541}
12542
12543/* return the OPA port logical state name */
12544const char *opa_lstate_name(u32 lstate)
12545{
12546 static const char * const port_logical_names[] = {
12547 "PORT_NOP",
12548 "PORT_DOWN",
12549 "PORT_INIT",
12550 "PORT_ARMED",
12551 "PORT_ACTIVE",
12552 "PORT_ACTIVE_DEFER",
12553 };
12554 if (lstate < ARRAY_SIZE(port_logical_names))
12555 return port_logical_names[lstate];
12556 return "unknown";
12557}
12558
12559/* return the OPA port physical state name */
12560const char *opa_pstate_name(u32 pstate)
12561{
12562 static const char * const port_physical_names[] = {
12563 "PHYS_NOP",
12564 "reserved1",
12565 "PHYS_POLL",
12566 "PHYS_DISABLED",
12567 "PHYS_TRAINING",
12568 "PHYS_LINKUP",
12569 "PHYS_LINK_ERR_RECOVER",
12570 "PHYS_PHY_TEST",
12571 "reserved8",
12572 "PHYS_OFFLINE",
12573 "PHYS_GANGED",
12574 "PHYS_TEST",
12575 };
12576 if (pstate < ARRAY_SIZE(port_physical_names))
12577 return port_physical_names[pstate];
12578 return "unknown";
12579}
12580
12581/*
12582 * Read the hardware link state and set the driver's cached value of it.
12583 * Return the (new) current value.
12584 */
12585u32 get_logical_state(struct hfi1_pportdata *ppd)
12586{
12587 u32 new_state;
12588
12589 new_state = chip_to_opa_lstate(ppd->dd, read_logical_state(ppd->dd));
12590 if (new_state != ppd->lstate) {
12591 dd_dev_info(ppd->dd, "logical state changed to %s (0x%x)\n",
Jubin John17fb4f22016-02-14 20:21:52 -080012592 opa_lstate_name(new_state), new_state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012593 ppd->lstate = new_state;
12594 }
12595 /*
12596 * Set port status flags in the page mapped into userspace
12597 * memory. Do it here to ensure a reliable state - this is
12598 * the only function called by all state handling code.
12599 * Always set the flags due to the fact that the cache value
12600 * might have been changed explicitly outside of this
12601 * function.
12602 */
12603 if (ppd->statusp) {
12604 switch (ppd->lstate) {
12605 case IB_PORT_DOWN:
12606 case IB_PORT_INIT:
12607 *ppd->statusp &= ~(HFI1_STATUS_IB_CONF |
12608 HFI1_STATUS_IB_READY);
12609 break;
12610 case IB_PORT_ARMED:
12611 *ppd->statusp |= HFI1_STATUS_IB_CONF;
12612 break;
12613 case IB_PORT_ACTIVE:
12614 *ppd->statusp |= HFI1_STATUS_IB_READY;
12615 break;
12616 }
12617 }
12618 return ppd->lstate;
12619}
12620
12621/**
12622 * wait_logical_linkstate - wait for an IB link state change to occur
12623 * @ppd: port device
12624 * @state: the state to wait for
12625 * @msecs: the number of milliseconds to wait
12626 *
12627 * Wait up to msecs milliseconds for IB link state change to occur.
12628 * For now, take the easy polling route.
12629 * Returns 0 if state reached, otherwise -ETIMEDOUT.
12630 */
12631static int wait_logical_linkstate(struct hfi1_pportdata *ppd, u32 state,
12632 int msecs)
12633{
12634 unsigned long timeout;
12635
12636 timeout = jiffies + msecs_to_jiffies(msecs);
12637 while (1) {
12638 if (get_logical_state(ppd) == state)
12639 return 0;
12640 if (time_after(jiffies, timeout))
12641 break;
12642 msleep(20);
12643 }
12644 dd_dev_err(ppd->dd, "timeout waiting for link state 0x%x\n", state);
12645
12646 return -ETIMEDOUT;
12647}
12648
12649u8 hfi1_ibphys_portstate(struct hfi1_pportdata *ppd)
12650{
Mike Marciniszyn77241052015-07-30 15:17:43 -040012651 u32 pstate;
12652 u32 ib_pstate;
12653
12654 pstate = read_physical_state(ppd->dd);
12655 ib_pstate = chip_to_opa_pstate(ppd->dd, pstate);
Dean Luickf45c8dc2016-02-03 14:35:31 -080012656 if (ppd->last_pstate != ib_pstate) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012657 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -080012658 "%s: physical state changed to %s (0x%x), phy 0x%x\n",
12659 __func__, opa_pstate_name(ib_pstate), ib_pstate,
12660 pstate);
Dean Luickf45c8dc2016-02-03 14:35:31 -080012661 ppd->last_pstate = ib_pstate;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012662 }
12663 return ib_pstate;
12664}
12665
Mike Marciniszyn77241052015-07-30 15:17:43 -040012666#define CLEAR_STATIC_RATE_CONTROL_SMASK(r) \
12667(r &= ~SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK)
12668
12669#define SET_STATIC_RATE_CONTROL_SMASK(r) \
12670(r |= SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK)
12671
12672int hfi1_init_ctxt(struct send_context *sc)
12673{
Jubin Johnd125a6c2016-02-14 20:19:49 -080012674 if (sc) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012675 struct hfi1_devdata *dd = sc->dd;
12676 u64 reg;
12677 u8 set = (sc->type == SC_USER ?
12678 HFI1_CAP_IS_USET(STATIC_RATE_CTRL) :
12679 HFI1_CAP_IS_KSET(STATIC_RATE_CTRL));
12680 reg = read_kctxt_csr(dd, sc->hw_context,
12681 SEND_CTXT_CHECK_ENABLE);
12682 if (set)
12683 CLEAR_STATIC_RATE_CONTROL_SMASK(reg);
12684 else
12685 SET_STATIC_RATE_CONTROL_SMASK(reg);
12686 write_kctxt_csr(dd, sc->hw_context,
12687 SEND_CTXT_CHECK_ENABLE, reg);
12688 }
12689 return 0;
12690}
12691
12692int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp)
12693{
12694 int ret = 0;
12695 u64 reg;
12696
12697 if (dd->icode != ICODE_RTL_SILICON) {
12698 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
12699 dd_dev_info(dd, "%s: tempsense not supported by HW\n",
12700 __func__);
12701 return -EINVAL;
12702 }
12703 reg = read_csr(dd, ASIC_STS_THERM);
12704 temp->curr = ((reg >> ASIC_STS_THERM_CURR_TEMP_SHIFT) &
12705 ASIC_STS_THERM_CURR_TEMP_MASK);
12706 temp->lo_lim = ((reg >> ASIC_STS_THERM_LO_TEMP_SHIFT) &
12707 ASIC_STS_THERM_LO_TEMP_MASK);
12708 temp->hi_lim = ((reg >> ASIC_STS_THERM_HI_TEMP_SHIFT) &
12709 ASIC_STS_THERM_HI_TEMP_MASK);
12710 temp->crit_lim = ((reg >> ASIC_STS_THERM_CRIT_TEMP_SHIFT) &
12711 ASIC_STS_THERM_CRIT_TEMP_MASK);
12712 /* triggers is a 3-bit value - 1 bit per trigger. */
12713 temp->triggers = (u8)((reg >> ASIC_STS_THERM_LOW_SHIFT) & 0x7);
12714
12715 return ret;
12716}
12717
12718/* ========================================================================= */
12719
12720/*
12721 * Enable/disable chip from delivering interrupts.
12722 */
12723void set_intr_state(struct hfi1_devdata *dd, u32 enable)
12724{
12725 int i;
12726
12727 /*
12728 * In HFI, the mask needs to be 1 to allow interrupts.
12729 */
12730 if (enable) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012731 /* enable all interrupts */
12732 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012733 write_csr(dd, CCE_INT_MASK + (8 * i), ~(u64)0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012734
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080012735 init_qsfp_int(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012736 } else {
12737 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012738 write_csr(dd, CCE_INT_MASK + (8 * i), 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012739 }
12740}
12741
12742/*
12743 * Clear all interrupt sources on the chip.
12744 */
12745static void clear_all_interrupts(struct hfi1_devdata *dd)
12746{
12747 int i;
12748
12749 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012750 write_csr(dd, CCE_INT_CLEAR + (8 * i), ~(u64)0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012751
12752 write_csr(dd, CCE_ERR_CLEAR, ~(u64)0);
12753 write_csr(dd, MISC_ERR_CLEAR, ~(u64)0);
12754 write_csr(dd, RCV_ERR_CLEAR, ~(u64)0);
12755 write_csr(dd, SEND_ERR_CLEAR, ~(u64)0);
12756 write_csr(dd, SEND_PIO_ERR_CLEAR, ~(u64)0);
12757 write_csr(dd, SEND_DMA_ERR_CLEAR, ~(u64)0);
12758 write_csr(dd, SEND_EGRESS_ERR_CLEAR, ~(u64)0);
12759 for (i = 0; i < dd->chip_send_contexts; i++)
12760 write_kctxt_csr(dd, i, SEND_CTXT_ERR_CLEAR, ~(u64)0);
12761 for (i = 0; i < dd->chip_sdma_engines; i++)
12762 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_CLEAR, ~(u64)0);
12763
12764 write_csr(dd, DCC_ERR_FLG_CLR, ~(u64)0);
12765 write_csr(dd, DC_LCB_ERR_CLR, ~(u64)0);
12766 write_csr(dd, DC_DC8051_ERR_CLR, ~(u64)0);
12767}
12768
12769/* Move to pcie.c? */
12770static void disable_intx(struct pci_dev *pdev)
12771{
12772 pci_intx(pdev, 0);
12773}
12774
12775static void clean_up_interrupts(struct hfi1_devdata *dd)
12776{
12777 int i;
12778
12779 /* remove irqs - must happen before disabling/turning off */
12780 if (dd->num_msix_entries) {
12781 /* MSI-X */
12782 struct hfi1_msix_entry *me = dd->msix_entries;
12783
12784 for (i = 0; i < dd->num_msix_entries; i++, me++) {
Jubin Johnd125a6c2016-02-14 20:19:49 -080012785 if (!me->arg) /* => no irq, no affinity */
Mitko Haralanov957558c2016-02-03 14:33:40 -080012786 continue;
12787 hfi1_put_irq_affinity(dd, &dd->msix_entries[i]);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012788 free_irq(me->msix.vector, me->arg);
12789 }
12790 } else {
12791 /* INTx */
12792 if (dd->requested_intx_irq) {
12793 free_irq(dd->pcidev->irq, dd);
12794 dd->requested_intx_irq = 0;
12795 }
12796 }
12797
12798 /* turn off interrupts */
12799 if (dd->num_msix_entries) {
12800 /* MSI-X */
Amitoj Kaur Chawla6e5b6132015-11-01 16:14:32 +053012801 pci_disable_msix(dd->pcidev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012802 } else {
12803 /* INTx */
12804 disable_intx(dd->pcidev);
12805 }
12806
12807 /* clean structures */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012808 kfree(dd->msix_entries);
12809 dd->msix_entries = NULL;
12810 dd->num_msix_entries = 0;
12811}
12812
12813/*
12814 * Remap the interrupt source from the general handler to the given MSI-X
12815 * interrupt.
12816 */
12817static void remap_intr(struct hfi1_devdata *dd, int isrc, int msix_intr)
12818{
12819 u64 reg;
12820 int m, n;
12821
12822 /* clear from the handled mask of the general interrupt */
12823 m = isrc / 64;
12824 n = isrc % 64;
12825 dd->gi_mask[m] &= ~((u64)1 << n);
12826
12827 /* direct the chip source to the given MSI-X interrupt */
12828 m = isrc / 8;
12829 n = isrc % 8;
Jubin John8638b772016-02-14 20:19:24 -080012830 reg = read_csr(dd, CCE_INT_MAP + (8 * m));
12831 reg &= ~((u64)0xff << (8 * n));
12832 reg |= ((u64)msix_intr & 0xff) << (8 * n);
12833 write_csr(dd, CCE_INT_MAP + (8 * m), reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012834}
12835
12836static void remap_sdma_interrupts(struct hfi1_devdata *dd,
12837 int engine, int msix_intr)
12838{
12839 /*
12840 * SDMA engine interrupt sources grouped by type, rather than
12841 * engine. Per-engine interrupts are as follows:
12842 * SDMA
12843 * SDMAProgress
12844 * SDMAIdle
12845 */
Jubin John8638b772016-02-14 20:19:24 -080012846 remap_intr(dd, IS_SDMA_START + 0 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080012847 msix_intr);
Jubin John8638b772016-02-14 20:19:24 -080012848 remap_intr(dd, IS_SDMA_START + 1 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080012849 msix_intr);
Jubin John8638b772016-02-14 20:19:24 -080012850 remap_intr(dd, IS_SDMA_START + 2 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080012851 msix_intr);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012852}
12853
Mike Marciniszyn77241052015-07-30 15:17:43 -040012854static int request_intx_irq(struct hfi1_devdata *dd)
12855{
12856 int ret;
12857
Jubin John98050712015-11-16 21:59:27 -050012858 snprintf(dd->intx_name, sizeof(dd->intx_name), DRIVER_NAME "_%d",
12859 dd->unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012860 ret = request_irq(dd->pcidev->irq, general_interrupt,
Jubin John17fb4f22016-02-14 20:21:52 -080012861 IRQF_SHARED, dd->intx_name, dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012862 if (ret)
12863 dd_dev_err(dd, "unable to request INTx interrupt, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -080012864 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012865 else
12866 dd->requested_intx_irq = 1;
12867 return ret;
12868}
12869
12870static int request_msix_irqs(struct hfi1_devdata *dd)
12871{
Mike Marciniszyn77241052015-07-30 15:17:43 -040012872 int first_general, last_general;
12873 int first_sdma, last_sdma;
12874 int first_rx, last_rx;
Mitko Haralanov957558c2016-02-03 14:33:40 -080012875 int i, ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012876
12877 /* calculate the ranges we are going to use */
12878 first_general = 0;
Jubin Johnf3ff8182016-02-14 20:20:50 -080012879 last_general = first_general + 1;
12880 first_sdma = last_general;
12881 last_sdma = first_sdma + dd->num_sdma;
12882 first_rx = last_sdma;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070012883 last_rx = first_rx + dd->n_krcv_queues + HFI1_NUM_VNIC_CTXT;
12884
12885 /* VNIC MSIx interrupts get mapped when VNIC contexts are created */
12886 dd->first_dyn_msix_idx = first_rx + dd->n_krcv_queues;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012887
12888 /*
Mike Marciniszyn77241052015-07-30 15:17:43 -040012889 * Sanity check - the code expects all SDMA chip source
12890 * interrupts to be in the same CSR, starting at bit 0. Verify
12891 * that this is true by checking the bit location of the start.
12892 */
12893 BUILD_BUG_ON(IS_SDMA_START % 64);
12894
12895 for (i = 0; i < dd->num_msix_entries; i++) {
12896 struct hfi1_msix_entry *me = &dd->msix_entries[i];
12897 const char *err_info;
12898 irq_handler_t handler;
Dean Luickf4f30031c2015-10-26 10:28:44 -040012899 irq_handler_t thread = NULL;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070012900 void *arg = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012901 int idx;
12902 struct hfi1_ctxtdata *rcd = NULL;
12903 struct sdma_engine *sde = NULL;
12904
12905 /* obtain the arguments to request_irq */
12906 if (first_general <= i && i < last_general) {
12907 idx = i - first_general;
12908 handler = general_interrupt;
12909 arg = dd;
12910 snprintf(me->name, sizeof(me->name),
Jubin John98050712015-11-16 21:59:27 -050012911 DRIVER_NAME "_%d", dd->unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012912 err_info = "general";
Mitko Haralanov957558c2016-02-03 14:33:40 -080012913 me->type = IRQ_GENERAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012914 } else if (first_sdma <= i && i < last_sdma) {
12915 idx = i - first_sdma;
12916 sde = &dd->per_sdma[idx];
12917 handler = sdma_interrupt;
12918 arg = sde;
12919 snprintf(me->name, sizeof(me->name),
Jubin John98050712015-11-16 21:59:27 -050012920 DRIVER_NAME "_%d sdma%d", dd->unit, idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012921 err_info = "sdma";
12922 remap_sdma_interrupts(dd, idx, i);
Mitko Haralanov957558c2016-02-03 14:33:40 -080012923 me->type = IRQ_SDMA;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012924 } else if (first_rx <= i && i < last_rx) {
12925 idx = i - first_rx;
12926 rcd = dd->rcd[idx];
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070012927 if (rcd) {
12928 /*
12929 * Set the interrupt register and mask for this
12930 * context's interrupt.
12931 */
12932 rcd->ireg = (IS_RCVAVAIL_START + idx) / 64;
12933 rcd->imask = ((u64)1) <<
12934 ((IS_RCVAVAIL_START + idx) % 64);
12935 handler = receive_context_interrupt;
12936 thread = receive_context_thread;
12937 arg = rcd;
12938 snprintf(me->name, sizeof(me->name),
12939 DRIVER_NAME "_%d kctxt%d",
12940 dd->unit, idx);
12941 err_info = "receive context";
12942 remap_intr(dd, IS_RCVAVAIL_START + idx, i);
12943 me->type = IRQ_RCVCTXT;
12944 rcd->msix_intr = i;
12945 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012946 } else {
12947 /* not in our expected range - complain, then
Jubin John4d114fd2016-02-14 20:21:43 -080012948 * ignore it
12949 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012950 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080012951 "Unexpected extra MSI-X interrupt %d\n", i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012952 continue;
12953 }
12954 /* no argument, no interrupt */
Jubin Johnd125a6c2016-02-14 20:19:49 -080012955 if (!arg)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012956 continue;
12957 /* make sure the name is terminated */
Jubin John8638b772016-02-14 20:19:24 -080012958 me->name[sizeof(me->name) - 1] = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012959
Dean Luickf4f30031c2015-10-26 10:28:44 -040012960 ret = request_threaded_irq(me->msix.vector, handler, thread, 0,
Jubin John17fb4f22016-02-14 20:21:52 -080012961 me->name, arg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012962 if (ret) {
12963 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080012964 "unable to allocate %s interrupt, vector %d, index %d, err %d\n",
12965 err_info, me->msix.vector, idx, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012966 return ret;
12967 }
12968 /*
12969 * assign arg after request_irq call, so it will be
12970 * cleaned up
12971 */
12972 me->arg = arg;
12973
Mitko Haralanov957558c2016-02-03 14:33:40 -080012974 ret = hfi1_get_irq_affinity(dd, me);
12975 if (ret)
12976 dd_dev_err(dd,
12977 "unable to pin IRQ %d\n", ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012978 }
12979
Mike Marciniszyn77241052015-07-30 15:17:43 -040012980 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012981}
12982
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070012983void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd)
12984{
12985 int i;
12986
12987 if (!dd->num_msix_entries) {
12988 synchronize_irq(dd->pcidev->irq);
12989 return;
12990 }
12991
12992 for (i = 0; i < dd->vnic.num_ctxt; i++) {
12993 struct hfi1_ctxtdata *rcd = dd->vnic.ctxt[i];
12994 struct hfi1_msix_entry *me = &dd->msix_entries[rcd->msix_intr];
12995
12996 synchronize_irq(me->msix.vector);
12997 }
12998}
12999
13000void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd)
13001{
13002 struct hfi1_devdata *dd = rcd->dd;
13003 struct hfi1_msix_entry *me = &dd->msix_entries[rcd->msix_intr];
13004
13005 if (!me->arg) /* => no irq, no affinity */
13006 return;
13007
13008 hfi1_put_irq_affinity(dd, me);
13009 free_irq(me->msix.vector, me->arg);
13010
13011 me->arg = NULL;
13012}
13013
13014void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd)
13015{
13016 struct hfi1_devdata *dd = rcd->dd;
13017 struct hfi1_msix_entry *me;
13018 int idx = rcd->ctxt;
13019 void *arg = rcd;
13020 int ret;
13021
13022 rcd->msix_intr = dd->vnic.msix_idx++;
13023 me = &dd->msix_entries[rcd->msix_intr];
13024
13025 /*
13026 * Set the interrupt register and mask for this
13027 * context's interrupt.
13028 */
13029 rcd->ireg = (IS_RCVAVAIL_START + idx) / 64;
13030 rcd->imask = ((u64)1) <<
13031 ((IS_RCVAVAIL_START + idx) % 64);
13032
13033 snprintf(me->name, sizeof(me->name),
13034 DRIVER_NAME "_%d kctxt%d", dd->unit, idx);
13035 me->name[sizeof(me->name) - 1] = 0;
13036 me->type = IRQ_RCVCTXT;
13037
13038 remap_intr(dd, IS_RCVAVAIL_START + idx, rcd->msix_intr);
13039
13040 ret = request_threaded_irq(me->msix.vector, receive_context_interrupt,
13041 receive_context_thread, 0, me->name, arg);
13042 if (ret) {
13043 dd_dev_err(dd, "vnic irq request (vector %d, idx %d) fail %d\n",
13044 me->msix.vector, idx, ret);
13045 return;
13046 }
13047 /*
13048 * assign arg after request_irq call, so it will be
13049 * cleaned up
13050 */
13051 me->arg = arg;
13052
13053 ret = hfi1_get_irq_affinity(dd, me);
13054 if (ret) {
13055 dd_dev_err(dd,
13056 "unable to pin IRQ %d\n", ret);
13057 free_irq(me->msix.vector, me->arg);
13058 }
13059}
13060
Mike Marciniszyn77241052015-07-30 15:17:43 -040013061/*
13062 * Set the general handler to accept all interrupts, remap all
13063 * chip interrupts back to MSI-X 0.
13064 */
13065static void reset_interrupts(struct hfi1_devdata *dd)
13066{
13067 int i;
13068
13069 /* all interrupts handled by the general handler */
13070 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
13071 dd->gi_mask[i] = ~(u64)0;
13072
13073 /* all chip interrupts map to MSI-X 0 */
13074 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080013075 write_csr(dd, CCE_INT_MAP + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013076}
13077
13078static int set_up_interrupts(struct hfi1_devdata *dd)
13079{
13080 struct hfi1_msix_entry *entries;
13081 u32 total, request;
13082 int i, ret;
13083 int single_interrupt = 0; /* we expect to have all the interrupts */
13084
13085 /*
13086 * Interrupt count:
13087 * 1 general, "slow path" interrupt (includes the SDMA engines
13088 * slow source, SDMACleanupDone)
13089 * N interrupts - one per used SDMA engine
13090 * M interrupt - one per kernel receive context
13091 */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013092 total = 1 + dd->num_sdma + dd->n_krcv_queues + HFI1_NUM_VNIC_CTXT;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013093
13094 entries = kcalloc(total, sizeof(*entries), GFP_KERNEL);
13095 if (!entries) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040013096 ret = -ENOMEM;
13097 goto fail;
13098 }
13099 /* 1-1 MSI-X entry assignment */
13100 for (i = 0; i < total; i++)
13101 entries[i].msix.entry = i;
13102
13103 /* ask for MSI-X interrupts */
13104 request = total;
13105 request_msix(dd, &request, entries);
13106
13107 if (request == 0) {
13108 /* using INTx */
13109 /* dd->num_msix_entries already zero */
13110 kfree(entries);
13111 single_interrupt = 1;
13112 dd_dev_err(dd, "MSI-X failed, using INTx interrupts\n");
13113 } else {
13114 /* using MSI-X */
13115 dd->num_msix_entries = request;
13116 dd->msix_entries = entries;
13117
13118 if (request != total) {
13119 /* using MSI-X, with reduced interrupts */
13120 dd_dev_err(
13121 dd,
13122 "cannot handle reduced interrupt case, want %u, got %u\n",
13123 total, request);
13124 ret = -EINVAL;
13125 goto fail;
13126 }
13127 dd_dev_info(dd, "%u MSI-X interrupts allocated\n", total);
13128 }
13129
13130 /* mask all interrupts */
13131 set_intr_state(dd, 0);
13132 /* clear all pending interrupts */
13133 clear_all_interrupts(dd);
13134
13135 /* reset general handler mask, chip MSI-X mappings */
13136 reset_interrupts(dd);
13137
13138 if (single_interrupt)
13139 ret = request_intx_irq(dd);
13140 else
13141 ret = request_msix_irqs(dd);
13142 if (ret)
13143 goto fail;
13144
13145 return 0;
13146
13147fail:
13148 clean_up_interrupts(dd);
13149 return ret;
13150}
13151
13152/*
13153 * Set up context values in dd. Sets:
13154 *
13155 * num_rcv_contexts - number of contexts being used
13156 * n_krcv_queues - number of kernel contexts
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013157 * first_dyn_alloc_ctxt - first dynamically allocated context
13158 * in array of contexts
Mike Marciniszyn77241052015-07-30 15:17:43 -040013159 * freectxts - number of free user contexts
13160 * num_send_contexts - number of PIO send contexts being used
13161 */
13162static int set_up_context_variables(struct hfi1_devdata *dd)
13163{
Harish Chegondi429b6a72016-08-31 07:24:40 -070013164 unsigned long num_kernel_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013165 int total_contexts;
13166 int ret;
13167 unsigned ngroups;
Dean Luick8f000f72016-04-12 11:32:06 -070013168 int qos_rmt_count;
13169 int user_rmt_reduced;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013170
13171 /*
Dean Luick33a9eb52016-04-12 10:50:22 -070013172 * Kernel receive contexts:
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013173 * - Context 0 - control context (VL15/multicast/error)
Dean Luick33a9eb52016-04-12 10:50:22 -070013174 * - Context 1 - first kernel context
13175 * - Context 2 - second kernel context
13176 * ...
Mike Marciniszyn77241052015-07-30 15:17:43 -040013177 */
13178 if (n_krcvqs)
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013179 /*
Dean Luick33a9eb52016-04-12 10:50:22 -070013180 * n_krcvqs is the sum of module parameter kernel receive
13181 * contexts, krcvqs[]. It does not include the control
13182 * context, so add that.
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013183 */
Dean Luick33a9eb52016-04-12 10:50:22 -070013184 num_kernel_contexts = n_krcvqs + 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013185 else
Harish Chegondi8784ac02016-07-25 13:38:50 -070013186 num_kernel_contexts = DEFAULT_KRCVQS + 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013187 /*
13188 * Every kernel receive context needs an ACK send context.
13189 * one send context is allocated for each VL{0-7} and VL15
13190 */
13191 if (num_kernel_contexts > (dd->chip_send_contexts - num_vls - 1)) {
13192 dd_dev_err(dd,
Harish Chegondi429b6a72016-08-31 07:24:40 -070013193 "Reducing # kernel rcv contexts to: %d, from %lu\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040013194 (int)(dd->chip_send_contexts - num_vls - 1),
Harish Chegondi429b6a72016-08-31 07:24:40 -070013195 num_kernel_contexts);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013196 num_kernel_contexts = dd->chip_send_contexts - num_vls - 1;
13197 }
13198 /*
Jubin John0852d242016-04-12 11:30:08 -070013199 * User contexts:
13200 * - default to 1 user context per real (non-HT) CPU core if
13201 * num_user_contexts is negative
Mike Marciniszyn77241052015-07-30 15:17:43 -040013202 */
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -050013203 if (num_user_contexts < 0)
Jubin John0852d242016-04-12 11:30:08 -070013204 num_user_contexts =
Dennis Dalessandro41973442016-07-25 07:52:36 -070013205 cpumask_weight(&node_affinity.real_cpu_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013206
13207 total_contexts = num_kernel_contexts + num_user_contexts;
13208
13209 /*
13210 * Adjust the counts given a global max.
13211 */
13212 if (total_contexts > dd->chip_rcv_contexts) {
13213 dd_dev_err(dd,
13214 "Reducing # user receive contexts to: %d, from %d\n",
13215 (int)(dd->chip_rcv_contexts - num_kernel_contexts),
13216 (int)num_user_contexts);
13217 num_user_contexts = dd->chip_rcv_contexts - num_kernel_contexts;
13218 /* recalculate */
13219 total_contexts = num_kernel_contexts + num_user_contexts;
13220 }
13221
Dean Luick8f000f72016-04-12 11:32:06 -070013222 /* each user context requires an entry in the RMT */
13223 qos_rmt_count = qos_rmt_entries(dd, NULL, NULL);
13224 if (qos_rmt_count + num_user_contexts > NUM_MAP_ENTRIES) {
13225 user_rmt_reduced = NUM_MAP_ENTRIES - qos_rmt_count;
13226 dd_dev_err(dd,
13227 "RMT size is reducing the number of user receive contexts from %d to %d\n",
13228 (int)num_user_contexts,
13229 user_rmt_reduced);
13230 /* recalculate */
13231 num_user_contexts = user_rmt_reduced;
13232 total_contexts = num_kernel_contexts + num_user_contexts;
13233 }
13234
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013235 /* Accommodate VNIC contexts */
13236 if ((total_contexts + HFI1_NUM_VNIC_CTXT) <= dd->chip_rcv_contexts)
13237 total_contexts += HFI1_NUM_VNIC_CTXT;
13238
13239 /* the first N are kernel contexts, the rest are user/vnic contexts */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013240 dd->num_rcv_contexts = total_contexts;
13241 dd->n_krcv_queues = num_kernel_contexts;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013242 dd->first_dyn_alloc_ctxt = num_kernel_contexts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080013243 dd->num_user_contexts = num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013244 dd->freectxts = num_user_contexts;
13245 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013246 "rcv contexts: chip %d, used %d (kernel %d, user %d)\n",
13247 (int)dd->chip_rcv_contexts,
13248 (int)dd->num_rcv_contexts,
13249 (int)dd->n_krcv_queues,
13250 (int)dd->num_rcv_contexts - dd->n_krcv_queues);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013251
13252 /*
13253 * Receive array allocation:
13254 * All RcvArray entries are divided into groups of 8. This
13255 * is required by the hardware and will speed up writes to
13256 * consecutive entries by using write-combining of the entire
13257 * cacheline.
13258 *
13259 * The number of groups are evenly divided among all contexts.
13260 * any left over groups will be given to the first N user
13261 * contexts.
13262 */
13263 dd->rcv_entries.group_size = RCV_INCREMENT;
13264 ngroups = dd->chip_rcv_array_count / dd->rcv_entries.group_size;
13265 dd->rcv_entries.ngroups = ngroups / dd->num_rcv_contexts;
13266 dd->rcv_entries.nctxt_extra = ngroups -
13267 (dd->num_rcv_contexts * dd->rcv_entries.ngroups);
13268 dd_dev_info(dd, "RcvArray groups %u, ctxts extra %u\n",
13269 dd->rcv_entries.ngroups,
13270 dd->rcv_entries.nctxt_extra);
13271 if (dd->rcv_entries.ngroups * dd->rcv_entries.group_size >
13272 MAX_EAGER_ENTRIES * 2) {
13273 dd->rcv_entries.ngroups = (MAX_EAGER_ENTRIES * 2) /
13274 dd->rcv_entries.group_size;
13275 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013276 "RcvArray group count too high, change to %u\n",
13277 dd->rcv_entries.ngroups);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013278 dd->rcv_entries.nctxt_extra = 0;
13279 }
13280 /*
13281 * PIO send contexts
13282 */
13283 ret = init_sc_pools_and_sizes(dd);
13284 if (ret >= 0) { /* success */
13285 dd->num_send_contexts = ret;
13286 dd_dev_info(
13287 dd,
Jianxin Xiong44306f12016-04-12 11:30:28 -070013288 "send contexts: chip %d, used %d (kernel %d, ack %d, user %d, vl15 %d)\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040013289 dd->chip_send_contexts,
13290 dd->num_send_contexts,
13291 dd->sc_sizes[SC_KERNEL].count,
13292 dd->sc_sizes[SC_ACK].count,
Jianxin Xiong44306f12016-04-12 11:30:28 -070013293 dd->sc_sizes[SC_USER].count,
13294 dd->sc_sizes[SC_VL15].count);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013295 ret = 0; /* success */
13296 }
13297
13298 return ret;
13299}
13300
13301/*
13302 * Set the device/port partition key table. The MAD code
13303 * will ensure that, at least, the partial management
13304 * partition key is present in the table.
13305 */
13306static void set_partition_keys(struct hfi1_pportdata *ppd)
13307{
13308 struct hfi1_devdata *dd = ppd->dd;
13309 u64 reg = 0;
13310 int i;
13311
13312 dd_dev_info(dd, "Setting partition keys\n");
13313 for (i = 0; i < hfi1_get_npkeys(dd); i++) {
13314 reg |= (ppd->pkeys[i] &
13315 RCV_PARTITION_KEY_PARTITION_KEY_A_MASK) <<
13316 ((i % 4) *
13317 RCV_PARTITION_KEY_PARTITION_KEY_B_SHIFT);
13318 /* Each register holds 4 PKey values. */
13319 if ((i % 4) == 3) {
13320 write_csr(dd, RCV_PARTITION_KEY +
13321 ((i - 3) * 2), reg);
13322 reg = 0;
13323 }
13324 }
13325
13326 /* Always enable HW pkeys check when pkeys table is set */
13327 add_rcvctrl(dd, RCV_CTRL_RCV_PARTITION_KEY_ENABLE_SMASK);
13328}
13329
13330/*
13331 * These CSRs and memories are uninitialized on reset and must be
13332 * written before reading to set the ECC/parity bits.
13333 *
13334 * NOTE: All user context CSRs that are not mmaped write-only
13335 * (e.g. the TID flows) must be initialized even if the driver never
13336 * reads them.
13337 */
13338static void write_uninitialized_csrs_and_memories(struct hfi1_devdata *dd)
13339{
13340 int i, j;
13341
13342 /* CceIntMap */
13343 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080013344 write_csr(dd, CCE_INT_MAP + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013345
13346 /* SendCtxtCreditReturnAddr */
13347 for (i = 0; i < dd->chip_send_contexts; i++)
13348 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_RETURN_ADDR, 0);
13349
13350 /* PIO Send buffers */
13351 /* SDMA Send buffers */
Jubin John4d114fd2016-02-14 20:21:43 -080013352 /*
13353 * These are not normally read, and (presently) have no method
13354 * to be read, so are not pre-initialized
13355 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013356
13357 /* RcvHdrAddr */
13358 /* RcvHdrTailAddr */
13359 /* RcvTidFlowTable */
13360 for (i = 0; i < dd->chip_rcv_contexts; i++) {
13361 write_kctxt_csr(dd, i, RCV_HDR_ADDR, 0);
13362 write_kctxt_csr(dd, i, RCV_HDR_TAIL_ADDR, 0);
13363 for (j = 0; j < RXE_NUM_TID_FLOWS; j++)
Jubin John8638b772016-02-14 20:19:24 -080013364 write_uctxt_csr(dd, i, RCV_TID_FLOW_TABLE + (8 * j), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013365 }
13366
13367 /* RcvArray */
13368 for (i = 0; i < dd->chip_rcv_array_count; i++)
Jubin John8638b772016-02-14 20:19:24 -080013369 write_csr(dd, RCV_ARRAY + (8 * i),
Jubin John17fb4f22016-02-14 20:21:52 -080013370 RCV_ARRAY_RT_WRITE_ENABLE_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013371
13372 /* RcvQPMapTable */
13373 for (i = 0; i < 32; i++)
13374 write_csr(dd, RCV_QP_MAP_TABLE + (8 * i), 0);
13375}
13376
13377/*
13378 * Use the ctrl_bits in CceCtrl to clear the status_bits in CceStatus.
13379 */
13380static void clear_cce_status(struct hfi1_devdata *dd, u64 status_bits,
13381 u64 ctrl_bits)
13382{
13383 unsigned long timeout;
13384 u64 reg;
13385
13386 /* is the condition present? */
13387 reg = read_csr(dd, CCE_STATUS);
13388 if ((reg & status_bits) == 0)
13389 return;
13390
13391 /* clear the condition */
13392 write_csr(dd, CCE_CTRL, ctrl_bits);
13393
13394 /* wait for the condition to clear */
13395 timeout = jiffies + msecs_to_jiffies(CCE_STATUS_TIMEOUT);
13396 while (1) {
13397 reg = read_csr(dd, CCE_STATUS);
13398 if ((reg & status_bits) == 0)
13399 return;
13400 if (time_after(jiffies, timeout)) {
13401 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013402 "Timeout waiting for CceStatus to clear bits 0x%llx, remaining 0x%llx\n",
13403 status_bits, reg & status_bits);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013404 return;
13405 }
13406 udelay(1);
13407 }
13408}
13409
13410/* set CCE CSRs to chip reset defaults */
13411static void reset_cce_csrs(struct hfi1_devdata *dd)
13412{
13413 int i;
13414
13415 /* CCE_REVISION read-only */
13416 /* CCE_REVISION2 read-only */
13417 /* CCE_CTRL - bits clear automatically */
13418 /* CCE_STATUS read-only, use CceCtrl to clear */
13419 clear_cce_status(dd, ALL_FROZE, CCE_CTRL_SPC_UNFREEZE_SMASK);
13420 clear_cce_status(dd, ALL_TXE_PAUSE, CCE_CTRL_TXE_RESUME_SMASK);
13421 clear_cce_status(dd, ALL_RXE_PAUSE, CCE_CTRL_RXE_RESUME_SMASK);
13422 for (i = 0; i < CCE_NUM_SCRATCH; i++)
13423 write_csr(dd, CCE_SCRATCH + (8 * i), 0);
13424 /* CCE_ERR_STATUS read-only */
13425 write_csr(dd, CCE_ERR_MASK, 0);
13426 write_csr(dd, CCE_ERR_CLEAR, ~0ull);
13427 /* CCE_ERR_FORCE leave alone */
13428 for (i = 0; i < CCE_NUM_32_BIT_COUNTERS; i++)
13429 write_csr(dd, CCE_COUNTER_ARRAY32 + (8 * i), 0);
13430 write_csr(dd, CCE_DC_CTRL, CCE_DC_CTRL_RESETCSR);
13431 /* CCE_PCIE_CTRL leave alone */
13432 for (i = 0; i < CCE_NUM_MSIX_VECTORS; i++) {
13433 write_csr(dd, CCE_MSIX_TABLE_LOWER + (8 * i), 0);
13434 write_csr(dd, CCE_MSIX_TABLE_UPPER + (8 * i),
Jubin John17fb4f22016-02-14 20:21:52 -080013435 CCE_MSIX_TABLE_UPPER_RESETCSR);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013436 }
13437 for (i = 0; i < CCE_NUM_MSIX_PBAS; i++) {
13438 /* CCE_MSIX_PBA read-only */
13439 write_csr(dd, CCE_MSIX_INT_GRANTED, ~0ull);
13440 write_csr(dd, CCE_MSIX_VEC_CLR_WITHOUT_INT, ~0ull);
13441 }
13442 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
13443 write_csr(dd, CCE_INT_MAP, 0);
13444 for (i = 0; i < CCE_NUM_INT_CSRS; i++) {
13445 /* CCE_INT_STATUS read-only */
13446 write_csr(dd, CCE_INT_MASK + (8 * i), 0);
13447 write_csr(dd, CCE_INT_CLEAR + (8 * i), ~0ull);
13448 /* CCE_INT_FORCE leave alone */
13449 /* CCE_INT_BLOCKED read-only */
13450 }
13451 for (i = 0; i < CCE_NUM_32_BIT_INT_COUNTERS; i++)
13452 write_csr(dd, CCE_INT_COUNTER_ARRAY32 + (8 * i), 0);
13453}
13454
Mike Marciniszyn77241052015-07-30 15:17:43 -040013455/* set MISC CSRs to chip reset defaults */
13456static void reset_misc_csrs(struct hfi1_devdata *dd)
13457{
13458 int i;
13459
13460 for (i = 0; i < 32; i++) {
13461 write_csr(dd, MISC_CFG_RSA_R2 + (8 * i), 0);
13462 write_csr(dd, MISC_CFG_RSA_SIGNATURE + (8 * i), 0);
13463 write_csr(dd, MISC_CFG_RSA_MODULUS + (8 * i), 0);
13464 }
Jubin John4d114fd2016-02-14 20:21:43 -080013465 /*
13466 * MISC_CFG_SHA_PRELOAD leave alone - always reads 0 and can
13467 * only be written 128-byte chunks
13468 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013469 /* init RSA engine to clear lingering errors */
13470 write_csr(dd, MISC_CFG_RSA_CMD, 1);
13471 write_csr(dd, MISC_CFG_RSA_MU, 0);
13472 write_csr(dd, MISC_CFG_FW_CTRL, 0);
13473 /* MISC_STS_8051_DIGEST read-only */
13474 /* MISC_STS_SBM_DIGEST read-only */
13475 /* MISC_STS_PCIE_DIGEST read-only */
13476 /* MISC_STS_FAB_DIGEST read-only */
13477 /* MISC_ERR_STATUS read-only */
13478 write_csr(dd, MISC_ERR_MASK, 0);
13479 write_csr(dd, MISC_ERR_CLEAR, ~0ull);
13480 /* MISC_ERR_FORCE leave alone */
13481}
13482
13483/* set TXE CSRs to chip reset defaults */
13484static void reset_txe_csrs(struct hfi1_devdata *dd)
13485{
13486 int i;
13487
13488 /*
13489 * TXE Kernel CSRs
13490 */
13491 write_csr(dd, SEND_CTRL, 0);
13492 __cm_reset(dd, 0); /* reset CM internal state */
13493 /* SEND_CONTEXTS read-only */
13494 /* SEND_DMA_ENGINES read-only */
13495 /* SEND_PIO_MEM_SIZE read-only */
13496 /* SEND_DMA_MEM_SIZE read-only */
13497 write_csr(dd, SEND_HIGH_PRIORITY_LIMIT, 0);
13498 pio_reset_all(dd); /* SEND_PIO_INIT_CTXT */
13499 /* SEND_PIO_ERR_STATUS read-only */
13500 write_csr(dd, SEND_PIO_ERR_MASK, 0);
13501 write_csr(dd, SEND_PIO_ERR_CLEAR, ~0ull);
13502 /* SEND_PIO_ERR_FORCE leave alone */
13503 /* SEND_DMA_ERR_STATUS read-only */
13504 write_csr(dd, SEND_DMA_ERR_MASK, 0);
13505 write_csr(dd, SEND_DMA_ERR_CLEAR, ~0ull);
13506 /* SEND_DMA_ERR_FORCE leave alone */
13507 /* SEND_EGRESS_ERR_STATUS read-only */
13508 write_csr(dd, SEND_EGRESS_ERR_MASK, 0);
13509 write_csr(dd, SEND_EGRESS_ERR_CLEAR, ~0ull);
13510 /* SEND_EGRESS_ERR_FORCE leave alone */
13511 write_csr(dd, SEND_BTH_QP, 0);
13512 write_csr(dd, SEND_STATIC_RATE_CONTROL, 0);
13513 write_csr(dd, SEND_SC2VLT0, 0);
13514 write_csr(dd, SEND_SC2VLT1, 0);
13515 write_csr(dd, SEND_SC2VLT2, 0);
13516 write_csr(dd, SEND_SC2VLT3, 0);
13517 write_csr(dd, SEND_LEN_CHECK0, 0);
13518 write_csr(dd, SEND_LEN_CHECK1, 0);
13519 /* SEND_ERR_STATUS read-only */
13520 write_csr(dd, SEND_ERR_MASK, 0);
13521 write_csr(dd, SEND_ERR_CLEAR, ~0ull);
13522 /* SEND_ERR_FORCE read-only */
13523 for (i = 0; i < VL_ARB_LOW_PRIO_TABLE_SIZE; i++)
Jubin John8638b772016-02-14 20:19:24 -080013524 write_csr(dd, SEND_LOW_PRIORITY_LIST + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013525 for (i = 0; i < VL_ARB_HIGH_PRIO_TABLE_SIZE; i++)
Jubin John8638b772016-02-14 20:19:24 -080013526 write_csr(dd, SEND_HIGH_PRIORITY_LIST + (8 * i), 0);
13527 for (i = 0; i < dd->chip_send_contexts / NUM_CONTEXTS_PER_SET; i++)
13528 write_csr(dd, SEND_CONTEXT_SET_CTRL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013529 for (i = 0; i < TXE_NUM_32_BIT_COUNTER; i++)
Jubin John8638b772016-02-14 20:19:24 -080013530 write_csr(dd, SEND_COUNTER_ARRAY32 + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013531 for (i = 0; i < TXE_NUM_64_BIT_COUNTER; i++)
Jubin John8638b772016-02-14 20:19:24 -080013532 write_csr(dd, SEND_COUNTER_ARRAY64 + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013533 write_csr(dd, SEND_CM_CTRL, SEND_CM_CTRL_RESETCSR);
Jubin John17fb4f22016-02-14 20:21:52 -080013534 write_csr(dd, SEND_CM_GLOBAL_CREDIT, SEND_CM_GLOBAL_CREDIT_RESETCSR);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013535 /* SEND_CM_CREDIT_USED_STATUS read-only */
13536 write_csr(dd, SEND_CM_TIMER_CTRL, 0);
13537 write_csr(dd, SEND_CM_LOCAL_AU_TABLE0_TO3, 0);
13538 write_csr(dd, SEND_CM_LOCAL_AU_TABLE4_TO7, 0);
13539 write_csr(dd, SEND_CM_REMOTE_AU_TABLE0_TO3, 0);
13540 write_csr(dd, SEND_CM_REMOTE_AU_TABLE4_TO7, 0);
13541 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -080013542 write_csr(dd, SEND_CM_CREDIT_VL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013543 write_csr(dd, SEND_CM_CREDIT_VL15, 0);
13544 /* SEND_CM_CREDIT_USED_VL read-only */
13545 /* SEND_CM_CREDIT_USED_VL15 read-only */
13546 /* SEND_EGRESS_CTXT_STATUS read-only */
13547 /* SEND_EGRESS_SEND_DMA_STATUS read-only */
13548 write_csr(dd, SEND_EGRESS_ERR_INFO, ~0ull);
13549 /* SEND_EGRESS_ERR_INFO read-only */
13550 /* SEND_EGRESS_ERR_SOURCE read-only */
13551
13552 /*
13553 * TXE Per-Context CSRs
13554 */
13555 for (i = 0; i < dd->chip_send_contexts; i++) {
13556 write_kctxt_csr(dd, i, SEND_CTXT_CTRL, 0);
13557 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_CTRL, 0);
13558 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_RETURN_ADDR, 0);
13559 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_FORCE, 0);
13560 write_kctxt_csr(dd, i, SEND_CTXT_ERR_MASK, 0);
13561 write_kctxt_csr(dd, i, SEND_CTXT_ERR_CLEAR, ~0ull);
13562 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_ENABLE, 0);
13563 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_VL, 0);
13564 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_JOB_KEY, 0);
13565 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_PARTITION_KEY, 0);
13566 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_SLID, 0);
13567 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_OPCODE, 0);
13568 }
13569
13570 /*
13571 * TXE Per-SDMA CSRs
13572 */
13573 for (i = 0; i < dd->chip_sdma_engines; i++) {
13574 write_kctxt_csr(dd, i, SEND_DMA_CTRL, 0);
13575 /* SEND_DMA_STATUS read-only */
13576 write_kctxt_csr(dd, i, SEND_DMA_BASE_ADDR, 0);
13577 write_kctxt_csr(dd, i, SEND_DMA_LEN_GEN, 0);
13578 write_kctxt_csr(dd, i, SEND_DMA_TAIL, 0);
13579 /* SEND_DMA_HEAD read-only */
13580 write_kctxt_csr(dd, i, SEND_DMA_HEAD_ADDR, 0);
13581 write_kctxt_csr(dd, i, SEND_DMA_PRIORITY_THLD, 0);
13582 /* SEND_DMA_IDLE_CNT read-only */
13583 write_kctxt_csr(dd, i, SEND_DMA_RELOAD_CNT, 0);
13584 write_kctxt_csr(dd, i, SEND_DMA_DESC_CNT, 0);
13585 /* SEND_DMA_DESC_FETCHED_CNT read-only */
13586 /* SEND_DMA_ENG_ERR_STATUS read-only */
13587 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_MASK, 0);
13588 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_CLEAR, ~0ull);
13589 /* SEND_DMA_ENG_ERR_FORCE leave alone */
13590 write_kctxt_csr(dd, i, SEND_DMA_CHECK_ENABLE, 0);
13591 write_kctxt_csr(dd, i, SEND_DMA_CHECK_VL, 0);
13592 write_kctxt_csr(dd, i, SEND_DMA_CHECK_JOB_KEY, 0);
13593 write_kctxt_csr(dd, i, SEND_DMA_CHECK_PARTITION_KEY, 0);
13594 write_kctxt_csr(dd, i, SEND_DMA_CHECK_SLID, 0);
13595 write_kctxt_csr(dd, i, SEND_DMA_CHECK_OPCODE, 0);
13596 write_kctxt_csr(dd, i, SEND_DMA_MEMORY, 0);
13597 }
13598}
13599
13600/*
13601 * Expect on entry:
13602 * o Packet ingress is disabled, i.e. RcvCtrl.RcvPortEnable == 0
13603 */
13604static void init_rbufs(struct hfi1_devdata *dd)
13605{
13606 u64 reg;
13607 int count;
13608
13609 /*
13610 * Wait for DMA to stop: RxRbufPktPending and RxPktInProgress are
13611 * clear.
13612 */
13613 count = 0;
13614 while (1) {
13615 reg = read_csr(dd, RCV_STATUS);
13616 if ((reg & (RCV_STATUS_RX_RBUF_PKT_PENDING_SMASK
13617 | RCV_STATUS_RX_PKT_IN_PROGRESS_SMASK)) == 0)
13618 break;
13619 /*
13620 * Give up after 1ms - maximum wait time.
13621 *
Harish Chegondie8a70af2016-09-25 07:42:01 -070013622 * RBuf size is 136KiB. Slowest possible is PCIe Gen1 x1 at
Mike Marciniszyn77241052015-07-30 15:17:43 -040013623 * 250MB/s bandwidth. Lower rate to 66% for overhead to get:
Harish Chegondie8a70af2016-09-25 07:42:01 -070013624 * 136 KB / (66% * 250MB/s) = 844us
Mike Marciniszyn77241052015-07-30 15:17:43 -040013625 */
13626 if (count++ > 500) {
13627 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013628 "%s: in-progress DMA not clearing: RcvStatus 0x%llx, continuing\n",
13629 __func__, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013630 break;
13631 }
13632 udelay(2); /* do not busy-wait the CSR */
13633 }
13634
13635 /* start the init - expect RcvCtrl to be 0 */
13636 write_csr(dd, RCV_CTRL, RCV_CTRL_RX_RBUF_INIT_SMASK);
13637
13638 /*
13639 * Read to force the write of Rcvtrl.RxRbufInit. There is a brief
13640 * period after the write before RcvStatus.RxRbufInitDone is valid.
13641 * The delay in the first run through the loop below is sufficient and
13642 * required before the first read of RcvStatus.RxRbufInintDone.
13643 */
13644 read_csr(dd, RCV_CTRL);
13645
13646 /* wait for the init to finish */
13647 count = 0;
13648 while (1) {
13649 /* delay is required first time through - see above */
13650 udelay(2); /* do not busy-wait the CSR */
13651 reg = read_csr(dd, RCV_STATUS);
13652 if (reg & (RCV_STATUS_RX_RBUF_INIT_DONE_SMASK))
13653 break;
13654
13655 /* give up after 100us - slowest possible at 33MHz is 73us */
13656 if (count++ > 50) {
13657 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013658 "%s: RcvStatus.RxRbufInit not set, continuing\n",
13659 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013660 break;
13661 }
13662 }
13663}
13664
13665/* set RXE CSRs to chip reset defaults */
13666static void reset_rxe_csrs(struct hfi1_devdata *dd)
13667{
13668 int i, j;
13669
13670 /*
13671 * RXE Kernel CSRs
13672 */
13673 write_csr(dd, RCV_CTRL, 0);
13674 init_rbufs(dd);
13675 /* RCV_STATUS read-only */
13676 /* RCV_CONTEXTS read-only */
13677 /* RCV_ARRAY_CNT read-only */
13678 /* RCV_BUF_SIZE read-only */
13679 write_csr(dd, RCV_BTH_QP, 0);
13680 write_csr(dd, RCV_MULTICAST, 0);
13681 write_csr(dd, RCV_BYPASS, 0);
13682 write_csr(dd, RCV_VL15, 0);
13683 /* this is a clear-down */
13684 write_csr(dd, RCV_ERR_INFO,
Jubin John17fb4f22016-02-14 20:21:52 -080013685 RCV_ERR_INFO_RCV_EXCESS_BUFFER_OVERRUN_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013686 /* RCV_ERR_STATUS read-only */
13687 write_csr(dd, RCV_ERR_MASK, 0);
13688 write_csr(dd, RCV_ERR_CLEAR, ~0ull);
13689 /* RCV_ERR_FORCE leave alone */
13690 for (i = 0; i < 32; i++)
13691 write_csr(dd, RCV_QP_MAP_TABLE + (8 * i), 0);
13692 for (i = 0; i < 4; i++)
13693 write_csr(dd, RCV_PARTITION_KEY + (8 * i), 0);
13694 for (i = 0; i < RXE_NUM_32_BIT_COUNTERS; i++)
13695 write_csr(dd, RCV_COUNTER_ARRAY32 + (8 * i), 0);
13696 for (i = 0; i < RXE_NUM_64_BIT_COUNTERS; i++)
13697 write_csr(dd, RCV_COUNTER_ARRAY64 + (8 * i), 0);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013698 for (i = 0; i < RXE_NUM_RSM_INSTANCES; i++)
13699 clear_rsm_rule(dd, i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013700 for (i = 0; i < 32; i++)
13701 write_csr(dd, RCV_RSM_MAP_TABLE + (8 * i), 0);
13702
13703 /*
13704 * RXE Kernel and User Per-Context CSRs
13705 */
13706 for (i = 0; i < dd->chip_rcv_contexts; i++) {
13707 /* kernel */
13708 write_kctxt_csr(dd, i, RCV_CTXT_CTRL, 0);
13709 /* RCV_CTXT_STATUS read-only */
13710 write_kctxt_csr(dd, i, RCV_EGR_CTRL, 0);
13711 write_kctxt_csr(dd, i, RCV_TID_CTRL, 0);
13712 write_kctxt_csr(dd, i, RCV_KEY_CTRL, 0);
13713 write_kctxt_csr(dd, i, RCV_HDR_ADDR, 0);
13714 write_kctxt_csr(dd, i, RCV_HDR_CNT, 0);
13715 write_kctxt_csr(dd, i, RCV_HDR_ENT_SIZE, 0);
13716 write_kctxt_csr(dd, i, RCV_HDR_SIZE, 0);
13717 write_kctxt_csr(dd, i, RCV_HDR_TAIL_ADDR, 0);
13718 write_kctxt_csr(dd, i, RCV_AVAIL_TIME_OUT, 0);
13719 write_kctxt_csr(dd, i, RCV_HDR_OVFL_CNT, 0);
13720
13721 /* user */
13722 /* RCV_HDR_TAIL read-only */
13723 write_uctxt_csr(dd, i, RCV_HDR_HEAD, 0);
13724 /* RCV_EGR_INDEX_TAIL read-only */
13725 write_uctxt_csr(dd, i, RCV_EGR_INDEX_HEAD, 0);
13726 /* RCV_EGR_OFFSET_TAIL read-only */
13727 for (j = 0; j < RXE_NUM_TID_FLOWS; j++) {
Jubin John17fb4f22016-02-14 20:21:52 -080013728 write_uctxt_csr(dd, i,
13729 RCV_TID_FLOW_TABLE + (8 * j), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013730 }
13731 }
13732}
13733
13734/*
13735 * Set sc2vl tables.
13736 *
13737 * They power on to zeros, so to avoid send context errors
13738 * they need to be set:
13739 *
13740 * SC 0-7 -> VL 0-7 (respectively)
13741 * SC 15 -> VL 15
13742 * otherwise
13743 * -> VL 0
13744 */
13745static void init_sc2vl_tables(struct hfi1_devdata *dd)
13746{
13747 int i;
13748 /* init per architecture spec, constrained by hardware capability */
13749
13750 /* HFI maps sent packets */
13751 write_csr(dd, SEND_SC2VLT0, SC2VL_VAL(
13752 0,
13753 0, 0, 1, 1,
13754 2, 2, 3, 3,
13755 4, 4, 5, 5,
13756 6, 6, 7, 7));
13757 write_csr(dd, SEND_SC2VLT1, SC2VL_VAL(
13758 1,
13759 8, 0, 9, 0,
13760 10, 0, 11, 0,
13761 12, 0, 13, 0,
13762 14, 0, 15, 15));
13763 write_csr(dd, SEND_SC2VLT2, SC2VL_VAL(
13764 2,
13765 16, 0, 17, 0,
13766 18, 0, 19, 0,
13767 20, 0, 21, 0,
13768 22, 0, 23, 0));
13769 write_csr(dd, SEND_SC2VLT3, SC2VL_VAL(
13770 3,
13771 24, 0, 25, 0,
13772 26, 0, 27, 0,
13773 28, 0, 29, 0,
13774 30, 0, 31, 0));
13775
13776 /* DC maps received packets */
13777 write_csr(dd, DCC_CFG_SC_VL_TABLE_15_0, DC_SC_VL_VAL(
13778 15_0,
13779 0, 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7, 7,
13780 8, 0, 9, 0, 10, 0, 11, 0, 12, 0, 13, 0, 14, 0, 15, 15));
13781 write_csr(dd, DCC_CFG_SC_VL_TABLE_31_16, DC_SC_VL_VAL(
13782 31_16,
13783 16, 0, 17, 0, 18, 0, 19, 0, 20, 0, 21, 0, 22, 0, 23, 0,
13784 24, 0, 25, 0, 26, 0, 27, 0, 28, 0, 29, 0, 30, 0, 31, 0));
13785
13786 /* initialize the cached sc2vl values consistently with h/w */
13787 for (i = 0; i < 32; i++) {
13788 if (i < 8 || i == 15)
13789 *((u8 *)(dd->sc2vl) + i) = (u8)i;
13790 else
13791 *((u8 *)(dd->sc2vl) + i) = 0;
13792 }
13793}
13794
13795/*
13796 * Read chip sizes and then reset parts to sane, disabled, values. We cannot
13797 * depend on the chip going through a power-on reset - a driver may be loaded
13798 * and unloaded many times.
13799 *
13800 * Do not write any CSR values to the chip in this routine - there may be
13801 * a reset following the (possible) FLR in this routine.
13802 *
13803 */
13804static void init_chip(struct hfi1_devdata *dd)
13805{
13806 int i;
13807
13808 /*
13809 * Put the HFI CSRs in a known state.
13810 * Combine this with a DC reset.
13811 *
13812 * Stop the device from doing anything while we do a
13813 * reset. We know there are no other active users of
13814 * the device since we are now in charge. Turn off
13815 * off all outbound and inbound traffic and make sure
13816 * the device does not generate any interrupts.
13817 */
13818
13819 /* disable send contexts and SDMA engines */
13820 write_csr(dd, SEND_CTRL, 0);
13821 for (i = 0; i < dd->chip_send_contexts; i++)
13822 write_kctxt_csr(dd, i, SEND_CTXT_CTRL, 0);
13823 for (i = 0; i < dd->chip_sdma_engines; i++)
13824 write_kctxt_csr(dd, i, SEND_DMA_CTRL, 0);
13825 /* disable port (turn off RXE inbound traffic) and contexts */
13826 write_csr(dd, RCV_CTRL, 0);
13827 for (i = 0; i < dd->chip_rcv_contexts; i++)
13828 write_csr(dd, RCV_CTXT_CTRL, 0);
13829 /* mask all interrupt sources */
13830 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080013831 write_csr(dd, CCE_INT_MASK + (8 * i), 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013832
13833 /*
13834 * DC Reset: do a full DC reset before the register clear.
13835 * A recommended length of time to hold is one CSR read,
13836 * so reread the CceDcCtrl. Then, hold the DC in reset
13837 * across the clear.
13838 */
13839 write_csr(dd, CCE_DC_CTRL, CCE_DC_CTRL_DC_RESET_SMASK);
Jubin John50e5dcb2016-02-14 20:19:41 -080013840 (void)read_csr(dd, CCE_DC_CTRL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013841
13842 if (use_flr) {
13843 /*
13844 * A FLR will reset the SPC core and part of the PCIe.
13845 * The parts that need to be restored have already been
13846 * saved.
13847 */
13848 dd_dev_info(dd, "Resetting CSRs with FLR\n");
13849
13850 /* do the FLR, the DC reset will remain */
13851 hfi1_pcie_flr(dd);
13852
13853 /* restore command and BARs */
13854 restore_pci_variables(dd);
13855
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050013856 if (is_ax(dd)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040013857 dd_dev_info(dd, "Resetting CSRs with FLR\n");
13858 hfi1_pcie_flr(dd);
13859 restore_pci_variables(dd);
13860 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040013861 } else {
13862 dd_dev_info(dd, "Resetting CSRs with writes\n");
13863 reset_cce_csrs(dd);
13864 reset_txe_csrs(dd);
13865 reset_rxe_csrs(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013866 reset_misc_csrs(dd);
13867 }
13868 /* clear the DC reset */
13869 write_csr(dd, CCE_DC_CTRL, 0);
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040013870
Mike Marciniszyn77241052015-07-30 15:17:43 -040013871 /* Set the LED off */
Sebastian Sanchez773d04512016-02-09 14:29:40 -080013872 setextled(dd, 0);
13873
Mike Marciniszyn77241052015-07-30 15:17:43 -040013874 /*
13875 * Clear the QSFP reset.
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050013876 * An FLR enforces a 0 on all out pins. The driver does not touch
Mike Marciniszyn77241052015-07-30 15:17:43 -040013877 * ASIC_QSFPn_OUT otherwise. This leaves RESET_N low and
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050013878 * anything plugged constantly in reset, if it pays attention
Mike Marciniszyn77241052015-07-30 15:17:43 -040013879 * to RESET_N.
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050013880 * Prime examples of this are optical cables. Set all pins high.
Mike Marciniszyn77241052015-07-30 15:17:43 -040013881 * I2CCLK and I2CDAT will change per direction, and INT_N and
13882 * MODPRS_N are input only and their value is ignored.
13883 */
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050013884 write_csr(dd, ASIC_QSFP1_OUT, 0x1f);
13885 write_csr(dd, ASIC_QSFP2_OUT, 0x1f);
Dean Luicka2ee27a2016-03-05 08:49:50 -080013886 init_chip_resources(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013887}
13888
13889static void init_early_variables(struct hfi1_devdata *dd)
13890{
13891 int i;
13892
13893 /* assign link credit variables */
13894 dd->vau = CM_VAU;
13895 dd->link_credits = CM_GLOBAL_CREDITS;
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050013896 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040013897 dd->link_credits--;
13898 dd->vcu = cu_to_vcu(hfi1_cu);
13899 /* enough room for 8 MAD packets plus header - 17K */
13900 dd->vl15_init = (8 * (2048 + 128)) / vau_to_au(dd->vau);
13901 if (dd->vl15_init > dd->link_credits)
13902 dd->vl15_init = dd->link_credits;
13903
13904 write_uninitialized_csrs_and_memories(dd);
13905
13906 if (HFI1_CAP_IS_KSET(PKEY_CHECK))
13907 for (i = 0; i < dd->num_pports; i++) {
13908 struct hfi1_pportdata *ppd = &dd->pport[i];
13909
13910 set_partition_keys(ppd);
13911 }
13912 init_sc2vl_tables(dd);
13913}
13914
13915static void init_kdeth_qp(struct hfi1_devdata *dd)
13916{
13917 /* user changed the KDETH_QP */
13918 if (kdeth_qp != 0 && kdeth_qp >= 0xff) {
13919 /* out of range or illegal value */
13920 dd_dev_err(dd, "Invalid KDETH queue pair prefix, ignoring");
13921 kdeth_qp = 0;
13922 }
13923 if (kdeth_qp == 0) /* not set, or failed range check */
13924 kdeth_qp = DEFAULT_KDETH_QP;
13925
13926 write_csr(dd, SEND_BTH_QP,
Jubin John17fb4f22016-02-14 20:21:52 -080013927 (kdeth_qp & SEND_BTH_QP_KDETH_QP_MASK) <<
13928 SEND_BTH_QP_KDETH_QP_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013929
13930 write_csr(dd, RCV_BTH_QP,
Jubin John17fb4f22016-02-14 20:21:52 -080013931 (kdeth_qp & RCV_BTH_QP_KDETH_QP_MASK) <<
13932 RCV_BTH_QP_KDETH_QP_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013933}
13934
13935/**
13936 * init_qpmap_table
13937 * @dd - device data
13938 * @first_ctxt - first context
13939 * @last_ctxt - first context
13940 *
13941 * This return sets the qpn mapping table that
13942 * is indexed by qpn[8:1].
13943 *
13944 * The routine will round robin the 256 settings
13945 * from first_ctxt to last_ctxt.
13946 *
13947 * The first/last looks ahead to having specialized
13948 * receive contexts for mgmt and bypass. Normal
13949 * verbs traffic will assumed to be on a range
13950 * of receive contexts.
13951 */
13952static void init_qpmap_table(struct hfi1_devdata *dd,
13953 u32 first_ctxt,
13954 u32 last_ctxt)
13955{
13956 u64 reg = 0;
13957 u64 regno = RCV_QP_MAP_TABLE;
13958 int i;
13959 u64 ctxt = first_ctxt;
13960
Dean Luick60d585ad2016-04-12 10:50:35 -070013961 for (i = 0; i < 256; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040013962 reg |= ctxt << (8 * (i % 8));
Mike Marciniszyn77241052015-07-30 15:17:43 -040013963 ctxt++;
13964 if (ctxt > last_ctxt)
13965 ctxt = first_ctxt;
Dean Luick60d585ad2016-04-12 10:50:35 -070013966 if (i % 8 == 7) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040013967 write_csr(dd, regno, reg);
13968 reg = 0;
13969 regno += 8;
13970 }
13971 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040013972
13973 add_rcvctrl(dd, RCV_CTRL_RCV_QP_MAP_ENABLE_SMASK
13974 | RCV_CTRL_RCV_BYPASS_ENABLE_SMASK);
13975}
13976
Dean Luick372cc85a2016-04-12 11:30:51 -070013977struct rsm_map_table {
13978 u64 map[NUM_MAP_REGS];
13979 unsigned int used;
13980};
13981
Dean Luickb12349a2016-04-12 11:31:33 -070013982struct rsm_rule_data {
13983 u8 offset;
13984 u8 pkt_type;
13985 u32 field1_off;
13986 u32 field2_off;
13987 u32 index1_off;
13988 u32 index1_width;
13989 u32 index2_off;
13990 u32 index2_width;
13991 u32 mask1;
13992 u32 value1;
13993 u32 mask2;
13994 u32 value2;
13995};
13996
Dean Luick372cc85a2016-04-12 11:30:51 -070013997/*
13998 * Return an initialized RMT map table for users to fill in. OK if it
13999 * returns NULL, indicating no table.
14000 */
14001static struct rsm_map_table *alloc_rsm_map_table(struct hfi1_devdata *dd)
14002{
14003 struct rsm_map_table *rmt;
14004 u8 rxcontext = is_ax(dd) ? 0 : 0xff; /* 0 is default if a0 ver. */
14005
14006 rmt = kmalloc(sizeof(*rmt), GFP_KERNEL);
14007 if (rmt) {
14008 memset(rmt->map, rxcontext, sizeof(rmt->map));
14009 rmt->used = 0;
14010 }
14011
14012 return rmt;
14013}
14014
14015/*
14016 * Write the final RMT map table to the chip and free the table. OK if
14017 * table is NULL.
14018 */
14019static void complete_rsm_map_table(struct hfi1_devdata *dd,
14020 struct rsm_map_table *rmt)
14021{
14022 int i;
14023
14024 if (rmt) {
14025 /* write table to chip */
14026 for (i = 0; i < NUM_MAP_REGS; i++)
14027 write_csr(dd, RCV_RSM_MAP_TABLE + (8 * i), rmt->map[i]);
14028
14029 /* enable RSM */
14030 add_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14031 }
14032}
14033
Dean Luickb12349a2016-04-12 11:31:33 -070014034/*
14035 * Add a receive side mapping rule.
14036 */
14037static void add_rsm_rule(struct hfi1_devdata *dd, u8 rule_index,
14038 struct rsm_rule_data *rrd)
14039{
14040 write_csr(dd, RCV_RSM_CFG + (8 * rule_index),
14041 (u64)rrd->offset << RCV_RSM_CFG_OFFSET_SHIFT |
14042 1ull << rule_index | /* enable bit */
14043 (u64)rrd->pkt_type << RCV_RSM_CFG_PACKET_TYPE_SHIFT);
14044 write_csr(dd, RCV_RSM_SELECT + (8 * rule_index),
14045 (u64)rrd->field1_off << RCV_RSM_SELECT_FIELD1_OFFSET_SHIFT |
14046 (u64)rrd->field2_off << RCV_RSM_SELECT_FIELD2_OFFSET_SHIFT |
14047 (u64)rrd->index1_off << RCV_RSM_SELECT_INDEX1_OFFSET_SHIFT |
14048 (u64)rrd->index1_width << RCV_RSM_SELECT_INDEX1_WIDTH_SHIFT |
14049 (u64)rrd->index2_off << RCV_RSM_SELECT_INDEX2_OFFSET_SHIFT |
14050 (u64)rrd->index2_width << RCV_RSM_SELECT_INDEX2_WIDTH_SHIFT);
14051 write_csr(dd, RCV_RSM_MATCH + (8 * rule_index),
14052 (u64)rrd->mask1 << RCV_RSM_MATCH_MASK1_SHIFT |
14053 (u64)rrd->value1 << RCV_RSM_MATCH_VALUE1_SHIFT |
14054 (u64)rrd->mask2 << RCV_RSM_MATCH_MASK2_SHIFT |
14055 (u64)rrd->value2 << RCV_RSM_MATCH_VALUE2_SHIFT);
14056}
14057
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014058/*
14059 * Clear a receive side mapping rule.
14060 */
14061static void clear_rsm_rule(struct hfi1_devdata *dd, u8 rule_index)
14062{
14063 write_csr(dd, RCV_RSM_CFG + (8 * rule_index), 0);
14064 write_csr(dd, RCV_RSM_SELECT + (8 * rule_index), 0);
14065 write_csr(dd, RCV_RSM_MATCH + (8 * rule_index), 0);
14066}
14067
Dean Luick4a818be2016-04-12 11:31:11 -070014068/* return the number of RSM map table entries that will be used for QOS */
14069static int qos_rmt_entries(struct hfi1_devdata *dd, unsigned int *mp,
14070 unsigned int *np)
14071{
14072 int i;
14073 unsigned int m, n;
14074 u8 max_by_vl = 0;
14075
14076 /* is QOS active at all? */
14077 if (dd->n_krcv_queues <= MIN_KERNEL_KCTXTS ||
14078 num_vls == 1 ||
14079 krcvqsset <= 1)
14080 goto no_qos;
14081
14082 /* determine bits for qpn */
14083 for (i = 0; i < min_t(unsigned int, num_vls, krcvqsset); i++)
14084 if (krcvqs[i] > max_by_vl)
14085 max_by_vl = krcvqs[i];
14086 if (max_by_vl > 32)
14087 goto no_qos;
14088 m = ilog2(__roundup_pow_of_two(max_by_vl));
14089
14090 /* determine bits for vl */
14091 n = ilog2(__roundup_pow_of_two(num_vls));
14092
14093 /* reject if too much is used */
14094 if ((m + n) > 7)
14095 goto no_qos;
14096
14097 if (mp)
14098 *mp = m;
14099 if (np)
14100 *np = n;
14101
14102 return 1 << (m + n);
14103
14104no_qos:
14105 if (mp)
14106 *mp = 0;
14107 if (np)
14108 *np = 0;
14109 return 0;
14110}
14111
Mike Marciniszyn77241052015-07-30 15:17:43 -040014112/**
14113 * init_qos - init RX qos
14114 * @dd - device data
Dean Luick372cc85a2016-04-12 11:30:51 -070014115 * @rmt - RSM map table
Mike Marciniszyn77241052015-07-30 15:17:43 -040014116 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014117 * This routine initializes Rule 0 and the RSM map table to implement
14118 * quality of service (qos).
Mike Marciniszyn77241052015-07-30 15:17:43 -040014119 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014120 * If all of the limit tests succeed, qos is applied based on the array
14121 * interpretation of krcvqs where entry 0 is VL0.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014122 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014123 * The number of vl bits (n) and the number of qpn bits (m) are computed to
14124 * feed both the RSM map table and the single rule.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014125 */
Dean Luick372cc85a2016-04-12 11:30:51 -070014126static void init_qos(struct hfi1_devdata *dd, struct rsm_map_table *rmt)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014127{
Dean Luickb12349a2016-04-12 11:31:33 -070014128 struct rsm_rule_data rrd;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014129 unsigned qpns_per_vl, ctxt, i, qpn, n = 1, m;
Dean Luick372cc85a2016-04-12 11:30:51 -070014130 unsigned int rmt_entries;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014131 u64 reg;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014132
Dean Luick4a818be2016-04-12 11:31:11 -070014133 if (!rmt)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014134 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014135 rmt_entries = qos_rmt_entries(dd, &m, &n);
14136 if (rmt_entries == 0)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014137 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014138 qpns_per_vl = 1 << m;
14139
Dean Luick372cc85a2016-04-12 11:30:51 -070014140 /* enough room in the map table? */
14141 rmt_entries = 1 << (m + n);
14142 if (rmt->used + rmt_entries >= NUM_MAP_ENTRIES)
Easwar Hariharan859bcad2015-12-10 11:13:38 -050014143 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014144
Dean Luick372cc85a2016-04-12 11:30:51 -070014145 /* add qos entries to the the RSM map table */
Dean Luick33a9eb52016-04-12 10:50:22 -070014146 for (i = 0, ctxt = FIRST_KERNEL_KCTXT; i < num_vls; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014147 unsigned tctxt;
14148
14149 for (qpn = 0, tctxt = ctxt;
14150 krcvqs[i] && qpn < qpns_per_vl; qpn++) {
14151 unsigned idx, regoff, regidx;
14152
Dean Luick372cc85a2016-04-12 11:30:51 -070014153 /* generate the index the hardware will produce */
14154 idx = rmt->used + ((qpn << n) ^ i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014155 regoff = (idx % 8) * 8;
14156 regidx = idx / 8;
Dean Luick372cc85a2016-04-12 11:30:51 -070014157 /* replace default with context number */
14158 reg = rmt->map[regidx];
Mike Marciniszyn77241052015-07-30 15:17:43 -040014159 reg &= ~(RCV_RSM_MAP_TABLE_RCV_CONTEXT_A_MASK
14160 << regoff);
14161 reg |= (u64)(tctxt++) << regoff;
Dean Luick372cc85a2016-04-12 11:30:51 -070014162 rmt->map[regidx] = reg;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014163 if (tctxt == ctxt + krcvqs[i])
14164 tctxt = ctxt;
14165 }
14166 ctxt += krcvqs[i];
14167 }
Dean Luickb12349a2016-04-12 11:31:33 -070014168
14169 rrd.offset = rmt->used;
14170 rrd.pkt_type = 2;
14171 rrd.field1_off = LRH_BTH_MATCH_OFFSET;
14172 rrd.field2_off = LRH_SC_MATCH_OFFSET;
14173 rrd.index1_off = LRH_SC_SELECT_OFFSET;
14174 rrd.index1_width = n;
14175 rrd.index2_off = QPN_SELECT_OFFSET;
14176 rrd.index2_width = m + n;
14177 rrd.mask1 = LRH_BTH_MASK;
14178 rrd.value1 = LRH_BTH_VALUE;
14179 rrd.mask2 = LRH_SC_MASK;
14180 rrd.value2 = LRH_SC_VALUE;
14181
14182 /* add rule 0 */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014183 add_rsm_rule(dd, RSM_INS_VERBS, &rrd);
Dean Luickb12349a2016-04-12 11:31:33 -070014184
Dean Luick372cc85a2016-04-12 11:30:51 -070014185 /* mark RSM map entries as used */
14186 rmt->used += rmt_entries;
Dean Luick33a9eb52016-04-12 10:50:22 -070014187 /* map everything else to the mcast/err/vl15 context */
14188 init_qpmap_table(dd, HFI1_CTRL_CTXT, HFI1_CTRL_CTXT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014189 dd->qos_shift = n + 1;
14190 return;
14191bail:
14192 dd->qos_shift = 1;
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050014193 init_qpmap_table(dd, FIRST_KERNEL_KCTXT, dd->n_krcv_queues - 1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014194}
14195
Dean Luick8f000f72016-04-12 11:32:06 -070014196static void init_user_fecn_handling(struct hfi1_devdata *dd,
14197 struct rsm_map_table *rmt)
14198{
14199 struct rsm_rule_data rrd;
14200 u64 reg;
14201 int i, idx, regoff, regidx;
14202 u8 offset;
14203
14204 /* there needs to be enough room in the map table */
14205 if (rmt->used + dd->num_user_contexts >= NUM_MAP_ENTRIES) {
14206 dd_dev_err(dd, "User FECN handling disabled - too many user contexts allocated\n");
14207 return;
14208 }
14209
14210 /*
14211 * RSM will extract the destination context as an index into the
14212 * map table. The destination contexts are a sequential block
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014213 * in the range first_dyn_alloc_ctxt...num_rcv_contexts-1 (inclusive).
Dean Luick8f000f72016-04-12 11:32:06 -070014214 * Map entries are accessed as offset + extracted value. Adjust
14215 * the added offset so this sequence can be placed anywhere in
14216 * the table - as long as the entries themselves do not wrap.
14217 * There are only enough bits in offset for the table size, so
14218 * start with that to allow for a "negative" offset.
14219 */
14220 offset = (u8)(NUM_MAP_ENTRIES + (int)rmt->used -
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014221 (int)dd->first_dyn_alloc_ctxt);
Dean Luick8f000f72016-04-12 11:32:06 -070014222
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014223 for (i = dd->first_dyn_alloc_ctxt, idx = rmt->used;
Dean Luick8f000f72016-04-12 11:32:06 -070014224 i < dd->num_rcv_contexts; i++, idx++) {
14225 /* replace with identity mapping */
14226 regoff = (idx % 8) * 8;
14227 regidx = idx / 8;
14228 reg = rmt->map[regidx];
14229 reg &= ~(RCV_RSM_MAP_TABLE_RCV_CONTEXT_A_MASK << regoff);
14230 reg |= (u64)i << regoff;
14231 rmt->map[regidx] = reg;
14232 }
14233
14234 /*
14235 * For RSM intercept of Expected FECN packets:
14236 * o packet type 0 - expected
14237 * o match on F (bit 95), using select/match 1, and
14238 * o match on SH (bit 133), using select/match 2.
14239 *
14240 * Use index 1 to extract the 8-bit receive context from DestQP
14241 * (start at bit 64). Use that as the RSM map table index.
14242 */
14243 rrd.offset = offset;
14244 rrd.pkt_type = 0;
14245 rrd.field1_off = 95;
14246 rrd.field2_off = 133;
14247 rrd.index1_off = 64;
14248 rrd.index1_width = 8;
14249 rrd.index2_off = 0;
14250 rrd.index2_width = 0;
14251 rrd.mask1 = 1;
14252 rrd.value1 = 1;
14253 rrd.mask2 = 1;
14254 rrd.value2 = 1;
14255
14256 /* add rule 1 */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014257 add_rsm_rule(dd, RSM_INS_FECN, &rrd);
Dean Luick8f000f72016-04-12 11:32:06 -070014258
14259 rmt->used += dd->num_user_contexts;
14260}
14261
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014262/* Initialize RSM for VNIC */
14263void hfi1_init_vnic_rsm(struct hfi1_devdata *dd)
14264{
14265 u8 i, j;
14266 u8 ctx_id = 0;
14267 u64 reg;
14268 u32 regoff;
14269 struct rsm_rule_data rrd;
14270
14271 if (hfi1_vnic_is_rsm_full(dd, NUM_VNIC_MAP_ENTRIES)) {
14272 dd_dev_err(dd, "Vnic RSM disabled, rmt entries used = %d\n",
14273 dd->vnic.rmt_start);
14274 return;
14275 }
14276
14277 dev_dbg(&(dd)->pcidev->dev, "Vnic rsm start = %d, end %d\n",
14278 dd->vnic.rmt_start,
14279 dd->vnic.rmt_start + NUM_VNIC_MAP_ENTRIES);
14280
14281 /* Update RSM mapping table, 32 regs, 256 entries - 1 ctx per byte */
14282 regoff = RCV_RSM_MAP_TABLE + (dd->vnic.rmt_start / 8) * 8;
14283 reg = read_csr(dd, regoff);
14284 for (i = 0; i < NUM_VNIC_MAP_ENTRIES; i++) {
14285 /* Update map register with vnic context */
14286 j = (dd->vnic.rmt_start + i) % 8;
14287 reg &= ~(0xffllu << (j * 8));
14288 reg |= (u64)dd->vnic.ctxt[ctx_id++]->ctxt << (j * 8);
14289 /* Wrap up vnic ctx index */
14290 ctx_id %= dd->vnic.num_ctxt;
14291 /* Write back map register */
14292 if (j == 7 || ((i + 1) == NUM_VNIC_MAP_ENTRIES)) {
14293 dev_dbg(&(dd)->pcidev->dev,
14294 "Vnic rsm map reg[%d] =0x%llx\n",
14295 regoff - RCV_RSM_MAP_TABLE, reg);
14296
14297 write_csr(dd, regoff, reg);
14298 regoff += 8;
14299 if (i < (NUM_VNIC_MAP_ENTRIES - 1))
14300 reg = read_csr(dd, regoff);
14301 }
14302 }
14303
14304 /* Add rule for vnic */
14305 rrd.offset = dd->vnic.rmt_start;
14306 rrd.pkt_type = 4;
14307 /* Match 16B packets */
14308 rrd.field1_off = L2_TYPE_MATCH_OFFSET;
14309 rrd.mask1 = L2_TYPE_MASK;
14310 rrd.value1 = L2_16B_VALUE;
14311 /* Match ETH L4 packets */
14312 rrd.field2_off = L4_TYPE_MATCH_OFFSET;
14313 rrd.mask2 = L4_16B_TYPE_MASK;
14314 rrd.value2 = L4_16B_ETH_VALUE;
14315 /* Calc context from veswid and entropy */
14316 rrd.index1_off = L4_16B_HDR_VESWID_OFFSET;
14317 rrd.index1_width = ilog2(NUM_VNIC_MAP_ENTRIES);
14318 rrd.index2_off = L2_16B_ENTROPY_OFFSET;
14319 rrd.index2_width = ilog2(NUM_VNIC_MAP_ENTRIES);
14320 add_rsm_rule(dd, RSM_INS_VNIC, &rrd);
14321
14322 /* Enable RSM if not already enabled */
14323 add_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14324}
14325
14326void hfi1_deinit_vnic_rsm(struct hfi1_devdata *dd)
14327{
14328 clear_rsm_rule(dd, RSM_INS_VNIC);
14329
14330 /* Disable RSM if used only by vnic */
14331 if (dd->vnic.rmt_start == 0)
14332 clear_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14333}
14334
Mike Marciniszyn77241052015-07-30 15:17:43 -040014335static void init_rxe(struct hfi1_devdata *dd)
14336{
Dean Luick372cc85a2016-04-12 11:30:51 -070014337 struct rsm_map_table *rmt;
14338
Mike Marciniszyn77241052015-07-30 15:17:43 -040014339 /* enable all receive errors */
14340 write_csr(dd, RCV_ERR_MASK, ~0ull);
Dean Luick372cc85a2016-04-12 11:30:51 -070014341
14342 rmt = alloc_rsm_map_table(dd);
14343 /* set up QOS, including the QPN map table */
14344 init_qos(dd, rmt);
Dean Luick8f000f72016-04-12 11:32:06 -070014345 init_user_fecn_handling(dd, rmt);
Dean Luick372cc85a2016-04-12 11:30:51 -070014346 complete_rsm_map_table(dd, rmt);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014347 /* record number of used rsm map entries for vnic */
14348 dd->vnic.rmt_start = rmt->used;
Dean Luick372cc85a2016-04-12 11:30:51 -070014349 kfree(rmt);
14350
Mike Marciniszyn77241052015-07-30 15:17:43 -040014351 /*
14352 * make sure RcvCtrl.RcvWcb <= PCIe Device Control
14353 * Register Max_Payload_Size (PCI_EXP_DEVCTL in Linux PCIe config
14354 * space, PciCfgCap2.MaxPayloadSize in HFI). There is only one
14355 * invalid configuration: RcvCtrl.RcvWcb set to its max of 256 and
14356 * Max_PayLoad_Size set to its minimum of 128.
14357 *
14358 * Presently, RcvCtrl.RcvWcb is not modified from its default of 0
14359 * (64 bytes). Max_Payload_Size is possibly modified upward in
14360 * tune_pcie_caps() which is called after this routine.
14361 */
14362}
14363
14364static void init_other(struct hfi1_devdata *dd)
14365{
14366 /* enable all CCE errors */
14367 write_csr(dd, CCE_ERR_MASK, ~0ull);
14368 /* enable *some* Misc errors */
14369 write_csr(dd, MISC_ERR_MASK, DRIVER_MISC_MASK);
14370 /* enable all DC errors, except LCB */
14371 write_csr(dd, DCC_ERR_FLG_EN, ~0ull);
14372 write_csr(dd, DC_DC8051_ERR_EN, ~0ull);
14373}
14374
14375/*
14376 * Fill out the given AU table using the given CU. A CU is defined in terms
14377 * AUs. The table is a an encoding: given the index, how many AUs does that
14378 * represent?
14379 *
14380 * NOTE: Assumes that the register layout is the same for the
14381 * local and remote tables.
14382 */
14383static void assign_cm_au_table(struct hfi1_devdata *dd, u32 cu,
14384 u32 csr0to3, u32 csr4to7)
14385{
14386 write_csr(dd, csr0to3,
Jubin John17fb4f22016-02-14 20:21:52 -080014387 0ull << SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE0_SHIFT |
14388 1ull << SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE1_SHIFT |
14389 2ull * cu <<
14390 SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE2_SHIFT |
14391 4ull * cu <<
14392 SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE3_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014393 write_csr(dd, csr4to7,
Jubin John17fb4f22016-02-14 20:21:52 -080014394 8ull * cu <<
14395 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE4_SHIFT |
14396 16ull * cu <<
14397 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE5_SHIFT |
14398 32ull * cu <<
14399 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE6_SHIFT |
14400 64ull * cu <<
14401 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE7_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014402}
14403
14404static void assign_local_cm_au_table(struct hfi1_devdata *dd, u8 vcu)
14405{
14406 assign_cm_au_table(dd, vcu_to_cu(vcu), SEND_CM_LOCAL_AU_TABLE0_TO3,
Jubin John17fb4f22016-02-14 20:21:52 -080014407 SEND_CM_LOCAL_AU_TABLE4_TO7);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014408}
14409
14410void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu)
14411{
14412 assign_cm_au_table(dd, vcu_to_cu(vcu), SEND_CM_REMOTE_AU_TABLE0_TO3,
Jubin John17fb4f22016-02-14 20:21:52 -080014413 SEND_CM_REMOTE_AU_TABLE4_TO7);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014414}
14415
14416static void init_txe(struct hfi1_devdata *dd)
14417{
14418 int i;
14419
14420 /* enable all PIO, SDMA, general, and Egress errors */
14421 write_csr(dd, SEND_PIO_ERR_MASK, ~0ull);
14422 write_csr(dd, SEND_DMA_ERR_MASK, ~0ull);
14423 write_csr(dd, SEND_ERR_MASK, ~0ull);
14424 write_csr(dd, SEND_EGRESS_ERR_MASK, ~0ull);
14425
14426 /* enable all per-context and per-SDMA engine errors */
14427 for (i = 0; i < dd->chip_send_contexts; i++)
14428 write_kctxt_csr(dd, i, SEND_CTXT_ERR_MASK, ~0ull);
14429 for (i = 0; i < dd->chip_sdma_engines; i++)
14430 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_MASK, ~0ull);
14431
14432 /* set the local CU to AU mapping */
14433 assign_local_cm_au_table(dd, dd->vcu);
14434
14435 /*
14436 * Set reasonable default for Credit Return Timer
14437 * Don't set on Simulator - causes it to choke.
14438 */
14439 if (dd->icode != ICODE_FUNCTIONAL_SIMULATOR)
14440 write_csr(dd, SEND_CM_TIMER_CTRL, HFI1_CREDIT_RETURN_RATE);
14441}
14442
14443int hfi1_set_ctxt_jkey(struct hfi1_devdata *dd, unsigned ctxt, u16 jkey)
14444{
14445 struct hfi1_ctxtdata *rcd = dd->rcd[ctxt];
14446 unsigned sctxt;
14447 int ret = 0;
14448 u64 reg;
14449
14450 if (!rcd || !rcd->sc) {
14451 ret = -EINVAL;
14452 goto done;
14453 }
14454 sctxt = rcd->sc->hw_context;
14455 reg = SEND_CTXT_CHECK_JOB_KEY_MASK_SMASK | /* mask is always 1's */
14456 ((jkey & SEND_CTXT_CHECK_JOB_KEY_VALUE_MASK) <<
14457 SEND_CTXT_CHECK_JOB_KEY_VALUE_SHIFT);
14458 /* JOB_KEY_ALLOW_PERMISSIVE is not allowed by default */
14459 if (HFI1_CAP_KGET_MASK(rcd->flags, ALLOW_PERM_JKEY))
14460 reg |= SEND_CTXT_CHECK_JOB_KEY_ALLOW_PERMISSIVE_SMASK;
14461 write_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_JOB_KEY, reg);
14462 /*
14463 * Enable send-side J_KEY integrity check, unless this is A0 h/w
Mike Marciniszyn77241052015-07-30 15:17:43 -040014464 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014465 if (!is_ax(dd)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014466 reg = read_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_ENABLE);
14467 reg |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
14468 write_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_ENABLE, reg);
14469 }
14470
14471 /* Enable J_KEY check on receive context. */
14472 reg = RCV_KEY_CTRL_JOB_KEY_ENABLE_SMASK |
14473 ((jkey & RCV_KEY_CTRL_JOB_KEY_VALUE_MASK) <<
14474 RCV_KEY_CTRL_JOB_KEY_VALUE_SHIFT);
14475 write_kctxt_csr(dd, ctxt, RCV_KEY_CTRL, reg);
14476done:
14477 return ret;
14478}
14479
14480int hfi1_clear_ctxt_jkey(struct hfi1_devdata *dd, unsigned ctxt)
14481{
14482 struct hfi1_ctxtdata *rcd = dd->rcd[ctxt];
14483 unsigned sctxt;
14484 int ret = 0;
14485 u64 reg;
14486
14487 if (!rcd || !rcd->sc) {
14488 ret = -EINVAL;
14489 goto done;
14490 }
14491 sctxt = rcd->sc->hw_context;
14492 write_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_JOB_KEY, 0);
14493 /*
14494 * Disable send-side J_KEY integrity check, unless this is A0 h/w.
14495 * This check would not have been enabled for A0 h/w, see
14496 * set_ctxt_jkey().
14497 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014498 if (!is_ax(dd)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014499 reg = read_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_ENABLE);
14500 reg &= ~SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
14501 write_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_ENABLE, reg);
14502 }
14503 /* Turn off the J_KEY on the receive side */
14504 write_kctxt_csr(dd, ctxt, RCV_KEY_CTRL, 0);
14505done:
14506 return ret;
14507}
14508
14509int hfi1_set_ctxt_pkey(struct hfi1_devdata *dd, unsigned ctxt, u16 pkey)
14510{
14511 struct hfi1_ctxtdata *rcd;
14512 unsigned sctxt;
14513 int ret = 0;
14514 u64 reg;
14515
Jubin Johne4909742016-02-14 20:22:00 -080014516 if (ctxt < dd->num_rcv_contexts) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014517 rcd = dd->rcd[ctxt];
Jubin Johne4909742016-02-14 20:22:00 -080014518 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014519 ret = -EINVAL;
14520 goto done;
14521 }
14522 if (!rcd || !rcd->sc) {
14523 ret = -EINVAL;
14524 goto done;
14525 }
14526 sctxt = rcd->sc->hw_context;
14527 reg = ((u64)pkey & SEND_CTXT_CHECK_PARTITION_KEY_VALUE_MASK) <<
14528 SEND_CTXT_CHECK_PARTITION_KEY_VALUE_SHIFT;
14529 write_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_PARTITION_KEY, reg);
14530 reg = read_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_ENABLE);
14531 reg |= SEND_CTXT_CHECK_ENABLE_CHECK_PARTITION_KEY_SMASK;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -070014532 reg &= ~SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014533 write_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_ENABLE, reg);
14534done:
14535 return ret;
14536}
14537
14538int hfi1_clear_ctxt_pkey(struct hfi1_devdata *dd, unsigned ctxt)
14539{
14540 struct hfi1_ctxtdata *rcd;
14541 unsigned sctxt;
14542 int ret = 0;
14543 u64 reg;
14544
Jubin Johne4909742016-02-14 20:22:00 -080014545 if (ctxt < dd->num_rcv_contexts) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014546 rcd = dd->rcd[ctxt];
Jubin Johne4909742016-02-14 20:22:00 -080014547 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014548 ret = -EINVAL;
14549 goto done;
14550 }
14551 if (!rcd || !rcd->sc) {
14552 ret = -EINVAL;
14553 goto done;
14554 }
14555 sctxt = rcd->sc->hw_context;
14556 reg = read_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_ENABLE);
14557 reg &= ~SEND_CTXT_CHECK_ENABLE_CHECK_PARTITION_KEY_SMASK;
14558 write_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_ENABLE, reg);
14559 write_kctxt_csr(dd, sctxt, SEND_CTXT_CHECK_PARTITION_KEY, 0);
14560done:
14561 return ret;
14562}
14563
14564/*
14565 * Start doing the clean up the the chip. Our clean up happens in multiple
14566 * stages and this is just the first.
14567 */
14568void hfi1_start_cleanup(struct hfi1_devdata *dd)
14569{
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080014570 aspm_exit(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014571 free_cntrs(dd);
14572 free_rcverr(dd);
14573 clean_up_interrupts(dd);
Dean Luicka2ee27a2016-03-05 08:49:50 -080014574 finish_chip_resources(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014575}
14576
14577#define HFI_BASE_GUID(dev) \
14578 ((dev)->base_guid & ~(1ULL << GUID_HFI_INDEX_SHIFT))
14579
14580/*
Dean Luick78eb1292016-03-05 08:49:45 -080014581 * Information can be shared between the two HFIs on the same ASIC
14582 * in the same OS. This function finds the peer device and sets
14583 * up a shared structure.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014584 */
Dean Luick78eb1292016-03-05 08:49:45 -080014585static int init_asic_data(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014586{
14587 unsigned long flags;
14588 struct hfi1_devdata *tmp, *peer = NULL;
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014589 struct hfi1_asic_data *asic_data;
Dean Luick78eb1292016-03-05 08:49:45 -080014590 int ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014591
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014592 /* pre-allocate the asic structure in case we are the first device */
14593 asic_data = kzalloc(sizeof(*dd->asic_data), GFP_KERNEL);
14594 if (!asic_data)
14595 return -ENOMEM;
14596
Mike Marciniszyn77241052015-07-30 15:17:43 -040014597 spin_lock_irqsave(&hfi1_devs_lock, flags);
14598 /* Find our peer device */
14599 list_for_each_entry(tmp, &hfi1_dev_list, list) {
14600 if ((HFI_BASE_GUID(dd) == HFI_BASE_GUID(tmp)) &&
14601 dd->unit != tmp->unit) {
14602 peer = tmp;
14603 break;
14604 }
14605 }
14606
Dean Luick78eb1292016-03-05 08:49:45 -080014607 if (peer) {
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014608 /* use already allocated structure */
Dean Luick78eb1292016-03-05 08:49:45 -080014609 dd->asic_data = peer->asic_data;
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014610 kfree(asic_data);
Dean Luick78eb1292016-03-05 08:49:45 -080014611 } else {
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014612 dd->asic_data = asic_data;
Dean Luick78eb1292016-03-05 08:49:45 -080014613 mutex_init(&dd->asic_data->asic_resource_mutex);
14614 }
14615 dd->asic_data->dds[dd->hfi1_id] = dd; /* self back-pointer */
Mike Marciniszyn77241052015-07-30 15:17:43 -040014616 spin_unlock_irqrestore(&hfi1_devs_lock, flags);
Dean Luickdba715f2016-07-06 17:28:52 -040014617
14618 /* first one through - set up i2c devices */
14619 if (!peer)
14620 ret = set_up_i2c(dd, dd->asic_data);
14621
Dean Luick78eb1292016-03-05 08:49:45 -080014622 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014623}
14624
Dean Luick5d9157a2015-11-16 21:59:34 -050014625/*
14626 * Set dd->boardname. Use a generic name if a name is not returned from
14627 * EFI variable space.
14628 *
14629 * Return 0 on success, -ENOMEM if space could not be allocated.
14630 */
14631static int obtain_boardname(struct hfi1_devdata *dd)
14632{
14633 /* generic board description */
14634 const char generic[] =
14635 "Intel Omni-Path Host Fabric Interface Adapter 100 Series";
14636 unsigned long size;
14637 int ret;
14638
14639 ret = read_hfi1_efi_var(dd, "description", &size,
14640 (void **)&dd->boardname);
14641 if (ret) {
Dean Luick845f8762016-02-03 14:31:57 -080014642 dd_dev_info(dd, "Board description not found\n");
Dean Luick5d9157a2015-11-16 21:59:34 -050014643 /* use generic description */
14644 dd->boardname = kstrdup(generic, GFP_KERNEL);
14645 if (!dd->boardname)
14646 return -ENOMEM;
14647 }
14648 return 0;
14649}
14650
Kaike Wan24487dd2016-02-26 13:33:23 -080014651/*
14652 * Check the interrupt registers to make sure that they are mapped correctly.
14653 * It is intended to help user identify any mismapping by VMM when the driver
14654 * is running in a VM. This function should only be called before interrupt
14655 * is set up properly.
14656 *
14657 * Return 0 on success, -EINVAL on failure.
14658 */
14659static int check_int_registers(struct hfi1_devdata *dd)
14660{
14661 u64 reg;
14662 u64 all_bits = ~(u64)0;
14663 u64 mask;
14664
14665 /* Clear CceIntMask[0] to avoid raising any interrupts */
14666 mask = read_csr(dd, CCE_INT_MASK);
14667 write_csr(dd, CCE_INT_MASK, 0ull);
14668 reg = read_csr(dd, CCE_INT_MASK);
14669 if (reg)
14670 goto err_exit;
14671
14672 /* Clear all interrupt status bits */
14673 write_csr(dd, CCE_INT_CLEAR, all_bits);
14674 reg = read_csr(dd, CCE_INT_STATUS);
14675 if (reg)
14676 goto err_exit;
14677
14678 /* Set all interrupt status bits */
14679 write_csr(dd, CCE_INT_FORCE, all_bits);
14680 reg = read_csr(dd, CCE_INT_STATUS);
14681 if (reg != all_bits)
14682 goto err_exit;
14683
14684 /* Restore the interrupt mask */
14685 write_csr(dd, CCE_INT_CLEAR, all_bits);
14686 write_csr(dd, CCE_INT_MASK, mask);
14687
14688 return 0;
14689err_exit:
14690 write_csr(dd, CCE_INT_MASK, mask);
14691 dd_dev_err(dd, "Interrupt registers not properly mapped by VMM\n");
14692 return -EINVAL;
14693}
14694
Mike Marciniszyn77241052015-07-30 15:17:43 -040014695/**
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040014696 * Allocate and initialize the device structure for the hfi.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014697 * @dev: the pci_dev for hfi1_ib device
14698 * @ent: pci_device_id struct for this dev
14699 *
14700 * Also allocates, initializes, and returns the devdata struct for this
14701 * device instance
14702 *
14703 * This is global, and is called directly at init to set up the
14704 * chip-specific function pointers for later use.
14705 */
14706struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
14707 const struct pci_device_id *ent)
14708{
14709 struct hfi1_devdata *dd;
14710 struct hfi1_pportdata *ppd;
14711 u64 reg;
14712 int i, ret;
14713 static const char * const inames[] = { /* implementation names */
14714 "RTL silicon",
14715 "RTL VCS simulation",
14716 "RTL FPGA emulation",
14717 "Functional simulator"
14718 };
Kaike Wan24487dd2016-02-26 13:33:23 -080014719 struct pci_dev *parent = pdev->bus->self;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014720
Jubin John17fb4f22016-02-14 20:21:52 -080014721 dd = hfi1_alloc_devdata(pdev, NUM_IB_PORTS *
14722 sizeof(struct hfi1_pportdata));
Mike Marciniszyn77241052015-07-30 15:17:43 -040014723 if (IS_ERR(dd))
14724 goto bail;
14725 ppd = dd->pport;
14726 for (i = 0; i < dd->num_pports; i++, ppd++) {
14727 int vl;
14728 /* init common fields */
14729 hfi1_init_pportdata(pdev, ppd, dd, 0, 1);
14730 /* DC supports 4 link widths */
14731 ppd->link_width_supported =
14732 OPA_LINK_WIDTH_1X | OPA_LINK_WIDTH_2X |
14733 OPA_LINK_WIDTH_3X | OPA_LINK_WIDTH_4X;
14734 ppd->link_width_downgrade_supported =
14735 ppd->link_width_supported;
14736 /* start out enabling only 4X */
14737 ppd->link_width_enabled = OPA_LINK_WIDTH_4X;
14738 ppd->link_width_downgrade_enabled =
14739 ppd->link_width_downgrade_supported;
14740 /* link width active is 0 when link is down */
14741 /* link width downgrade active is 0 when link is down */
14742
Jubin Johnd0d236e2016-02-14 20:20:15 -080014743 if (num_vls < HFI1_MIN_VLS_SUPPORTED ||
14744 num_vls > HFI1_MAX_VLS_SUPPORTED) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014745 hfi1_early_err(&pdev->dev,
14746 "Invalid num_vls %u, using %u VLs\n",
14747 num_vls, HFI1_MAX_VLS_SUPPORTED);
14748 num_vls = HFI1_MAX_VLS_SUPPORTED;
14749 }
14750 ppd->vls_supported = num_vls;
14751 ppd->vls_operational = ppd->vls_supported;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080014752 ppd->actual_vls_operational = ppd->vls_supported;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014753 /* Set the default MTU. */
14754 for (vl = 0; vl < num_vls; vl++)
14755 dd->vld[vl].mtu = hfi1_max_mtu;
14756 dd->vld[15].mtu = MAX_MAD_PACKET;
14757 /*
14758 * Set the initial values to reasonable default, will be set
14759 * for real when link is up.
14760 */
14761 ppd->lstate = IB_PORT_DOWN;
14762 ppd->overrun_threshold = 0x4;
14763 ppd->phy_error_threshold = 0xf;
14764 ppd->port_crc_mode_enabled = link_crc_mask;
14765 /* initialize supported LTP CRC mode */
14766 ppd->port_ltp_crc_mode = cap_to_port_ltp(link_crc_mask) << 8;
14767 /* initialize enabled LTP CRC mode */
14768 ppd->port_ltp_crc_mode |= cap_to_port_ltp(link_crc_mask) << 4;
14769 /* start in offline */
14770 ppd->host_link_state = HLS_DN_OFFLINE;
14771 init_vl_arb_caches(ppd);
Dean Luickf45c8dc2016-02-03 14:35:31 -080014772 ppd->last_pstate = 0xff; /* invalid value */
Mike Marciniszyn77241052015-07-30 15:17:43 -040014773 }
14774
14775 dd->link_default = HLS_DN_POLL;
14776
14777 /*
14778 * Do remaining PCIe setup and save PCIe values in dd.
14779 * Any error printing is already done by the init code.
14780 * On return, we have the chip mapped.
14781 */
Easwar Hariharan26ea2542016-10-17 04:19:58 -070014782 ret = hfi1_pcie_ddinit(dd, pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014783 if (ret < 0)
14784 goto bail_free;
14785
14786 /* verify that reads actually work, save revision for reset check */
14787 dd->revision = read_csr(dd, CCE_REVISION);
14788 if (dd->revision == ~(u64)0) {
14789 dd_dev_err(dd, "cannot read chip CSRs\n");
14790 ret = -EINVAL;
14791 goto bail_cleanup;
14792 }
14793 dd->majrev = (dd->revision >> CCE_REVISION_CHIP_REV_MAJOR_SHIFT)
14794 & CCE_REVISION_CHIP_REV_MAJOR_MASK;
14795 dd->minrev = (dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT)
14796 & CCE_REVISION_CHIP_REV_MINOR_MASK;
14797
Jubin John4d114fd2016-02-14 20:21:43 -080014798 /*
Kaike Wan24487dd2016-02-26 13:33:23 -080014799 * Check interrupt registers mapping if the driver has no access to
14800 * the upstream component. In this case, it is likely that the driver
14801 * is running in a VM.
14802 */
14803 if (!parent) {
14804 ret = check_int_registers(dd);
14805 if (ret)
14806 goto bail_cleanup;
14807 }
14808
14809 /*
Jubin John4d114fd2016-02-14 20:21:43 -080014810 * obtain the hardware ID - NOT related to unit, which is a
14811 * software enumeration
14812 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040014813 reg = read_csr(dd, CCE_REVISION2);
14814 dd->hfi1_id = (reg >> CCE_REVISION2_HFI_ID_SHIFT)
14815 & CCE_REVISION2_HFI_ID_MASK;
14816 /* the variable size will remove unwanted bits */
14817 dd->icode = reg >> CCE_REVISION2_IMPL_CODE_SHIFT;
14818 dd->irev = reg >> CCE_REVISION2_IMPL_REVISION_SHIFT;
14819 dd_dev_info(dd, "Implementation: %s, revision 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -080014820 dd->icode < ARRAY_SIZE(inames) ?
14821 inames[dd->icode] : "unknown", (int)dd->irev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014822
14823 /* speeds the hardware can support */
14824 dd->pport->link_speed_supported = OPA_LINK_SPEED_25G;
14825 /* speeds allowed to run at */
14826 dd->pport->link_speed_enabled = dd->pport->link_speed_supported;
14827 /* give a reasonable active value, will be set on link up */
14828 dd->pport->link_speed_active = OPA_LINK_SPEED_25G;
14829
14830 dd->chip_rcv_contexts = read_csr(dd, RCV_CONTEXTS);
14831 dd->chip_send_contexts = read_csr(dd, SEND_CONTEXTS);
14832 dd->chip_sdma_engines = read_csr(dd, SEND_DMA_ENGINES);
14833 dd->chip_pio_mem_size = read_csr(dd, SEND_PIO_MEM_SIZE);
14834 dd->chip_sdma_mem_size = read_csr(dd, SEND_DMA_MEM_SIZE);
14835 /* fix up link widths for emulation _p */
14836 ppd = dd->pport;
14837 if (dd->icode == ICODE_FPGA_EMULATION && is_emulator_p(dd)) {
14838 ppd->link_width_supported =
14839 ppd->link_width_enabled =
14840 ppd->link_width_downgrade_supported =
14841 ppd->link_width_downgrade_enabled =
14842 OPA_LINK_WIDTH_1X;
14843 }
14844 /* insure num_vls isn't larger than number of sdma engines */
14845 if (HFI1_CAP_IS_KSET(SDMA) && num_vls > dd->chip_sdma_engines) {
14846 dd_dev_err(dd, "num_vls %u too large, using %u VLs\n",
Dean Luick11a59092015-12-01 15:38:18 -050014847 num_vls, dd->chip_sdma_engines);
14848 num_vls = dd->chip_sdma_engines;
14849 ppd->vls_supported = dd->chip_sdma_engines;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080014850 ppd->vls_operational = ppd->vls_supported;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014851 }
14852
14853 /*
14854 * Convert the ns parameter to the 64 * cclocks used in the CSR.
14855 * Limit the max if larger than the field holds. If timeout is
14856 * non-zero, then the calculated field will be at least 1.
14857 *
14858 * Must be after icode is set up - the cclock rate depends
14859 * on knowing the hardware being used.
14860 */
14861 dd->rcv_intr_timeout_csr = ns_to_cclock(dd, rcv_intr_timeout) / 64;
14862 if (dd->rcv_intr_timeout_csr >
14863 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_MASK)
14864 dd->rcv_intr_timeout_csr =
14865 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_MASK;
14866 else if (dd->rcv_intr_timeout_csr == 0 && rcv_intr_timeout)
14867 dd->rcv_intr_timeout_csr = 1;
14868
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040014869 /* needs to be done before we look for the peer device */
14870 read_guid(dd);
14871
Dean Luick78eb1292016-03-05 08:49:45 -080014872 /* set up shared ASIC data with peer device */
14873 ret = init_asic_data(dd);
14874 if (ret)
14875 goto bail_cleanup;
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040014876
Mike Marciniszyn77241052015-07-30 15:17:43 -040014877 /* obtain chip sizes, reset chip CSRs */
14878 init_chip(dd);
14879
14880 /* read in the PCIe link speed information */
14881 ret = pcie_speeds(dd);
14882 if (ret)
14883 goto bail_cleanup;
14884
Dean Luicke83eba22016-09-30 04:41:45 -070014885 /* call before get_platform_config(), after init_chip_resources() */
14886 ret = eprom_init(dd);
14887 if (ret)
14888 goto bail_free_rcverr;
14889
Easwar Hariharanc3838b32016-02-09 14:29:13 -080014890 /* Needs to be called before hfi1_firmware_init */
14891 get_platform_config(dd);
14892
Mike Marciniszyn77241052015-07-30 15:17:43 -040014893 /* read in firmware */
14894 ret = hfi1_firmware_init(dd);
14895 if (ret)
14896 goto bail_cleanup;
14897
14898 /*
14899 * In general, the PCIe Gen3 transition must occur after the
14900 * chip has been idled (so it won't initiate any PCIe transactions
14901 * e.g. an interrupt) and before the driver changes any registers
14902 * (the transition will reset the registers).
14903 *
14904 * In particular, place this call after:
14905 * - init_chip() - the chip will not initiate any PCIe transactions
14906 * - pcie_speeds() - reads the current link speed
14907 * - hfi1_firmware_init() - the needed firmware is ready to be
14908 * downloaded
14909 */
14910 ret = do_pcie_gen3_transition(dd);
14911 if (ret)
14912 goto bail_cleanup;
14913
14914 /* start setting dd values and adjusting CSRs */
14915 init_early_variables(dd);
14916
14917 parse_platform_config(dd);
14918
Dean Luick5d9157a2015-11-16 21:59:34 -050014919 ret = obtain_boardname(dd);
14920 if (ret)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014921 goto bail_cleanup;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014922
14923 snprintf(dd->boardversion, BOARD_VERS_MAX,
Dean Luick5d9157a2015-11-16 21:59:34 -050014924 "ChipABI %u.%u, ChipRev %u.%u, SW Compat %llu\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040014925 HFI1_CHIP_VERS_MAJ, HFI1_CHIP_VERS_MIN,
Mike Marciniszyn77241052015-07-30 15:17:43 -040014926 (u32)dd->majrev,
14927 (u32)dd->minrev,
14928 (dd->revision >> CCE_REVISION_SW_SHIFT)
14929 & CCE_REVISION_SW_MASK);
14930
14931 ret = set_up_context_variables(dd);
14932 if (ret)
14933 goto bail_cleanup;
14934
14935 /* set initial RXE CSRs */
14936 init_rxe(dd);
14937 /* set initial TXE CSRs */
14938 init_txe(dd);
14939 /* set initial non-RXE, non-TXE CSRs */
14940 init_other(dd);
14941 /* set up KDETH QP prefix in both RX and TX CSRs */
14942 init_kdeth_qp(dd);
14943
Dennis Dalessandro41973442016-07-25 07:52:36 -070014944 ret = hfi1_dev_affinity_init(dd);
14945 if (ret)
14946 goto bail_cleanup;
Mitko Haralanov957558c2016-02-03 14:33:40 -080014947
Mike Marciniszyn77241052015-07-30 15:17:43 -040014948 /* send contexts must be set up before receive contexts */
14949 ret = init_send_contexts(dd);
14950 if (ret)
14951 goto bail_cleanup;
14952
14953 ret = hfi1_create_ctxts(dd);
14954 if (ret)
14955 goto bail_cleanup;
14956
14957 dd->rcvhdrsize = DEFAULT_RCVHDRSIZE;
14958 /*
14959 * rcd[0] is guaranteed to be valid by this point. Also, all
14960 * context are using the same value, as per the module parameter.
14961 */
14962 dd->rhf_offset = dd->rcd[0]->rcvhdrqentsize - sizeof(u64) / sizeof(u32);
14963
14964 ret = init_pervl_scs(dd);
14965 if (ret)
14966 goto bail_cleanup;
14967
14968 /* sdma init */
14969 for (i = 0; i < dd->num_pports; ++i) {
14970 ret = sdma_init(dd, i);
14971 if (ret)
14972 goto bail_cleanup;
14973 }
14974
14975 /* use contexts created by hfi1_create_ctxts */
14976 ret = set_up_interrupts(dd);
14977 if (ret)
14978 goto bail_cleanup;
14979
14980 /* set up LCB access - must be after set_up_interrupts() */
14981 init_lcb_access(dd);
14982
Ira Weinyfc0b76c2016-07-27 21:09:40 -040014983 /*
14984 * Serial number is created from the base guid:
14985 * [27:24] = base guid [38:35]
14986 * [23: 0] = base guid [23: 0]
14987 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040014988 snprintf(dd->serial, SERIAL_MAX, "0x%08llx\n",
Ira Weinyfc0b76c2016-07-27 21:09:40 -040014989 (dd->base_guid & 0xFFFFFF) |
14990 ((dd->base_guid >> 11) & 0xF000000));
Mike Marciniszyn77241052015-07-30 15:17:43 -040014991
14992 dd->oui1 = dd->base_guid >> 56 & 0xFF;
14993 dd->oui2 = dd->base_guid >> 48 & 0xFF;
14994 dd->oui3 = dd->base_guid >> 40 & 0xFF;
14995
14996 ret = load_firmware(dd); /* asymmetric with dispose_firmware() */
14997 if (ret)
14998 goto bail_clear_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014999
15000 thermal_init(dd);
15001
15002 ret = init_cntrs(dd);
15003 if (ret)
15004 goto bail_clear_intr;
15005
15006 ret = init_rcverr(dd);
15007 if (ret)
15008 goto bail_free_cntrs;
15009
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -070015010 init_completion(&dd->user_comp);
15011
15012 /* The user refcount starts with one to inidicate an active device */
15013 atomic_set(&dd->user_refcount, 1);
15014
Mike Marciniszyn77241052015-07-30 15:17:43 -040015015 goto bail;
15016
15017bail_free_rcverr:
15018 free_rcverr(dd);
15019bail_free_cntrs:
15020 free_cntrs(dd);
15021bail_clear_intr:
15022 clean_up_interrupts(dd);
15023bail_cleanup:
15024 hfi1_pcie_ddcleanup(dd);
15025bail_free:
15026 hfi1_free_devdata(dd);
15027 dd = ERR_PTR(ret);
15028bail:
15029 return dd;
15030}
15031
15032static u16 delay_cycles(struct hfi1_pportdata *ppd, u32 desired_egress_rate,
15033 u32 dw_len)
15034{
15035 u32 delta_cycles;
15036 u32 current_egress_rate = ppd->current_egress_rate;
15037 /* rates here are in units of 10^6 bits/sec */
15038
15039 if (desired_egress_rate == -1)
15040 return 0; /* shouldn't happen */
15041
15042 if (desired_egress_rate >= current_egress_rate)
15043 return 0; /* we can't help go faster, only slower */
15044
15045 delta_cycles = egress_cycles(dw_len * 4, desired_egress_rate) -
15046 egress_cycles(dw_len * 4, current_egress_rate);
15047
15048 return (u16)delta_cycles;
15049}
15050
Mike Marciniszyn77241052015-07-30 15:17:43 -040015051/**
15052 * create_pbc - build a pbc for transmission
15053 * @flags: special case flags or-ed in built pbc
15054 * @srate: static rate
15055 * @vl: vl
15056 * @dwlen: dword length (header words + data words + pbc words)
15057 *
15058 * Create a PBC with the given flags, rate, VL, and length.
15059 *
15060 * NOTE: The PBC created will not insert any HCRC - all callers but one are
15061 * for verbs, which does not use this PSM feature. The lone other caller
15062 * is for the diagnostic interface which calls this if the user does not
15063 * supply their own PBC.
15064 */
15065u64 create_pbc(struct hfi1_pportdata *ppd, u64 flags, int srate_mbs, u32 vl,
15066 u32 dw_len)
15067{
15068 u64 pbc, delay = 0;
15069
15070 if (unlikely(srate_mbs))
15071 delay = delay_cycles(ppd, srate_mbs, dw_len);
15072
15073 pbc = flags
15074 | (delay << PBC_STATIC_RATE_CONTROL_COUNT_SHIFT)
15075 | ((u64)PBC_IHCRC_NONE << PBC_INSERT_HCRC_SHIFT)
15076 | (vl & PBC_VL_MASK) << PBC_VL_SHIFT
15077 | (dw_len & PBC_LENGTH_DWS_MASK)
15078 << PBC_LENGTH_DWS_SHIFT;
15079
15080 return pbc;
15081}
15082
15083#define SBUS_THERMAL 0x4f
15084#define SBUS_THERM_MONITOR_MODE 0x1
15085
15086#define THERM_FAILURE(dev, ret, reason) \
15087 dd_dev_err((dd), \
15088 "Thermal sensor initialization failed: %s (%d)\n", \
15089 (reason), (ret))
15090
15091/*
Jakub Pawlakcde10af2016-05-12 10:23:35 -070015092 * Initialize the thermal sensor.
Mike Marciniszyn77241052015-07-30 15:17:43 -040015093 *
15094 * After initialization, enable polling of thermal sensor through
15095 * SBus interface. In order for this to work, the SBus Master
15096 * firmware has to be loaded due to the fact that the HW polling
15097 * logic uses SBus interrupts, which are not supported with
15098 * default firmware. Otherwise, no data will be returned through
15099 * the ASIC_STS_THERM CSR.
15100 */
15101static int thermal_init(struct hfi1_devdata *dd)
15102{
15103 int ret = 0;
15104
15105 if (dd->icode != ICODE_RTL_SILICON ||
Dean Luicka4536982016-03-05 08:50:11 -080015106 check_chip_resource(dd, CR_THERM_INIT, NULL))
Mike Marciniszyn77241052015-07-30 15:17:43 -040015107 return ret;
15108
Dean Luick576531f2016-03-05 08:50:01 -080015109 ret = acquire_chip_resource(dd, CR_SBUS, SBUS_TIMEOUT);
15110 if (ret) {
15111 THERM_FAILURE(dd, ret, "Acquire SBus");
15112 return ret;
15113 }
15114
Mike Marciniszyn77241052015-07-30 15:17:43 -040015115 dd_dev_info(dd, "Initializing thermal sensor\n");
Jareer Abdel-Qader4ef98982015-11-06 20:07:00 -050015116 /* Disable polling of thermal readings */
15117 write_csr(dd, ASIC_CFG_THERM_POLL_EN, 0x0);
15118 msleep(100);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015119 /* Thermal Sensor Initialization */
15120 /* Step 1: Reset the Thermal SBus Receiver */
15121 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15122 RESET_SBUS_RECEIVER, 0);
15123 if (ret) {
15124 THERM_FAILURE(dd, ret, "Bus Reset");
15125 goto done;
15126 }
15127 /* Step 2: Set Reset bit in Thermal block */
15128 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15129 WRITE_SBUS_RECEIVER, 0x1);
15130 if (ret) {
15131 THERM_FAILURE(dd, ret, "Therm Block Reset");
15132 goto done;
15133 }
15134 /* Step 3: Write clock divider value (100MHz -> 2MHz) */
15135 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x1,
15136 WRITE_SBUS_RECEIVER, 0x32);
15137 if (ret) {
15138 THERM_FAILURE(dd, ret, "Write Clock Div");
15139 goto done;
15140 }
15141 /* Step 4: Select temperature mode */
15142 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x3,
15143 WRITE_SBUS_RECEIVER,
15144 SBUS_THERM_MONITOR_MODE);
15145 if (ret) {
15146 THERM_FAILURE(dd, ret, "Write Mode Sel");
15147 goto done;
15148 }
15149 /* Step 5: De-assert block reset and start conversion */
15150 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15151 WRITE_SBUS_RECEIVER, 0x2);
15152 if (ret) {
15153 THERM_FAILURE(dd, ret, "Write Reset Deassert");
15154 goto done;
15155 }
15156 /* Step 5.1: Wait for first conversion (21.5ms per spec) */
15157 msleep(22);
15158
15159 /* Enable polling of thermal readings */
15160 write_csr(dd, ASIC_CFG_THERM_POLL_EN, 0x1);
Dean Luicka4536982016-03-05 08:50:11 -080015161
15162 /* Set initialized flag */
15163 ret = acquire_chip_resource(dd, CR_THERM_INIT, 0);
15164 if (ret)
15165 THERM_FAILURE(dd, ret, "Unable to set thermal init flag");
15166
Mike Marciniszyn77241052015-07-30 15:17:43 -040015167done:
Dean Luick576531f2016-03-05 08:50:01 -080015168 release_chip_resource(dd, CR_SBUS);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015169 return ret;
15170}
15171
15172static void handle_temp_err(struct hfi1_devdata *dd)
15173{
15174 struct hfi1_pportdata *ppd = &dd->pport[0];
15175 /*
15176 * Thermal Critical Interrupt
15177 * Put the device into forced freeze mode, take link down to
15178 * offline, and put DC into reset.
15179 */
15180 dd_dev_emerg(dd,
15181 "Critical temperature reached! Forcing device into freeze mode!\n");
15182 dd->flags |= HFI1_FORCED_FREEZE;
Jubin John8638b772016-02-14 20:19:24 -080015183 start_freeze_handling(ppd, FREEZE_SELF | FREEZE_ABORT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015184 /*
15185 * Shut DC down as much and as quickly as possible.
15186 *
15187 * Step 1: Take the link down to OFFLINE. This will cause the
15188 * 8051 to put the Serdes in reset. However, we don't want to
15189 * go through the entire link state machine since we want to
15190 * shutdown ASAP. Furthermore, this is not a graceful shutdown
15191 * but rather an attempt to save the chip.
15192 * Code below is almost the same as quiet_serdes() but avoids
15193 * all the extra work and the sleeps.
15194 */
15195 ppd->driver_link_ready = 0;
15196 ppd->link_enabled = 0;
Harish Chegondibf640092016-03-05 08:49:29 -080015197 set_physical_link_state(dd, (OPA_LINKDOWN_REASON_SMA_DISABLED << 8) |
15198 PLS_OFFLINE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015199 /*
15200 * Step 2: Shutdown LCB and 8051
15201 * After shutdown, do not restore DC_CFG_RESET value.
15202 */
15203 dc_shutdown(dd);
15204}