blob: 015f1f4aae53263a66b008aeb49b43c0fdc2ce7c [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/**
2 * \file amdgpu_drv.c
3 * AMD Amdgpu driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
32#include <drm/drmP.h>
33#include <drm/amdgpu_drm.h>
34#include <drm/drm_gem.h>
35#include "amdgpu_drv.h"
36
37#include <drm/drm_pciids.h>
38#include <linux/console.h>
39#include <linux/module.h>
40#include <linux/pm_runtime.h>
41#include <linux/vga_switcheroo.h>
42#include "drm_crtc_helper.h"
43
44#include "amdgpu.h"
45#include "amdgpu_irq.h"
46
Oded Gabbay130e0372015-06-12 21:35:14 +030047#include "amdgpu_amdkfd.h"
48
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049/*
50 * KMS wrapper.
51 * - 3.0.0 - initial driver
Marek Olšák6055f372015-08-18 23:58:47 +020052 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
Marek Olšákf84e63f2016-04-28 14:32:44 +020053 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
54 * at the end of IBs.
Alex Deucherd38ceaf2015-04-20 16:55:21 -040055 */
56#define KMS_DRIVER_MAJOR 3
Marek Olšákf84e63f2016-04-28 14:32:44 +020057#define KMS_DRIVER_MINOR 2
Alex Deucherd38ceaf2015-04-20 16:55:21 -040058#define KMS_DRIVER_PATCHLEVEL 0
59
60int amdgpu_vram_limit = 0;
61int amdgpu_gart_size = -1; /* auto */
62int amdgpu_benchmarking = 0;
63int amdgpu_testing = 0;
64int amdgpu_audio = -1;
65int amdgpu_disp_priority = 0;
66int amdgpu_hw_i2c = 0;
67int amdgpu_pcie_gen2 = -1;
68int amdgpu_msi = -1;
Alex Deuchera895c222015-08-13 13:20:20 -040069int amdgpu_lockup_timeout = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040070int amdgpu_dpm = -1;
71int amdgpu_smc_load_fw = 1;
72int amdgpu_aspm = -1;
73int amdgpu_runtime_pm = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040074unsigned amdgpu_ip_block_mask = 0xffffffff;
75int amdgpu_bapm = -1;
76int amdgpu_deep_color = 0;
Christian Königed885b22015-10-15 17:34:20 +020077int amdgpu_vm_size = 64;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040078int amdgpu_vm_block_size = -1;
Christian Königd9c13152015-09-28 12:31:26 +020079int amdgpu_vm_fault_stop = 0;
Christian Königb495bd32015-09-10 14:00:35 +020080int amdgpu_vm_debug = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040081int amdgpu_exp_hw_support = 0;
Chunming Zhoub70f0142015-12-10 15:46:50 +080082int amdgpu_sched_jobs = 32;
Jammy Zhou4afcb302015-07-30 16:44:05 +080083int amdgpu_sched_hw_submission = 2;
Jammy Zhoue61710c2015-11-10 18:31:08 -050084int amdgpu_powerplay = -1;
Huang Rui6bb6b292016-05-24 13:47:05 +080085int amdgpu_powercontainment = 1;
Alex Deuchercd474ba2016-02-04 10:21:23 -050086unsigned amdgpu_pcie_gen_cap = 0;
87unsigned amdgpu_pcie_lane_cap = 0;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +020088unsigned amdgpu_cg_mask = 0xffffffff;
89unsigned amdgpu_pg_mask = 0xffffffff;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +020090char *amdgpu_disable_cu = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040091
92MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
93module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
94
95MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
96module_param_named(gartsize, amdgpu_gart_size, int, 0600);
97
98MODULE_PARM_DESC(benchmark, "Run benchmark");
99module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
100
101MODULE_PARM_DESC(test, "Run tests");
102module_param_named(test, amdgpu_testing, int, 0444);
103
104MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
105module_param_named(audio, amdgpu_audio, int, 0444);
106
107MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
108module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
109
110MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
111module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
112
113MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
114module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
115
116MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
117module_param_named(msi, amdgpu_msi, int, 0444);
118
Alex Deuchera895c222015-08-13 13:20:20 -0400119MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
121
122MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
123module_param_named(dpm, amdgpu_dpm, int, 0444);
124
125MODULE_PARM_DESC(smc_load_fw, "SMC firmware loading(1 = enable, 0 = disable)");
126module_param_named(smc_load_fw, amdgpu_smc_load_fw, int, 0444);
127
128MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
129module_param_named(aspm, amdgpu_aspm, int, 0444);
130
131MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
132module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
133
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
135module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
136
137MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
138module_param_named(bapm, amdgpu_bapm, int, 0444);
139
140MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
141module_param_named(deep_color, amdgpu_deep_color, int, 0444);
142
Christian Königed885b22015-10-15 17:34:20 +0200143MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400144module_param_named(vm_size, amdgpu_vm_size, int, 0444);
145
146MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
147module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
148
Christian Königd9c13152015-09-28 12:31:26 +0200149MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
150module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
151
Christian Königb495bd32015-09-10 14:00:35 +0200152MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
153module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
154
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400155MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
156module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
157
Chunming Zhoub70f0142015-12-10 15:46:50 +0800158MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
Jammy Zhou1333f722015-07-30 16:36:58 +0800159module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
160
Jammy Zhou4afcb302015-07-30 16:44:05 +0800161MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
162module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
163
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800164#ifdef CONFIG_DRM_AMD_POWERPLAY
Jammy Zhoue61710c2015-11-10 18:31:08 -0500165MODULE_PARM_DESC(powerplay, "Powerplay component (1 = enable, 0 = disable, -1 = auto (default))");
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800166module_param_named(powerplay, amdgpu_powerplay, int, 0444);
Huang Rui6bb6b292016-05-24 13:47:05 +0800167
168MODULE_PARM_DESC(powercontainment, "Power Containment (1 = enable (default), 0 = disable)");
169module_param_named(powercontainment, amdgpu_powercontainment, int, 0444);
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800170#endif
171
Alex Deuchercd474ba2016-02-04 10:21:23 -0500172MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
173module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
174
175MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
176module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
177
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200178MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
179module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
180
181MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
182module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
183
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200184MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
185module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
186
Nils Wallméniusf498d9e2016-04-10 16:29:59 +0200187static const struct pci_device_id pciidlist[] = {
Alex Deucher89330c32015-04-20 17:36:52 -0400188#ifdef CONFIG_DRM_AMDGPU_CIK
189 /* Kaveri */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800190 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
191 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
192 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
193 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
194 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
195 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
196 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
197 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
198 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
199 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
200 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
201 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
202 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
203 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
204 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
205 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
206 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
207 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
208 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
209 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
210 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
211 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400212 /* Bonaire */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800213 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
214 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
215 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
216 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
Alex Deucher89330c32015-04-20 17:36:52 -0400217 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
218 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
219 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
220 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
221 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
222 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucherfb4f1732015-05-12 13:06:45 -0400223 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucher89330c32015-04-20 17:36:52 -0400224 /* Hawaii */
225 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
226 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
227 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
228 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
229 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
230 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
231 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
232 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
233 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
234 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
235 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
236 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
237 /* Kabini */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800238 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
239 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
240 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
241 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
242 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
243 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
244 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
245 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
246 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
247 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
248 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
249 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
250 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
251 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
252 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
253 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400254 /* mullins */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800255 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
256 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
257 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
258 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
259 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
260 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
261 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
262 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
263 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
264 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
265 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
266 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
267 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
268 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
269 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
270 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400271#endif
Alex Deucher1256a8b2015-04-20 17:37:54 -0400272 /* topaz */
Alex Deucherdba280b2016-02-02 16:24:20 -0500273 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
274 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
275 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
276 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
277 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400278 /* tonga */
279 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
280 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
281 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400282 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400283 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
284 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400285 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400286 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
287 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
David Zhang2da78e22015-07-11 23:13:40 +0800288 /* fiji */
289 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400290 /* carrizo */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800291 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
292 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
293 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
294 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
295 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
Samuel Li81b15092015-10-08 16:32:03 -0400296 /* stoney */
297 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400298 /* Polaris11 */
299 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800300 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400301 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400302 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800303 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400304 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800305 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
306 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
307 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400308 /* Polaris10 */
309 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800310 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
311 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
312 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
313 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400314 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800315 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
316 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
317 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
318 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
319 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400320
321 {0, 0, 0}
322};
323
324MODULE_DEVICE_TABLE(pci, pciidlist);
325
326static struct drm_driver kms_driver;
327
328static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
329{
330 struct apertures_struct *ap;
331 bool primary = false;
332
333 ap = alloc_apertures(1);
334 if (!ap)
335 return -ENOMEM;
336
337 ap->ranges[0].base = pci_resource_start(pdev, 0);
338 ap->ranges[0].size = pci_resource_len(pdev, 0);
339
340#ifdef CONFIG_X86
341 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
342#endif
343 remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
344 kfree(ap);
345
346 return 0;
347}
348
349static int amdgpu_pci_probe(struct pci_dev *pdev,
350 const struct pci_device_id *ent)
351{
352 unsigned long flags = ent->driver_data;
353 int ret;
354
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800355 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400356 DRM_INFO("This hardware requires experimental hardware support.\n"
357 "See modparam exp_hw_support\n");
358 return -ENODEV;
359 }
360
Oded Gabbayefb1c652016-02-09 13:30:12 +0200361 /*
362 * Initialize amdkfd before starting radeon. If it was not loaded yet,
363 * defer radeon probing
364 */
365 ret = amdgpu_amdkfd_init();
366 if (ret == -EPROBE_DEFER)
367 return ret;
368
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400369 /* Get rid of things like offb */
370 ret = amdgpu_kick_out_firmware_fb(pdev);
371 if (ret)
372 return ret;
373
374 return drm_get_pci_dev(pdev, ent, &kms_driver);
375}
376
377static void
378amdgpu_pci_remove(struct pci_dev *pdev)
379{
380 struct drm_device *dev = pci_get_drvdata(pdev);
381
382 drm_put_dev(dev);
383}
384
385static int amdgpu_pmops_suspend(struct device *dev)
386{
387 struct pci_dev *pdev = to_pci_dev(dev);
388 struct drm_device *drm_dev = pci_get_drvdata(pdev);
389 return amdgpu_suspend_kms(drm_dev, true, true);
390}
391
392static int amdgpu_pmops_resume(struct device *dev)
393{
394 struct pci_dev *pdev = to_pci_dev(dev);
395 struct drm_device *drm_dev = pci_get_drvdata(pdev);
396 return amdgpu_resume_kms(drm_dev, true, true);
397}
398
399static int amdgpu_pmops_freeze(struct device *dev)
400{
401 struct pci_dev *pdev = to_pci_dev(dev);
402 struct drm_device *drm_dev = pci_get_drvdata(pdev);
403 return amdgpu_suspend_kms(drm_dev, false, true);
404}
405
406static int amdgpu_pmops_thaw(struct device *dev)
407{
408 struct pci_dev *pdev = to_pci_dev(dev);
409 struct drm_device *drm_dev = pci_get_drvdata(pdev);
410 return amdgpu_resume_kms(drm_dev, false, true);
411}
412
413static int amdgpu_pmops_runtime_suspend(struct device *dev)
414{
415 struct pci_dev *pdev = to_pci_dev(dev);
416 struct drm_device *drm_dev = pci_get_drvdata(pdev);
417 int ret;
418
419 if (!amdgpu_device_is_px(drm_dev)) {
420 pm_runtime_forbid(dev);
421 return -EBUSY;
422 }
423
424 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
425 drm_kms_helper_poll_disable(drm_dev);
426 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
427
428 ret = amdgpu_suspend_kms(drm_dev, false, false);
429 pci_save_state(pdev);
430 pci_disable_device(pdev);
431 pci_ignore_hotplug(pdev);
Alex Deucher11670972016-06-02 09:08:32 -0400432 if (amdgpu_is_atpx_hybrid())
433 pci_set_power_state(pdev, PCI_D3cold);
Alex Deucher522761c2016-06-02 09:18:34 -0400434 else if (!amdgpu_has_atpx_dgpu_power_cntl())
Alex Deucher7e32aa62016-06-01 13:12:25 -0400435 pci_set_power_state(pdev, PCI_D3hot);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400436 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
437
438 return 0;
439}
440
441static int amdgpu_pmops_runtime_resume(struct device *dev)
442{
443 struct pci_dev *pdev = to_pci_dev(dev);
444 struct drm_device *drm_dev = pci_get_drvdata(pdev);
445 int ret;
446
447 if (!amdgpu_device_is_px(drm_dev))
448 return -EINVAL;
449
450 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
451
Alex Deucher522761c2016-06-02 09:18:34 -0400452 if (amdgpu_is_atpx_hybrid() ||
453 !amdgpu_has_atpx_dgpu_power_cntl())
454 pci_set_power_state(pdev, PCI_D0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400455 pci_restore_state(pdev);
456 ret = pci_enable_device(pdev);
457 if (ret)
458 return ret;
459 pci_set_master(pdev);
460
461 ret = amdgpu_resume_kms(drm_dev, false, false);
462 drm_kms_helper_poll_enable(drm_dev);
463 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
464 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
465 return 0;
466}
467
468static int amdgpu_pmops_runtime_idle(struct device *dev)
469{
470 struct pci_dev *pdev = to_pci_dev(dev);
471 struct drm_device *drm_dev = pci_get_drvdata(pdev);
472 struct drm_crtc *crtc;
473
474 if (!amdgpu_device_is_px(drm_dev)) {
475 pm_runtime_forbid(dev);
476 return -EBUSY;
477 }
478
479 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
480 if (crtc->enabled) {
481 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
482 return -EBUSY;
483 }
484 }
485
486 pm_runtime_mark_last_busy(dev);
487 pm_runtime_autosuspend(dev);
488 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
489 return 1;
490}
491
492long amdgpu_drm_ioctl(struct file *filp,
493 unsigned int cmd, unsigned long arg)
494{
495 struct drm_file *file_priv = filp->private_data;
496 struct drm_device *dev;
497 long ret;
498 dev = file_priv->minor->dev;
499 ret = pm_runtime_get_sync(dev->dev);
500 if (ret < 0)
501 return ret;
502
503 ret = drm_ioctl(filp, cmd, arg);
504
505 pm_runtime_mark_last_busy(dev->dev);
506 pm_runtime_put_autosuspend(dev->dev);
507 return ret;
508}
509
510static const struct dev_pm_ops amdgpu_pm_ops = {
511 .suspend = amdgpu_pmops_suspend,
512 .resume = amdgpu_pmops_resume,
513 .freeze = amdgpu_pmops_freeze,
514 .thaw = amdgpu_pmops_thaw,
515 .poweroff = amdgpu_pmops_freeze,
516 .restore = amdgpu_pmops_resume,
517 .runtime_suspend = amdgpu_pmops_runtime_suspend,
518 .runtime_resume = amdgpu_pmops_runtime_resume,
519 .runtime_idle = amdgpu_pmops_runtime_idle,
520};
521
522static const struct file_operations amdgpu_driver_kms_fops = {
523 .owner = THIS_MODULE,
524 .open = drm_open,
525 .release = drm_release,
526 .unlocked_ioctl = amdgpu_drm_ioctl,
527 .mmap = amdgpu_mmap,
528 .poll = drm_poll,
529 .read = drm_read,
530#ifdef CONFIG_COMPAT
531 .compat_ioctl = amdgpu_kms_compat_ioctl,
532#endif
533};
534
535static struct drm_driver kms_driver = {
536 .driver_features =
537 DRIVER_USE_AGP |
538 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
Frank Binns7056bb52016-06-24 18:15:17 +0100539 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400540 .dev_priv_size = 0,
541 .load = amdgpu_driver_load_kms,
542 .open = amdgpu_driver_open_kms,
543 .preclose = amdgpu_driver_preclose_kms,
544 .postclose = amdgpu_driver_postclose_kms,
545 .lastclose = amdgpu_driver_lastclose_kms,
546 .set_busid = drm_pci_set_busid,
547 .unload = amdgpu_driver_unload_kms,
548 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
549 .enable_vblank = amdgpu_enable_vblank_kms,
550 .disable_vblank = amdgpu_disable_vblank_kms,
551 .get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
552 .get_scanout_position = amdgpu_get_crtc_scanoutpos,
553#if defined(CONFIG_DEBUG_FS)
554 .debugfs_init = amdgpu_debugfs_init,
555 .debugfs_cleanup = amdgpu_debugfs_cleanup,
556#endif
557 .irq_preinstall = amdgpu_irq_preinstall,
558 .irq_postinstall = amdgpu_irq_postinstall,
559 .irq_uninstall = amdgpu_irq_uninstall,
560 .irq_handler = amdgpu_irq_handler,
561 .ioctls = amdgpu_ioctls_kms,
Daniel Vettere7294de2016-04-26 19:29:43 +0200562 .gem_free_object_unlocked = amdgpu_gem_object_free,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400563 .gem_open_object = amdgpu_gem_object_open,
564 .gem_close_object = amdgpu_gem_object_close,
565 .dumb_create = amdgpu_mode_dumb_create,
566 .dumb_map_offset = amdgpu_mode_dumb_mmap,
567 .dumb_destroy = drm_gem_dumb_destroy,
568 .fops = &amdgpu_driver_kms_fops,
569
570 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
571 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
572 .gem_prime_export = amdgpu_gem_prime_export,
573 .gem_prime_import = drm_gem_prime_import,
574 .gem_prime_pin = amdgpu_gem_prime_pin,
575 .gem_prime_unpin = amdgpu_gem_prime_unpin,
576 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
577 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
578 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
579 .gem_prime_vmap = amdgpu_gem_prime_vmap,
580 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
581
582 .name = DRIVER_NAME,
583 .desc = DRIVER_DESC,
584 .date = DRIVER_DATE,
585 .major = KMS_DRIVER_MAJOR,
586 .minor = KMS_DRIVER_MINOR,
587 .patchlevel = KMS_DRIVER_PATCHLEVEL,
588};
589
590static struct drm_driver *driver;
591static struct pci_driver *pdriver;
592
593static struct pci_driver amdgpu_kms_pci_driver = {
594 .name = DRIVER_NAME,
595 .id_table = pciidlist,
596 .probe = amdgpu_pci_probe,
597 .remove = amdgpu_pci_remove,
598 .driver.pm = &amdgpu_pm_ops,
599};
600
Rex Zhud573de22016-05-12 13:27:28 +0800601
602
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400603static int __init amdgpu_init(void)
604{
Christian König257bf152016-02-16 11:24:58 +0100605 amdgpu_sync_init();
Rex Zhud573de22016-05-12 13:27:28 +0800606 amdgpu_fence_slab_init();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400607 if (vgacon_text_force()) {
608 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
609 return -EINVAL;
610 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400611 DRM_INFO("amdgpu kernel modesetting enabled.\n");
612 driver = &kms_driver;
613 pdriver = &amdgpu_kms_pci_driver;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614 driver->num_ioctls = amdgpu_max_kms_ioctl;
615 amdgpu_register_atpx_handler();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400616 /* let modprobe override vga console setting */
617 return drm_pci_init(driver, pdriver);
618}
619
620static void __exit amdgpu_exit(void)
621{
Oded Gabbay130e0372015-06-12 21:35:14 +0300622 amdgpu_amdkfd_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400623 drm_pci_exit(driver, pdriver);
624 amdgpu_unregister_atpx_handler();
Christian König257bf152016-02-16 11:24:58 +0100625 amdgpu_sync_fini();
Rex Zhud573de22016-05-12 13:27:28 +0800626 amdgpu_fence_slab_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400627}
628
629module_init(amdgpu_init);
630module_exit(amdgpu_exit);
631
632MODULE_AUTHOR(DRIVER_AUTHOR);
633MODULE_DESCRIPTION(DRIVER_DESC);
634MODULE_LICENSE("GPL and additional rights");