blob: eff16ef81f43b2db56b5e037e80421888d5a2ac8 [file] [log] [blame]
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07001#ifndef LINUX_MSI_H
2#define LINUX_MSI_H
3
Neil Hormanb50cac52011-10-06 14:08:18 -04004#include <linux/kobject.h>
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10005#include <linux/list.h>
6
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07007struct msi_msg {
8 u32 address_lo; /* low 32 bits of msi message address */
9 u32 address_hi; /* high 32 bits of msi message address */
10 u32 data; /* 16 bits of msi message data */
11};
12
Yijing Wang38737d82014-10-27 10:44:36 +080013extern int pci_msi_ignore_mask;
Satoru Takeuchic54c1872007-01-18 13:50:05 +090014/* Helper functions */
Thomas Gleixner1c9db522010-09-28 16:46:51 +020015struct irq_data;
Thomas Gleixner39431ac2010-09-28 19:09:51 +020016struct msi_desc;
Jiang Liu25a98bd2015-07-09 16:00:45 +080017struct pci_dev;
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010018struct platform_msi_priv_data;
Bjorn Helgaas2366d062013-04-18 10:55:46 -060019void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
Arnd Bergmann2f44e292017-02-14 22:53:12 +010020#ifdef CONFIG_GENERIC_MSI_IRQ
Bjorn Helgaas2366d062013-04-18 10:55:46 -060021void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg);
Arnd Bergmann2f44e292017-02-14 22:53:12 +010022#else
23static inline void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
24{
25}
26#endif
Jiang Liu891d4a42014-11-09 23:10:33 +080027
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010028typedef void (*irq_write_msi_msg_t)(struct msi_desc *desc,
29 struct msi_msg *msg);
30
31/**
32 * platform_msi_desc - Platform device specific msi descriptor data
33 * @msi_priv_data: Pointer to platform private data
34 * @msi_index: The index of the MSI descriptor for multi MSI
35 */
36struct platform_msi_desc {
37 struct platform_msi_priv_data *msi_priv_data;
38 u16 msi_index;
39};
40
Jiang Liufc884192015-07-09 16:00:46 +080041/**
J. German Rivera550308e2016-01-06 16:03:20 -060042 * fsl_mc_msi_desc - FSL-MC device specific msi descriptor data
43 * @msi_index: The index of the MSI descriptor
44 */
45struct fsl_mc_msi_desc {
46 u16 msi_index;
47};
48
49/**
Jiang Liufc884192015-07-09 16:00:46 +080050 * struct msi_desc - Descriptor structure for MSI based interrupts
51 * @list: List head for management
52 * @irq: The base interrupt number
53 * @nvec_used: The number of vectors used
54 * @dev: Pointer to the device which uses this descriptor
55 * @msg: The last set MSI message cached for reuse
Thomas Gleixner0972fa52016-07-04 17:39:26 +090056 * @affinity: Optional pointer to a cpu affinity mask for this descriptor
Jiang Liufc884192015-07-09 16:00:46 +080057 *
58 * @masked: [PCI MSI/X] Mask bits
59 * @is_msix: [PCI MSI/X] True if MSI-X
60 * @multiple: [PCI MSI/X] log2 num of messages allocated
61 * @multi_cap: [PCI MSI/X] log2 num of messages supported
62 * @maskbit: [PCI MSI/X] Mask-Pending bit supported?
63 * @is_64: [PCI MSI/X] Address size: 0=32bit 1=64bit
64 * @entry_nr: [PCI MSI/X] Entry which is described by this descriptor
65 * @default_irq:[PCI MSI/X] The default pre-assigned non-MSI irq
66 * @mask_pos: [PCI MSI] Mask register position
67 * @mask_base: [PCI MSI-X] Mask register base address
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010068 * @platform: [platform] Platform device specific msi descriptor data
Laurentiu Tudor87840fb2017-07-19 14:42:25 +030069 * @fsl_mc: [fsl-mc] FSL MC device specific msi descriptor data
Jiang Liufc884192015-07-09 16:00:46 +080070 */
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070071struct msi_desc {
Jiang Liufc884192015-07-09 16:00:46 +080072 /* Shared device/bus type independent data */
73 struct list_head list;
74 unsigned int irq;
75 unsigned int nvec_used;
76 struct device *dev;
77 struct msi_msg msg;
Thomas Gleixner28f4b042016-09-14 16:18:47 +020078 struct cpumask *affinity;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070079
Matthew Wilcox264d9ca2009-03-17 08:54:08 -040080 union {
Jiang Liufc884192015-07-09 16:00:46 +080081 /* PCI MSI/X specific data */
82 struct {
83 u32 masked;
84 struct {
85 __u8 is_msix : 1;
86 __u8 multiple : 3;
87 __u8 multi_cap : 3;
88 __u8 maskbit : 1;
89 __u8 is_64 : 1;
90 __u16 entry_nr;
91 unsigned default_irq;
92 } msi_attrib;
93 union {
94 u8 mask_pos;
95 void __iomem *mask_base;
96 };
97 };
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070098
Jiang Liufc884192015-07-09 16:00:46 +080099 /*
100 * Non PCI variants add their data structure here. New
101 * entries need to use a named structure. We want
102 * proper name spaces for this. The PCI part is
103 * anonymous for now as it would require an immediate
104 * tree wide cleanup.
105 */
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +0100106 struct platform_msi_desc platform;
J. German Rivera550308e2016-01-06 16:03:20 -0600107 struct fsl_mc_msi_desc fsl_mc;
Jiang Liufc884192015-07-09 16:00:46 +0800108 };
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700109};
110
Jiang Liud31eb342014-11-15 22:24:03 +0800111/* Helpers to hide struct msi_desc implementation details */
Jiang Liu25a98bd2015-07-09 16:00:45 +0800112#define msi_desc_to_dev(desc) ((desc)->dev)
Jiang Liu4a7cc832015-07-09 16:00:44 +0800113#define dev_to_msi_list(dev) (&(dev)->msi_list)
Jiang Liud31eb342014-11-15 22:24:03 +0800114#define first_msi_entry(dev) \
115 list_first_entry(dev_to_msi_list((dev)), struct msi_desc, list)
116#define for_each_msi_entry(desc, dev) \
117 list_for_each_entry((desc), dev_to_msi_list((dev)), list)
118
119#ifdef CONFIG_PCI_MSI
120#define first_pci_msi_entry(pdev) first_msi_entry(&(pdev)->dev)
121#define for_each_pci_msi_entry(desc, pdev) \
122 for_each_msi_entry((desc), &(pdev)->dev)
123
Jiang Liu25a98bd2015-07-09 16:00:45 +0800124struct pci_dev *msi_desc_to_pci_dev(struct msi_desc *desc);
Jiang Liuc179c9b2015-07-09 16:00:36 +0800125void *msi_desc_to_pci_sysdata(struct msi_desc *desc);
Arnd Bergmann2f44e292017-02-14 22:53:12 +0100126void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg);
Jiang Liuc179c9b2015-07-09 16:00:36 +0800127#else /* CONFIG_PCI_MSI */
128static inline void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
129{
130 return NULL;
131}
Arnd Bergmann2f44e292017-02-14 22:53:12 +0100132static inline void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
133{
134}
Jiang Liud31eb342014-11-15 22:24:03 +0800135#endif /* CONFIG_PCI_MSI */
136
Thomas Gleixner28f4b042016-09-14 16:18:47 +0200137struct msi_desc *alloc_msi_entry(struct device *dev, int nvec,
138 const struct cpumask *affinity);
Jiang Liuaa48b6f2015-07-09 16:00:47 +0800139void free_msi_entry(struct msi_desc *entry);
Jiang Liu891d4a42014-11-09 23:10:33 +0800140void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
Jiang Liu83a18912014-11-09 23:10:34 +0800141void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
Jiang Liu83a18912014-11-09 23:10:34 +0800142
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100143u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag);
144u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag);
145void pci_msi_mask_irq(struct irq_data *data);
146void pci_msi_unmask_irq(struct irq_data *data);
147
Jiang Liu83a18912014-11-09 23:10:34 +0800148/* Conversion helpers. Should be removed after merging */
149static inline void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
150{
151 __pci_write_msi_msg(entry, msg);
152}
153static inline void write_msi_msg(int irq, struct msi_msg *msg)
154{
155 pci_write_msi_msg(irq, msg);
156}
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100157static inline void mask_msi_irq(struct irq_data *data)
158{
159 pci_msi_mask_irq(data);
160}
161static inline void unmask_msi_irq(struct irq_data *data)
162{
163 pci_msi_unmask_irq(data);
164}
Jiang Liu891d4a42014-11-09 23:10:33 +0800165
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700166/*
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200167 * The arch hooks to setup up msi irqs. Those functions are
168 * implemented as weak symbols so that they /can/ be overriden by
169 * architecture specific code if needed.
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700170 */
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700171int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700172void arch_teardown_msi_irq(unsigned int irq);
Bjorn Helgaas2366d062013-04-18 10:55:46 -0600173int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type);
174void arch_teardown_msi_irqs(struct pci_dev *dev);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800175void arch_restore_msi_irqs(struct pci_dev *dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200176
177void default_teardown_msi_irqs(struct pci_dev *dev);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800178void default_restore_msi_irqs(struct pci_dev *dev);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700179
Yijing Wangc2791b82014-11-11 17:45:45 -0700180struct msi_controller {
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200181 struct module *owner;
182 struct device *dev;
Thomas Petazzoni0d5a6db2013-08-09 22:27:09 +0200183 struct device_node *of_node;
184 struct list_head list;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200185
Yijing Wangc2791b82014-11-11 17:45:45 -0700186 int (*setup_irq)(struct msi_controller *chip, struct pci_dev *dev,
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200187 struct msi_desc *desc);
Lucas Stach339e5b42015-09-18 13:58:34 -0500188 int (*setup_irqs)(struct msi_controller *chip, struct pci_dev *dev,
189 int nvec, int type);
Yijing Wangc2791b82014-11-11 17:45:45 -0700190 void (*teardown_irq)(struct msi_controller *chip, unsigned int irq);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200191};
192
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100193#ifdef CONFIG_GENERIC_MSI_IRQ_DOMAIN
Jiang Liud9109692014-11-15 22:24:04 +0800194
Jiang Liuaeeb5962014-11-15 22:24:05 +0800195#include <linux/irqhandler.h>
Jiang Liud9109692014-11-15 22:24:04 +0800196#include <asm/msi.h>
197
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100198struct irq_domain;
Marc Zyngier552c4942015-11-23 08:26:07 +0000199struct irq_domain_ops;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100200struct irq_chip;
201struct device_node;
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100202struct fwnode_handle;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100203struct msi_domain_info;
204
205/**
206 * struct msi_domain_ops - MSI interrupt domain callbacks
207 * @get_hwirq: Retrieve the resulting hw irq number
208 * @msi_init: Domain specific init function for MSI interrupts
209 * @msi_free: Domain specific function to free a MSI interrupts
Jiang Liud9109692014-11-15 22:24:04 +0800210 * @msi_check: Callback for verification of the domain/info/dev data
211 * @msi_prepare: Prepare the allocation of the interrupts in the domain
Thomas Petazzoni1d1e8cd2015-12-21 14:13:08 +0100212 * @msi_finish: Optional callback to finalize the allocation
Jiang Liud9109692014-11-15 22:24:04 +0800213 * @set_desc: Set the msi descriptor for an interrupt
214 * @handle_error: Optional error handler if the allocation fails
215 *
216 * @get_hwirq, @msi_init and @msi_free are callbacks used by
217 * msi_create_irq_domain() and related interfaces
218 *
219 * @msi_check, @msi_prepare, @msi_finish, @set_desc and @handle_error
Thomas Petazzoni1d1e8cd2015-12-21 14:13:08 +0100220 * are callbacks used by msi_domain_alloc_irqs() and related
Jiang Liud9109692014-11-15 22:24:04 +0800221 * interfaces which are based on msi_desc.
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100222 */
223struct msi_domain_ops {
Jiang Liuaeeb5962014-11-15 22:24:05 +0800224 irq_hw_number_t (*get_hwirq)(struct msi_domain_info *info,
225 msi_alloc_info_t *arg);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100226 int (*msi_init)(struct irq_domain *domain,
227 struct msi_domain_info *info,
228 unsigned int virq, irq_hw_number_t hwirq,
Jiang Liuaeeb5962014-11-15 22:24:05 +0800229 msi_alloc_info_t *arg);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100230 void (*msi_free)(struct irq_domain *domain,
231 struct msi_domain_info *info,
232 unsigned int virq);
Jiang Liud9109692014-11-15 22:24:04 +0800233 int (*msi_check)(struct irq_domain *domain,
234 struct msi_domain_info *info,
235 struct device *dev);
236 int (*msi_prepare)(struct irq_domain *domain,
237 struct device *dev, int nvec,
238 msi_alloc_info_t *arg);
239 void (*msi_finish)(msi_alloc_info_t *arg, int retval);
240 void (*set_desc)(msi_alloc_info_t *arg,
241 struct msi_desc *desc);
242 int (*handle_error)(struct irq_domain *domain,
243 struct msi_desc *desc, int error);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100244};
245
246/**
247 * struct msi_domain_info - MSI interrupt domain data
Jiang Liuaeeb5962014-11-15 22:24:05 +0800248 * @flags: Flags to decribe features and capabilities
249 * @ops: The callback data structure
250 * @chip: Optional: associated interrupt chip
251 * @chip_data: Optional: associated interrupt chip data
252 * @handler: Optional: associated interrupt flow handler
253 * @handler_data: Optional: associated interrupt flow handler data
254 * @handler_name: Optional: associated interrupt flow handler name
255 * @data: Optional: domain specific data
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100256 */
257struct msi_domain_info {
Jiang Liuaeeb5962014-11-15 22:24:05 +0800258 u32 flags;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100259 struct msi_domain_ops *ops;
260 struct irq_chip *chip;
Jiang Liuaeeb5962014-11-15 22:24:05 +0800261 void *chip_data;
262 irq_flow_handler_t handler;
263 void *handler_data;
264 const char *handler_name;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100265 void *data;
266};
267
Jiang Liuaeeb5962014-11-15 22:24:05 +0800268/* Flags for msi_domain_info */
269enum {
270 /*
271 * Init non implemented ops callbacks with default MSI domain
272 * callbacks.
273 */
274 MSI_FLAG_USE_DEF_DOM_OPS = (1 << 0),
275 /*
276 * Init non implemented chip callbacks with default MSI chip
277 * callbacks.
278 */
279 MSI_FLAG_USE_DEF_CHIP_OPS = (1 << 1),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800280 /* Support multiple PCI MSI interrupts */
Thomas Gleixnerb6140912016-07-04 17:39:22 +0900281 MSI_FLAG_MULTI_PCI_MSI = (1 << 2),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800282 /* Support PCI MSIX interrupts */
Thomas Gleixnerb6140912016-07-04 17:39:22 +0900283 MSI_FLAG_PCI_MSIX = (1 << 3),
Marc Zyngierf3b09462016-07-13 17:18:33 +0100284 /* Needs early activate, required for PCI */
285 MSI_FLAG_ACTIVATE_EARLY = (1 << 4),
Thomas Gleixner22d0b122017-09-13 23:29:13 +0200286 /*
287 * Must reactivate when irq is started even when
288 * MSI_FLAG_ACTIVATE_EARLY has been set.
289 */
290 MSI_FLAG_MUST_REACTIVATE = (1 << 5),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800291};
292
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100293int msi_domain_set_affinity(struct irq_data *data, const struct cpumask *mask,
294 bool force);
295
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100296struct irq_domain *msi_create_irq_domain(struct fwnode_handle *fwnode,
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100297 struct msi_domain_info *info,
298 struct irq_domain *parent);
Jiang Liud9109692014-11-15 22:24:04 +0800299int msi_domain_alloc_irqs(struct irq_domain *domain, struct device *dev,
300 int nvec);
301void msi_domain_free_irqs(struct irq_domain *domain, struct device *dev);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100302struct msi_domain_info *msi_get_domain_info(struct irq_domain *domain);
303
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100304struct irq_domain *platform_msi_create_irq_domain(struct fwnode_handle *fwnode,
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +0100305 struct msi_domain_info *info,
306 struct irq_domain *parent);
307int platform_msi_domain_alloc_irqs(struct device *dev, unsigned int nvec,
308 irq_write_msi_msg_t write_msi_msg);
309void platform_msi_domain_free_irqs(struct device *dev);
Marc Zyngierb2eba392015-11-23 08:26:05 +0000310
311/* When an MSI domain is used as an intermediate domain */
312int msi_domain_prepare_irqs(struct irq_domain *domain, struct device *dev,
313 int nvec, msi_alloc_info_t *args);
Marc Zyngier2145ac92015-11-23 08:26:06 +0000314int msi_domain_populate_irqs(struct irq_domain *domain, struct device *dev,
315 int virq, int nvec, msi_alloc_info_t *args);
Marc Zyngier552c4942015-11-23 08:26:07 +0000316struct irq_domain *
317platform_msi_create_device_domain(struct device *dev,
318 unsigned int nvec,
319 irq_write_msi_msg_t write_msi_msg,
320 const struct irq_domain_ops *ops,
321 void *host_data);
322int platform_msi_domain_alloc(struct irq_domain *domain, unsigned int virq,
323 unsigned int nr_irqs);
324void platform_msi_domain_free(struct irq_domain *domain, unsigned int virq,
325 unsigned int nvec);
326void *platform_msi_get_host_data(struct irq_domain *domain);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100327#endif /* CONFIG_GENERIC_MSI_IRQ_DOMAIN */
328
Jiang Liu3878eae2014-11-11 21:02:18 +0800329#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
330void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg);
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100331struct irq_domain *pci_msi_create_irq_domain(struct fwnode_handle *fwnode,
Jiang Liu3878eae2014-11-11 21:02:18 +0800332 struct msi_domain_info *info,
333 struct irq_domain *parent);
Jiang Liu3878eae2014-11-11 21:02:18 +0800334irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
335 struct msi_desc *desc);
336int pci_msi_domain_check_cap(struct irq_domain *domain,
337 struct msi_domain_info *info, struct device *dev);
David Daneyb6eec9b2015-10-08 15:10:49 -0700338u32 pci_msi_domain_get_msi_rid(struct irq_domain *domain, struct pci_dev *pdev);
Marc Zyngier54fa97e2015-10-02 14:43:06 +0100339struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev);
340#else
341static inline struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev)
342{
343 return NULL;
344}
Jiang Liu3878eae2014-11-11 21:02:18 +0800345#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */
346
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700347#endif /* LINUX_MSI_H */