blob: 30913c3b5ba1fdafd5d820ccc7471ba4424cde6c [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include "drmP.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020029#include "radeon.h"
Jerome Glissec93bb852009-07-13 21:04:08 +020030#include "atom.h"
Jerome Glisse3bc68532009-10-01 09:39:24 +020031#include "rs690d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032
Jerome Glisse3bc68532009-10-01 09:39:24 +020033static int rs690_mc_wait_for_idle(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034{
35 unsigned i;
36 uint32_t tmp;
37
38 for (i = 0; i < rdev->usec_timeout; i++) {
39 /* read MC_STATUS */
Jerome Glisse3bc68532009-10-01 09:39:24 +020040 tmp = RREG32_MC(R_000090_MC_SYSTEM_STATUS);
41 if (G_000090_MC_SYSTEM_IDLE(tmp))
Jerome Glisse771fe6b2009-06-05 14:42:42 +020042 return 0;
Jerome Glisse3bc68532009-10-01 09:39:24 +020043 udelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020044 }
45 return -1;
46}
47
Jerome Glisse3bc68532009-10-01 09:39:24 +020048static void rs690_gpu_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020049{
50 /* FIXME: HDP same place on rs690 ? */
51 r100_hdp_reset(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020052 /* FIXME: is this correct ? */
53 r420_pipes_init(rdev);
54 if (rs690_mc_wait_for_idle(rdev)) {
55 printk(KERN_WARNING "Failed to wait MC idle while "
56 "programming pipes. Bad things might happen.\n");
57 }
58}
59
Jerome Glissec93bb852009-07-13 21:04:08 +020060void rs690_pm_info(struct radeon_device *rdev)
61{
62 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
63 struct _ATOM_INTEGRATED_SYSTEM_INFO *info;
64 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 *info_v2;
65 void *ptr;
66 uint16_t data_offset;
67 uint8_t frev, crev;
68 fixed20_12 tmp;
69
70 atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
71 &frev, &crev, &data_offset);
72 ptr = rdev->mode_info.atom_context->bios + data_offset;
73 info = (struct _ATOM_INTEGRATED_SYSTEM_INFO *)ptr;
74 info_v2 = (struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 *)ptr;
75 /* Get various system informations from bios */
76 switch (crev) {
77 case 1:
78 tmp.full = rfixed_const(100);
79 rdev->pm.igp_sideport_mclk.full = rfixed_const(info->ulBootUpMemoryClock);
80 rdev->pm.igp_sideport_mclk.full = rfixed_div(rdev->pm.igp_sideport_mclk, tmp);
81 rdev->pm.igp_system_mclk.full = rfixed_const(le16_to_cpu(info->usK8MemoryClock));
82 rdev->pm.igp_ht_link_clk.full = rfixed_const(le16_to_cpu(info->usFSBClock));
83 rdev->pm.igp_ht_link_width.full = rfixed_const(info->ucHTLinkWidth);
84 break;
85 case 2:
86 tmp.full = rfixed_const(100);
87 rdev->pm.igp_sideport_mclk.full = rfixed_const(info_v2->ulBootUpSidePortClock);
88 rdev->pm.igp_sideport_mclk.full = rfixed_div(rdev->pm.igp_sideport_mclk, tmp);
89 rdev->pm.igp_system_mclk.full = rfixed_const(info_v2->ulBootUpUMAClock);
90 rdev->pm.igp_system_mclk.full = rfixed_div(rdev->pm.igp_system_mclk, tmp);
91 rdev->pm.igp_ht_link_clk.full = rfixed_const(info_v2->ulHTLinkFreq);
92 rdev->pm.igp_ht_link_clk.full = rfixed_div(rdev->pm.igp_ht_link_clk, tmp);
93 rdev->pm.igp_ht_link_width.full = rfixed_const(le16_to_cpu(info_v2->usMinHTLinkWidth));
94 break;
95 default:
96 tmp.full = rfixed_const(100);
97 /* We assume the slower possible clock ie worst case */
98 /* DDR 333Mhz */
99 rdev->pm.igp_sideport_mclk.full = rfixed_const(333);
100 /* FIXME: system clock ? */
101 rdev->pm.igp_system_mclk.full = rfixed_const(100);
102 rdev->pm.igp_system_mclk.full = rfixed_div(rdev->pm.igp_system_mclk, tmp);
103 rdev->pm.igp_ht_link_clk.full = rfixed_const(200);
104 rdev->pm.igp_ht_link_width.full = rfixed_const(8);
105 DRM_ERROR("No integrated system info for your GPU, using safe default\n");
106 break;
107 }
108 /* Compute various bandwidth */
109 /* k8_bandwidth = (memory_clk / 2) * 2 * 8 * 0.5 = memory_clk * 4 */
110 tmp.full = rfixed_const(4);
111 rdev->pm.k8_bandwidth.full = rfixed_mul(rdev->pm.igp_system_mclk, tmp);
112 /* ht_bandwidth = ht_clk * 2 * ht_width / 8 * 0.8
113 * = ht_clk * ht_width / 5
114 */
115 tmp.full = rfixed_const(5);
116 rdev->pm.ht_bandwidth.full = rfixed_mul(rdev->pm.igp_ht_link_clk,
117 rdev->pm.igp_ht_link_width);
118 rdev->pm.ht_bandwidth.full = rfixed_div(rdev->pm.ht_bandwidth, tmp);
119 if (tmp.full < rdev->pm.max_bandwidth.full) {
120 /* HT link is a limiting factor */
121 rdev->pm.max_bandwidth.full = tmp.full;
122 }
123 /* sideport_bandwidth = (sideport_clk / 2) * 2 * 2 * 0.7
124 * = (sideport_clk * 14) / 10
125 */
126 tmp.full = rfixed_const(14);
127 rdev->pm.sideport_bandwidth.full = rfixed_mul(rdev->pm.igp_sideport_mclk, tmp);
128 tmp.full = rfixed_const(10);
129 rdev->pm.sideport_bandwidth.full = rfixed_div(rdev->pm.sideport_bandwidth, tmp);
130}
131
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132void rs690_vram_info(struct radeon_device *rdev)
133{
Jerome Glissec93bb852009-07-13 21:04:08 +0200134 fixed20_12 a;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135
136 rs400_gart_adjust_size(rdev);
Alex Deucher0088dbd2009-12-03 16:28:02 -0500137
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200138 rdev->mc.vram_is_ddr = true;
Alex Deucher722f2942009-12-03 16:18:19 -0500139 rdev->mc.vram_width = 128;
140
Dave Airlie7a50f012009-07-21 20:39:30 +1000141 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
142 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200143
144 rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
145 rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
Alex Deucher0088dbd2009-12-03 16:28:02 -0500146
147 if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
148 rdev->mc.mc_vram_size = rdev->mc.aper_size;
149
150 if (rdev->mc.real_vram_size > rdev->mc.aper_size)
151 rdev->mc.real_vram_size = rdev->mc.aper_size;
152
Jerome Glissec93bb852009-07-13 21:04:08 +0200153 rs690_pm_info(rdev);
154 /* FIXME: we should enforce default clock in case GPU is not in
155 * default setup
156 */
157 a.full = rfixed_const(100);
158 rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
159 rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
160 a.full = rfixed_const(16);
161 /* core_bandwidth = sclk(Mhz) * 16 */
162 rdev->pm.core_bandwidth.full = rfixed_div(rdev->pm.sclk, a);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200163}
164
Jerome Glissec93bb852009-07-13 21:04:08 +0200165void rs690_line_buffer_adjust(struct radeon_device *rdev,
166 struct drm_display_mode *mode1,
167 struct drm_display_mode *mode2)
168{
169 u32 tmp;
170
171 /*
172 * Line Buffer Setup
173 * There is a single line buffer shared by both display controllers.
Jerome Glisse3bc68532009-10-01 09:39:24 +0200174 * R_006520_DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
Jerome Glissec93bb852009-07-13 21:04:08 +0200175 * the display controllers. The paritioning can either be done
176 * manually or via one of four preset allocations specified in bits 1:0:
177 * 0 - line buffer is divided in half and shared between crtc
178 * 1 - D1 gets 3/4 of the line buffer, D2 gets 1/4
179 * 2 - D1 gets the whole buffer
180 * 3 - D1 gets 1/4 of the line buffer, D2 gets 3/4
Jerome Glisse3bc68532009-10-01 09:39:24 +0200181 * Setting bit 2 of R_006520_DC_LB_MEMORY_SPLIT controls switches to manual
Jerome Glissec93bb852009-07-13 21:04:08 +0200182 * allocation mode. In manual allocation mode, D1 always starts at 0,
183 * D1 end/2 is specified in bits 14:4; D2 allocation follows D1.
184 */
Jerome Glisse3bc68532009-10-01 09:39:24 +0200185 tmp = RREG32(R_006520_DC_LB_MEMORY_SPLIT) & C_006520_DC_LB_MEMORY_SPLIT;
186 tmp &= ~C_006520_DC_LB_MEMORY_SPLIT_MODE;
Jerome Glissec93bb852009-07-13 21:04:08 +0200187 /* auto */
188 if (mode1 && mode2) {
189 if (mode1->hdisplay > mode2->hdisplay) {
190 if (mode1->hdisplay > 2560)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200191 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200192 else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200193 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200194 } else if (mode2->hdisplay > mode1->hdisplay) {
195 if (mode2->hdisplay > 2560)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200196 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200197 else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200198 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200199 } else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200200 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200201 } else if (mode1) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200202 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_ONLY;
Jerome Glissec93bb852009-07-13 21:04:08 +0200203 } else if (mode2) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200204 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200205 }
Jerome Glisse3bc68532009-10-01 09:39:24 +0200206 WREG32(R_006520_DC_LB_MEMORY_SPLIT, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200207}
208
209struct rs690_watermark {
210 u32 lb_request_fifo_depth;
211 fixed20_12 num_line_pair;
212 fixed20_12 estimated_width;
213 fixed20_12 worst_case_latency;
214 fixed20_12 consumption_rate;
215 fixed20_12 active_time;
216 fixed20_12 dbpp;
217 fixed20_12 priority_mark_max;
218 fixed20_12 priority_mark;
219 fixed20_12 sclk;
220};
221
222void rs690_crtc_bandwidth_compute(struct radeon_device *rdev,
223 struct radeon_crtc *crtc,
224 struct rs690_watermark *wm)
225{
226 struct drm_display_mode *mode = &crtc->base.mode;
227 fixed20_12 a, b, c;
228 fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
229 fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
230 /* FIXME: detect IGP with sideport memory, i don't think there is any
231 * such product available
232 */
233 bool sideport = false;
234
235 if (!crtc->base.enabled) {
236 /* FIXME: wouldn't it better to set priority mark to maximum */
237 wm->lb_request_fifo_depth = 4;
238 return;
239 }
240
241 if (crtc->vsc.full > rfixed_const(2))
242 wm->num_line_pair.full = rfixed_const(2);
243 else
244 wm->num_line_pair.full = rfixed_const(1);
245
246 b.full = rfixed_const(mode->crtc_hdisplay);
247 c.full = rfixed_const(256);
248 a.full = rfixed_mul(wm->num_line_pair, b);
249 request_fifo_depth.full = rfixed_div(a, c);
250 if (a.full < rfixed_const(4)) {
251 wm->lb_request_fifo_depth = 4;
252 } else {
253 wm->lb_request_fifo_depth = rfixed_trunc(request_fifo_depth);
254 }
255
256 /* Determine consumption rate
257 * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
258 * vtaps = number of vertical taps,
259 * vsc = vertical scaling ratio, defined as source/destination
260 * hsc = horizontal scaling ration, defined as source/destination
261 */
262 a.full = rfixed_const(mode->clock);
263 b.full = rfixed_const(1000);
264 a.full = rfixed_div(a, b);
265 pclk.full = rfixed_div(b, a);
266 if (crtc->rmx_type != RMX_OFF) {
267 b.full = rfixed_const(2);
268 if (crtc->vsc.full > b.full)
269 b.full = crtc->vsc.full;
270 b.full = rfixed_mul(b, crtc->hsc);
271 c.full = rfixed_const(2);
272 b.full = rfixed_div(b, c);
273 consumption_time.full = rfixed_div(pclk, b);
274 } else {
275 consumption_time.full = pclk.full;
276 }
277 a.full = rfixed_const(1);
278 wm->consumption_rate.full = rfixed_div(a, consumption_time);
279
280
281 /* Determine line time
282 * LineTime = total time for one line of displayhtotal
283 * LineTime = total number of horizontal pixels
284 * pclk = pixel clock period(ns)
285 */
286 a.full = rfixed_const(crtc->base.mode.crtc_htotal);
287 line_time.full = rfixed_mul(a, pclk);
288
289 /* Determine active time
290 * ActiveTime = time of active region of display within one line,
291 * hactive = total number of horizontal active pixels
292 * htotal = total number of horizontal pixels
293 */
294 a.full = rfixed_const(crtc->base.mode.crtc_htotal);
295 b.full = rfixed_const(crtc->base.mode.crtc_hdisplay);
296 wm->active_time.full = rfixed_mul(line_time, b);
297 wm->active_time.full = rfixed_div(wm->active_time, a);
298
299 /* Maximun bandwidth is the minimun bandwidth of all component */
300 rdev->pm.max_bandwidth = rdev->pm.core_bandwidth;
301 if (sideport) {
302 if (rdev->pm.max_bandwidth.full > rdev->pm.sideport_bandwidth.full &&
303 rdev->pm.sideport_bandwidth.full)
304 rdev->pm.max_bandwidth = rdev->pm.sideport_bandwidth;
305 read_delay_latency.full = rfixed_const(370 * 800 * 1000);
306 read_delay_latency.full = rfixed_div(read_delay_latency,
307 rdev->pm.igp_sideport_mclk);
308 } else {
309 if (rdev->pm.max_bandwidth.full > rdev->pm.k8_bandwidth.full &&
310 rdev->pm.k8_bandwidth.full)
311 rdev->pm.max_bandwidth = rdev->pm.k8_bandwidth;
312 if (rdev->pm.max_bandwidth.full > rdev->pm.ht_bandwidth.full &&
313 rdev->pm.ht_bandwidth.full)
314 rdev->pm.max_bandwidth = rdev->pm.ht_bandwidth;
315 read_delay_latency.full = rfixed_const(5000);
316 }
317
318 /* sclk = system clocks(ns) = 1000 / max_bandwidth / 16 */
319 a.full = rfixed_const(16);
320 rdev->pm.sclk.full = rfixed_mul(rdev->pm.max_bandwidth, a);
321 a.full = rfixed_const(1000);
322 rdev->pm.sclk.full = rfixed_div(a, rdev->pm.sclk);
323 /* Determine chunk time
324 * ChunkTime = the time it takes the DCP to send one chunk of data
325 * to the LB which consists of pipeline delay and inter chunk gap
326 * sclk = system clock(ns)
327 */
328 a.full = rfixed_const(256 * 13);
329 chunk_time.full = rfixed_mul(rdev->pm.sclk, a);
330 a.full = rfixed_const(10);
331 chunk_time.full = rfixed_div(chunk_time, a);
332
333 /* Determine the worst case latency
334 * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
335 * WorstCaseLatency = worst case time from urgent to when the MC starts
336 * to return data
337 * READ_DELAY_IDLE_MAX = constant of 1us
338 * ChunkTime = time it takes the DCP to send one chunk of data to the LB
339 * which consists of pipeline delay and inter chunk gap
340 */
341 if (rfixed_trunc(wm->num_line_pair) > 1) {
342 a.full = rfixed_const(3);
343 wm->worst_case_latency.full = rfixed_mul(a, chunk_time);
344 wm->worst_case_latency.full += read_delay_latency.full;
345 } else {
346 a.full = rfixed_const(2);
347 wm->worst_case_latency.full = rfixed_mul(a, chunk_time);
348 wm->worst_case_latency.full += read_delay_latency.full;
349 }
350
351 /* Determine the tolerable latency
352 * TolerableLatency = Any given request has only 1 line time
353 * for the data to be returned
354 * LBRequestFifoDepth = Number of chunk requests the LB can
355 * put into the request FIFO for a display
356 * LineTime = total time for one line of display
357 * ChunkTime = the time it takes the DCP to send one chunk
358 * of data to the LB which consists of
359 * pipeline delay and inter chunk gap
360 */
361 if ((2+wm->lb_request_fifo_depth) >= rfixed_trunc(request_fifo_depth)) {
362 tolerable_latency.full = line_time.full;
363 } else {
364 tolerable_latency.full = rfixed_const(wm->lb_request_fifo_depth - 2);
365 tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
366 tolerable_latency.full = rfixed_mul(tolerable_latency, chunk_time);
367 tolerable_latency.full = line_time.full - tolerable_latency.full;
368 }
369 /* We assume worst case 32bits (4 bytes) */
370 wm->dbpp.full = rfixed_const(4 * 8);
371
372 /* Determine the maximum priority mark
373 * width = viewport width in pixels
374 */
375 a.full = rfixed_const(16);
376 wm->priority_mark_max.full = rfixed_const(crtc->base.mode.crtc_hdisplay);
377 wm->priority_mark_max.full = rfixed_div(wm->priority_mark_max, a);
378
379 /* Determine estimated width */
380 estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
381 estimated_width.full = rfixed_div(estimated_width, consumption_time);
382 if (rfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
383 wm->priority_mark.full = rfixed_const(10);
384 } else {
385 a.full = rfixed_const(16);
386 wm->priority_mark.full = rfixed_div(estimated_width, a);
387 wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
388 }
389}
390
391void rs690_bandwidth_update(struct radeon_device *rdev)
392{
393 struct drm_display_mode *mode0 = NULL;
394 struct drm_display_mode *mode1 = NULL;
395 struct rs690_watermark wm0;
396 struct rs690_watermark wm1;
397 u32 tmp;
398 fixed20_12 priority_mark02, priority_mark12, fill_rate;
399 fixed20_12 a, b;
400
401 if (rdev->mode_info.crtcs[0]->base.enabled)
402 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
403 if (rdev->mode_info.crtcs[1]->base.enabled)
404 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
405 /*
406 * Set display0/1 priority up in the memory controller for
407 * modes if the user specifies HIGH for displaypriority
408 * option.
409 */
410 if (rdev->disp_priority == 2) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200411 tmp = RREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER);
412 tmp &= C_000104_MC_DISP0R_INIT_LAT;
413 tmp &= C_000104_MC_DISP1R_INIT_LAT;
Jerome Glissec93bb852009-07-13 21:04:08 +0200414 if (mode0)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200415 tmp |= S_000104_MC_DISP0R_INIT_LAT(1);
416 if (mode1)
417 tmp |= S_000104_MC_DISP1R_INIT_LAT(1);
418 WREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200419 }
420 rs690_line_buffer_adjust(rdev, mode0, mode1);
421
422 if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))
Jerome Glisse3bc68532009-10-01 09:39:24 +0200423 WREG32(R_006C9C_DCP_CONTROL, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +0200424 if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
Jerome Glisse3bc68532009-10-01 09:39:24 +0200425 WREG32(R_006C9C_DCP_CONTROL, 2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200426
427 rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
428 rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
429
430 tmp = (wm0.lb_request_fifo_depth - 1);
431 tmp |= (wm1.lb_request_fifo_depth - 1) << 16;
Jerome Glisse3bc68532009-10-01 09:39:24 +0200432 WREG32(R_006D58_LB_MAX_REQ_OUTSTANDING, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200433
434 if (mode0 && mode1) {
435 if (rfixed_trunc(wm0.dbpp) > 64)
436 a.full = rfixed_mul(wm0.dbpp, wm0.num_line_pair);
437 else
438 a.full = wm0.num_line_pair.full;
439 if (rfixed_trunc(wm1.dbpp) > 64)
440 b.full = rfixed_mul(wm1.dbpp, wm1.num_line_pair);
441 else
442 b.full = wm1.num_line_pair.full;
443 a.full += b.full;
444 fill_rate.full = rfixed_div(wm0.sclk, a);
445 if (wm0.consumption_rate.full > fill_rate.full) {
446 b.full = wm0.consumption_rate.full - fill_rate.full;
447 b.full = rfixed_mul(b, wm0.active_time);
448 a.full = rfixed_mul(wm0.worst_case_latency,
449 wm0.consumption_rate);
450 a.full = a.full + b.full;
451 b.full = rfixed_const(16 * 1000);
452 priority_mark02.full = rfixed_div(a, b);
453 } else {
454 a.full = rfixed_mul(wm0.worst_case_latency,
455 wm0.consumption_rate);
456 b.full = rfixed_const(16 * 1000);
457 priority_mark02.full = rfixed_div(a, b);
458 }
459 if (wm1.consumption_rate.full > fill_rate.full) {
460 b.full = wm1.consumption_rate.full - fill_rate.full;
461 b.full = rfixed_mul(b, wm1.active_time);
462 a.full = rfixed_mul(wm1.worst_case_latency,
463 wm1.consumption_rate);
464 a.full = a.full + b.full;
465 b.full = rfixed_const(16 * 1000);
466 priority_mark12.full = rfixed_div(a, b);
467 } else {
468 a.full = rfixed_mul(wm1.worst_case_latency,
469 wm1.consumption_rate);
470 b.full = rfixed_const(16 * 1000);
471 priority_mark12.full = rfixed_div(a, b);
472 }
473 if (wm0.priority_mark.full > priority_mark02.full)
474 priority_mark02.full = wm0.priority_mark.full;
475 if (rfixed_trunc(priority_mark02) < 0)
476 priority_mark02.full = 0;
477 if (wm0.priority_mark_max.full > priority_mark02.full)
478 priority_mark02.full = wm0.priority_mark_max.full;
479 if (wm1.priority_mark.full > priority_mark12.full)
480 priority_mark12.full = wm1.priority_mark.full;
481 if (rfixed_trunc(priority_mark12) < 0)
482 priority_mark12.full = 0;
483 if (wm1.priority_mark_max.full > priority_mark12.full)
484 priority_mark12.full = wm1.priority_mark_max.full;
Jerome Glisse3bc68532009-10-01 09:39:24 +0200485 WREG32(R_006548_D1MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark02));
486 WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark02));
487 WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark12));
488 WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark12));
Jerome Glissec93bb852009-07-13 21:04:08 +0200489 } else if (mode0) {
490 if (rfixed_trunc(wm0.dbpp) > 64)
491 a.full = rfixed_mul(wm0.dbpp, wm0.num_line_pair);
492 else
493 a.full = wm0.num_line_pair.full;
494 fill_rate.full = rfixed_div(wm0.sclk, a);
495 if (wm0.consumption_rate.full > fill_rate.full) {
496 b.full = wm0.consumption_rate.full - fill_rate.full;
497 b.full = rfixed_mul(b, wm0.active_time);
498 a.full = rfixed_mul(wm0.worst_case_latency,
499 wm0.consumption_rate);
500 a.full = a.full + b.full;
501 b.full = rfixed_const(16 * 1000);
502 priority_mark02.full = rfixed_div(a, b);
503 } else {
504 a.full = rfixed_mul(wm0.worst_case_latency,
505 wm0.consumption_rate);
506 b.full = rfixed_const(16 * 1000);
507 priority_mark02.full = rfixed_div(a, b);
508 }
509 if (wm0.priority_mark.full > priority_mark02.full)
510 priority_mark02.full = wm0.priority_mark.full;
511 if (rfixed_trunc(priority_mark02) < 0)
512 priority_mark02.full = 0;
513 if (wm0.priority_mark_max.full > priority_mark02.full)
514 priority_mark02.full = wm0.priority_mark_max.full;
Jerome Glisse3bc68532009-10-01 09:39:24 +0200515 WREG32(R_006548_D1MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark02));
516 WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark02));
517 WREG32(R_006D48_D2MODE_PRIORITY_A_CNT,
518 S_006D48_D2MODE_PRIORITY_A_OFF(1));
519 WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT,
520 S_006D4C_D2MODE_PRIORITY_B_OFF(1));
Jerome Glissec93bb852009-07-13 21:04:08 +0200521 } else {
522 if (rfixed_trunc(wm1.dbpp) > 64)
523 a.full = rfixed_mul(wm1.dbpp, wm1.num_line_pair);
524 else
525 a.full = wm1.num_line_pair.full;
526 fill_rate.full = rfixed_div(wm1.sclk, a);
527 if (wm1.consumption_rate.full > fill_rate.full) {
528 b.full = wm1.consumption_rate.full - fill_rate.full;
529 b.full = rfixed_mul(b, wm1.active_time);
530 a.full = rfixed_mul(wm1.worst_case_latency,
531 wm1.consumption_rate);
532 a.full = a.full + b.full;
533 b.full = rfixed_const(16 * 1000);
534 priority_mark12.full = rfixed_div(a, b);
535 } else {
536 a.full = rfixed_mul(wm1.worst_case_latency,
537 wm1.consumption_rate);
538 b.full = rfixed_const(16 * 1000);
539 priority_mark12.full = rfixed_div(a, b);
540 }
541 if (wm1.priority_mark.full > priority_mark12.full)
542 priority_mark12.full = wm1.priority_mark.full;
543 if (rfixed_trunc(priority_mark12) < 0)
544 priority_mark12.full = 0;
545 if (wm1.priority_mark_max.full > priority_mark12.full)
546 priority_mark12.full = wm1.priority_mark_max.full;
Jerome Glisse3bc68532009-10-01 09:39:24 +0200547 WREG32(R_006548_D1MODE_PRIORITY_A_CNT,
548 S_006548_D1MODE_PRIORITY_A_OFF(1));
549 WREG32(R_00654C_D1MODE_PRIORITY_B_CNT,
550 S_00654C_D1MODE_PRIORITY_B_OFF(1));
551 WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark12));
552 WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark12));
Jerome Glissec93bb852009-07-13 21:04:08 +0200553 }
554}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200556uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg)
557{
558 uint32_t r;
559
Jerome Glisse3bc68532009-10-01 09:39:24 +0200560 WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg));
561 r = RREG32(R_00007C_MC_DATA);
562 WREG32(R_000078_MC_INDEX, ~C_000078_MC_IND_ADDR);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200563 return r;
564}
565
566void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
567{
Jerome Glisse3bc68532009-10-01 09:39:24 +0200568 WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg) |
569 S_000078_MC_IND_WR_EN(1));
570 WREG32(R_00007C_MC_DATA, v);
571 WREG32(R_000078_MC_INDEX, 0x7F);
572}
573
574void rs690_mc_program(struct radeon_device *rdev)
575{
576 struct rv515_mc_save save;
577
578 /* Stops all mc clients */
579 rv515_mc_stop(rdev, &save);
580
581 /* Wait for mc idle */
582 if (rs690_mc_wait_for_idle(rdev))
583 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
584 /* Program MC, should be a 32bits limited address space */
585 WREG32_MC(R_000100_MCCFG_FB_LOCATION,
586 S_000100_MC_FB_START(rdev->mc.vram_start >> 16) |
587 S_000100_MC_FB_TOP(rdev->mc.vram_end >> 16));
588 WREG32(R_000134_HDP_FB_LOCATION,
589 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
590
591 rv515_mc_resume(rdev, &save);
592}
593
594static int rs690_startup(struct radeon_device *rdev)
595{
596 int r;
597
598 rs690_mc_program(rdev);
599 /* Resume clock */
600 rv515_clock_startup(rdev);
601 /* Initialize GPU configuration (# pipes, ...) */
602 rs690_gpu_init(rdev);
603 /* Initialize GART (initialize after TTM so we can allocate
604 * memory through TTM but finalize after TTM) */
605 r = rs400_gart_enable(rdev);
606 if (r)
607 return r;
608 /* Enable IRQ */
Jerome Glisseac447df2009-09-30 22:18:43 +0200609 rs600_irq_set(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200610 /* 1M ring buffer */
611 r = r100_cp_init(rdev, 1024 * 1024);
612 if (r) {
613 dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
614 return r;
615 }
616 r = r100_wb_init(rdev);
617 if (r)
618 dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
619 r = r100_ib_init(rdev);
620 if (r) {
621 dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
622 return r;
623 }
624 return 0;
625}
626
627int rs690_resume(struct radeon_device *rdev)
628{
629 /* Make sur GART are not working */
630 rs400_gart_disable(rdev);
631 /* Resume clock before doing reset */
632 rv515_clock_startup(rdev);
633 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
634 if (radeon_gpu_reset(rdev)) {
635 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
636 RREG32(R_000E40_RBBM_STATUS),
637 RREG32(R_0007C0_CP_STAT));
638 }
639 /* post */
640 atom_asic_init(rdev->mode_info.atom_context);
641 /* Resume clock after posting */
642 rv515_clock_startup(rdev);
643 return rs690_startup(rdev);
644}
645
646int rs690_suspend(struct radeon_device *rdev)
647{
648 r100_cp_disable(rdev);
649 r100_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200650 rs600_irq_disable(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200651 rs400_gart_disable(rdev);
652 return 0;
653}
654
655void rs690_fini(struct radeon_device *rdev)
656{
657 rs690_suspend(rdev);
658 r100_cp_fini(rdev);
659 r100_wb_fini(rdev);
660 r100_ib_fini(rdev);
661 radeon_gem_fini(rdev);
662 rs400_gart_fini(rdev);
663 radeon_irq_kms_fini(rdev);
664 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100665 radeon_bo_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200666 radeon_atombios_fini(rdev);
667 kfree(rdev->bios);
668 rdev->bios = NULL;
669}
670
671int rs690_init(struct radeon_device *rdev)
672{
673 int r;
674
Jerome Glisse3bc68532009-10-01 09:39:24 +0200675 /* Disable VGA */
676 rv515_vga_render_disable(rdev);
677 /* Initialize scratch registers */
678 radeon_scratch_init(rdev);
679 /* Initialize surface registers */
680 radeon_surface_init(rdev);
681 /* TODO: disable VGA need to use VGA request */
682 /* BIOS*/
683 if (!radeon_get_bios(rdev)) {
684 if (ASIC_IS_AVIVO(rdev))
685 return -EINVAL;
686 }
687 if (rdev->is_atom_bios) {
688 r = radeon_atombios_init(rdev);
689 if (r)
690 return r;
691 } else {
692 dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
693 return -EINVAL;
694 }
695 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
696 if (radeon_gpu_reset(rdev)) {
697 dev_warn(rdev->dev,
698 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
699 RREG32(R_000E40_RBBM_STATUS),
700 RREG32(R_0007C0_CP_STAT));
701 }
702 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +1000703 if (radeon_boot_test_post_card(rdev) == false)
704 return -EINVAL;
705
Jerome Glisse3bc68532009-10-01 09:39:24 +0200706 /* Initialize clocks */
707 radeon_get_clock_info(rdev->ddev);
Rafał Miłecki74338742009-11-03 00:53:02 +0100708 /* Initialize power management */
709 radeon_pm_init(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200710 /* Get vram informations */
711 rs690_vram_info(rdev);
712 /* Initialize memory controller (also test AGP) */
713 r = r420_mc_init(rdev);
714 if (r)
715 return r;
716 rv515_debugfs(rdev);
717 /* Fence driver */
718 r = radeon_fence_driver_init(rdev);
719 if (r)
720 return r;
721 r = radeon_irq_kms_init(rdev);
722 if (r)
723 return r;
724 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +0100725 r = radeon_bo_init(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200726 if (r)
727 return r;
728 r = rs400_gart_init(rdev);
729 if (r)
730 return r;
731 rs600_set_safe_registers(rdev);
732 rdev->accel_working = true;
733 r = rs690_startup(rdev);
734 if (r) {
735 /* Somethings want wront with the accel init stop accel */
736 dev_err(rdev->dev, "Disabling GPU acceleration\n");
737 rs690_suspend(rdev);
738 r100_cp_fini(rdev);
739 r100_wb_fini(rdev);
740 r100_ib_fini(rdev);
741 rs400_gart_fini(rdev);
742 radeon_irq_kms_fini(rdev);
743 rdev->accel_working = false;
744 }
745 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200746}