blob: bd19c2f53a9782ac2bffb6ff04848e67c2da652c [file] [log] [blame]
Colin Cross73625e32010-06-23 15:49:17 -07001/*
2 * arch/arm/mach-tegra/fuse.c
3 *
4 * Copyright (C) 2010 Google, Inc.
5 *
6 * Author:
7 * Colin Cross <ccross@android.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/io.h>
Linus Torvalds34800592012-03-27 16:41:24 -070022#include <linux/export.h>
Colin Cross73625e32010-06-23 15:49:17 -070023
Colin Cross73625e32010-06-23 15:49:17 -070024#include "fuse.h"
Stephen Warren2be39c02012-10-04 14:24:09 -060025#include "iomap.h"
Olof Johanssond262f492011-10-13 00:14:08 -070026#include "apbio.h"
Colin Cross73625e32010-06-23 15:49:17 -070027
28#define FUSE_UID_LOW 0x108
29#define FUSE_UID_HIGH 0x10c
30#define FUSE_SKU_INFO 0x110
Danny Huang1f851a22012-11-15 15:42:32 +080031
32#define TEGRA20_FUSE_SPARE_BIT 0x200
Colin Cross73625e32010-06-23 15:49:17 -070033
Olof Johansson9a1086d2011-10-13 00:31:20 -070034int tegra_sku_id;
35int tegra_cpu_process_id;
36int tegra_core_process_id;
Peter De Schrijver4c4ad662012-02-10 01:47:42 +020037int tegra_chip_id;
Olof Johansson9a1086d2011-10-13 00:31:20 -070038enum tegra_revision tegra_revision;
39
Danny Huang1f851a22012-11-15 15:42:32 +080040static int tegra_fuse_spare_bit;
41
Olof Johanssondee47182011-10-17 16:39:24 -070042/* The BCT to use at boot is specified by board straps that can be read
43 * through a APB misc register and decoded. 2 bits, i.e. 4 possible BCTs.
44 */
45int tegra_bct_strapping;
46
47#define STRAP_OPT 0x008
48#define GMI_AD0 (1 << 4)
49#define GMI_AD1 (1 << 5)
50#define RAM_ID_MASK (GMI_AD0 | GMI_AD1)
51#define RAM_CODE_SHIFT 4
52
Olof Johansson9a1086d2011-10-13 00:31:20 -070053static const char *tegra_revision_name[TEGRA_REVISION_MAX] = {
54 [TEGRA_REVISION_UNKNOWN] = "unknown",
55 [TEGRA_REVISION_A01] = "A01",
56 [TEGRA_REVISION_A02] = "A02",
57 [TEGRA_REVISION_A03] = "A03",
58 [TEGRA_REVISION_A03p] = "A03 prime",
59 [TEGRA_REVISION_A04] = "A04",
60};
61
Danny Huang1f851a22012-11-15 15:42:32 +080062u32 tegra_fuse_readl(unsigned long offset)
Colin Cross73625e32010-06-23 15:49:17 -070063{
Olof Johanssond262f492011-10-13 00:14:08 -070064 return tegra_apb_readl(TEGRA_FUSE_BASE + offset);
Colin Cross73625e32010-06-23 15:49:17 -070065}
66
Danny Huang1f851a22012-11-15 15:42:32 +080067bool tegra_spare_fuse(int bit)
Colin Cross73625e32010-06-23 15:49:17 -070068{
Danny Huang1f851a22012-11-15 15:42:32 +080069 return tegra_fuse_readl(tegra_fuse_spare_bit + bit * 4);
Olof Johansson9a1086d2011-10-13 00:31:20 -070070}
71
Peter De Schrijver35b14982012-02-10 01:47:41 +020072static enum tegra_revision tegra_get_revision(u32 id)
Olof Johansson9a1086d2011-10-13 00:31:20 -070073{
Olof Johansson9a1086d2011-10-13 00:31:20 -070074 u32 minor_rev = (id >> 16) & 0xf;
Olof Johansson9a1086d2011-10-13 00:31:20 -070075
76 switch (minor_rev) {
77 case 1:
78 return TEGRA_REVISION_A01;
79 case 2:
80 return TEGRA_REVISION_A02;
81 case 3:
Peter De Schrijver35b14982012-02-10 01:47:41 +020082 if (tegra_chip_id == TEGRA20 &&
Danny Huang1f851a22012-11-15 15:42:32 +080083 (tegra_spare_fuse(18) || tegra_spare_fuse(19)))
Olof Johansson9a1086d2011-10-13 00:31:20 -070084 return TEGRA_REVISION_A03p;
85 else
86 return TEGRA_REVISION_A03;
87 case 4:
88 return TEGRA_REVISION_A04;
89 default:
90 return TEGRA_REVISION_UNKNOWN;
91 }
Colin Cross73625e32010-06-23 15:49:17 -070092}
93
94void tegra_init_fuse(void)
95{
Peter De Schrijver35b14982012-02-10 01:47:41 +020096 u32 id;
97
Laxman Dewanganf8e798a2012-08-10 18:33:02 +053098 u32 reg = readl(IO_ADDRESS(TEGRA_CLK_RESET_BASE + 0x48));
Colin Cross73625e32010-06-23 15:49:17 -070099 reg |= 1 << 28;
Laxman Dewanganf8e798a2012-08-10 18:33:02 +0530100 writel(reg, IO_ADDRESS(TEGRA_CLK_RESET_BASE + 0x48));
Colin Cross73625e32010-06-23 15:49:17 -0700101
Olof Johansson9a1086d2011-10-13 00:31:20 -0700102 reg = tegra_fuse_readl(FUSE_SKU_INFO);
103 tegra_sku_id = reg & 0xFF;
104
Danny Huang1f851a22012-11-15 15:42:32 +0800105 tegra_fuse_spare_bit = TEGRA20_FUSE_SPARE_BIT;
106
107 reg = tegra_fuse_readl(tegra_fuse_spare_bit);
Olof Johansson9a1086d2011-10-13 00:31:20 -0700108 tegra_cpu_process_id = (reg >> 6) & 3;
109
Danny Huang1f851a22012-11-15 15:42:32 +0800110 reg = tegra_fuse_readl(tegra_fuse_spare_bit);
Olof Johansson9a1086d2011-10-13 00:31:20 -0700111 tegra_core_process_id = (reg >> 12) & 3;
112
Olof Johanssondee47182011-10-17 16:39:24 -0700113 reg = tegra_apb_readl(TEGRA_APB_MISC_BASE + STRAP_OPT);
114 tegra_bct_strapping = (reg & RAM_ID_MASK) >> RAM_CODE_SHIFT;
115
Peter De Schrijver35b14982012-02-10 01:47:41 +0200116 id = readl_relaxed(IO_ADDRESS(TEGRA_APB_MISC_BASE) + 0x804);
117 tegra_chip_id = (id >> 8) & 0xff;
118
119 tegra_revision = tegra_get_revision(id);
Olof Johansson9a1086d2011-10-13 00:31:20 -0700120
121 pr_info("Tegra Revision: %s SKU: %d CPU Process: %d Core Process: %d\n",
Peter De Schrijver35b14982012-02-10 01:47:41 +0200122 tegra_revision_name[tegra_revision],
Olof Johansson9a1086d2011-10-13 00:31:20 -0700123 tegra_sku_id, tegra_cpu_process_id,
124 tegra_core_process_id);
Colin Cross73625e32010-06-23 15:49:17 -0700125}
126
127unsigned long long tegra_chip_uid(void)
128{
129 unsigned long long lo, hi;
130
Olof Johanssond262f492011-10-13 00:14:08 -0700131 lo = tegra_fuse_readl(FUSE_UID_LOW);
132 hi = tegra_fuse_readl(FUSE_UID_HIGH);
Colin Cross73625e32010-06-23 15:49:17 -0700133 return (hi << 32ull) | lo;
134}
Henning Heinolde87e06c2012-01-13 16:38:37 +1100135EXPORT_SYMBOL(tegra_chip_uid);