Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 1 | /* |
| 2 | * PCIe host controller driver for Samsung EXYNOS SoCs |
| 3 | * |
| 4 | * Copyright (C) 2013 Samsung Electronics Co., Ltd. |
| 5 | * http://www.samsung.com |
| 6 | * |
| 7 | * Author: Jingoo Han <jg1.han@samsung.com> |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/clk.h> |
| 15 | #include <linux/delay.h> |
| 16 | #include <linux/gpio.h> |
| 17 | #include <linux/interrupt.h> |
| 18 | #include <linux/kernel.h> |
Paul Gortmaker | caf5548 | 2016-08-22 17:59:47 -0400 | [diff] [blame] | 19 | #include <linux/init.h> |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 20 | #include <linux/of_gpio.h> |
| 21 | #include <linux/pci.h> |
| 22 | #include <linux/platform_device.h> |
| 23 | #include <linux/resource.h> |
| 24 | #include <linux/signal.h> |
| 25 | #include <linux/types.h> |
| 26 | |
| 27 | #include "pcie-designware.h" |
| 28 | |
| 29 | #define to_exynos_pcie(x) container_of(x, struct exynos_pcie, pp) |
| 30 | |
| 31 | struct exynos_pcie { |
Bjorn Helgaas | 6b1f185 | 2016-10-06 13:33:40 -0500 | [diff] [blame] | 32 | struct pcie_port pp; |
| 33 | void __iomem *elbi_base; /* DT 0th resource */ |
| 34 | void __iomem *phy_base; /* DT 1st resource */ |
| 35 | void __iomem *block_base; /* DT 2nd resource */ |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 36 | int reset_gpio; |
| 37 | struct clk *clk; |
| 38 | struct clk *bus_clk; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 39 | }; |
| 40 | |
| 41 | /* PCIe ELBI registers */ |
| 42 | #define PCIE_IRQ_PULSE 0x000 |
| 43 | #define IRQ_INTA_ASSERT (0x1 << 0) |
| 44 | #define IRQ_INTB_ASSERT (0x1 << 2) |
| 45 | #define IRQ_INTC_ASSERT (0x1 << 4) |
| 46 | #define IRQ_INTD_ASSERT (0x1 << 6) |
| 47 | #define PCIE_IRQ_LEVEL 0x004 |
| 48 | #define PCIE_IRQ_SPECIAL 0x008 |
| 49 | #define PCIE_IRQ_EN_PULSE 0x00c |
| 50 | #define PCIE_IRQ_EN_LEVEL 0x010 |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 51 | #define IRQ_MSI_ENABLE (0x1 << 2) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 52 | #define PCIE_IRQ_EN_SPECIAL 0x014 |
| 53 | #define PCIE_PWR_RESET 0x018 |
| 54 | #define PCIE_CORE_RESET 0x01c |
| 55 | #define PCIE_CORE_RESET_ENABLE (0x1 << 0) |
| 56 | #define PCIE_STICKY_RESET 0x020 |
| 57 | #define PCIE_NONSTICKY_RESET 0x024 |
| 58 | #define PCIE_APP_INIT_RESET 0x028 |
| 59 | #define PCIE_APP_LTSSM_ENABLE 0x02c |
| 60 | #define PCIE_ELBI_RDLH_LINKUP 0x064 |
| 61 | #define PCIE_ELBI_LTSSM_ENABLE 0x1 |
| 62 | #define PCIE_ELBI_SLV_AWMISC 0x11c |
| 63 | #define PCIE_ELBI_SLV_ARMISC 0x120 |
| 64 | #define PCIE_ELBI_SLV_DBI_ENABLE (0x1 << 21) |
| 65 | |
| 66 | /* PCIe Purple registers */ |
| 67 | #define PCIE_PHY_GLOBAL_RESET 0x000 |
| 68 | #define PCIE_PHY_COMMON_RESET 0x004 |
| 69 | #define PCIE_PHY_CMN_REG 0x008 |
| 70 | #define PCIE_PHY_MAC_RESET 0x00c |
| 71 | #define PCIE_PHY_PLL_LOCKED 0x010 |
| 72 | #define PCIE_PHY_TRSVREG_RESET 0x020 |
| 73 | #define PCIE_PHY_TRSV_RESET 0x024 |
| 74 | |
| 75 | /* PCIe PHY registers */ |
| 76 | #define PCIE_PHY_IMPEDANCE 0x004 |
| 77 | #define PCIE_PHY_PLL_DIV_0 0x008 |
| 78 | #define PCIE_PHY_PLL_BIAS 0x00c |
| 79 | #define PCIE_PHY_DCC_FEEDBACK 0x014 |
| 80 | #define PCIE_PHY_PLL_DIV_1 0x05c |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 81 | #define PCIE_PHY_COMMON_POWER 0x064 |
| 82 | #define PCIE_PHY_COMMON_PD_CMN (0x1 << 3) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 83 | #define PCIE_PHY_TRSV0_EMP_LVL 0x084 |
| 84 | #define PCIE_PHY_TRSV0_DRV_LVL 0x088 |
| 85 | #define PCIE_PHY_TRSV0_RXCDR 0x0ac |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 86 | #define PCIE_PHY_TRSV0_POWER 0x0c4 |
| 87 | #define PCIE_PHY_TRSV0_PD_TSV (0x1 << 7) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 88 | #define PCIE_PHY_TRSV0_LVCC 0x0dc |
| 89 | #define PCIE_PHY_TRSV1_EMP_LVL 0x144 |
| 90 | #define PCIE_PHY_TRSV1_RXCDR 0x16c |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 91 | #define PCIE_PHY_TRSV1_POWER 0x184 |
| 92 | #define PCIE_PHY_TRSV1_PD_TSV (0x1 << 7) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 93 | #define PCIE_PHY_TRSV1_LVCC 0x19c |
| 94 | #define PCIE_PHY_TRSV2_EMP_LVL 0x204 |
| 95 | #define PCIE_PHY_TRSV2_RXCDR 0x22c |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 96 | #define PCIE_PHY_TRSV2_POWER 0x244 |
| 97 | #define PCIE_PHY_TRSV2_PD_TSV (0x1 << 7) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 98 | #define PCIE_PHY_TRSV2_LVCC 0x25c |
| 99 | #define PCIE_PHY_TRSV3_EMP_LVL 0x2c4 |
| 100 | #define PCIE_PHY_TRSV3_RXCDR 0x2ec |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 101 | #define PCIE_PHY_TRSV3_POWER 0x304 |
| 102 | #define PCIE_PHY_TRSV3_PD_TSV (0x1 << 7) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 103 | #define PCIE_PHY_TRSV3_LVCC 0x31c |
| 104 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 105 | static void exynos_pcie_writel(void __iomem *base, u32 val, u32 reg) |
Seungwon Jeon | 058dd01 | 2013-08-29 21:35:56 +0900 | [diff] [blame] | 106 | { |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 107 | writel(val, base + reg); |
Seungwon Jeon | 058dd01 | 2013-08-29 21:35:56 +0900 | [diff] [blame] | 108 | } |
| 109 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 110 | static u32 exynos_pcie_readl(void __iomem *base, u32 reg) |
Seungwon Jeon | 058dd01 | 2013-08-29 21:35:56 +0900 | [diff] [blame] | 111 | { |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 112 | return readl(base + reg); |
Seungwon Jeon | 058dd01 | 2013-08-29 21:35:56 +0900 | [diff] [blame] | 113 | } |
| 114 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 115 | static void exynos_pcie_sideband_dbi_w_mode(struct exynos_pcie *ep, bool on) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 116 | { |
| 117 | u32 val; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 118 | |
| 119 | if (on) { |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 120 | val = exynos_pcie_readl(ep->elbi_base, PCIE_ELBI_SLV_AWMISC); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 121 | val |= PCIE_ELBI_SLV_DBI_ENABLE; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 122 | exynos_pcie_writel(ep->elbi_base, val, PCIE_ELBI_SLV_AWMISC); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 123 | } else { |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 124 | val = exynos_pcie_readl(ep->elbi_base, PCIE_ELBI_SLV_AWMISC); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 125 | val &= ~PCIE_ELBI_SLV_DBI_ENABLE; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 126 | exynos_pcie_writel(ep->elbi_base, val, PCIE_ELBI_SLV_AWMISC); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 127 | } |
| 128 | } |
| 129 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 130 | static void exynos_pcie_sideband_dbi_r_mode(struct exynos_pcie *ep, bool on) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 131 | { |
| 132 | u32 val; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 133 | |
| 134 | if (on) { |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 135 | val = exynos_pcie_readl(ep->elbi_base, PCIE_ELBI_SLV_ARMISC); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 136 | val |= PCIE_ELBI_SLV_DBI_ENABLE; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 137 | exynos_pcie_writel(ep->elbi_base, val, PCIE_ELBI_SLV_ARMISC); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 138 | } else { |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 139 | val = exynos_pcie_readl(ep->elbi_base, PCIE_ELBI_SLV_ARMISC); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 140 | val &= ~PCIE_ELBI_SLV_DBI_ENABLE; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 141 | exynos_pcie_writel(ep->elbi_base, val, PCIE_ELBI_SLV_ARMISC); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 142 | } |
| 143 | } |
| 144 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 145 | static void exynos_pcie_assert_core_reset(struct exynos_pcie *ep) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 146 | { |
| 147 | u32 val; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 148 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 149 | val = exynos_pcie_readl(ep->elbi_base, PCIE_CORE_RESET); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 150 | val &= ~PCIE_CORE_RESET_ENABLE; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 151 | exynos_pcie_writel(ep->elbi_base, val, PCIE_CORE_RESET); |
| 152 | exynos_pcie_writel(ep->elbi_base, 0, PCIE_PWR_RESET); |
| 153 | exynos_pcie_writel(ep->elbi_base, 0, PCIE_STICKY_RESET); |
| 154 | exynos_pcie_writel(ep->elbi_base, 0, PCIE_NONSTICKY_RESET); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 155 | } |
| 156 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 157 | static void exynos_pcie_deassert_core_reset(struct exynos_pcie *ep) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 158 | { |
| 159 | u32 val; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 160 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 161 | val = exynos_pcie_readl(ep->elbi_base, PCIE_CORE_RESET); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 162 | val |= PCIE_CORE_RESET_ENABLE; |
Seungwon Jeon | 058dd01 | 2013-08-29 21:35:56 +0900 | [diff] [blame] | 163 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 164 | exynos_pcie_writel(ep->elbi_base, val, PCIE_CORE_RESET); |
| 165 | exynos_pcie_writel(ep->elbi_base, 1, PCIE_STICKY_RESET); |
| 166 | exynos_pcie_writel(ep->elbi_base, 1, PCIE_NONSTICKY_RESET); |
| 167 | exynos_pcie_writel(ep->elbi_base, 1, PCIE_APP_INIT_RESET); |
| 168 | exynos_pcie_writel(ep->elbi_base, 0, PCIE_APP_INIT_RESET); |
| 169 | exynos_pcie_writel(ep->block_base, 1, PCIE_PHY_MAC_RESET); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 170 | } |
| 171 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 172 | static void exynos_pcie_assert_phy_reset(struct exynos_pcie *ep) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 173 | { |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 174 | exynos_pcie_writel(ep->block_base, 0, PCIE_PHY_MAC_RESET); |
| 175 | exynos_pcie_writel(ep->block_base, 1, PCIE_PHY_GLOBAL_RESET); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 176 | } |
| 177 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 178 | static void exynos_pcie_deassert_phy_reset(struct exynos_pcie *ep) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 179 | { |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 180 | exynos_pcie_writel(ep->block_base, 0, PCIE_PHY_GLOBAL_RESET); |
| 181 | exynos_pcie_writel(ep->elbi_base, 1, PCIE_PWR_RESET); |
| 182 | exynos_pcie_writel(ep->block_base, 0, PCIE_PHY_COMMON_RESET); |
| 183 | exynos_pcie_writel(ep->block_base, 0, PCIE_PHY_CMN_REG); |
| 184 | exynos_pcie_writel(ep->block_base, 0, PCIE_PHY_TRSVREG_RESET); |
| 185 | exynos_pcie_writel(ep->block_base, 0, PCIE_PHY_TRSV_RESET); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 186 | } |
| 187 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 188 | static void exynos_pcie_power_on_phy(struct exynos_pcie *ep) |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 189 | { |
| 190 | u32 val; |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 191 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 192 | val = exynos_pcie_readl(ep->phy_base, PCIE_PHY_COMMON_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 193 | val &= ~PCIE_PHY_COMMON_PD_CMN; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 194 | exynos_pcie_writel(ep->phy_base, val, PCIE_PHY_COMMON_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 195 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 196 | val = exynos_pcie_readl(ep->phy_base, PCIE_PHY_TRSV0_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 197 | val &= ~PCIE_PHY_TRSV0_PD_TSV; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 198 | exynos_pcie_writel(ep->phy_base, val, PCIE_PHY_TRSV0_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 199 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 200 | val = exynos_pcie_readl(ep->phy_base, PCIE_PHY_TRSV1_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 201 | val &= ~PCIE_PHY_TRSV1_PD_TSV; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 202 | exynos_pcie_writel(ep->phy_base, val, PCIE_PHY_TRSV1_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 203 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 204 | val = exynos_pcie_readl(ep->phy_base, PCIE_PHY_TRSV2_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 205 | val &= ~PCIE_PHY_TRSV2_PD_TSV; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 206 | exynos_pcie_writel(ep->phy_base, val, PCIE_PHY_TRSV2_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 207 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 208 | val = exynos_pcie_readl(ep->phy_base, PCIE_PHY_TRSV3_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 209 | val &= ~PCIE_PHY_TRSV3_PD_TSV; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 210 | exynos_pcie_writel(ep->phy_base, val, PCIE_PHY_TRSV3_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 211 | } |
| 212 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 213 | static void exynos_pcie_power_off_phy(struct exynos_pcie *ep) |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 214 | { |
| 215 | u32 val; |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 216 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 217 | val = exynos_pcie_readl(ep->phy_base, PCIE_PHY_COMMON_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 218 | val |= PCIE_PHY_COMMON_PD_CMN; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 219 | exynos_pcie_writel(ep->phy_base, val, PCIE_PHY_COMMON_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 220 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 221 | val = exynos_pcie_readl(ep->phy_base, PCIE_PHY_TRSV0_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 222 | val |= PCIE_PHY_TRSV0_PD_TSV; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 223 | exynos_pcie_writel(ep->phy_base, val, PCIE_PHY_TRSV0_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 224 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 225 | val = exynos_pcie_readl(ep->phy_base, PCIE_PHY_TRSV1_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 226 | val |= PCIE_PHY_TRSV1_PD_TSV; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 227 | exynos_pcie_writel(ep->phy_base, val, PCIE_PHY_TRSV1_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 228 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 229 | val = exynos_pcie_readl(ep->phy_base, PCIE_PHY_TRSV2_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 230 | val |= PCIE_PHY_TRSV2_PD_TSV; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 231 | exynos_pcie_writel(ep->phy_base, val, PCIE_PHY_TRSV2_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 232 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 233 | val = exynos_pcie_readl(ep->phy_base, PCIE_PHY_TRSV3_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 234 | val |= PCIE_PHY_TRSV3_PD_TSV; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 235 | exynos_pcie_writel(ep->phy_base, val, PCIE_PHY_TRSV3_POWER); |
Jingoo Han | f62b878 | 2013-09-06 17:21:45 +0900 | [diff] [blame] | 236 | } |
| 237 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 238 | static void exynos_pcie_init_phy(struct exynos_pcie *ep) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 239 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 240 | /* DCC feedback control off */ |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 241 | exynos_pcie_writel(ep->phy_base, 0x29, PCIE_PHY_DCC_FEEDBACK); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 242 | |
| 243 | /* set TX/RX impedance */ |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 244 | exynos_pcie_writel(ep->phy_base, 0xd5, PCIE_PHY_IMPEDANCE); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 245 | |
| 246 | /* set 50Mhz PHY clock */ |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 247 | exynos_pcie_writel(ep->phy_base, 0x14, PCIE_PHY_PLL_DIV_0); |
| 248 | exynos_pcie_writel(ep->phy_base, 0x12, PCIE_PHY_PLL_DIV_1); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 249 | |
| 250 | /* set TX Differential output for lane 0 */ |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 251 | exynos_pcie_writel(ep->phy_base, 0x7f, PCIE_PHY_TRSV0_DRV_LVL); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 252 | |
| 253 | /* set TX Pre-emphasis Level Control for lane 0 to minimum */ |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 254 | exynos_pcie_writel(ep->phy_base, 0x0, PCIE_PHY_TRSV0_EMP_LVL); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 255 | |
| 256 | /* set RX clock and data recovery bandwidth */ |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 257 | exynos_pcie_writel(ep->phy_base, 0xe7, PCIE_PHY_PLL_BIAS); |
| 258 | exynos_pcie_writel(ep->phy_base, 0x82, PCIE_PHY_TRSV0_RXCDR); |
| 259 | exynos_pcie_writel(ep->phy_base, 0x82, PCIE_PHY_TRSV1_RXCDR); |
| 260 | exynos_pcie_writel(ep->phy_base, 0x82, PCIE_PHY_TRSV2_RXCDR); |
| 261 | exynos_pcie_writel(ep->phy_base, 0x82, PCIE_PHY_TRSV3_RXCDR); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 262 | |
| 263 | /* change TX Pre-emphasis Level Control for lanes */ |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 264 | exynos_pcie_writel(ep->phy_base, 0x39, PCIE_PHY_TRSV0_EMP_LVL); |
| 265 | exynos_pcie_writel(ep->phy_base, 0x39, PCIE_PHY_TRSV1_EMP_LVL); |
| 266 | exynos_pcie_writel(ep->phy_base, 0x39, PCIE_PHY_TRSV2_EMP_LVL); |
| 267 | exynos_pcie_writel(ep->phy_base, 0x39, PCIE_PHY_TRSV3_EMP_LVL); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 268 | |
| 269 | /* set LVCC */ |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 270 | exynos_pcie_writel(ep->phy_base, 0x20, PCIE_PHY_TRSV0_LVCC); |
| 271 | exynos_pcie_writel(ep->phy_base, 0xa0, PCIE_PHY_TRSV1_LVCC); |
| 272 | exynos_pcie_writel(ep->phy_base, 0xa0, PCIE_PHY_TRSV2_LVCC); |
| 273 | exynos_pcie_writel(ep->phy_base, 0xa0, PCIE_PHY_TRSV3_LVCC); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 274 | } |
| 275 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 276 | static void exynos_pcie_assert_reset(struct exynos_pcie *ep) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 277 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 278 | struct pcie_port *pp = &ep->pp; |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 279 | struct device *dev = pp->dev; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 280 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 281 | if (ep->reset_gpio >= 0) |
| 282 | devm_gpio_request_one(dev, ep->reset_gpio, |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 283 | GPIOF_OUT_INIT_HIGH, "RESET"); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 284 | } |
| 285 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 286 | static int exynos_pcie_establish_link(struct exynos_pcie *ep) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 287 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 288 | struct pcie_port *pp = &ep->pp; |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 289 | struct device *dev = pp->dev; |
Bjorn Helgaas | 6cbb247 | 2015-06-02 16:47:17 -0500 | [diff] [blame] | 290 | u32 val; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 291 | |
| 292 | if (dw_pcie_link_up(pp)) { |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 293 | dev_err(dev, "Link already up\n"); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 294 | return 0; |
| 295 | } |
| 296 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 297 | exynos_pcie_assert_core_reset(ep); |
| 298 | exynos_pcie_assert_phy_reset(ep); |
| 299 | exynos_pcie_deassert_phy_reset(ep); |
| 300 | exynos_pcie_power_on_phy(ep); |
| 301 | exynos_pcie_init_phy(ep); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 302 | |
| 303 | /* pulse for common reset */ |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 304 | exynos_pcie_writel(ep->block_base, 1, PCIE_PHY_COMMON_RESET); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 305 | udelay(500); |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 306 | exynos_pcie_writel(ep->block_base, 0, PCIE_PHY_COMMON_RESET); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 307 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 308 | exynos_pcie_deassert_core_reset(ep); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 309 | dw_pcie_setup_rc(pp); |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 310 | exynos_pcie_assert_reset(ep); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 311 | |
| 312 | /* assert LTSSM enable */ |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 313 | exynos_pcie_writel(ep->elbi_base, PCIE_ELBI_LTSSM_ENABLE, |
Seungwon Jeon | 058dd01 | 2013-08-29 21:35:56 +0900 | [diff] [blame] | 314 | PCIE_APP_LTSSM_ENABLE); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 315 | |
| 316 | /* check if the link is up or not */ |
Joao Pinto | 886bc5c | 2016-03-10 14:44:35 -0600 | [diff] [blame] | 317 | if (!dw_pcie_wait_for_link(pp)) |
| 318 | return 0; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 319 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 320 | while (exynos_pcie_readl(ep->phy_base, PCIE_PHY_PLL_LOCKED) == 0) { |
| 321 | val = exynos_pcie_readl(ep->block_base, PCIE_PHY_PLL_LOCKED); |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 322 | dev_info(dev, "PLL Locked: 0x%x\n", val); |
Bjorn Helgaas | 6cbb247 | 2015-06-02 16:47:17 -0500 | [diff] [blame] | 323 | } |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 324 | exynos_pcie_power_off_phy(ep); |
Joao Pinto | 886bc5c | 2016-03-10 14:44:35 -0600 | [diff] [blame] | 325 | return -ETIMEDOUT; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 326 | } |
| 327 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 328 | static void exynos_pcie_clear_irq_pulse(struct exynos_pcie *ep) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 329 | { |
| 330 | u32 val; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 331 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 332 | val = exynos_pcie_readl(ep->elbi_base, PCIE_IRQ_PULSE); |
| 333 | exynos_pcie_writel(ep->elbi_base, val, PCIE_IRQ_PULSE); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 334 | } |
| 335 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 336 | static void exynos_pcie_enable_irq_pulse(struct exynos_pcie *ep) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 337 | { |
| 338 | u32 val; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 339 | |
| 340 | /* enable INTX interrupt */ |
| 341 | val = IRQ_INTA_ASSERT | IRQ_INTB_ASSERT | |
Jaehoon Chung | 01d06a9 | 2015-03-25 14:13:12 +0900 | [diff] [blame] | 342 | IRQ_INTC_ASSERT | IRQ_INTD_ASSERT; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 343 | exynos_pcie_writel(ep->elbi_base, val, PCIE_IRQ_EN_PULSE); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 344 | } |
| 345 | |
| 346 | static irqreturn_t exynos_pcie_irq_handler(int irq, void *arg) |
| 347 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 348 | struct exynos_pcie *ep = arg; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 349 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 350 | exynos_pcie_clear_irq_pulse(ep); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 351 | return IRQ_HANDLED; |
| 352 | } |
| 353 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 354 | static irqreturn_t exynos_pcie_msi_irq_handler(int irq, void *arg) |
| 355 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 356 | struct exynos_pcie *ep = arg; |
| 357 | struct pcie_port *pp = &ep->pp; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 358 | |
Lucas Stach | 7f4f16e | 2014-03-28 17:52:58 +0100 | [diff] [blame] | 359 | return dw_handle_msi_irq(pp); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 360 | } |
| 361 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 362 | static void exynos_pcie_msi_init(struct exynos_pcie *ep) |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 363 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 364 | struct pcie_port *pp = &ep->pp; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 365 | u32 val; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 366 | |
| 367 | dw_pcie_msi_init(pp); |
| 368 | |
| 369 | /* enable MSI interrupt */ |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 370 | val = exynos_pcie_readl(ep->elbi_base, PCIE_IRQ_EN_LEVEL); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 371 | val |= IRQ_MSI_ENABLE; |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 372 | exynos_pcie_writel(ep->elbi_base, val, PCIE_IRQ_EN_LEVEL); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 373 | } |
| 374 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 375 | static void exynos_pcie_enable_interrupts(struct exynos_pcie *ep) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 376 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 377 | exynos_pcie_enable_irq_pulse(ep); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 378 | |
| 379 | if (IS_ENABLED(CONFIG_PCI_MSI)) |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 380 | exynos_pcie_msi_init(ep); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 381 | } |
| 382 | |
Bjorn Helgaas | 53e5bff1 | 2016-10-10 07:50:07 -0500 | [diff] [blame] | 383 | static u32 exynos_pcie_readl_rc(struct pcie_port *pp, u32 reg) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 384 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 385 | struct exynos_pcie *ep = to_exynos_pcie(pp); |
Bjorn Helgaas | 446fc23 | 2016-08-17 14:17:58 -0500 | [diff] [blame] | 386 | u32 val; |
| 387 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 388 | exynos_pcie_sideband_dbi_r_mode(ep, true); |
Bjorn Helgaas | 7e00dfd | 2016-10-06 13:25:46 -0500 | [diff] [blame] | 389 | val = readl(pp->dbi_base + reg); |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 390 | exynos_pcie_sideband_dbi_r_mode(ep, false); |
Bjorn Helgaas | 446fc23 | 2016-08-17 14:17:58 -0500 | [diff] [blame] | 391 | return val; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 392 | } |
| 393 | |
Bjorn Helgaas | 53e5bff1 | 2016-10-10 07:50:07 -0500 | [diff] [blame] | 394 | static void exynos_pcie_writel_rc(struct pcie_port *pp, u32 reg, u32 val) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 395 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 396 | struct exynos_pcie *ep = to_exynos_pcie(pp); |
Bjorn Helgaas | cc08e82 | 2016-10-06 13:33:39 -0500 | [diff] [blame] | 397 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 398 | exynos_pcie_sideband_dbi_w_mode(ep, true); |
Bjorn Helgaas | 7e00dfd | 2016-10-06 13:25:46 -0500 | [diff] [blame] | 399 | writel(val, pp->dbi_base + reg); |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 400 | exynos_pcie_sideband_dbi_w_mode(ep, false); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 401 | } |
| 402 | |
| 403 | static int exynos_pcie_rd_own_conf(struct pcie_port *pp, int where, int size, |
| 404 | u32 *val) |
| 405 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 406 | struct exynos_pcie *ep = to_exynos_pcie(pp); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 407 | int ret; |
| 408 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 409 | exynos_pcie_sideband_dbi_r_mode(ep, true); |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 410 | ret = dw_pcie_cfg_read(pp->dbi_base + where, size, val); |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 411 | exynos_pcie_sideband_dbi_r_mode(ep, false); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 412 | return ret; |
| 413 | } |
| 414 | |
| 415 | static int exynos_pcie_wr_own_conf(struct pcie_port *pp, int where, int size, |
| 416 | u32 val) |
| 417 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 418 | struct exynos_pcie *ep = to_exynos_pcie(pp); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 419 | int ret; |
| 420 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 421 | exynos_pcie_sideband_dbi_w_mode(ep, true); |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 422 | ret = dw_pcie_cfg_write(pp->dbi_base + where, size, val); |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 423 | exynos_pcie_sideband_dbi_w_mode(ep, false); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 424 | return ret; |
| 425 | } |
| 426 | |
| 427 | static int exynos_pcie_link_up(struct pcie_port *pp) |
| 428 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 429 | struct exynos_pcie *ep = to_exynos_pcie(pp); |
Bjorn Helgaas | cc08e82 | 2016-10-06 13:33:39 -0500 | [diff] [blame] | 430 | u32 val; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 431 | |
Jaehoon Chung | d6da7d9 | 2017-01-16 15:31:35 +0900 | [diff] [blame] | 432 | val = exynos_pcie_readl(ep->elbi_base, PCIE_ELBI_RDLH_LINKUP); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 433 | if (val == PCIE_ELBI_LTSSM_ENABLE) |
| 434 | return 1; |
| 435 | |
| 436 | return 0; |
| 437 | } |
| 438 | |
| 439 | static void exynos_pcie_host_init(struct pcie_port *pp) |
| 440 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 441 | struct exynos_pcie *ep = to_exynos_pcie(pp); |
Bjorn Helgaas | cc08e82 | 2016-10-06 13:33:39 -0500 | [diff] [blame] | 442 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 443 | exynos_pcie_establish_link(ep); |
| 444 | exynos_pcie_enable_interrupts(ep); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 445 | } |
| 446 | |
| 447 | static struct pcie_host_ops exynos_pcie_host_ops = { |
| 448 | .readl_rc = exynos_pcie_readl_rc, |
| 449 | .writel_rc = exynos_pcie_writel_rc, |
| 450 | .rd_own_conf = exynos_pcie_rd_own_conf, |
| 451 | .wr_own_conf = exynos_pcie_wr_own_conf, |
| 452 | .link_up = exynos_pcie_link_up, |
| 453 | .host_init = exynos_pcie_host_init, |
| 454 | }; |
| 455 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 456 | static int __init exynos_add_pcie_port(struct exynos_pcie *ep, |
Jingoo Han | 70b3e89 | 2014-10-22 13:58:49 +0900 | [diff] [blame] | 457 | struct platform_device *pdev) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 458 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 459 | struct pcie_port *pp = &ep->pp; |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 460 | struct device *dev = pp->dev; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 461 | int ret; |
| 462 | |
| 463 | pp->irq = platform_get_irq(pdev, 1); |
| 464 | if (!pp->irq) { |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 465 | dev_err(dev, "failed to get irq\n"); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 466 | return -ENODEV; |
| 467 | } |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 468 | ret = devm_request_irq(dev, pp->irq, exynos_pcie_irq_handler, |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 469 | IRQF_SHARED, "exynos-pcie", ep); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 470 | if (ret) { |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 471 | dev_err(dev, "failed to request irq\n"); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 472 | return ret; |
| 473 | } |
| 474 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 475 | if (IS_ENABLED(CONFIG_PCI_MSI)) { |
| 476 | pp->msi_irq = platform_get_irq(pdev, 0); |
| 477 | if (!pp->msi_irq) { |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 478 | dev_err(dev, "failed to get msi irq\n"); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 479 | return -ENODEV; |
| 480 | } |
| 481 | |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 482 | ret = devm_request_irq(dev, pp->msi_irq, |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 483 | exynos_pcie_msi_irq_handler, |
Grygorii Strashko | 8ff0ef9 | 2015-12-10 21:18:20 +0200 | [diff] [blame] | 484 | IRQF_SHARED | IRQF_NO_THREAD, |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 485 | "exynos-pcie", ep); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 486 | if (ret) { |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 487 | dev_err(dev, "failed to request msi irq\n"); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 488 | return ret; |
| 489 | } |
| 490 | } |
| 491 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 492 | pp->root_bus_nr = -1; |
| 493 | pp->ops = &exynos_pcie_host_ops; |
| 494 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 495 | ret = dw_pcie_host_init(pp); |
| 496 | if (ret) { |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 497 | dev_err(dev, "failed to initialize host\n"); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 498 | return ret; |
| 499 | } |
| 500 | |
| 501 | return 0; |
| 502 | } |
| 503 | |
| 504 | static int __init exynos_pcie_probe(struct platform_device *pdev) |
| 505 | { |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 506 | struct device *dev = &pdev->dev; |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 507 | struct exynos_pcie *ep; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 508 | struct pcie_port *pp; |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 509 | struct device_node *np = dev->of_node; |
Jaehoon Chung | e3538f4 | 2017-01-16 15:31:36 +0900 | [diff] [blame^] | 510 | struct resource *res; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 511 | int ret; |
| 512 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 513 | ep = devm_kzalloc(dev, sizeof(*ep), GFP_KERNEL); |
| 514 | if (!ep) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 515 | return -ENOMEM; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 516 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 517 | pp = &ep->pp; |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 518 | pp->dev = dev; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 519 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 520 | ep->reset_gpio = of_get_named_gpio(np, "reset-gpio", 0); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 521 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 522 | ep->clk = devm_clk_get(dev, "pcie"); |
| 523 | if (IS_ERR(ep->clk)) { |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 524 | dev_err(dev, "Failed to get pcie rc clock\n"); |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 525 | return PTR_ERR(ep->clk); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 526 | } |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 527 | ret = clk_prepare_enable(ep->clk); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 528 | if (ret) |
| 529 | return ret; |
| 530 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 531 | ep->bus_clk = devm_clk_get(dev, "pcie_bus"); |
| 532 | if (IS_ERR(ep->bus_clk)) { |
Bjorn Helgaas | fae68d6 | 2016-10-06 13:33:41 -0500 | [diff] [blame] | 533 | dev_err(dev, "Failed to get pcie bus clock\n"); |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 534 | ret = PTR_ERR(ep->bus_clk); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 535 | goto fail_clk; |
| 536 | } |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 537 | ret = clk_prepare_enable(ep->bus_clk); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 538 | if (ret) |
| 539 | goto fail_clk; |
| 540 | |
Jaehoon Chung | e3538f4 | 2017-01-16 15:31:36 +0900 | [diff] [blame^] | 541 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 542 | ep->elbi_base = devm_ioremap_resource(dev, res); |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 543 | if (IS_ERR(ep->elbi_base)) { |
| 544 | ret = PTR_ERR(ep->elbi_base); |
Wei Yongjun | f8db3c9 | 2013-09-29 10:29:11 +0800 | [diff] [blame] | 545 | goto fail_bus_clk; |
| 546 | } |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 547 | |
Jaehoon Chung | e3538f4 | 2017-01-16 15:31:36 +0900 | [diff] [blame^] | 548 | res = platform_get_resource(pdev, IORESOURCE_MEM, 1); |
| 549 | ep->phy_base = devm_ioremap_resource(dev, res); |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 550 | if (IS_ERR(ep->phy_base)) { |
| 551 | ret = PTR_ERR(ep->phy_base); |
Wei Yongjun | f8db3c9 | 2013-09-29 10:29:11 +0800 | [diff] [blame] | 552 | goto fail_bus_clk; |
| 553 | } |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 554 | |
Jaehoon Chung | e3538f4 | 2017-01-16 15:31:36 +0900 | [diff] [blame^] | 555 | res = platform_get_resource(pdev, IORESOURCE_MEM, 2); |
| 556 | ep->block_base = devm_ioremap_resource(dev, res); |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 557 | if (IS_ERR(ep->block_base)) { |
| 558 | ret = PTR_ERR(ep->block_base); |
Wei Yongjun | f8db3c9 | 2013-09-29 10:29:11 +0800 | [diff] [blame] | 559 | goto fail_bus_clk; |
| 560 | } |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 561 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 562 | ret = exynos_add_pcie_port(ep, pdev); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 563 | if (ret < 0) |
| 564 | goto fail_bus_clk; |
| 565 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 566 | platform_set_drvdata(pdev, ep); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 567 | return 0; |
| 568 | |
| 569 | fail_bus_clk: |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 570 | clk_disable_unprepare(ep->bus_clk); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 571 | fail_clk: |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 572 | clk_disable_unprepare(ep->clk); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 573 | return ret; |
| 574 | } |
| 575 | |
| 576 | static int __exit exynos_pcie_remove(struct platform_device *pdev) |
| 577 | { |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 578 | struct exynos_pcie *ep = platform_get_drvdata(pdev); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 579 | |
Jaehoon Chung | 4e0a90b38 | 2017-01-16 15:31:34 +0900 | [diff] [blame] | 580 | clk_disable_unprepare(ep->bus_clk); |
| 581 | clk_disable_unprepare(ep->clk); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 582 | |
| 583 | return 0; |
| 584 | } |
| 585 | |
| 586 | static const struct of_device_id exynos_pcie_of_match[] = { |
| 587 | { .compatible = "samsung,exynos5440-pcie", }, |
| 588 | {}, |
| 589 | }; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 590 | |
| 591 | static struct platform_driver exynos_pcie_driver = { |
| 592 | .remove = __exit_p(exynos_pcie_remove), |
| 593 | .driver = { |
| 594 | .name = "exynos-pcie", |
Sachin Kamat | eb36309 | 2013-10-21 14:36:43 +0530 | [diff] [blame] | 595 | .of_match_table = exynos_pcie_of_match, |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 596 | }, |
| 597 | }; |
| 598 | |
| 599 | /* Exynos PCIe driver does not allow module unload */ |
| 600 | |
Jingoo Han | 70b3e89 | 2014-10-22 13:58:49 +0900 | [diff] [blame] | 601 | static int __init exynos_pcie_init(void) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 602 | { |
| 603 | return platform_driver_probe(&exynos_pcie_driver, exynos_pcie_probe); |
| 604 | } |
Jingoo Han | 70b3e89 | 2014-10-22 13:58:49 +0900 | [diff] [blame] | 605 | subsys_initcall(exynos_pcie_init); |